trizeps4.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /************************************************************************
  2. * Include file for TRIZEPS4 SoM and ConXS eval-board
  3. * Copyright (c) Jürgen Schindele
  4. * 2006
  5. ************************************************************************/
  6. /*
  7. * Includes/Defines
  8. */
  9. #ifndef _TRIPEPS4_H_
  10. #define _TRIPEPS4_H_
  11. #include "irqs.h" /* PXA_GPIO_TO_IRQ */
  12. /* physical memory regions */
  13. #define TRIZEPS4_FLASH_PHYS (PXA_CS0_PHYS) /* Flash region */
  14. #define TRIZEPS4_DISK_PHYS (PXA_CS1_PHYS) /* Disk On Chip region */
  15. #define TRIZEPS4_ETH_PHYS (PXA_CS2_PHYS) /* Ethernet DM9000 region */
  16. #define TRIZEPS4_PIC_PHYS (PXA_CS3_PHYS) /* Logic chip on ConXS-Board */
  17. #define TRIZEPS4_SDRAM_BASE 0xa0000000 /* SDRAM region */
  18. /* Logic on ConXS-board CSFR register*/
  19. #define TRIZEPS4_CFSR_PHYS (PXA_CS3_PHYS)
  20. /* Logic on ConXS-board BOCR register*/
  21. #define TRIZEPS4_BOCR_PHYS (PXA_CS3_PHYS+0x02000000)
  22. /* Logic on ConXS-board IRCR register*/
  23. #define TRIZEPS4_IRCR_PHYS (PXA_CS3_PHYS+0x02400000)
  24. /* Logic on ConXS-board UPSR register*/
  25. #define TRIZEPS4_UPSR_PHYS (PXA_CS3_PHYS+0x02800000)
  26. /* Logic on ConXS-board DICR register*/
  27. #define TRIZEPS4_DICR_PHYS (PXA_CS3_PHYS+0x03800000)
  28. /* virtual memory regions */
  29. #define TRIZEPS4_DISK_VIRT 0xF0000000 /* Disk On Chip region */
  30. #define TRIZEPS4_PIC_VIRT 0xF0100000 /* not used */
  31. #define TRIZEPS4_CFSR_VIRT 0xF0100000
  32. #define TRIZEPS4_BOCR_VIRT 0xF0200000
  33. #define TRIZEPS4_DICR_VIRT 0xF0300000
  34. #define TRIZEPS4_IRCR_VIRT 0xF0400000
  35. #define TRIZEPS4_UPSR_VIRT 0xF0500000
  36. /* size of flash */
  37. #define TRIZEPS4_FLASH_SIZE 0x02000000 /* Flash size 32 MB */
  38. /* Ethernet Controller Davicom DM9000 */
  39. #define GPIO_DM9000 101
  40. #define TRIZEPS4_ETH_IRQ PXA_GPIO_TO_IRQ(GPIO_DM9000)
  41. /* UCB1400 audio / TS-controller */
  42. #define GPIO_UCB1400 1
  43. #define TRIZEPS4_UCB1400_IRQ PXA_GPIO_TO_IRQ(GPIO_UCB1400)
  44. /* PCMCIA socket Compact Flash */
  45. #define GPIO_PCD 11 /* PCMCIA Card Detect */
  46. #define TRIZEPS4_CD_IRQ PXA_GPIO_TO_IRQ(GPIO_PCD)
  47. #define GPIO_PRDY 13 /* READY / nINT */
  48. #define TRIZEPS4_READY_NINT PXA_GPIO_TO_IRQ(GPIO_PRDY)
  49. /* MMC socket */
  50. #define GPIO_MMC_DET 12
  51. #define TRIZEPS4_MMC_IRQ PXA_GPIO_TO_IRQ(GPIO_MMC_DET)
  52. /* DOC NAND chip */
  53. #define GPIO_DOC_LOCK 94
  54. #define GPIO_DOC_IRQ 93
  55. #define TRIZEPS4_DOC_IRQ PXA_GPIO_TO_IRQ(GPIO_DOC_IRQ)
  56. /* SPI interface */
  57. #define GPIO_SPI 53
  58. #define TRIZEPS4_SPI_IRQ PXA_GPIO_TO_IRQ(GPIO_SPI)
  59. /* LEDS using tx2 / rx2 */
  60. #define GPIO_SYS_BUSY_LED 46
  61. #define GPIO_HEARTBEAT_LED 47
  62. /* Off-module PIC on ConXS board */
  63. #define GPIO_PIC 0
  64. #define TRIZEPS4_PIC_IRQ PXA_GPIO_TO_IRQ(GPIO_PIC)
  65. #ifdef CONFIG_MACH_TRIZEPS_CONXS
  66. /* for CONXS base board define these registers */
  67. #define CFSR_P2V(x) ((x) - TRIZEPS4_CFSR_PHYS + TRIZEPS4_CFSR_VIRT)
  68. #define CFSR_V2P(x) ((x) - TRIZEPS4_CFSR_VIRT + TRIZEPS4_CFSR_PHYS)
  69. #define BCR_P2V(x) ((x) - TRIZEPS4_BOCR_PHYS + TRIZEPS4_BOCR_VIRT)
  70. #define BCR_V2P(x) ((x) - TRIZEPS4_BOCR_VIRT + TRIZEPS4_BOCR_PHYS)
  71. #define DCR_P2V(x) ((x) - TRIZEPS4_DICR_PHYS + TRIZEPS4_DICR_VIRT)
  72. #define DCR_V2P(x) ((x) - TRIZEPS4_DICR_VIRT + TRIZEPS4_DICR_PHYS)
  73. #define IRCR_P2V(x) ((x) - TRIZEPS4_IRCR_PHYS + TRIZEPS4_IRCR_VIRT)
  74. #define IRCR_V2P(x) ((x) - TRIZEPS4_IRCR_VIRT + TRIZEPS4_IRCR_PHYS)
  75. #ifndef __ASSEMBLY__
  76. static inline unsigned short CFSR_readw(void)
  77. {
  78. /* [Compact Flash Status Register] is read only */
  79. return *((unsigned short *)CFSR_P2V(0x0C000000));
  80. }
  81. static inline void BCR_writew(unsigned short value)
  82. {
  83. /* [Board Control Regsiter] is write only */
  84. *((unsigned short *)BCR_P2V(0x0E000000)) = value;
  85. }
  86. static inline void DCR_writew(unsigned short value)
  87. {
  88. /* [Display Control Register] is write only */
  89. *((unsigned short *)DCR_P2V(0x0E000000)) = value;
  90. }
  91. static inline void IRCR_writew(unsigned short value)
  92. {
  93. /* [InfraRed data Control Register] is write only */
  94. *((unsigned short *)IRCR_P2V(0x0E000000)) = value;
  95. }
  96. #else
  97. #define ConXS_CFSR CFSR_P2V(0x0C000000)
  98. #define ConXS_BCR BCR_P2V(0x0E000000)
  99. #define ConXS_DCR DCR_P2V(0x0F800000)
  100. #define ConXS_IRCR IRCR_P2V(0x0F800000)
  101. #endif
  102. #else
  103. /* for whatever baseboard define function registers */
  104. static inline unsigned short CFSR_readw(void)
  105. {
  106. return 0;
  107. }
  108. static inline void BCR_writew(unsigned short value)
  109. {
  110. ;
  111. }
  112. static inline void DCR_writew(unsigned short value)
  113. {
  114. ;
  115. }
  116. static inline void IRCR_writew(unsigned short value)
  117. {
  118. ;
  119. }
  120. #endif /* CONFIG_MACH_TRIZEPS_CONXS */
  121. #define ConXS_CFSR_BVD_MASK 0x0003
  122. #define ConXS_CFSR_BVD1 (1 << 0)
  123. #define ConXS_CFSR_BVD2 (1 << 1)
  124. #define ConXS_CFSR_VS_MASK 0x000C
  125. #define ConXS_CFSR_VS1 (1 << 2)
  126. #define ConXS_CFSR_VS2 (1 << 3)
  127. #define ConXS_CFSR_VS_5V (0x3 << 2)
  128. #define ConXS_CFSR_VS_3V3 0x0
  129. #define ConXS_BCR_S0_POW_EN0 (1 << 0)
  130. #define ConXS_BCR_S0_POW_EN1 (1 << 1)
  131. #define ConXS_BCR_L_DISP (1 << 4)
  132. #define ConXS_BCR_CF_BUF_EN (1 << 5)
  133. #define ConXS_BCR_CF_RESET (1 << 7)
  134. #define ConXS_BCR_S0_VCC_3V3 0x1
  135. #define ConXS_BCR_S0_VCC_5V0 0x2
  136. #define ConXS_BCR_S0_VPP_12V 0x4
  137. #define ConXS_BCR_S0_VPP_3V3 0x8
  138. #define ConXS_IRCR_MODE (1 << 0)
  139. #define ConXS_IRCR_SD (1 << 1)
  140. #endif /* _TRIPEPS4_H_ */