arcregs.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef _ASM_ARC_ARCREGS_H
  9. #define _ASM_ARC_ARCREGS_H
  10. /* Build Configuration Registers */
  11. #define ARC_REG_AUX_DCCM 0x18 /* DCCM Base Addr ARCv2 */
  12. #define ARC_REG_DCCM_BASE_BUILD 0x61 /* DCCM Base Addr ARCompact */
  13. #define ARC_REG_CRC_BCR 0x62
  14. #define ARC_REG_VECBASE_BCR 0x68
  15. #define ARC_REG_PERIBASE_BCR 0x69
  16. #define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
  17. #define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
  18. #define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */
  19. #define ARC_REG_SLC_BCR 0xce
  20. #define ARC_REG_DCCM_BUILD 0x74 /* DCCM size (common) */
  21. #define ARC_REG_AP_BCR 0x76
  22. #define ARC_REG_ICCM_BUILD 0x78 /* ICCM size (common) */
  23. #define ARC_REG_XY_MEM_BCR 0x79
  24. #define ARC_REG_MAC_BCR 0x7a
  25. #define ARC_REG_MUL_BCR 0x7b
  26. #define ARC_REG_SWAP_BCR 0x7c
  27. #define ARC_REG_NORM_BCR 0x7d
  28. #define ARC_REG_MIXMAX_BCR 0x7e
  29. #define ARC_REG_BARREL_BCR 0x7f
  30. #define ARC_REG_D_UNCACH_BCR 0x6A
  31. #define ARC_REG_BPU_BCR 0xc0
  32. #define ARC_REG_ISA_CFG_BCR 0xc1
  33. #define ARC_REG_RTT_BCR 0xF2
  34. #define ARC_REG_IRQ_BCR 0xF3
  35. #define ARC_REG_SMART_BCR 0xFF
  36. #define ARC_REG_CLUSTER_BCR 0xcf
  37. #define ARC_REG_AUX_ICCM 0x208 /* ICCM Base Addr (ARCv2) */
  38. /* status32 Bits Positions */
  39. #define STATUS_AE_BIT 5 /* Exception active */
  40. #define STATUS_DE_BIT 6 /* PC is in delay slot */
  41. #define STATUS_U_BIT 7 /* User/Kernel mode */
  42. #define STATUS_Z_BIT 11
  43. #define STATUS_L_BIT 12 /* Loop inhibit */
  44. /* These masks correspond to the status word(STATUS_32) bits */
  45. #define STATUS_AE_MASK (1<<STATUS_AE_BIT)
  46. #define STATUS_DE_MASK (1<<STATUS_DE_BIT)
  47. #define STATUS_U_MASK (1<<STATUS_U_BIT)
  48. #define STATUS_Z_MASK (1<<STATUS_Z_BIT)
  49. #define STATUS_L_MASK (1<<STATUS_L_BIT)
  50. /*
  51. * ECR: Exception Cause Reg bits-n-pieces
  52. * [23:16] = Exception Vector
  53. * [15: 8] = Exception Cause Code
  54. * [ 7: 0] = Exception Parameters (for certain types only)
  55. */
  56. #ifdef CONFIG_ISA_ARCOMPACT
  57. #define ECR_V_MEM_ERR 0x01
  58. #define ECR_V_INSN_ERR 0x02
  59. #define ECR_V_MACH_CHK 0x20
  60. #define ECR_V_ITLB_MISS 0x21
  61. #define ECR_V_DTLB_MISS 0x22
  62. #define ECR_V_PROTV 0x23
  63. #define ECR_V_TRAP 0x25
  64. #else
  65. #define ECR_V_MEM_ERR 0x01
  66. #define ECR_V_INSN_ERR 0x02
  67. #define ECR_V_MACH_CHK 0x03
  68. #define ECR_V_ITLB_MISS 0x04
  69. #define ECR_V_DTLB_MISS 0x05
  70. #define ECR_V_PROTV 0x06
  71. #define ECR_V_TRAP 0x09
  72. #endif
  73. /* DTLB Miss and Protection Violation Cause Codes */
  74. #define ECR_C_PROTV_INST_FETCH 0x00
  75. #define ECR_C_PROTV_LOAD 0x01
  76. #define ECR_C_PROTV_STORE 0x02
  77. #define ECR_C_PROTV_XCHG 0x03
  78. #define ECR_C_PROTV_MISALIG_DATA 0x04
  79. #define ECR_C_BIT_PROTV_MISALIG_DATA 10
  80. /* Machine Check Cause Code Values */
  81. #define ECR_C_MCHK_DUP_TLB 0x01
  82. /* DTLB Miss Exception Cause Code Values */
  83. #define ECR_C_BIT_DTLB_LD_MISS 8
  84. #define ECR_C_BIT_DTLB_ST_MISS 9
  85. /* Auxiliary registers */
  86. #define AUX_IDENTITY 4
  87. #define AUX_INTR_VEC_BASE 0x25
  88. #define AUX_VOL 0x5e
  89. /*
  90. * Floating Pt Registers
  91. * Status regs are read-only (build-time) so need not be saved/restored
  92. */
  93. #define ARC_AUX_FP_STAT 0x300
  94. #define ARC_AUX_DPFP_1L 0x301
  95. #define ARC_AUX_DPFP_1H 0x302
  96. #define ARC_AUX_DPFP_2L 0x303
  97. #define ARC_AUX_DPFP_2H 0x304
  98. #define ARC_AUX_DPFP_STAT 0x305
  99. #ifndef __ASSEMBLY__
  100. #include <soc/arc/aux.h>
  101. /* Helpers */
  102. #define TO_KB(bytes) ((bytes) >> 10)
  103. #define TO_MB(bytes) (TO_KB(bytes) >> 10)
  104. #define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
  105. #define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
  106. /*
  107. ***************************************************************
  108. * Build Configuration Registers, with encoded hardware config
  109. */
  110. struct bcr_identity {
  111. #ifdef CONFIG_CPU_BIG_ENDIAN
  112. unsigned int chip_id:16, cpu_id:8, family:8;
  113. #else
  114. unsigned int family:8, cpu_id:8, chip_id:16;
  115. #endif
  116. };
  117. struct bcr_isa {
  118. #ifdef CONFIG_CPU_BIG_ENDIAN
  119. unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
  120. pad1:11, atomic1:1, ver:8;
  121. #else
  122. unsigned int ver:8, atomic1:1, pad1:11, be:1, atomic:1, unalign:1,
  123. ldd:1, pad2:4, div_rem:4;
  124. #endif
  125. };
  126. struct bcr_mpy {
  127. #ifdef CONFIG_CPU_BIG_ENDIAN
  128. unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
  129. #else
  130. unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
  131. #endif
  132. };
  133. struct bcr_extn_xymem {
  134. #ifdef CONFIG_CPU_BIG_ENDIAN
  135. unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
  136. #else
  137. unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
  138. #endif
  139. };
  140. struct bcr_iccm_arcompact {
  141. #ifdef CONFIG_CPU_BIG_ENDIAN
  142. unsigned int base:16, pad:5, sz:3, ver:8;
  143. #else
  144. unsigned int ver:8, sz:3, pad:5, base:16;
  145. #endif
  146. };
  147. struct bcr_iccm_arcv2 {
  148. #ifdef CONFIG_CPU_BIG_ENDIAN
  149. unsigned int pad:8, sz11:4, sz01:4, sz10:4, sz00:4, ver:8;
  150. #else
  151. unsigned int ver:8, sz00:4, sz10:4, sz01:4, sz11:4, pad:8;
  152. #endif
  153. };
  154. struct bcr_dccm_arcompact {
  155. #ifdef CONFIG_CPU_BIG_ENDIAN
  156. unsigned int res:21, sz:3, ver:8;
  157. #else
  158. unsigned int ver:8, sz:3, res:21;
  159. #endif
  160. };
  161. struct bcr_dccm_arcv2 {
  162. #ifdef CONFIG_CPU_BIG_ENDIAN
  163. unsigned int pad2:12, cyc:3, pad1:1, sz1:4, sz0:4, ver:8;
  164. #else
  165. unsigned int ver:8, sz0:4, sz1:4, pad1:1, cyc:3, pad2:12;
  166. #endif
  167. };
  168. /* ARCompact: Both SP and DP FPU BCRs have same format */
  169. struct bcr_fp_arcompact {
  170. #ifdef CONFIG_CPU_BIG_ENDIAN
  171. unsigned int fast:1, ver:8;
  172. #else
  173. unsigned int ver:8, fast:1;
  174. #endif
  175. };
  176. struct bcr_fp_arcv2 {
  177. #ifdef CONFIG_CPU_BIG_ENDIAN
  178. unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
  179. #else
  180. unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
  181. #endif
  182. };
  183. #include <soc/arc/timers.h>
  184. struct bcr_bpu_arcompact {
  185. #ifdef CONFIG_CPU_BIG_ENDIAN
  186. unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
  187. #else
  188. unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
  189. #endif
  190. };
  191. struct bcr_bpu_arcv2 {
  192. #ifdef CONFIG_CPU_BIG_ENDIAN
  193. unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
  194. #else
  195. unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
  196. #endif
  197. };
  198. struct bcr_generic {
  199. #ifdef CONFIG_CPU_BIG_ENDIAN
  200. unsigned int info:24, ver:8;
  201. #else
  202. unsigned int ver:8, info:24;
  203. #endif
  204. };
  205. /*
  206. *******************************************************************
  207. * Generic structures to hold build configuration used at runtime
  208. */
  209. struct cpuinfo_arc_mmu {
  210. unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
  211. unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
  212. };
  213. struct cpuinfo_arc_cache {
  214. unsigned int sz_k:14, line_len:8, assoc:4, alias:1, vipt:1, pad:4;
  215. };
  216. struct cpuinfo_arc_bpu {
  217. unsigned int ver, full, num_cache, num_pred;
  218. };
  219. struct cpuinfo_arc_ccm {
  220. unsigned int base_addr, sz;
  221. };
  222. struct cpuinfo_arc {
  223. struct cpuinfo_arc_cache icache, dcache, slc;
  224. struct cpuinfo_arc_mmu mmu;
  225. struct cpuinfo_arc_bpu bpu;
  226. struct bcr_identity core;
  227. struct bcr_isa isa;
  228. const char *details, *name;
  229. unsigned int vec_base;
  230. struct cpuinfo_arc_ccm iccm, dccm;
  231. struct {
  232. unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, swape:1, pad1:2,
  233. fpu_sp:1, fpu_dp:1, pad2:6,
  234. debug:1, ap:1, smart:1, rtt:1, pad3:4,
  235. timer0:1, timer1:1, rtc:1, gfrc:1, pad4:4;
  236. } extn;
  237. struct bcr_mpy extn_mpy;
  238. struct bcr_extn_xymem extn_xymem;
  239. };
  240. extern struct cpuinfo_arc cpuinfo_arc700[];
  241. static inline int is_isa_arcv2(void)
  242. {
  243. return IS_ENABLED(CONFIG_ISA_ARCV2);
  244. }
  245. static inline int is_isa_arcompact(void)
  246. {
  247. return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
  248. }
  249. #endif /* __ASEMBLY__ */
  250. #endif /* _ASM_ARC_ARCREGS_H */