pci.c 152 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCI Bus Services, see include/linux/pci.h for further explanation.
  4. *
  5. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  6. * David Mosberger-Tang
  7. *
  8. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  9. */
  10. #include <linux/acpi.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/dmi.h>
  14. #include <linux/init.h>
  15. #include <linux/of.h>
  16. #include <linux/of_pci.h>
  17. #include <linux/pci.h>
  18. #include <linux/pm.h>
  19. #include <linux/slab.h>
  20. #include <linux/module.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/string.h>
  23. #include <linux/log2.h>
  24. #include <linux/logic_pio.h>
  25. #include <linux/pci-aspm.h>
  26. #include <linux/pm_wakeup.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/device.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/pci_hotplug.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/pci-ats.h>
  33. #include <asm/setup.h>
  34. #include <asm/dma.h>
  35. #include <linux/aer.h>
  36. #include "pci.h"
  37. const char *pci_power_names[] = {
  38. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  39. };
  40. EXPORT_SYMBOL_GPL(pci_power_names);
  41. int isa_dma_bridge_buggy;
  42. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  43. int pci_pci_problems;
  44. EXPORT_SYMBOL(pci_pci_problems);
  45. unsigned int pci_pm_d3_delay;
  46. static void pci_pme_list_scan(struct work_struct *work);
  47. static LIST_HEAD(pci_pme_list);
  48. static DEFINE_MUTEX(pci_pme_list_mutex);
  49. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  50. struct pci_pme_device {
  51. struct list_head list;
  52. struct pci_dev *dev;
  53. };
  54. #define PME_TIMEOUT 1000 /* How long between PME checks */
  55. static void pci_dev_d3_sleep(struct pci_dev *dev)
  56. {
  57. unsigned int delay = dev->d3_delay;
  58. if (delay < pci_pm_d3_delay)
  59. delay = pci_pm_d3_delay;
  60. if (delay)
  61. msleep(delay);
  62. }
  63. #ifdef CONFIG_PCI_DOMAINS
  64. int pci_domains_supported = 1;
  65. #endif
  66. #define DEFAULT_CARDBUS_IO_SIZE (256)
  67. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  68. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  69. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  70. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  71. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  72. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  73. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  74. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  75. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  76. #define DEFAULT_HOTPLUG_BUS_SIZE 1
  77. unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  78. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
  79. /*
  80. * The default CLS is used if arch didn't set CLS explicitly and not
  81. * all pci devices agree on the same value. Arch can override either
  82. * the dfl or actual value as it sees fit. Don't forget this is
  83. * measured in 32-bit words, not bytes.
  84. */
  85. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  86. u8 pci_cache_line_size;
  87. /*
  88. * If we set up a device for bus mastering, we need to check the latency
  89. * timer as certain BIOSes forget to set it properly.
  90. */
  91. unsigned int pcibios_max_latency = 255;
  92. /* If set, the PCIe ARI capability will not be used. */
  93. static bool pcie_ari_disabled;
  94. /* Disable bridge_d3 for all PCIe ports */
  95. static bool pci_bridge_d3_disable;
  96. /* Force bridge_d3 for all PCIe ports */
  97. static bool pci_bridge_d3_force;
  98. static int __init pcie_port_pm_setup(char *str)
  99. {
  100. if (!strcmp(str, "off"))
  101. pci_bridge_d3_disable = true;
  102. else if (!strcmp(str, "force"))
  103. pci_bridge_d3_force = true;
  104. return 1;
  105. }
  106. __setup("pcie_port_pm=", pcie_port_pm_setup);
  107. /* Time to wait after a reset for device to become responsive */
  108. #define PCIE_RESET_READY_POLL_MS 60000
  109. /**
  110. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  111. * @bus: pointer to PCI bus structure to search
  112. *
  113. * Given a PCI bus, returns the highest PCI bus number present in the set
  114. * including the given PCI bus and its list of child PCI buses.
  115. */
  116. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  117. {
  118. struct pci_bus *tmp;
  119. unsigned char max, n;
  120. max = bus->busn_res.end;
  121. list_for_each_entry(tmp, &bus->children, node) {
  122. n = pci_bus_max_busnr(tmp);
  123. if (n > max)
  124. max = n;
  125. }
  126. return max;
  127. }
  128. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  129. #ifdef CONFIG_HAS_IOMEM
  130. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  131. {
  132. struct resource *res = &pdev->resource[bar];
  133. /*
  134. * Make sure the BAR is actually a memory resource, not an IO resource
  135. */
  136. if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
  137. pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
  138. return NULL;
  139. }
  140. return ioremap_nocache(res->start, resource_size(res));
  141. }
  142. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  143. void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
  144. {
  145. /*
  146. * Make sure the BAR is actually a memory resource, not an IO resource
  147. */
  148. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  149. WARN_ON(1);
  150. return NULL;
  151. }
  152. return ioremap_wc(pci_resource_start(pdev, bar),
  153. pci_resource_len(pdev, bar));
  154. }
  155. EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
  156. #endif
  157. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  158. u8 pos, int cap, int *ttl)
  159. {
  160. u8 id;
  161. u16 ent;
  162. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  163. while ((*ttl)--) {
  164. if (pos < 0x40)
  165. break;
  166. pos &= ~3;
  167. pci_bus_read_config_word(bus, devfn, pos, &ent);
  168. id = ent & 0xff;
  169. if (id == 0xff)
  170. break;
  171. if (id == cap)
  172. return pos;
  173. pos = (ent >> 8);
  174. }
  175. return 0;
  176. }
  177. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  178. u8 pos, int cap)
  179. {
  180. int ttl = PCI_FIND_CAP_TTL;
  181. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  182. }
  183. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  184. {
  185. return __pci_find_next_cap(dev->bus, dev->devfn,
  186. pos + PCI_CAP_LIST_NEXT, cap);
  187. }
  188. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  189. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  190. unsigned int devfn, u8 hdr_type)
  191. {
  192. u16 status;
  193. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  194. if (!(status & PCI_STATUS_CAP_LIST))
  195. return 0;
  196. switch (hdr_type) {
  197. case PCI_HEADER_TYPE_NORMAL:
  198. case PCI_HEADER_TYPE_BRIDGE:
  199. return PCI_CAPABILITY_LIST;
  200. case PCI_HEADER_TYPE_CARDBUS:
  201. return PCI_CB_CAPABILITY_LIST;
  202. }
  203. return 0;
  204. }
  205. /**
  206. * pci_find_capability - query for devices' capabilities
  207. * @dev: PCI device to query
  208. * @cap: capability code
  209. *
  210. * Tell if a device supports a given PCI capability.
  211. * Returns the address of the requested capability structure within the
  212. * device's PCI configuration space or 0 in case the device does not
  213. * support it. Possible values for @cap:
  214. *
  215. * %PCI_CAP_ID_PM Power Management
  216. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  217. * %PCI_CAP_ID_VPD Vital Product Data
  218. * %PCI_CAP_ID_SLOTID Slot Identification
  219. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  220. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  221. * %PCI_CAP_ID_PCIX PCI-X
  222. * %PCI_CAP_ID_EXP PCI Express
  223. */
  224. int pci_find_capability(struct pci_dev *dev, int cap)
  225. {
  226. int pos;
  227. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  228. if (pos)
  229. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  230. return pos;
  231. }
  232. EXPORT_SYMBOL(pci_find_capability);
  233. /**
  234. * pci_bus_find_capability - query for devices' capabilities
  235. * @bus: the PCI bus to query
  236. * @devfn: PCI device to query
  237. * @cap: capability code
  238. *
  239. * Like pci_find_capability() but works for pci devices that do not have a
  240. * pci_dev structure set up yet.
  241. *
  242. * Returns the address of the requested capability structure within the
  243. * device's PCI configuration space or 0 in case the device does not
  244. * support it.
  245. */
  246. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  247. {
  248. int pos;
  249. u8 hdr_type;
  250. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  251. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  252. if (pos)
  253. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  254. return pos;
  255. }
  256. EXPORT_SYMBOL(pci_bus_find_capability);
  257. /**
  258. * pci_find_next_ext_capability - Find an extended capability
  259. * @dev: PCI device to query
  260. * @start: address at which to start looking (0 to start at beginning of list)
  261. * @cap: capability code
  262. *
  263. * Returns the address of the next matching extended capability structure
  264. * within the device's PCI configuration space or 0 if the device does
  265. * not support it. Some capabilities can occur several times, e.g., the
  266. * vendor-specific capability, and this provides a way to find them all.
  267. */
  268. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  269. {
  270. u32 header;
  271. int ttl;
  272. int pos = PCI_CFG_SPACE_SIZE;
  273. /* minimum 8 bytes per capability */
  274. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  275. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  276. return 0;
  277. if (start)
  278. pos = start;
  279. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  280. return 0;
  281. /*
  282. * If we have no capabilities, this is indicated by cap ID,
  283. * cap version and next pointer all being 0.
  284. */
  285. if (header == 0)
  286. return 0;
  287. while (ttl-- > 0) {
  288. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  289. return pos;
  290. pos = PCI_EXT_CAP_NEXT(header);
  291. if (pos < PCI_CFG_SPACE_SIZE)
  292. break;
  293. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  294. break;
  295. }
  296. return 0;
  297. }
  298. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  299. /**
  300. * pci_find_ext_capability - Find an extended capability
  301. * @dev: PCI device to query
  302. * @cap: capability code
  303. *
  304. * Returns the address of the requested extended capability structure
  305. * within the device's PCI configuration space or 0 if the device does
  306. * not support it. Possible values for @cap:
  307. *
  308. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  309. * %PCI_EXT_CAP_ID_VC Virtual Channel
  310. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  311. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  312. */
  313. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  314. {
  315. return pci_find_next_ext_capability(dev, 0, cap);
  316. }
  317. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  318. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  319. {
  320. int rc, ttl = PCI_FIND_CAP_TTL;
  321. u8 cap, mask;
  322. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  323. mask = HT_3BIT_CAP_MASK;
  324. else
  325. mask = HT_5BIT_CAP_MASK;
  326. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  327. PCI_CAP_ID_HT, &ttl);
  328. while (pos) {
  329. rc = pci_read_config_byte(dev, pos + 3, &cap);
  330. if (rc != PCIBIOS_SUCCESSFUL)
  331. return 0;
  332. if ((cap & mask) == ht_cap)
  333. return pos;
  334. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  335. pos + PCI_CAP_LIST_NEXT,
  336. PCI_CAP_ID_HT, &ttl);
  337. }
  338. return 0;
  339. }
  340. /**
  341. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  342. * @dev: PCI device to query
  343. * @pos: Position from which to continue searching
  344. * @ht_cap: Hypertransport capability code
  345. *
  346. * To be used in conjunction with pci_find_ht_capability() to search for
  347. * all capabilities matching @ht_cap. @pos should always be a value returned
  348. * from pci_find_ht_capability().
  349. *
  350. * NB. To be 100% safe against broken PCI devices, the caller should take
  351. * steps to avoid an infinite loop.
  352. */
  353. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  354. {
  355. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  356. }
  357. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  358. /**
  359. * pci_find_ht_capability - query a device's Hypertransport capabilities
  360. * @dev: PCI device to query
  361. * @ht_cap: Hypertransport capability code
  362. *
  363. * Tell if a device supports a given Hypertransport capability.
  364. * Returns an address within the device's PCI configuration space
  365. * or 0 in case the device does not support the request capability.
  366. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  367. * which has a Hypertransport capability matching @ht_cap.
  368. */
  369. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  370. {
  371. int pos;
  372. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  373. if (pos)
  374. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  375. return pos;
  376. }
  377. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  378. /**
  379. * pci_find_parent_resource - return resource region of parent bus of given region
  380. * @dev: PCI device structure contains resources to be searched
  381. * @res: child resource record for which parent is sought
  382. *
  383. * For given resource region of given device, return the resource
  384. * region of parent bus the given region is contained in.
  385. */
  386. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  387. struct resource *res)
  388. {
  389. const struct pci_bus *bus = dev->bus;
  390. struct resource *r;
  391. int i;
  392. pci_bus_for_each_resource(bus, r, i) {
  393. if (!r)
  394. continue;
  395. if (resource_contains(r, res)) {
  396. /*
  397. * If the window is prefetchable but the BAR is
  398. * not, the allocator made a mistake.
  399. */
  400. if (r->flags & IORESOURCE_PREFETCH &&
  401. !(res->flags & IORESOURCE_PREFETCH))
  402. return NULL;
  403. /*
  404. * If we're below a transparent bridge, there may
  405. * be both a positively-decoded aperture and a
  406. * subtractively-decoded region that contain the BAR.
  407. * We want the positively-decoded one, so this depends
  408. * on pci_bus_for_each_resource() giving us those
  409. * first.
  410. */
  411. return r;
  412. }
  413. }
  414. return NULL;
  415. }
  416. EXPORT_SYMBOL(pci_find_parent_resource);
  417. /**
  418. * pci_find_resource - Return matching PCI device resource
  419. * @dev: PCI device to query
  420. * @res: Resource to look for
  421. *
  422. * Goes over standard PCI resources (BARs) and checks if the given resource
  423. * is partially or fully contained in any of them. In that case the
  424. * matching resource is returned, %NULL otherwise.
  425. */
  426. struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
  427. {
  428. int i;
  429. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  430. struct resource *r = &dev->resource[i];
  431. if (r->start && resource_contains(r, res))
  432. return r;
  433. }
  434. return NULL;
  435. }
  436. EXPORT_SYMBOL(pci_find_resource);
  437. /**
  438. * pci_find_pcie_root_port - return PCIe Root Port
  439. * @dev: PCI device to query
  440. *
  441. * Traverse up the parent chain and return the PCIe Root Port PCI Device
  442. * for a given PCI Device.
  443. */
  444. struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
  445. {
  446. struct pci_dev *bridge, *highest_pcie_bridge = dev;
  447. bridge = pci_upstream_bridge(dev);
  448. while (bridge && pci_is_pcie(bridge)) {
  449. highest_pcie_bridge = bridge;
  450. bridge = pci_upstream_bridge(bridge);
  451. }
  452. if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
  453. return NULL;
  454. return highest_pcie_bridge;
  455. }
  456. EXPORT_SYMBOL(pci_find_pcie_root_port);
  457. /**
  458. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  459. * @dev: the PCI device to operate on
  460. * @pos: config space offset of status word
  461. * @mask: mask of bit(s) to care about in status word
  462. *
  463. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  464. */
  465. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  466. {
  467. int i;
  468. /* Wait for Transaction Pending bit clean */
  469. for (i = 0; i < 4; i++) {
  470. u16 status;
  471. if (i)
  472. msleep((1 << (i - 1)) * 100);
  473. pci_read_config_word(dev, pos, &status);
  474. if (!(status & mask))
  475. return 1;
  476. }
  477. return 0;
  478. }
  479. /**
  480. * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
  481. * @dev: PCI device to have its BARs restored
  482. *
  483. * Restore the BAR values for a given device, so as to make it
  484. * accessible by its driver.
  485. */
  486. static void pci_restore_bars(struct pci_dev *dev)
  487. {
  488. int i;
  489. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  490. pci_update_resource(dev, i);
  491. }
  492. static const struct pci_platform_pm_ops *pci_platform_pm;
  493. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
  494. {
  495. if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
  496. !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
  497. return -EINVAL;
  498. pci_platform_pm = ops;
  499. return 0;
  500. }
  501. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  502. {
  503. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  504. }
  505. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  506. pci_power_t t)
  507. {
  508. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  509. }
  510. static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
  511. {
  512. return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
  513. }
  514. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  515. {
  516. return pci_platform_pm ?
  517. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  518. }
  519. static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
  520. {
  521. return pci_platform_pm ?
  522. pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
  523. }
  524. static inline bool platform_pci_need_resume(struct pci_dev *dev)
  525. {
  526. return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
  527. }
  528. /**
  529. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  530. * given PCI device
  531. * @dev: PCI device to handle.
  532. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  533. *
  534. * RETURN VALUE:
  535. * -EINVAL if the requested state is invalid.
  536. * -EIO if device does not support PCI PM or its PM capabilities register has a
  537. * wrong version, or device doesn't support the requested state.
  538. * 0 if device already is in the requested state.
  539. * 0 if device's power state has been successfully changed.
  540. */
  541. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  542. {
  543. u16 pmcsr;
  544. bool need_restore = false;
  545. /* Check if we're already there */
  546. if (dev->current_state == state)
  547. return 0;
  548. if (!dev->pm_cap)
  549. return -EIO;
  550. if (state < PCI_D0 || state > PCI_D3hot)
  551. return -EINVAL;
  552. /* Validate current state:
  553. * Can enter D0 from any state, but if we can only go deeper
  554. * to sleep if we're already in a low power state
  555. */
  556. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  557. && dev->current_state > state) {
  558. pci_err(dev, "invalid power transition (from state %d to %d)\n",
  559. dev->current_state, state);
  560. return -EINVAL;
  561. }
  562. /* check if this device supports the desired state */
  563. if ((state == PCI_D1 && !dev->d1_support)
  564. || (state == PCI_D2 && !dev->d2_support))
  565. return -EIO;
  566. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  567. /* If we're (effectively) in D3, force entire word to 0.
  568. * This doesn't affect PME_Status, disables PME_En, and
  569. * sets PowerState to 0.
  570. */
  571. switch (dev->current_state) {
  572. case PCI_D0:
  573. case PCI_D1:
  574. case PCI_D2:
  575. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  576. pmcsr |= state;
  577. break;
  578. case PCI_D3hot:
  579. case PCI_D3cold:
  580. case PCI_UNKNOWN: /* Boot-up */
  581. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  582. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  583. need_restore = true;
  584. /* Fall-through: force to D0 */
  585. default:
  586. pmcsr = 0;
  587. break;
  588. }
  589. /* enter specified state */
  590. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  591. /* Mandatory power management transition delays */
  592. /* see PCI PM 1.1 5.6.1 table 18 */
  593. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  594. pci_dev_d3_sleep(dev);
  595. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  596. udelay(PCI_PM_D2_DELAY);
  597. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  598. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  599. if (dev->current_state != state && printk_ratelimit())
  600. pci_info(dev, "Refused to change power state, currently in D%d\n",
  601. dev->current_state);
  602. /*
  603. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  604. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  605. * from D3hot to D0 _may_ perform an internal reset, thereby
  606. * going to "D0 Uninitialized" rather than "D0 Initialized".
  607. * For example, at least some versions of the 3c905B and the
  608. * 3c556B exhibit this behaviour.
  609. *
  610. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  611. * devices in a D3hot state at boot. Consequently, we need to
  612. * restore at least the BARs so that the device will be
  613. * accessible to its driver.
  614. */
  615. if (need_restore)
  616. pci_restore_bars(dev);
  617. if (dev->bus->self)
  618. pcie_aspm_pm_state_change(dev->bus->self);
  619. return 0;
  620. }
  621. /**
  622. * pci_update_current_state - Read power state of given device and cache it
  623. * @dev: PCI device to handle.
  624. * @state: State to cache in case the device doesn't have the PM capability
  625. *
  626. * The power state is read from the PMCSR register, which however is
  627. * inaccessible in D3cold. The platform firmware is therefore queried first
  628. * to detect accessibility of the register. In case the platform firmware
  629. * reports an incorrect state or the device isn't power manageable by the
  630. * platform at all, we try to detect D3cold by testing accessibility of the
  631. * vendor ID in config space.
  632. */
  633. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  634. {
  635. if (platform_pci_get_power_state(dev) == PCI_D3cold ||
  636. !pci_device_is_present(dev)) {
  637. dev->current_state = PCI_D3cold;
  638. } else if (dev->pm_cap) {
  639. u16 pmcsr;
  640. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  641. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  642. } else {
  643. dev->current_state = state;
  644. }
  645. }
  646. /**
  647. * pci_power_up - Put the given device into D0 forcibly
  648. * @dev: PCI device to power up
  649. */
  650. void pci_power_up(struct pci_dev *dev)
  651. {
  652. if (platform_pci_power_manageable(dev))
  653. platform_pci_set_power_state(dev, PCI_D0);
  654. pci_raw_set_power_state(dev, PCI_D0);
  655. pci_update_current_state(dev, PCI_D0);
  656. }
  657. /**
  658. * pci_platform_power_transition - Use platform to change device power state
  659. * @dev: PCI device to handle.
  660. * @state: State to put the device into.
  661. */
  662. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  663. {
  664. int error;
  665. if (platform_pci_power_manageable(dev)) {
  666. error = platform_pci_set_power_state(dev, state);
  667. if (!error)
  668. pci_update_current_state(dev, state);
  669. } else
  670. error = -ENODEV;
  671. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  672. dev->current_state = PCI_D0;
  673. return error;
  674. }
  675. /**
  676. * pci_wakeup - Wake up a PCI device
  677. * @pci_dev: Device to handle.
  678. * @ign: ignored parameter
  679. */
  680. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  681. {
  682. pci_wakeup_event(pci_dev);
  683. pm_request_resume(&pci_dev->dev);
  684. return 0;
  685. }
  686. /**
  687. * pci_wakeup_bus - Walk given bus and wake up devices on it
  688. * @bus: Top bus of the subtree to walk.
  689. */
  690. void pci_wakeup_bus(struct pci_bus *bus)
  691. {
  692. if (bus)
  693. pci_walk_bus(bus, pci_wakeup, NULL);
  694. }
  695. /**
  696. * __pci_start_power_transition - Start power transition of a PCI device
  697. * @dev: PCI device to handle.
  698. * @state: State to put the device into.
  699. */
  700. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  701. {
  702. if (state == PCI_D0) {
  703. pci_platform_power_transition(dev, PCI_D0);
  704. /*
  705. * Mandatory power management transition delays, see
  706. * PCI Express Base Specification Revision 2.0 Section
  707. * 6.6.1: Conventional Reset. Do not delay for
  708. * devices powered on/off by corresponding bridge,
  709. * because have already delayed for the bridge.
  710. */
  711. if (dev->runtime_d3cold) {
  712. if (dev->d3cold_delay)
  713. msleep(dev->d3cold_delay);
  714. /*
  715. * When powering on a bridge from D3cold, the
  716. * whole hierarchy may be powered on into
  717. * D0uninitialized state, resume them to give
  718. * them a chance to suspend again
  719. */
  720. pci_wakeup_bus(dev->subordinate);
  721. }
  722. }
  723. }
  724. /**
  725. * __pci_dev_set_current_state - Set current state of a PCI device
  726. * @dev: Device to handle
  727. * @data: pointer to state to be set
  728. */
  729. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  730. {
  731. pci_power_t state = *(pci_power_t *)data;
  732. dev->current_state = state;
  733. return 0;
  734. }
  735. /**
  736. * pci_bus_set_current_state - Walk given bus and set current state of devices
  737. * @bus: Top bus of the subtree to walk.
  738. * @state: state to be set
  739. */
  740. void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  741. {
  742. if (bus)
  743. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  744. }
  745. /**
  746. * __pci_complete_power_transition - Complete power transition of a PCI device
  747. * @dev: PCI device to handle.
  748. * @state: State to put the device into.
  749. *
  750. * This function should not be called directly by device drivers.
  751. */
  752. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  753. {
  754. int ret;
  755. if (state <= PCI_D0)
  756. return -EINVAL;
  757. ret = pci_platform_power_transition(dev, state);
  758. /* Power off the bridge may power off the whole hierarchy */
  759. if (!ret && state == PCI_D3cold)
  760. pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  761. return ret;
  762. }
  763. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  764. /**
  765. * pci_set_power_state - Set the power state of a PCI device
  766. * @dev: PCI device to handle.
  767. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  768. *
  769. * Transition a device to a new power state, using the platform firmware and/or
  770. * the device's PCI PM registers.
  771. *
  772. * RETURN VALUE:
  773. * -EINVAL if the requested state is invalid.
  774. * -EIO if device does not support PCI PM or its PM capabilities register has a
  775. * wrong version, or device doesn't support the requested state.
  776. * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
  777. * 0 if device already is in the requested state.
  778. * 0 if the transition is to D3 but D3 is not supported.
  779. * 0 if device's power state has been successfully changed.
  780. */
  781. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  782. {
  783. int error;
  784. /* bound the state we're entering */
  785. if (state > PCI_D3cold)
  786. state = PCI_D3cold;
  787. else if (state < PCI_D0)
  788. state = PCI_D0;
  789. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  790. /*
  791. * If the device or the parent bridge do not support PCI PM,
  792. * ignore the request if we're doing anything other than putting
  793. * it into D0 (which would only happen on boot).
  794. */
  795. return 0;
  796. /* Check if we're already there */
  797. if (dev->current_state == state)
  798. return 0;
  799. __pci_start_power_transition(dev, state);
  800. /* This device is quirked not to be put into D3, so
  801. don't put it in D3 */
  802. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  803. return 0;
  804. /*
  805. * To put device in D3cold, we put device into D3hot in native
  806. * way, then put device into D3cold with platform ops
  807. */
  808. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  809. PCI_D3hot : state);
  810. if (!__pci_complete_power_transition(dev, state))
  811. error = 0;
  812. return error;
  813. }
  814. EXPORT_SYMBOL(pci_set_power_state);
  815. /**
  816. * pci_choose_state - Choose the power state of a PCI device
  817. * @dev: PCI device to be suspended
  818. * @state: target sleep state for the whole system. This is the value
  819. * that is passed to suspend() function.
  820. *
  821. * Returns PCI power state suitable for given device and given system
  822. * message.
  823. */
  824. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  825. {
  826. pci_power_t ret;
  827. if (!dev->pm_cap)
  828. return PCI_D0;
  829. ret = platform_pci_choose_state(dev);
  830. if (ret != PCI_POWER_ERROR)
  831. return ret;
  832. switch (state.event) {
  833. case PM_EVENT_ON:
  834. return PCI_D0;
  835. case PM_EVENT_FREEZE:
  836. case PM_EVENT_PRETHAW:
  837. /* REVISIT both freeze and pre-thaw "should" use D0 */
  838. case PM_EVENT_SUSPEND:
  839. case PM_EVENT_HIBERNATE:
  840. return PCI_D3hot;
  841. default:
  842. pci_info(dev, "unrecognized suspend event %d\n",
  843. state.event);
  844. BUG();
  845. }
  846. return PCI_D0;
  847. }
  848. EXPORT_SYMBOL(pci_choose_state);
  849. #define PCI_EXP_SAVE_REGS 7
  850. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  851. u16 cap, bool extended)
  852. {
  853. struct pci_cap_saved_state *tmp;
  854. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  855. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  856. return tmp;
  857. }
  858. return NULL;
  859. }
  860. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  861. {
  862. return _pci_find_saved_cap(dev, cap, false);
  863. }
  864. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  865. {
  866. return _pci_find_saved_cap(dev, cap, true);
  867. }
  868. static int pci_save_pcie_state(struct pci_dev *dev)
  869. {
  870. int i = 0;
  871. struct pci_cap_saved_state *save_state;
  872. u16 *cap;
  873. if (!pci_is_pcie(dev))
  874. return 0;
  875. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  876. if (!save_state) {
  877. pci_err(dev, "buffer not found in %s\n", __func__);
  878. return -ENOMEM;
  879. }
  880. cap = (u16 *)&save_state->cap.data[0];
  881. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  882. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  883. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  884. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  885. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  886. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  887. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  888. return 0;
  889. }
  890. static void pci_restore_pcie_state(struct pci_dev *dev)
  891. {
  892. int i = 0;
  893. struct pci_cap_saved_state *save_state;
  894. u16 *cap;
  895. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  896. if (!save_state)
  897. return;
  898. cap = (u16 *)&save_state->cap.data[0];
  899. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  900. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  901. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  902. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  903. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  904. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  905. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  906. }
  907. static int pci_save_pcix_state(struct pci_dev *dev)
  908. {
  909. int pos;
  910. struct pci_cap_saved_state *save_state;
  911. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  912. if (!pos)
  913. return 0;
  914. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  915. if (!save_state) {
  916. pci_err(dev, "buffer not found in %s\n", __func__);
  917. return -ENOMEM;
  918. }
  919. pci_read_config_word(dev, pos + PCI_X_CMD,
  920. (u16 *)save_state->cap.data);
  921. return 0;
  922. }
  923. static void pci_restore_pcix_state(struct pci_dev *dev)
  924. {
  925. int i = 0, pos;
  926. struct pci_cap_saved_state *save_state;
  927. u16 *cap;
  928. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  929. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  930. if (!save_state || !pos)
  931. return;
  932. cap = (u16 *)&save_state->cap.data[0];
  933. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  934. }
  935. /**
  936. * pci_save_state - save the PCI configuration space of a device before suspending
  937. * @dev: - PCI device that we're dealing with
  938. */
  939. int pci_save_state(struct pci_dev *dev)
  940. {
  941. int i;
  942. /* XXX: 100% dword access ok here? */
  943. for (i = 0; i < 16; i++)
  944. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  945. dev->state_saved = true;
  946. i = pci_save_pcie_state(dev);
  947. if (i != 0)
  948. return i;
  949. i = pci_save_pcix_state(dev);
  950. if (i != 0)
  951. return i;
  952. return pci_save_vc_state(dev);
  953. }
  954. EXPORT_SYMBOL(pci_save_state);
  955. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  956. u32 saved_val, int retry)
  957. {
  958. u32 val;
  959. pci_read_config_dword(pdev, offset, &val);
  960. if (val == saved_val)
  961. return;
  962. for (;;) {
  963. pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  964. offset, val, saved_val);
  965. pci_write_config_dword(pdev, offset, saved_val);
  966. if (retry-- <= 0)
  967. return;
  968. pci_read_config_dword(pdev, offset, &val);
  969. if (val == saved_val)
  970. return;
  971. mdelay(1);
  972. }
  973. }
  974. static void pci_restore_config_space_range(struct pci_dev *pdev,
  975. int start, int end, int retry)
  976. {
  977. int index;
  978. for (index = end; index >= start; index--)
  979. pci_restore_config_dword(pdev, 4 * index,
  980. pdev->saved_config_space[index],
  981. retry);
  982. }
  983. static void pci_restore_config_space(struct pci_dev *pdev)
  984. {
  985. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  986. pci_restore_config_space_range(pdev, 10, 15, 0);
  987. /* Restore BARs before the command register. */
  988. pci_restore_config_space_range(pdev, 4, 9, 10);
  989. pci_restore_config_space_range(pdev, 0, 3, 0);
  990. } else {
  991. pci_restore_config_space_range(pdev, 0, 15, 0);
  992. }
  993. }
  994. /**
  995. * pci_restore_state - Restore the saved state of a PCI device
  996. * @dev: - PCI device that we're dealing with
  997. */
  998. void pci_restore_state(struct pci_dev *dev)
  999. {
  1000. if (!dev->state_saved)
  1001. return;
  1002. /* PCI Express register must be restored first */
  1003. pci_restore_pcie_state(dev);
  1004. pci_restore_pasid_state(dev);
  1005. pci_restore_pri_state(dev);
  1006. pci_restore_ats_state(dev);
  1007. pci_restore_vc_state(dev);
  1008. pci_cleanup_aer_error_status_regs(dev);
  1009. pci_restore_config_space(dev);
  1010. pci_restore_pcix_state(dev);
  1011. pci_restore_msi_state(dev);
  1012. /* Restore ACS and IOV configuration state */
  1013. pci_enable_acs(dev);
  1014. pci_restore_iov_state(dev);
  1015. dev->state_saved = false;
  1016. }
  1017. EXPORT_SYMBOL(pci_restore_state);
  1018. struct pci_saved_state {
  1019. u32 config_space[16];
  1020. struct pci_cap_saved_data cap[0];
  1021. };
  1022. /**
  1023. * pci_store_saved_state - Allocate and return an opaque struct containing
  1024. * the device saved state.
  1025. * @dev: PCI device that we're dealing with
  1026. *
  1027. * Return NULL if no state or error.
  1028. */
  1029. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  1030. {
  1031. struct pci_saved_state *state;
  1032. struct pci_cap_saved_state *tmp;
  1033. struct pci_cap_saved_data *cap;
  1034. size_t size;
  1035. if (!dev->state_saved)
  1036. return NULL;
  1037. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  1038. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  1039. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1040. state = kzalloc(size, GFP_KERNEL);
  1041. if (!state)
  1042. return NULL;
  1043. memcpy(state->config_space, dev->saved_config_space,
  1044. sizeof(state->config_space));
  1045. cap = state->cap;
  1046. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  1047. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1048. memcpy(cap, &tmp->cap, len);
  1049. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  1050. }
  1051. /* Empty cap_save terminates list */
  1052. return state;
  1053. }
  1054. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  1055. /**
  1056. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  1057. * @dev: PCI device that we're dealing with
  1058. * @state: Saved state returned from pci_store_saved_state()
  1059. */
  1060. int pci_load_saved_state(struct pci_dev *dev,
  1061. struct pci_saved_state *state)
  1062. {
  1063. struct pci_cap_saved_data *cap;
  1064. dev->state_saved = false;
  1065. if (!state)
  1066. return 0;
  1067. memcpy(dev->saved_config_space, state->config_space,
  1068. sizeof(state->config_space));
  1069. cap = state->cap;
  1070. while (cap->size) {
  1071. struct pci_cap_saved_state *tmp;
  1072. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  1073. if (!tmp || tmp->cap.size != cap->size)
  1074. return -EINVAL;
  1075. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  1076. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  1077. sizeof(struct pci_cap_saved_data) + cap->size);
  1078. }
  1079. dev->state_saved = true;
  1080. return 0;
  1081. }
  1082. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  1083. /**
  1084. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1085. * and free the memory allocated for it.
  1086. * @dev: PCI device that we're dealing with
  1087. * @state: Pointer to saved state returned from pci_store_saved_state()
  1088. */
  1089. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1090. struct pci_saved_state **state)
  1091. {
  1092. int ret = pci_load_saved_state(dev, *state);
  1093. kfree(*state);
  1094. *state = NULL;
  1095. return ret;
  1096. }
  1097. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1098. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1099. {
  1100. return pci_enable_resources(dev, bars);
  1101. }
  1102. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1103. {
  1104. int err;
  1105. struct pci_dev *bridge;
  1106. u16 cmd;
  1107. u8 pin;
  1108. err = pci_set_power_state(dev, PCI_D0);
  1109. if (err < 0 && err != -EIO)
  1110. return err;
  1111. bridge = pci_upstream_bridge(dev);
  1112. if (bridge)
  1113. pcie_aspm_powersave_config_link(bridge);
  1114. err = pcibios_enable_device(dev, bars);
  1115. if (err < 0)
  1116. return err;
  1117. pci_fixup_device(pci_fixup_enable, dev);
  1118. if (dev->msi_enabled || dev->msix_enabled)
  1119. return 0;
  1120. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1121. if (pin) {
  1122. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1123. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1124. pci_write_config_word(dev, PCI_COMMAND,
  1125. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1126. }
  1127. return 0;
  1128. }
  1129. /**
  1130. * pci_reenable_device - Resume abandoned device
  1131. * @dev: PCI device to be resumed
  1132. *
  1133. * Note this function is a backend of pci_default_resume and is not supposed
  1134. * to be called by normal code, write proper resume handler and use it instead.
  1135. */
  1136. int pci_reenable_device(struct pci_dev *dev)
  1137. {
  1138. if (pci_is_enabled(dev))
  1139. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1140. return 0;
  1141. }
  1142. EXPORT_SYMBOL(pci_reenable_device);
  1143. static void pci_enable_bridge(struct pci_dev *dev)
  1144. {
  1145. struct pci_dev *bridge;
  1146. int retval;
  1147. bridge = pci_upstream_bridge(dev);
  1148. if (bridge)
  1149. pci_enable_bridge(bridge);
  1150. if (pci_is_enabled(dev)) {
  1151. if (!dev->is_busmaster)
  1152. pci_set_master(dev);
  1153. return;
  1154. }
  1155. retval = pci_enable_device(dev);
  1156. if (retval)
  1157. pci_err(dev, "Error enabling bridge (%d), continuing\n",
  1158. retval);
  1159. pci_set_master(dev);
  1160. }
  1161. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1162. {
  1163. struct pci_dev *bridge;
  1164. int err;
  1165. int i, bars = 0;
  1166. /*
  1167. * Power state could be unknown at this point, either due to a fresh
  1168. * boot or a device removal call. So get the current power state
  1169. * so that things like MSI message writing will behave as expected
  1170. * (e.g. if the device really is in D0 at enable time).
  1171. */
  1172. if (dev->pm_cap) {
  1173. u16 pmcsr;
  1174. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1175. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1176. }
  1177. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1178. return 0; /* already enabled */
  1179. bridge = pci_upstream_bridge(dev);
  1180. if (bridge)
  1181. pci_enable_bridge(bridge);
  1182. /* only skip sriov related */
  1183. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1184. if (dev->resource[i].flags & flags)
  1185. bars |= (1 << i);
  1186. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1187. if (dev->resource[i].flags & flags)
  1188. bars |= (1 << i);
  1189. err = do_pci_enable_device(dev, bars);
  1190. if (err < 0)
  1191. atomic_dec(&dev->enable_cnt);
  1192. return err;
  1193. }
  1194. /**
  1195. * pci_enable_device_io - Initialize a device for use with IO space
  1196. * @dev: PCI device to be initialized
  1197. *
  1198. * Initialize device before it's used by a driver. Ask low-level code
  1199. * to enable I/O resources. Wake up the device if it was suspended.
  1200. * Beware, this function can fail.
  1201. */
  1202. int pci_enable_device_io(struct pci_dev *dev)
  1203. {
  1204. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1205. }
  1206. EXPORT_SYMBOL(pci_enable_device_io);
  1207. /**
  1208. * pci_enable_device_mem - Initialize a device for use with Memory space
  1209. * @dev: PCI device to be initialized
  1210. *
  1211. * Initialize device before it's used by a driver. Ask low-level code
  1212. * to enable Memory resources. Wake up the device if it was suspended.
  1213. * Beware, this function can fail.
  1214. */
  1215. int pci_enable_device_mem(struct pci_dev *dev)
  1216. {
  1217. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1218. }
  1219. EXPORT_SYMBOL(pci_enable_device_mem);
  1220. /**
  1221. * pci_enable_device - Initialize device before it's used by a driver.
  1222. * @dev: PCI device to be initialized
  1223. *
  1224. * Initialize device before it's used by a driver. Ask low-level code
  1225. * to enable I/O and memory. Wake up the device if it was suspended.
  1226. * Beware, this function can fail.
  1227. *
  1228. * Note we don't actually enable the device many times if we call
  1229. * this function repeatedly (we just increment the count).
  1230. */
  1231. int pci_enable_device(struct pci_dev *dev)
  1232. {
  1233. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1234. }
  1235. EXPORT_SYMBOL(pci_enable_device);
  1236. /*
  1237. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1238. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1239. * there's no need to track it separately. pci_devres is initialized
  1240. * when a device is enabled using managed PCI device enable interface.
  1241. */
  1242. struct pci_devres {
  1243. unsigned int enabled:1;
  1244. unsigned int pinned:1;
  1245. unsigned int orig_intx:1;
  1246. unsigned int restore_intx:1;
  1247. unsigned int mwi:1;
  1248. u32 region_mask;
  1249. };
  1250. static void pcim_release(struct device *gendev, void *res)
  1251. {
  1252. struct pci_dev *dev = to_pci_dev(gendev);
  1253. struct pci_devres *this = res;
  1254. int i;
  1255. if (dev->msi_enabled)
  1256. pci_disable_msi(dev);
  1257. if (dev->msix_enabled)
  1258. pci_disable_msix(dev);
  1259. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1260. if (this->region_mask & (1 << i))
  1261. pci_release_region(dev, i);
  1262. if (this->mwi)
  1263. pci_clear_mwi(dev);
  1264. if (this->restore_intx)
  1265. pci_intx(dev, this->orig_intx);
  1266. if (this->enabled && !this->pinned)
  1267. pci_disable_device(dev);
  1268. }
  1269. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1270. {
  1271. struct pci_devres *dr, *new_dr;
  1272. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1273. if (dr)
  1274. return dr;
  1275. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1276. if (!new_dr)
  1277. return NULL;
  1278. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1279. }
  1280. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1281. {
  1282. if (pci_is_managed(pdev))
  1283. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1284. return NULL;
  1285. }
  1286. /**
  1287. * pcim_enable_device - Managed pci_enable_device()
  1288. * @pdev: PCI device to be initialized
  1289. *
  1290. * Managed pci_enable_device().
  1291. */
  1292. int pcim_enable_device(struct pci_dev *pdev)
  1293. {
  1294. struct pci_devres *dr;
  1295. int rc;
  1296. dr = get_pci_dr(pdev);
  1297. if (unlikely(!dr))
  1298. return -ENOMEM;
  1299. if (dr->enabled)
  1300. return 0;
  1301. rc = pci_enable_device(pdev);
  1302. if (!rc) {
  1303. pdev->is_managed = 1;
  1304. dr->enabled = 1;
  1305. }
  1306. return rc;
  1307. }
  1308. EXPORT_SYMBOL(pcim_enable_device);
  1309. /**
  1310. * pcim_pin_device - Pin managed PCI device
  1311. * @pdev: PCI device to pin
  1312. *
  1313. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1314. * driver detach. @pdev must have been enabled with
  1315. * pcim_enable_device().
  1316. */
  1317. void pcim_pin_device(struct pci_dev *pdev)
  1318. {
  1319. struct pci_devres *dr;
  1320. dr = find_pci_dr(pdev);
  1321. WARN_ON(!dr || !dr->enabled);
  1322. if (dr)
  1323. dr->pinned = 1;
  1324. }
  1325. EXPORT_SYMBOL(pcim_pin_device);
  1326. /*
  1327. * pcibios_add_device - provide arch specific hooks when adding device dev
  1328. * @dev: the PCI device being added
  1329. *
  1330. * Permits the platform to provide architecture specific functionality when
  1331. * devices are added. This is the default implementation. Architecture
  1332. * implementations can override this.
  1333. */
  1334. int __weak pcibios_add_device(struct pci_dev *dev)
  1335. {
  1336. return 0;
  1337. }
  1338. /**
  1339. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1340. * @dev: the PCI device being released
  1341. *
  1342. * Permits the platform to provide architecture specific functionality when
  1343. * devices are released. This is the default implementation. Architecture
  1344. * implementations can override this.
  1345. */
  1346. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1347. /**
  1348. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1349. * @dev: the PCI device to disable
  1350. *
  1351. * Disables architecture specific PCI resources for the device. This
  1352. * is the default implementation. Architecture implementations can
  1353. * override this.
  1354. */
  1355. void __weak pcibios_disable_device(struct pci_dev *dev) {}
  1356. /**
  1357. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1358. * @irq: ISA IRQ to penalize
  1359. * @active: IRQ active or not
  1360. *
  1361. * Permits the platform to provide architecture-specific functionality when
  1362. * penalizing ISA IRQs. This is the default implementation. Architecture
  1363. * implementations can override this.
  1364. */
  1365. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1366. static void do_pci_disable_device(struct pci_dev *dev)
  1367. {
  1368. u16 pci_command;
  1369. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1370. if (pci_command & PCI_COMMAND_MASTER) {
  1371. pci_command &= ~PCI_COMMAND_MASTER;
  1372. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1373. }
  1374. pcibios_disable_device(dev);
  1375. }
  1376. /**
  1377. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1378. * @dev: PCI device to disable
  1379. *
  1380. * NOTE: This function is a backend of PCI power management routines and is
  1381. * not supposed to be called drivers.
  1382. */
  1383. void pci_disable_enabled_device(struct pci_dev *dev)
  1384. {
  1385. if (pci_is_enabled(dev))
  1386. do_pci_disable_device(dev);
  1387. }
  1388. /**
  1389. * pci_disable_device - Disable PCI device after use
  1390. * @dev: PCI device to be disabled
  1391. *
  1392. * Signal to the system that the PCI device is not in use by the system
  1393. * anymore. This only involves disabling PCI bus-mastering, if active.
  1394. *
  1395. * Note we don't actually disable the device until all callers of
  1396. * pci_enable_device() have called pci_disable_device().
  1397. */
  1398. void pci_disable_device(struct pci_dev *dev)
  1399. {
  1400. struct pci_devres *dr;
  1401. dr = find_pci_dr(dev);
  1402. if (dr)
  1403. dr->enabled = 0;
  1404. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1405. "disabling already-disabled device");
  1406. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1407. return;
  1408. do_pci_disable_device(dev);
  1409. dev->is_busmaster = 0;
  1410. }
  1411. EXPORT_SYMBOL(pci_disable_device);
  1412. /**
  1413. * pcibios_set_pcie_reset_state - set reset state for device dev
  1414. * @dev: the PCIe device reset
  1415. * @state: Reset state to enter into
  1416. *
  1417. *
  1418. * Sets the PCIe reset state for the device. This is the default
  1419. * implementation. Architecture implementations can override this.
  1420. */
  1421. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1422. enum pcie_reset_state state)
  1423. {
  1424. return -EINVAL;
  1425. }
  1426. /**
  1427. * pci_set_pcie_reset_state - set reset state for device dev
  1428. * @dev: the PCIe device reset
  1429. * @state: Reset state to enter into
  1430. *
  1431. *
  1432. * Sets the PCI reset state for the device.
  1433. */
  1434. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1435. {
  1436. return pcibios_set_pcie_reset_state(dev, state);
  1437. }
  1438. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1439. /**
  1440. * pcie_clear_root_pme_status - Clear root port PME interrupt status.
  1441. * @dev: PCIe root port or event collector.
  1442. */
  1443. void pcie_clear_root_pme_status(struct pci_dev *dev)
  1444. {
  1445. pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
  1446. }
  1447. /**
  1448. * pci_check_pme_status - Check if given device has generated PME.
  1449. * @dev: Device to check.
  1450. *
  1451. * Check the PME status of the device and if set, clear it and clear PME enable
  1452. * (if set). Return 'true' if PME status and PME enable were both set or
  1453. * 'false' otherwise.
  1454. */
  1455. bool pci_check_pme_status(struct pci_dev *dev)
  1456. {
  1457. int pmcsr_pos;
  1458. u16 pmcsr;
  1459. bool ret = false;
  1460. if (!dev->pm_cap)
  1461. return false;
  1462. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1463. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1464. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1465. return false;
  1466. /* Clear PME status. */
  1467. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1468. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1469. /* Disable PME to avoid interrupt flood. */
  1470. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1471. ret = true;
  1472. }
  1473. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1474. return ret;
  1475. }
  1476. /**
  1477. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1478. * @dev: Device to handle.
  1479. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1480. *
  1481. * Check if @dev has generated PME and queue a resume request for it in that
  1482. * case.
  1483. */
  1484. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1485. {
  1486. if (pme_poll_reset && dev->pme_poll)
  1487. dev->pme_poll = false;
  1488. if (pci_check_pme_status(dev)) {
  1489. pci_wakeup_event(dev);
  1490. pm_request_resume(&dev->dev);
  1491. }
  1492. return 0;
  1493. }
  1494. /**
  1495. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1496. * @bus: Top bus of the subtree to walk.
  1497. */
  1498. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1499. {
  1500. if (bus)
  1501. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1502. }
  1503. /**
  1504. * pci_pme_capable - check the capability of PCI device to generate PME#
  1505. * @dev: PCI device to handle.
  1506. * @state: PCI state from which device will issue PME#.
  1507. */
  1508. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1509. {
  1510. if (!dev->pm_cap)
  1511. return false;
  1512. return !!(dev->pme_support & (1 << state));
  1513. }
  1514. EXPORT_SYMBOL(pci_pme_capable);
  1515. static void pci_pme_list_scan(struct work_struct *work)
  1516. {
  1517. struct pci_pme_device *pme_dev, *n;
  1518. mutex_lock(&pci_pme_list_mutex);
  1519. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1520. if (pme_dev->dev->pme_poll) {
  1521. struct pci_dev *bridge;
  1522. bridge = pme_dev->dev->bus->self;
  1523. /*
  1524. * If bridge is in low power state, the
  1525. * configuration space of subordinate devices
  1526. * may be not accessible
  1527. */
  1528. if (bridge && bridge->current_state != PCI_D0)
  1529. continue;
  1530. pci_pme_wakeup(pme_dev->dev, NULL);
  1531. } else {
  1532. list_del(&pme_dev->list);
  1533. kfree(pme_dev);
  1534. }
  1535. }
  1536. if (!list_empty(&pci_pme_list))
  1537. queue_delayed_work(system_freezable_wq, &pci_pme_work,
  1538. msecs_to_jiffies(PME_TIMEOUT));
  1539. mutex_unlock(&pci_pme_list_mutex);
  1540. }
  1541. static void __pci_pme_active(struct pci_dev *dev, bool enable)
  1542. {
  1543. u16 pmcsr;
  1544. if (!dev->pme_support)
  1545. return;
  1546. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1547. /* Clear PME_Status by writing 1 to it and enable PME# */
  1548. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1549. if (!enable)
  1550. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1551. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1552. }
  1553. /**
  1554. * pci_pme_restore - Restore PME configuration after config space restore.
  1555. * @dev: PCI device to update.
  1556. */
  1557. void pci_pme_restore(struct pci_dev *dev)
  1558. {
  1559. u16 pmcsr;
  1560. if (!dev->pme_support)
  1561. return;
  1562. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1563. if (dev->wakeup_prepared) {
  1564. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  1565. pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
  1566. } else {
  1567. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1568. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1569. }
  1570. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1571. }
  1572. /**
  1573. * pci_pme_active - enable or disable PCI device's PME# function
  1574. * @dev: PCI device to handle.
  1575. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1576. *
  1577. * The caller must verify that the device is capable of generating PME# before
  1578. * calling this function with @enable equal to 'true'.
  1579. */
  1580. void pci_pme_active(struct pci_dev *dev, bool enable)
  1581. {
  1582. __pci_pme_active(dev, enable);
  1583. /*
  1584. * PCI (as opposed to PCIe) PME requires that the device have
  1585. * its PME# line hooked up correctly. Not all hardware vendors
  1586. * do this, so the PME never gets delivered and the device
  1587. * remains asleep. The easiest way around this is to
  1588. * periodically walk the list of suspended devices and check
  1589. * whether any have their PME flag set. The assumption is that
  1590. * we'll wake up often enough anyway that this won't be a huge
  1591. * hit, and the power savings from the devices will still be a
  1592. * win.
  1593. *
  1594. * Although PCIe uses in-band PME message instead of PME# line
  1595. * to report PME, PME does not work for some PCIe devices in
  1596. * reality. For example, there are devices that set their PME
  1597. * status bits, but don't really bother to send a PME message;
  1598. * there are PCI Express Root Ports that don't bother to
  1599. * trigger interrupts when they receive PME messages from the
  1600. * devices below. So PME poll is used for PCIe devices too.
  1601. */
  1602. if (dev->pme_poll) {
  1603. struct pci_pme_device *pme_dev;
  1604. if (enable) {
  1605. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1606. GFP_KERNEL);
  1607. if (!pme_dev) {
  1608. pci_warn(dev, "can't enable PME#\n");
  1609. return;
  1610. }
  1611. pme_dev->dev = dev;
  1612. mutex_lock(&pci_pme_list_mutex);
  1613. list_add(&pme_dev->list, &pci_pme_list);
  1614. if (list_is_singular(&pci_pme_list))
  1615. queue_delayed_work(system_freezable_wq,
  1616. &pci_pme_work,
  1617. msecs_to_jiffies(PME_TIMEOUT));
  1618. mutex_unlock(&pci_pme_list_mutex);
  1619. } else {
  1620. mutex_lock(&pci_pme_list_mutex);
  1621. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1622. if (pme_dev->dev == dev) {
  1623. list_del(&pme_dev->list);
  1624. kfree(pme_dev);
  1625. break;
  1626. }
  1627. }
  1628. mutex_unlock(&pci_pme_list_mutex);
  1629. }
  1630. }
  1631. pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1632. }
  1633. EXPORT_SYMBOL(pci_pme_active);
  1634. /**
  1635. * pci_enable_wake - enable PCI device as wakeup event source
  1636. * @dev: PCI device affected
  1637. * @state: PCI state from which device will issue wakeup events
  1638. * @enable: True to enable event generation; false to disable
  1639. *
  1640. * This enables the device as a wakeup event source, or disables it.
  1641. * When such events involves platform-specific hooks, those hooks are
  1642. * called automatically by this routine.
  1643. *
  1644. * Devices with legacy power management (no standard PCI PM capabilities)
  1645. * always require such platform hooks.
  1646. *
  1647. * RETURN VALUE:
  1648. * 0 is returned on success
  1649. * -EINVAL is returned if device is not supposed to wake up the system
  1650. * Error code depending on the platform is returned if both the platform and
  1651. * the native mechanism fail to enable the generation of wake-up events
  1652. */
  1653. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
  1654. {
  1655. int ret = 0;
  1656. /*
  1657. * Bridges can only signal wakeup on behalf of subordinate devices,
  1658. * but that is set up elsewhere, so skip them.
  1659. */
  1660. if (pci_has_subordinate(dev))
  1661. return 0;
  1662. /* Don't do the same thing twice in a row for one device. */
  1663. if (!!enable == !!dev->wakeup_prepared)
  1664. return 0;
  1665. /*
  1666. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1667. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1668. * enable. To disable wake-up we call the platform first, for symmetry.
  1669. */
  1670. if (enable) {
  1671. int error;
  1672. if (pci_pme_capable(dev, state))
  1673. pci_pme_active(dev, true);
  1674. else
  1675. ret = 1;
  1676. error = platform_pci_set_wakeup(dev, true);
  1677. if (ret)
  1678. ret = error;
  1679. if (!ret)
  1680. dev->wakeup_prepared = true;
  1681. } else {
  1682. platform_pci_set_wakeup(dev, false);
  1683. pci_pme_active(dev, false);
  1684. dev->wakeup_prepared = false;
  1685. }
  1686. return ret;
  1687. }
  1688. EXPORT_SYMBOL(pci_enable_wake);
  1689. /**
  1690. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1691. * @dev: PCI device to prepare
  1692. * @enable: True to enable wake-up event generation; false to disable
  1693. *
  1694. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1695. * and this function allows them to set that up cleanly - pci_enable_wake()
  1696. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1697. * ordering constraints.
  1698. *
  1699. * This function only returns error code if the device is not capable of
  1700. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1701. * enable wake-up power for it.
  1702. */
  1703. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1704. {
  1705. return pci_pme_capable(dev, PCI_D3cold) ?
  1706. pci_enable_wake(dev, PCI_D3cold, enable) :
  1707. pci_enable_wake(dev, PCI_D3hot, enable);
  1708. }
  1709. EXPORT_SYMBOL(pci_wake_from_d3);
  1710. /**
  1711. * pci_target_state - find an appropriate low power state for a given PCI dev
  1712. * @dev: PCI device
  1713. * @wakeup: Whether or not wakeup functionality will be enabled for the device.
  1714. *
  1715. * Use underlying platform code to find a supported low power state for @dev.
  1716. * If the platform can't manage @dev, return the deepest state from which it
  1717. * can generate wake events, based on any available PME info.
  1718. */
  1719. static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
  1720. {
  1721. pci_power_t target_state = PCI_D3hot;
  1722. if (platform_pci_power_manageable(dev)) {
  1723. /*
  1724. * Call the platform to choose the target state of the device
  1725. * and enable wake-up from this state if supported.
  1726. */
  1727. pci_power_t state = platform_pci_choose_state(dev);
  1728. switch (state) {
  1729. case PCI_POWER_ERROR:
  1730. case PCI_UNKNOWN:
  1731. break;
  1732. case PCI_D1:
  1733. case PCI_D2:
  1734. if (pci_no_d1d2(dev))
  1735. break;
  1736. default:
  1737. target_state = state;
  1738. }
  1739. return target_state;
  1740. }
  1741. if (!dev->pm_cap)
  1742. target_state = PCI_D0;
  1743. /*
  1744. * If the device is in D3cold even though it's not power-manageable by
  1745. * the platform, it may have been powered down by non-standard means.
  1746. * Best to let it slumber.
  1747. */
  1748. if (dev->current_state == PCI_D3cold)
  1749. target_state = PCI_D3cold;
  1750. if (wakeup) {
  1751. /*
  1752. * Find the deepest state from which the device can generate
  1753. * wake-up events, make it the target state and enable device
  1754. * to generate PME#.
  1755. */
  1756. if (dev->pme_support) {
  1757. while (target_state
  1758. && !(dev->pme_support & (1 << target_state)))
  1759. target_state--;
  1760. }
  1761. }
  1762. return target_state;
  1763. }
  1764. /**
  1765. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1766. * @dev: Device to handle.
  1767. *
  1768. * Choose the power state appropriate for the device depending on whether
  1769. * it can wake up the system and/or is power manageable by the platform
  1770. * (PCI_D3hot is the default) and put the device into that state.
  1771. */
  1772. int pci_prepare_to_sleep(struct pci_dev *dev)
  1773. {
  1774. bool wakeup = device_may_wakeup(&dev->dev);
  1775. pci_power_t target_state = pci_target_state(dev, wakeup);
  1776. int error;
  1777. if (target_state == PCI_POWER_ERROR)
  1778. return -EIO;
  1779. pci_enable_wake(dev, target_state, wakeup);
  1780. error = pci_set_power_state(dev, target_state);
  1781. if (error)
  1782. pci_enable_wake(dev, target_state, false);
  1783. return error;
  1784. }
  1785. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1786. /**
  1787. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1788. * @dev: Device to handle.
  1789. *
  1790. * Disable device's system wake-up capability and put it into D0.
  1791. */
  1792. int pci_back_from_sleep(struct pci_dev *dev)
  1793. {
  1794. pci_enable_wake(dev, PCI_D0, false);
  1795. return pci_set_power_state(dev, PCI_D0);
  1796. }
  1797. EXPORT_SYMBOL(pci_back_from_sleep);
  1798. /**
  1799. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1800. * @dev: PCI device being suspended.
  1801. *
  1802. * Prepare @dev to generate wake-up events at run time and put it into a low
  1803. * power state.
  1804. */
  1805. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1806. {
  1807. pci_power_t target_state;
  1808. int error;
  1809. target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
  1810. if (target_state == PCI_POWER_ERROR)
  1811. return -EIO;
  1812. dev->runtime_d3cold = target_state == PCI_D3cold;
  1813. pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
  1814. error = pci_set_power_state(dev, target_state);
  1815. if (error) {
  1816. pci_enable_wake(dev, target_state, false);
  1817. dev->runtime_d3cold = false;
  1818. }
  1819. return error;
  1820. }
  1821. /**
  1822. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1823. * @dev: Device to check.
  1824. *
  1825. * Return true if the device itself is capable of generating wake-up events
  1826. * (through the platform or using the native PCIe PME) or if the device supports
  1827. * PME and one of its upstream bridges can generate wake-up events.
  1828. */
  1829. bool pci_dev_run_wake(struct pci_dev *dev)
  1830. {
  1831. struct pci_bus *bus = dev->bus;
  1832. if (device_can_wakeup(&dev->dev))
  1833. return true;
  1834. if (!dev->pme_support)
  1835. return false;
  1836. /* PME-capable in principle, but not from the target power state */
  1837. if (!pci_pme_capable(dev, pci_target_state(dev, false)))
  1838. return false;
  1839. while (bus->parent) {
  1840. struct pci_dev *bridge = bus->self;
  1841. if (device_can_wakeup(&bridge->dev))
  1842. return true;
  1843. bus = bus->parent;
  1844. }
  1845. /* We have reached the root bus. */
  1846. if (bus->bridge)
  1847. return device_can_wakeup(bus->bridge);
  1848. return false;
  1849. }
  1850. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1851. /**
  1852. * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
  1853. * @pci_dev: Device to check.
  1854. *
  1855. * Return 'true' if the device is runtime-suspended, it doesn't have to be
  1856. * reconfigured due to wakeup settings difference between system and runtime
  1857. * suspend and the current power state of it is suitable for the upcoming
  1858. * (system) transition.
  1859. *
  1860. * If the device is not configured for system wakeup, disable PME for it before
  1861. * returning 'true' to prevent it from waking up the system unnecessarily.
  1862. */
  1863. bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
  1864. {
  1865. struct device *dev = &pci_dev->dev;
  1866. bool wakeup = device_may_wakeup(dev);
  1867. if (!pm_runtime_suspended(dev)
  1868. || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
  1869. || platform_pci_need_resume(pci_dev))
  1870. return false;
  1871. /*
  1872. * At this point the device is good to go unless it's been configured
  1873. * to generate PME at the runtime suspend time, but it is not supposed
  1874. * to wake up the system. In that case, simply disable PME for it
  1875. * (it will have to be re-enabled on exit from system resume).
  1876. *
  1877. * If the device's power state is D3cold and the platform check above
  1878. * hasn't triggered, the device's configuration is suitable and we don't
  1879. * need to manipulate it at all.
  1880. */
  1881. spin_lock_irq(&dev->power.lock);
  1882. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
  1883. !wakeup)
  1884. __pci_pme_active(pci_dev, false);
  1885. spin_unlock_irq(&dev->power.lock);
  1886. return true;
  1887. }
  1888. /**
  1889. * pci_dev_complete_resume - Finalize resume from system sleep for a device.
  1890. * @pci_dev: Device to handle.
  1891. *
  1892. * If the device is runtime suspended and wakeup-capable, enable PME for it as
  1893. * it might have been disabled during the prepare phase of system suspend if
  1894. * the device was not configured for system wakeup.
  1895. */
  1896. void pci_dev_complete_resume(struct pci_dev *pci_dev)
  1897. {
  1898. struct device *dev = &pci_dev->dev;
  1899. if (!pci_dev_run_wake(pci_dev))
  1900. return;
  1901. spin_lock_irq(&dev->power.lock);
  1902. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
  1903. __pci_pme_active(pci_dev, true);
  1904. spin_unlock_irq(&dev->power.lock);
  1905. }
  1906. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1907. {
  1908. struct device *dev = &pdev->dev;
  1909. struct device *parent = dev->parent;
  1910. if (parent)
  1911. pm_runtime_get_sync(parent);
  1912. pm_runtime_get_noresume(dev);
  1913. /*
  1914. * pdev->current_state is set to PCI_D3cold during suspending,
  1915. * so wait until suspending completes
  1916. */
  1917. pm_runtime_barrier(dev);
  1918. /*
  1919. * Only need to resume devices in D3cold, because config
  1920. * registers are still accessible for devices suspended but
  1921. * not in D3cold.
  1922. */
  1923. if (pdev->current_state == PCI_D3cold)
  1924. pm_runtime_resume(dev);
  1925. }
  1926. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1927. {
  1928. struct device *dev = &pdev->dev;
  1929. struct device *parent = dev->parent;
  1930. pm_runtime_put(dev);
  1931. if (parent)
  1932. pm_runtime_put_sync(parent);
  1933. }
  1934. /**
  1935. * pci_bridge_d3_possible - Is it possible to put the bridge into D3
  1936. * @bridge: Bridge to check
  1937. *
  1938. * This function checks if it is possible to move the bridge to D3.
  1939. * Currently we only allow D3 for recent enough PCIe ports.
  1940. */
  1941. bool pci_bridge_d3_possible(struct pci_dev *bridge)
  1942. {
  1943. if (!pci_is_pcie(bridge))
  1944. return false;
  1945. switch (pci_pcie_type(bridge)) {
  1946. case PCI_EXP_TYPE_ROOT_PORT:
  1947. case PCI_EXP_TYPE_UPSTREAM:
  1948. case PCI_EXP_TYPE_DOWNSTREAM:
  1949. if (pci_bridge_d3_disable)
  1950. return false;
  1951. /*
  1952. * Hotplug interrupts cannot be delivered if the link is down,
  1953. * so parents of a hotplug port must stay awake. In addition,
  1954. * hotplug ports handled by firmware in System Management Mode
  1955. * may not be put into D3 by the OS (Thunderbolt on non-Macs).
  1956. * For simplicity, disallow in general for now.
  1957. */
  1958. if (bridge->is_hotplug_bridge)
  1959. return false;
  1960. if (pci_bridge_d3_force)
  1961. return true;
  1962. /*
  1963. * It should be safe to put PCIe ports from 2015 or newer
  1964. * to D3.
  1965. */
  1966. if (dmi_get_bios_year() >= 2015)
  1967. return true;
  1968. break;
  1969. }
  1970. return false;
  1971. }
  1972. static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
  1973. {
  1974. bool *d3cold_ok = data;
  1975. if (/* The device needs to be allowed to go D3cold ... */
  1976. dev->no_d3cold || !dev->d3cold_allowed ||
  1977. /* ... and if it is wakeup capable to do so from D3cold. */
  1978. (device_may_wakeup(&dev->dev) &&
  1979. !pci_pme_capable(dev, PCI_D3cold)) ||
  1980. /* If it is a bridge it must be allowed to go to D3. */
  1981. !pci_power_manageable(dev))
  1982. *d3cold_ok = false;
  1983. return !*d3cold_ok;
  1984. }
  1985. /*
  1986. * pci_bridge_d3_update - Update bridge D3 capabilities
  1987. * @dev: PCI device which is changed
  1988. *
  1989. * Update upstream bridge PM capabilities accordingly depending on if the
  1990. * device PM configuration was changed or the device is being removed. The
  1991. * change is also propagated upstream.
  1992. */
  1993. void pci_bridge_d3_update(struct pci_dev *dev)
  1994. {
  1995. bool remove = !device_is_registered(&dev->dev);
  1996. struct pci_dev *bridge;
  1997. bool d3cold_ok = true;
  1998. bridge = pci_upstream_bridge(dev);
  1999. if (!bridge || !pci_bridge_d3_possible(bridge))
  2000. return;
  2001. /*
  2002. * If D3 is currently allowed for the bridge, removing one of its
  2003. * children won't change that.
  2004. */
  2005. if (remove && bridge->bridge_d3)
  2006. return;
  2007. /*
  2008. * If D3 is currently allowed for the bridge and a child is added or
  2009. * changed, disallowance of D3 can only be caused by that child, so
  2010. * we only need to check that single device, not any of its siblings.
  2011. *
  2012. * If D3 is currently not allowed for the bridge, checking the device
  2013. * first may allow us to skip checking its siblings.
  2014. */
  2015. if (!remove)
  2016. pci_dev_check_d3cold(dev, &d3cold_ok);
  2017. /*
  2018. * If D3 is currently not allowed for the bridge, this may be caused
  2019. * either by the device being changed/removed or any of its siblings,
  2020. * so we need to go through all children to find out if one of them
  2021. * continues to block D3.
  2022. */
  2023. if (d3cold_ok && !bridge->bridge_d3)
  2024. pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
  2025. &d3cold_ok);
  2026. if (bridge->bridge_d3 != d3cold_ok) {
  2027. bridge->bridge_d3 = d3cold_ok;
  2028. /* Propagate change to upstream bridges */
  2029. pci_bridge_d3_update(bridge);
  2030. }
  2031. }
  2032. /**
  2033. * pci_d3cold_enable - Enable D3cold for device
  2034. * @dev: PCI device to handle
  2035. *
  2036. * This function can be used in drivers to enable D3cold from the device
  2037. * they handle. It also updates upstream PCI bridge PM capabilities
  2038. * accordingly.
  2039. */
  2040. void pci_d3cold_enable(struct pci_dev *dev)
  2041. {
  2042. if (dev->no_d3cold) {
  2043. dev->no_d3cold = false;
  2044. pci_bridge_d3_update(dev);
  2045. }
  2046. }
  2047. EXPORT_SYMBOL_GPL(pci_d3cold_enable);
  2048. /**
  2049. * pci_d3cold_disable - Disable D3cold for device
  2050. * @dev: PCI device to handle
  2051. *
  2052. * This function can be used in drivers to disable D3cold from the device
  2053. * they handle. It also updates upstream PCI bridge PM capabilities
  2054. * accordingly.
  2055. */
  2056. void pci_d3cold_disable(struct pci_dev *dev)
  2057. {
  2058. if (!dev->no_d3cold) {
  2059. dev->no_d3cold = true;
  2060. pci_bridge_d3_update(dev);
  2061. }
  2062. }
  2063. EXPORT_SYMBOL_GPL(pci_d3cold_disable);
  2064. /**
  2065. * pci_pm_init - Initialize PM functions of given PCI device
  2066. * @dev: PCI device to handle.
  2067. */
  2068. void pci_pm_init(struct pci_dev *dev)
  2069. {
  2070. int pm;
  2071. u16 pmc;
  2072. pm_runtime_forbid(&dev->dev);
  2073. pm_runtime_set_active(&dev->dev);
  2074. pm_runtime_enable(&dev->dev);
  2075. device_enable_async_suspend(&dev->dev);
  2076. dev->wakeup_prepared = false;
  2077. dev->pm_cap = 0;
  2078. dev->pme_support = 0;
  2079. /* find PCI PM capability in list */
  2080. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2081. if (!pm)
  2082. return;
  2083. /* Check device's ability to generate PME# */
  2084. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  2085. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  2086. pci_err(dev, "unsupported PM cap regs version (%u)\n",
  2087. pmc & PCI_PM_CAP_VER_MASK);
  2088. return;
  2089. }
  2090. dev->pm_cap = pm;
  2091. dev->d3_delay = PCI_PM_D3_WAIT;
  2092. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  2093. dev->bridge_d3 = pci_bridge_d3_possible(dev);
  2094. dev->d3cold_allowed = true;
  2095. dev->d1_support = false;
  2096. dev->d2_support = false;
  2097. if (!pci_no_d1d2(dev)) {
  2098. if (pmc & PCI_PM_CAP_D1)
  2099. dev->d1_support = true;
  2100. if (pmc & PCI_PM_CAP_D2)
  2101. dev->d2_support = true;
  2102. if (dev->d1_support || dev->d2_support)
  2103. pci_printk(KERN_DEBUG, dev, "supports%s%s\n",
  2104. dev->d1_support ? " D1" : "",
  2105. dev->d2_support ? " D2" : "");
  2106. }
  2107. pmc &= PCI_PM_CAP_PME_MASK;
  2108. if (pmc) {
  2109. pci_printk(KERN_DEBUG, dev, "PME# supported from%s%s%s%s%s\n",
  2110. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  2111. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  2112. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  2113. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  2114. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  2115. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  2116. dev->pme_poll = true;
  2117. /*
  2118. * Make device's PM flags reflect the wake-up capability, but
  2119. * let the user space enable it to wake up the system as needed.
  2120. */
  2121. device_set_wakeup_capable(&dev->dev, true);
  2122. /* Disable the PME# generation functionality */
  2123. pci_pme_active(dev, false);
  2124. }
  2125. }
  2126. static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
  2127. {
  2128. unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
  2129. switch (prop) {
  2130. case PCI_EA_P_MEM:
  2131. case PCI_EA_P_VF_MEM:
  2132. flags |= IORESOURCE_MEM;
  2133. break;
  2134. case PCI_EA_P_MEM_PREFETCH:
  2135. case PCI_EA_P_VF_MEM_PREFETCH:
  2136. flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  2137. break;
  2138. case PCI_EA_P_IO:
  2139. flags |= IORESOURCE_IO;
  2140. break;
  2141. default:
  2142. return 0;
  2143. }
  2144. return flags;
  2145. }
  2146. static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
  2147. u8 prop)
  2148. {
  2149. if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
  2150. return &dev->resource[bei];
  2151. #ifdef CONFIG_PCI_IOV
  2152. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
  2153. (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
  2154. return &dev->resource[PCI_IOV_RESOURCES +
  2155. bei - PCI_EA_BEI_VF_BAR0];
  2156. #endif
  2157. else if (bei == PCI_EA_BEI_ROM)
  2158. return &dev->resource[PCI_ROM_RESOURCE];
  2159. else
  2160. return NULL;
  2161. }
  2162. /* Read an Enhanced Allocation (EA) entry */
  2163. static int pci_ea_read(struct pci_dev *dev, int offset)
  2164. {
  2165. struct resource *res;
  2166. int ent_size, ent_offset = offset;
  2167. resource_size_t start, end;
  2168. unsigned long flags;
  2169. u32 dw0, bei, base, max_offset;
  2170. u8 prop;
  2171. bool support_64 = (sizeof(resource_size_t) >= 8);
  2172. pci_read_config_dword(dev, ent_offset, &dw0);
  2173. ent_offset += 4;
  2174. /* Entry size field indicates DWORDs after 1st */
  2175. ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
  2176. if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
  2177. goto out;
  2178. bei = (dw0 & PCI_EA_BEI) >> 4;
  2179. prop = (dw0 & PCI_EA_PP) >> 8;
  2180. /*
  2181. * If the Property is in the reserved range, try the Secondary
  2182. * Property instead.
  2183. */
  2184. if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
  2185. prop = (dw0 & PCI_EA_SP) >> 16;
  2186. if (prop > PCI_EA_P_BRIDGE_IO)
  2187. goto out;
  2188. res = pci_ea_get_resource(dev, bei, prop);
  2189. if (!res) {
  2190. pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
  2191. goto out;
  2192. }
  2193. flags = pci_ea_flags(dev, prop);
  2194. if (!flags) {
  2195. pci_err(dev, "Unsupported EA properties: %#x\n", prop);
  2196. goto out;
  2197. }
  2198. /* Read Base */
  2199. pci_read_config_dword(dev, ent_offset, &base);
  2200. start = (base & PCI_EA_FIELD_MASK);
  2201. ent_offset += 4;
  2202. /* Read MaxOffset */
  2203. pci_read_config_dword(dev, ent_offset, &max_offset);
  2204. ent_offset += 4;
  2205. /* Read Base MSBs (if 64-bit entry) */
  2206. if (base & PCI_EA_IS_64) {
  2207. u32 base_upper;
  2208. pci_read_config_dword(dev, ent_offset, &base_upper);
  2209. ent_offset += 4;
  2210. flags |= IORESOURCE_MEM_64;
  2211. /* entry starts above 32-bit boundary, can't use */
  2212. if (!support_64 && base_upper)
  2213. goto out;
  2214. if (support_64)
  2215. start |= ((u64)base_upper << 32);
  2216. }
  2217. end = start + (max_offset | 0x03);
  2218. /* Read MaxOffset MSBs (if 64-bit entry) */
  2219. if (max_offset & PCI_EA_IS_64) {
  2220. u32 max_offset_upper;
  2221. pci_read_config_dword(dev, ent_offset, &max_offset_upper);
  2222. ent_offset += 4;
  2223. flags |= IORESOURCE_MEM_64;
  2224. /* entry too big, can't use */
  2225. if (!support_64 && max_offset_upper)
  2226. goto out;
  2227. if (support_64)
  2228. end += ((u64)max_offset_upper << 32);
  2229. }
  2230. if (end < start) {
  2231. pci_err(dev, "EA Entry crosses address boundary\n");
  2232. goto out;
  2233. }
  2234. if (ent_size != ent_offset - offset) {
  2235. pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
  2236. ent_size, ent_offset - offset);
  2237. goto out;
  2238. }
  2239. res->name = pci_name(dev);
  2240. res->start = start;
  2241. res->end = end;
  2242. res->flags = flags;
  2243. if (bei <= PCI_EA_BEI_BAR5)
  2244. pci_printk(KERN_DEBUG, dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2245. bei, res, prop);
  2246. else if (bei == PCI_EA_BEI_ROM)
  2247. pci_printk(KERN_DEBUG, dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
  2248. res, prop);
  2249. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
  2250. pci_printk(KERN_DEBUG, dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2251. bei - PCI_EA_BEI_VF_BAR0, res, prop);
  2252. else
  2253. pci_printk(KERN_DEBUG, dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
  2254. bei, res, prop);
  2255. out:
  2256. return offset + ent_size;
  2257. }
  2258. /* Enhanced Allocation Initialization */
  2259. void pci_ea_init(struct pci_dev *dev)
  2260. {
  2261. int ea;
  2262. u8 num_ent;
  2263. int offset;
  2264. int i;
  2265. /* find PCI EA capability in list */
  2266. ea = pci_find_capability(dev, PCI_CAP_ID_EA);
  2267. if (!ea)
  2268. return;
  2269. /* determine the number of entries */
  2270. pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
  2271. &num_ent);
  2272. num_ent &= PCI_EA_NUM_ENT_MASK;
  2273. offset = ea + PCI_EA_FIRST_ENT;
  2274. /* Skip DWORD 2 for type 1 functions */
  2275. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2276. offset += 4;
  2277. /* parse each EA entry */
  2278. for (i = 0; i < num_ent; ++i)
  2279. offset = pci_ea_read(dev, offset);
  2280. }
  2281. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  2282. struct pci_cap_saved_state *new_cap)
  2283. {
  2284. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  2285. }
  2286. /**
  2287. * _pci_add_cap_save_buffer - allocate buffer for saving given
  2288. * capability registers
  2289. * @dev: the PCI device
  2290. * @cap: the capability to allocate the buffer for
  2291. * @extended: Standard or Extended capability ID
  2292. * @size: requested size of the buffer
  2293. */
  2294. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  2295. bool extended, unsigned int size)
  2296. {
  2297. int pos;
  2298. struct pci_cap_saved_state *save_state;
  2299. if (extended)
  2300. pos = pci_find_ext_capability(dev, cap);
  2301. else
  2302. pos = pci_find_capability(dev, cap);
  2303. if (!pos)
  2304. return 0;
  2305. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  2306. if (!save_state)
  2307. return -ENOMEM;
  2308. save_state->cap.cap_nr = cap;
  2309. save_state->cap.cap_extended = extended;
  2310. save_state->cap.size = size;
  2311. pci_add_saved_cap(dev, save_state);
  2312. return 0;
  2313. }
  2314. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  2315. {
  2316. return _pci_add_cap_save_buffer(dev, cap, false, size);
  2317. }
  2318. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  2319. {
  2320. return _pci_add_cap_save_buffer(dev, cap, true, size);
  2321. }
  2322. /**
  2323. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  2324. * @dev: the PCI device
  2325. */
  2326. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  2327. {
  2328. int error;
  2329. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  2330. PCI_EXP_SAVE_REGS * sizeof(u16));
  2331. if (error)
  2332. pci_err(dev, "unable to preallocate PCI Express save buffer\n");
  2333. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  2334. if (error)
  2335. pci_err(dev, "unable to preallocate PCI-X save buffer\n");
  2336. pci_allocate_vc_save_buffers(dev);
  2337. }
  2338. void pci_free_cap_save_buffers(struct pci_dev *dev)
  2339. {
  2340. struct pci_cap_saved_state *tmp;
  2341. struct hlist_node *n;
  2342. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  2343. kfree(tmp);
  2344. }
  2345. /**
  2346. * pci_configure_ari - enable or disable ARI forwarding
  2347. * @dev: the PCI device
  2348. *
  2349. * If @dev and its upstream bridge both support ARI, enable ARI in the
  2350. * bridge. Otherwise, disable ARI in the bridge.
  2351. */
  2352. void pci_configure_ari(struct pci_dev *dev)
  2353. {
  2354. u32 cap;
  2355. struct pci_dev *bridge;
  2356. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  2357. return;
  2358. bridge = dev->bus->self;
  2359. if (!bridge)
  2360. return;
  2361. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2362. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  2363. return;
  2364. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  2365. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  2366. PCI_EXP_DEVCTL2_ARI);
  2367. bridge->ari_enabled = 1;
  2368. } else {
  2369. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  2370. PCI_EXP_DEVCTL2_ARI);
  2371. bridge->ari_enabled = 0;
  2372. }
  2373. }
  2374. static int pci_acs_enable;
  2375. /**
  2376. * pci_request_acs - ask for ACS to be enabled if supported
  2377. */
  2378. void pci_request_acs(void)
  2379. {
  2380. pci_acs_enable = 1;
  2381. }
  2382. /**
  2383. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  2384. * @dev: the PCI device
  2385. */
  2386. static void pci_std_enable_acs(struct pci_dev *dev)
  2387. {
  2388. int pos;
  2389. u16 cap;
  2390. u16 ctrl;
  2391. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2392. if (!pos)
  2393. return;
  2394. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  2395. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2396. /* Source Validation */
  2397. ctrl |= (cap & PCI_ACS_SV);
  2398. /* P2P Request Redirect */
  2399. ctrl |= (cap & PCI_ACS_RR);
  2400. /* P2P Completion Redirect */
  2401. ctrl |= (cap & PCI_ACS_CR);
  2402. /* Upstream Forwarding */
  2403. ctrl |= (cap & PCI_ACS_UF);
  2404. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2405. }
  2406. /**
  2407. * pci_enable_acs - enable ACS if hardware support it
  2408. * @dev: the PCI device
  2409. */
  2410. void pci_enable_acs(struct pci_dev *dev)
  2411. {
  2412. if (!pci_acs_enable)
  2413. return;
  2414. if (!pci_dev_specific_enable_acs(dev))
  2415. return;
  2416. pci_std_enable_acs(dev);
  2417. }
  2418. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  2419. {
  2420. int pos;
  2421. u16 cap, ctrl;
  2422. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  2423. if (!pos)
  2424. return false;
  2425. /*
  2426. * Except for egress control, capabilities are either required
  2427. * or only required if controllable. Features missing from the
  2428. * capability field can therefore be assumed as hard-wired enabled.
  2429. */
  2430. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  2431. acs_flags &= (cap | PCI_ACS_EC);
  2432. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  2433. return (ctrl & acs_flags) == acs_flags;
  2434. }
  2435. /**
  2436. * pci_acs_enabled - test ACS against required flags for a given device
  2437. * @pdev: device to test
  2438. * @acs_flags: required PCI ACS flags
  2439. *
  2440. * Return true if the device supports the provided flags. Automatically
  2441. * filters out flags that are not implemented on multifunction devices.
  2442. *
  2443. * Note that this interface checks the effective ACS capabilities of the
  2444. * device rather than the actual capabilities. For instance, most single
  2445. * function endpoints are not required to support ACS because they have no
  2446. * opportunity for peer-to-peer access. We therefore return 'true'
  2447. * regardless of whether the device exposes an ACS capability. This makes
  2448. * it much easier for callers of this function to ignore the actual type
  2449. * or topology of the device when testing ACS support.
  2450. */
  2451. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  2452. {
  2453. int ret;
  2454. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  2455. if (ret >= 0)
  2456. return ret > 0;
  2457. /*
  2458. * Conventional PCI and PCI-X devices never support ACS, either
  2459. * effectively or actually. The shared bus topology implies that
  2460. * any device on the bus can receive or snoop DMA.
  2461. */
  2462. if (!pci_is_pcie(pdev))
  2463. return false;
  2464. switch (pci_pcie_type(pdev)) {
  2465. /*
  2466. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2467. * but since their primary interface is PCI/X, we conservatively
  2468. * handle them as we would a non-PCIe device.
  2469. */
  2470. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2471. /*
  2472. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2473. * applicable... must never implement an ACS Extended Capability...".
  2474. * This seems arbitrary, but we take a conservative interpretation
  2475. * of this statement.
  2476. */
  2477. case PCI_EXP_TYPE_PCI_BRIDGE:
  2478. case PCI_EXP_TYPE_RC_EC:
  2479. return false;
  2480. /*
  2481. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2482. * implement ACS in order to indicate their peer-to-peer capabilities,
  2483. * regardless of whether they are single- or multi-function devices.
  2484. */
  2485. case PCI_EXP_TYPE_DOWNSTREAM:
  2486. case PCI_EXP_TYPE_ROOT_PORT:
  2487. return pci_acs_flags_enabled(pdev, acs_flags);
  2488. /*
  2489. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2490. * implemented by the remaining PCIe types to indicate peer-to-peer
  2491. * capabilities, but only when they are part of a multifunction
  2492. * device. The footnote for section 6.12 indicates the specific
  2493. * PCIe types included here.
  2494. */
  2495. case PCI_EXP_TYPE_ENDPOINT:
  2496. case PCI_EXP_TYPE_UPSTREAM:
  2497. case PCI_EXP_TYPE_LEG_END:
  2498. case PCI_EXP_TYPE_RC_END:
  2499. if (!pdev->multifunction)
  2500. break;
  2501. return pci_acs_flags_enabled(pdev, acs_flags);
  2502. }
  2503. /*
  2504. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2505. * to single function devices with the exception of downstream ports.
  2506. */
  2507. return true;
  2508. }
  2509. /**
  2510. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2511. * @start: starting downstream device
  2512. * @end: ending upstream device or NULL to search to the root bus
  2513. * @acs_flags: required flags
  2514. *
  2515. * Walk up a device tree from start to end testing PCI ACS support. If
  2516. * any step along the way does not support the required flags, return false.
  2517. */
  2518. bool pci_acs_path_enabled(struct pci_dev *start,
  2519. struct pci_dev *end, u16 acs_flags)
  2520. {
  2521. struct pci_dev *pdev, *parent = start;
  2522. do {
  2523. pdev = parent;
  2524. if (!pci_acs_enabled(pdev, acs_flags))
  2525. return false;
  2526. if (pci_is_root_bus(pdev->bus))
  2527. return (end == NULL);
  2528. parent = pdev->bus->self;
  2529. } while (pdev != end);
  2530. return true;
  2531. }
  2532. /**
  2533. * pci_rebar_find_pos - find position of resize ctrl reg for BAR
  2534. * @pdev: PCI device
  2535. * @bar: BAR to find
  2536. *
  2537. * Helper to find the position of the ctrl register for a BAR.
  2538. * Returns -ENOTSUPP if resizable BARs are not supported at all.
  2539. * Returns -ENOENT if no ctrl register for the BAR could be found.
  2540. */
  2541. static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
  2542. {
  2543. unsigned int pos, nbars, i;
  2544. u32 ctrl;
  2545. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
  2546. if (!pos)
  2547. return -ENOTSUPP;
  2548. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2549. nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
  2550. PCI_REBAR_CTRL_NBAR_SHIFT;
  2551. for (i = 0; i < nbars; i++, pos += 8) {
  2552. int bar_idx;
  2553. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2554. bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
  2555. if (bar_idx == bar)
  2556. return pos;
  2557. }
  2558. return -ENOENT;
  2559. }
  2560. /**
  2561. * pci_rebar_get_possible_sizes - get possible sizes for BAR
  2562. * @pdev: PCI device
  2563. * @bar: BAR to query
  2564. *
  2565. * Get the possible sizes of a resizable BAR as bitmask defined in the spec
  2566. * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
  2567. */
  2568. u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
  2569. {
  2570. int pos;
  2571. u32 cap;
  2572. pos = pci_rebar_find_pos(pdev, bar);
  2573. if (pos < 0)
  2574. return 0;
  2575. pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
  2576. return (cap & PCI_REBAR_CAP_SIZES) >> 4;
  2577. }
  2578. /**
  2579. * pci_rebar_get_current_size - get the current size of a BAR
  2580. * @pdev: PCI device
  2581. * @bar: BAR to set size to
  2582. *
  2583. * Read the size of a BAR from the resizable BAR config.
  2584. * Returns size if found or negative error code.
  2585. */
  2586. int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
  2587. {
  2588. int pos;
  2589. u32 ctrl;
  2590. pos = pci_rebar_find_pos(pdev, bar);
  2591. if (pos < 0)
  2592. return pos;
  2593. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2594. return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
  2595. }
  2596. /**
  2597. * pci_rebar_set_size - set a new size for a BAR
  2598. * @pdev: PCI device
  2599. * @bar: BAR to set size to
  2600. * @size: new size as defined in the spec (0=1MB, 19=512GB)
  2601. *
  2602. * Set the new size of a BAR as defined in the spec.
  2603. * Returns zero if resizing was successful, error code otherwise.
  2604. */
  2605. int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
  2606. {
  2607. int pos;
  2608. u32 ctrl;
  2609. pos = pci_rebar_find_pos(pdev, bar);
  2610. if (pos < 0)
  2611. return pos;
  2612. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2613. ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
  2614. ctrl |= size << 8;
  2615. pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
  2616. return 0;
  2617. }
  2618. /**
  2619. * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
  2620. * @dev: the PCI device
  2621. * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
  2622. * PCI_EXP_DEVCAP2_ATOMIC_COMP32
  2623. * PCI_EXP_DEVCAP2_ATOMIC_COMP64
  2624. * PCI_EXP_DEVCAP2_ATOMIC_COMP128
  2625. *
  2626. * Return 0 if all upstream bridges support AtomicOp routing, egress
  2627. * blocking is disabled on all upstream ports, and the root port supports
  2628. * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
  2629. * AtomicOp completion), or negative otherwise.
  2630. */
  2631. int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
  2632. {
  2633. struct pci_bus *bus = dev->bus;
  2634. struct pci_dev *bridge;
  2635. u32 cap, ctl2;
  2636. if (!pci_is_pcie(dev))
  2637. return -EINVAL;
  2638. /*
  2639. * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
  2640. * AtomicOp requesters. For now, we only support endpoints as
  2641. * requesters and root ports as completers. No endpoints as
  2642. * completers, and no peer-to-peer.
  2643. */
  2644. switch (pci_pcie_type(dev)) {
  2645. case PCI_EXP_TYPE_ENDPOINT:
  2646. case PCI_EXP_TYPE_LEG_END:
  2647. case PCI_EXP_TYPE_RC_END:
  2648. break;
  2649. default:
  2650. return -EINVAL;
  2651. }
  2652. while (bus->parent) {
  2653. bridge = bus->self;
  2654. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2655. switch (pci_pcie_type(bridge)) {
  2656. /* Ensure switch ports support AtomicOp routing */
  2657. case PCI_EXP_TYPE_UPSTREAM:
  2658. case PCI_EXP_TYPE_DOWNSTREAM:
  2659. if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
  2660. return -EINVAL;
  2661. break;
  2662. /* Ensure root port supports all the sizes we care about */
  2663. case PCI_EXP_TYPE_ROOT_PORT:
  2664. if ((cap & cap_mask) != cap_mask)
  2665. return -EINVAL;
  2666. break;
  2667. }
  2668. /* Ensure upstream ports don't block AtomicOps on egress */
  2669. if (!bridge->has_secondary_link) {
  2670. pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
  2671. &ctl2);
  2672. if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
  2673. return -EINVAL;
  2674. }
  2675. bus = bus->parent;
  2676. }
  2677. pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
  2678. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  2679. return 0;
  2680. }
  2681. EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
  2682. /**
  2683. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2684. * @dev: the PCI device
  2685. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2686. *
  2687. * Perform INTx swizzling for a device behind one level of bridge. This is
  2688. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2689. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2690. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2691. * the PCI Express Base Specification, Revision 2.1)
  2692. */
  2693. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2694. {
  2695. int slot;
  2696. if (pci_ari_enabled(dev->bus))
  2697. slot = 0;
  2698. else
  2699. slot = PCI_SLOT(dev->devfn);
  2700. return (((pin - 1) + slot) % 4) + 1;
  2701. }
  2702. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2703. {
  2704. u8 pin;
  2705. pin = dev->pin;
  2706. if (!pin)
  2707. return -1;
  2708. while (!pci_is_root_bus(dev->bus)) {
  2709. pin = pci_swizzle_interrupt_pin(dev, pin);
  2710. dev = dev->bus->self;
  2711. }
  2712. *bridge = dev;
  2713. return pin;
  2714. }
  2715. /**
  2716. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2717. * @dev: the PCI device
  2718. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2719. *
  2720. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2721. * bridges all the way up to a PCI root bus.
  2722. */
  2723. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2724. {
  2725. u8 pin = *pinp;
  2726. while (!pci_is_root_bus(dev->bus)) {
  2727. pin = pci_swizzle_interrupt_pin(dev, pin);
  2728. dev = dev->bus->self;
  2729. }
  2730. *pinp = pin;
  2731. return PCI_SLOT(dev->devfn);
  2732. }
  2733. EXPORT_SYMBOL_GPL(pci_common_swizzle);
  2734. /**
  2735. * pci_release_region - Release a PCI bar
  2736. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2737. * @bar: BAR to release
  2738. *
  2739. * Releases the PCI I/O and memory resources previously reserved by a
  2740. * successful call to pci_request_region. Call this function only
  2741. * after all use of the PCI regions has ceased.
  2742. */
  2743. void pci_release_region(struct pci_dev *pdev, int bar)
  2744. {
  2745. struct pci_devres *dr;
  2746. if (pci_resource_len(pdev, bar) == 0)
  2747. return;
  2748. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2749. release_region(pci_resource_start(pdev, bar),
  2750. pci_resource_len(pdev, bar));
  2751. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2752. release_mem_region(pci_resource_start(pdev, bar),
  2753. pci_resource_len(pdev, bar));
  2754. dr = find_pci_dr(pdev);
  2755. if (dr)
  2756. dr->region_mask &= ~(1 << bar);
  2757. }
  2758. EXPORT_SYMBOL(pci_release_region);
  2759. /**
  2760. * __pci_request_region - Reserved PCI I/O and memory resource
  2761. * @pdev: PCI device whose resources are to be reserved
  2762. * @bar: BAR to be reserved
  2763. * @res_name: Name to be associated with resource.
  2764. * @exclusive: whether the region access is exclusive or not
  2765. *
  2766. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2767. * being reserved by owner @res_name. Do not access any
  2768. * address inside the PCI regions unless this call returns
  2769. * successfully.
  2770. *
  2771. * If @exclusive is set, then the region is marked so that userspace
  2772. * is explicitly not allowed to map the resource via /dev/mem or
  2773. * sysfs MMIO access.
  2774. *
  2775. * Returns 0 on success, or %EBUSY on error. A warning
  2776. * message is also printed on failure.
  2777. */
  2778. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2779. const char *res_name, int exclusive)
  2780. {
  2781. struct pci_devres *dr;
  2782. if (pci_resource_len(pdev, bar) == 0)
  2783. return 0;
  2784. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2785. if (!request_region(pci_resource_start(pdev, bar),
  2786. pci_resource_len(pdev, bar), res_name))
  2787. goto err_out;
  2788. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2789. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2790. pci_resource_len(pdev, bar), res_name,
  2791. exclusive))
  2792. goto err_out;
  2793. }
  2794. dr = find_pci_dr(pdev);
  2795. if (dr)
  2796. dr->region_mask |= 1 << bar;
  2797. return 0;
  2798. err_out:
  2799. pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
  2800. &pdev->resource[bar]);
  2801. return -EBUSY;
  2802. }
  2803. /**
  2804. * pci_request_region - Reserve PCI I/O and memory resource
  2805. * @pdev: PCI device whose resources are to be reserved
  2806. * @bar: BAR to be reserved
  2807. * @res_name: Name to be associated with resource
  2808. *
  2809. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2810. * being reserved by owner @res_name. Do not access any
  2811. * address inside the PCI regions unless this call returns
  2812. * successfully.
  2813. *
  2814. * Returns 0 on success, or %EBUSY on error. A warning
  2815. * message is also printed on failure.
  2816. */
  2817. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2818. {
  2819. return __pci_request_region(pdev, bar, res_name, 0);
  2820. }
  2821. EXPORT_SYMBOL(pci_request_region);
  2822. /**
  2823. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2824. * @pdev: PCI device whose resources are to be reserved
  2825. * @bar: BAR to be reserved
  2826. * @res_name: Name to be associated with resource.
  2827. *
  2828. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2829. * being reserved by owner @res_name. Do not access any
  2830. * address inside the PCI regions unless this call returns
  2831. * successfully.
  2832. *
  2833. * Returns 0 on success, or %EBUSY on error. A warning
  2834. * message is also printed on failure.
  2835. *
  2836. * The key difference that _exclusive makes it that userspace is
  2837. * explicitly not allowed to map the resource via /dev/mem or
  2838. * sysfs.
  2839. */
  2840. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  2841. const char *res_name)
  2842. {
  2843. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2844. }
  2845. EXPORT_SYMBOL(pci_request_region_exclusive);
  2846. /**
  2847. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2848. * @pdev: PCI device whose resources were previously reserved
  2849. * @bars: Bitmask of BARs to be released
  2850. *
  2851. * Release selected PCI I/O and memory resources previously reserved.
  2852. * Call this function only after all use of the PCI regions has ceased.
  2853. */
  2854. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2855. {
  2856. int i;
  2857. for (i = 0; i < 6; i++)
  2858. if (bars & (1 << i))
  2859. pci_release_region(pdev, i);
  2860. }
  2861. EXPORT_SYMBOL(pci_release_selected_regions);
  2862. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2863. const char *res_name, int excl)
  2864. {
  2865. int i;
  2866. for (i = 0; i < 6; i++)
  2867. if (bars & (1 << i))
  2868. if (__pci_request_region(pdev, i, res_name, excl))
  2869. goto err_out;
  2870. return 0;
  2871. err_out:
  2872. while (--i >= 0)
  2873. if (bars & (1 << i))
  2874. pci_release_region(pdev, i);
  2875. return -EBUSY;
  2876. }
  2877. /**
  2878. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2879. * @pdev: PCI device whose resources are to be reserved
  2880. * @bars: Bitmask of BARs to be requested
  2881. * @res_name: Name to be associated with resource
  2882. */
  2883. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2884. const char *res_name)
  2885. {
  2886. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2887. }
  2888. EXPORT_SYMBOL(pci_request_selected_regions);
  2889. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  2890. const char *res_name)
  2891. {
  2892. return __pci_request_selected_regions(pdev, bars, res_name,
  2893. IORESOURCE_EXCLUSIVE);
  2894. }
  2895. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2896. /**
  2897. * pci_release_regions - Release reserved PCI I/O and memory resources
  2898. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2899. *
  2900. * Releases all PCI I/O and memory resources previously reserved by a
  2901. * successful call to pci_request_regions. Call this function only
  2902. * after all use of the PCI regions has ceased.
  2903. */
  2904. void pci_release_regions(struct pci_dev *pdev)
  2905. {
  2906. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2907. }
  2908. EXPORT_SYMBOL(pci_release_regions);
  2909. /**
  2910. * pci_request_regions - Reserved PCI I/O and memory resources
  2911. * @pdev: PCI device whose resources are to be reserved
  2912. * @res_name: Name to be associated with resource.
  2913. *
  2914. * Mark all PCI regions associated with PCI device @pdev as
  2915. * being reserved by owner @res_name. Do not access any
  2916. * address inside the PCI regions unless this call returns
  2917. * successfully.
  2918. *
  2919. * Returns 0 on success, or %EBUSY on error. A warning
  2920. * message is also printed on failure.
  2921. */
  2922. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2923. {
  2924. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2925. }
  2926. EXPORT_SYMBOL(pci_request_regions);
  2927. /**
  2928. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2929. * @pdev: PCI device whose resources are to be reserved
  2930. * @res_name: Name to be associated with resource.
  2931. *
  2932. * Mark all PCI regions associated with PCI device @pdev as
  2933. * being reserved by owner @res_name. Do not access any
  2934. * address inside the PCI regions unless this call returns
  2935. * successfully.
  2936. *
  2937. * pci_request_regions_exclusive() will mark the region so that
  2938. * /dev/mem and the sysfs MMIO access will not be allowed.
  2939. *
  2940. * Returns 0 on success, or %EBUSY on error. A warning
  2941. * message is also printed on failure.
  2942. */
  2943. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2944. {
  2945. return pci_request_selected_regions_exclusive(pdev,
  2946. ((1 << 6) - 1), res_name);
  2947. }
  2948. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2949. /*
  2950. * Record the PCI IO range (expressed as CPU physical address + size).
  2951. * Return a negative value if an error has occured, zero otherwise
  2952. */
  2953. int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
  2954. resource_size_t size)
  2955. {
  2956. int ret = 0;
  2957. #ifdef PCI_IOBASE
  2958. struct logic_pio_hwaddr *range;
  2959. if (!size || addr + size < addr)
  2960. return -EINVAL;
  2961. range = kzalloc(sizeof(*range), GFP_ATOMIC);
  2962. if (!range)
  2963. return -ENOMEM;
  2964. range->fwnode = fwnode;
  2965. range->size = size;
  2966. range->hw_start = addr;
  2967. range->flags = LOGIC_PIO_CPU_MMIO;
  2968. ret = logic_pio_register_range(range);
  2969. if (ret)
  2970. kfree(range);
  2971. #endif
  2972. return ret;
  2973. }
  2974. phys_addr_t pci_pio_to_address(unsigned long pio)
  2975. {
  2976. phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
  2977. #ifdef PCI_IOBASE
  2978. if (pio >= MMIO_UPPER_LIMIT)
  2979. return address;
  2980. address = logic_pio_to_hwaddr(pio);
  2981. #endif
  2982. return address;
  2983. }
  2984. unsigned long __weak pci_address_to_pio(phys_addr_t address)
  2985. {
  2986. #ifdef PCI_IOBASE
  2987. return logic_pio_trans_cpuaddr(address);
  2988. #else
  2989. if (address > IO_SPACE_LIMIT)
  2990. return (unsigned long)-1;
  2991. return (unsigned long) address;
  2992. #endif
  2993. }
  2994. /**
  2995. * pci_remap_iospace - Remap the memory mapped I/O space
  2996. * @res: Resource describing the I/O space
  2997. * @phys_addr: physical address of range to be mapped
  2998. *
  2999. * Remap the memory mapped I/O space described by the @res
  3000. * and the CPU physical address @phys_addr into virtual address space.
  3001. * Only architectures that have memory mapped IO functions defined
  3002. * (and the PCI_IOBASE value defined) should call this function.
  3003. */
  3004. int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  3005. {
  3006. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3007. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3008. if (!(res->flags & IORESOURCE_IO))
  3009. return -EINVAL;
  3010. if (res->end > IO_SPACE_LIMIT)
  3011. return -EINVAL;
  3012. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  3013. pgprot_device(PAGE_KERNEL));
  3014. #else
  3015. /* this architecture does not have memory mapped I/O space,
  3016. so this function should never be called */
  3017. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  3018. return -ENODEV;
  3019. #endif
  3020. }
  3021. EXPORT_SYMBOL(pci_remap_iospace);
  3022. /**
  3023. * pci_unmap_iospace - Unmap the memory mapped I/O space
  3024. * @res: resource to be unmapped
  3025. *
  3026. * Unmap the CPU virtual address @res from virtual address space.
  3027. * Only architectures that have memory mapped IO functions defined
  3028. * (and the PCI_IOBASE value defined) should call this function.
  3029. */
  3030. void pci_unmap_iospace(struct resource *res)
  3031. {
  3032. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3033. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3034. unmap_kernel_range(vaddr, resource_size(res));
  3035. #endif
  3036. }
  3037. EXPORT_SYMBOL(pci_unmap_iospace);
  3038. /**
  3039. * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
  3040. * @dev: Generic device to remap IO address for
  3041. * @offset: Resource address to map
  3042. * @size: Size of map
  3043. *
  3044. * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
  3045. * detach.
  3046. */
  3047. void __iomem *devm_pci_remap_cfgspace(struct device *dev,
  3048. resource_size_t offset,
  3049. resource_size_t size)
  3050. {
  3051. void __iomem **ptr, *addr;
  3052. ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
  3053. if (!ptr)
  3054. return NULL;
  3055. addr = pci_remap_cfgspace(offset, size);
  3056. if (addr) {
  3057. *ptr = addr;
  3058. devres_add(dev, ptr);
  3059. } else
  3060. devres_free(ptr);
  3061. return addr;
  3062. }
  3063. EXPORT_SYMBOL(devm_pci_remap_cfgspace);
  3064. /**
  3065. * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
  3066. * @dev: generic device to handle the resource for
  3067. * @res: configuration space resource to be handled
  3068. *
  3069. * Checks that a resource is a valid memory region, requests the memory
  3070. * region and ioremaps with pci_remap_cfgspace() API that ensures the
  3071. * proper PCI configuration space memory attributes are guaranteed.
  3072. *
  3073. * All operations are managed and will be undone on driver detach.
  3074. *
  3075. * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
  3076. * on failure. Usage example::
  3077. *
  3078. * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  3079. * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
  3080. * if (IS_ERR(base))
  3081. * return PTR_ERR(base);
  3082. */
  3083. void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
  3084. struct resource *res)
  3085. {
  3086. resource_size_t size;
  3087. const char *name;
  3088. void __iomem *dest_ptr;
  3089. BUG_ON(!dev);
  3090. if (!res || resource_type(res) != IORESOURCE_MEM) {
  3091. dev_err(dev, "invalid resource\n");
  3092. return IOMEM_ERR_PTR(-EINVAL);
  3093. }
  3094. size = resource_size(res);
  3095. name = res->name ?: dev_name(dev);
  3096. if (!devm_request_mem_region(dev, res->start, size, name)) {
  3097. dev_err(dev, "can't request region for resource %pR\n", res);
  3098. return IOMEM_ERR_PTR(-EBUSY);
  3099. }
  3100. dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
  3101. if (!dest_ptr) {
  3102. dev_err(dev, "ioremap failed for resource %pR\n", res);
  3103. devm_release_mem_region(dev, res->start, size);
  3104. dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
  3105. }
  3106. return dest_ptr;
  3107. }
  3108. EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
  3109. static void __pci_set_master(struct pci_dev *dev, bool enable)
  3110. {
  3111. u16 old_cmd, cmd;
  3112. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  3113. if (enable)
  3114. cmd = old_cmd | PCI_COMMAND_MASTER;
  3115. else
  3116. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  3117. if (cmd != old_cmd) {
  3118. pci_dbg(dev, "%s bus mastering\n",
  3119. enable ? "enabling" : "disabling");
  3120. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3121. }
  3122. dev->is_busmaster = enable;
  3123. }
  3124. /**
  3125. * pcibios_setup - process "pci=" kernel boot arguments
  3126. * @str: string used to pass in "pci=" kernel boot arguments
  3127. *
  3128. * Process kernel boot arguments. This is the default implementation.
  3129. * Architecture specific implementations can override this as necessary.
  3130. */
  3131. char * __weak __init pcibios_setup(char *str)
  3132. {
  3133. return str;
  3134. }
  3135. /**
  3136. * pcibios_set_master - enable PCI bus-mastering for device dev
  3137. * @dev: the PCI device to enable
  3138. *
  3139. * Enables PCI bus-mastering for the device. This is the default
  3140. * implementation. Architecture specific implementations can override
  3141. * this if necessary.
  3142. */
  3143. void __weak pcibios_set_master(struct pci_dev *dev)
  3144. {
  3145. u8 lat;
  3146. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  3147. if (pci_is_pcie(dev))
  3148. return;
  3149. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  3150. if (lat < 16)
  3151. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  3152. else if (lat > pcibios_max_latency)
  3153. lat = pcibios_max_latency;
  3154. else
  3155. return;
  3156. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  3157. }
  3158. /**
  3159. * pci_set_master - enables bus-mastering for device dev
  3160. * @dev: the PCI device to enable
  3161. *
  3162. * Enables bus-mastering on the device and calls pcibios_set_master()
  3163. * to do the needed arch specific settings.
  3164. */
  3165. void pci_set_master(struct pci_dev *dev)
  3166. {
  3167. __pci_set_master(dev, true);
  3168. pcibios_set_master(dev);
  3169. }
  3170. EXPORT_SYMBOL(pci_set_master);
  3171. /**
  3172. * pci_clear_master - disables bus-mastering for device dev
  3173. * @dev: the PCI device to disable
  3174. */
  3175. void pci_clear_master(struct pci_dev *dev)
  3176. {
  3177. __pci_set_master(dev, false);
  3178. }
  3179. EXPORT_SYMBOL(pci_clear_master);
  3180. /**
  3181. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  3182. * @dev: the PCI device for which MWI is to be enabled
  3183. *
  3184. * Helper function for pci_set_mwi.
  3185. * Originally copied from drivers/net/acenic.c.
  3186. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  3187. *
  3188. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3189. */
  3190. int pci_set_cacheline_size(struct pci_dev *dev)
  3191. {
  3192. u8 cacheline_size;
  3193. if (!pci_cache_line_size)
  3194. return -EINVAL;
  3195. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  3196. equal to or multiple of the right value. */
  3197. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3198. if (cacheline_size >= pci_cache_line_size &&
  3199. (cacheline_size % pci_cache_line_size) == 0)
  3200. return 0;
  3201. /* Write the correct value. */
  3202. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  3203. /* Read it back. */
  3204. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3205. if (cacheline_size == pci_cache_line_size)
  3206. return 0;
  3207. pci_printk(KERN_DEBUG, dev, "cache line size of %d is not supported\n",
  3208. pci_cache_line_size << 2);
  3209. return -EINVAL;
  3210. }
  3211. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  3212. /**
  3213. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  3214. * @dev: the PCI device for which MWI is enabled
  3215. *
  3216. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3217. *
  3218. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3219. */
  3220. int pci_set_mwi(struct pci_dev *dev)
  3221. {
  3222. #ifdef PCI_DISABLE_MWI
  3223. return 0;
  3224. #else
  3225. int rc;
  3226. u16 cmd;
  3227. rc = pci_set_cacheline_size(dev);
  3228. if (rc)
  3229. return rc;
  3230. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3231. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  3232. pci_dbg(dev, "enabling Mem-Wr-Inval\n");
  3233. cmd |= PCI_COMMAND_INVALIDATE;
  3234. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3235. }
  3236. return 0;
  3237. #endif
  3238. }
  3239. EXPORT_SYMBOL(pci_set_mwi);
  3240. /**
  3241. * pcim_set_mwi - a device-managed pci_set_mwi()
  3242. * @dev: the PCI device for which MWI is enabled
  3243. *
  3244. * Managed pci_set_mwi().
  3245. *
  3246. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3247. */
  3248. int pcim_set_mwi(struct pci_dev *dev)
  3249. {
  3250. struct pci_devres *dr;
  3251. dr = find_pci_dr(dev);
  3252. if (!dr)
  3253. return -ENOMEM;
  3254. dr->mwi = 1;
  3255. return pci_set_mwi(dev);
  3256. }
  3257. EXPORT_SYMBOL(pcim_set_mwi);
  3258. /**
  3259. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  3260. * @dev: the PCI device for which MWI is enabled
  3261. *
  3262. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3263. * Callers are not required to check the return value.
  3264. *
  3265. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3266. */
  3267. int pci_try_set_mwi(struct pci_dev *dev)
  3268. {
  3269. #ifdef PCI_DISABLE_MWI
  3270. return 0;
  3271. #else
  3272. return pci_set_mwi(dev);
  3273. #endif
  3274. }
  3275. EXPORT_SYMBOL(pci_try_set_mwi);
  3276. /**
  3277. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  3278. * @dev: the PCI device to disable
  3279. *
  3280. * Disables PCI Memory-Write-Invalidate transaction on the device
  3281. */
  3282. void pci_clear_mwi(struct pci_dev *dev)
  3283. {
  3284. #ifndef PCI_DISABLE_MWI
  3285. u16 cmd;
  3286. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3287. if (cmd & PCI_COMMAND_INVALIDATE) {
  3288. cmd &= ~PCI_COMMAND_INVALIDATE;
  3289. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3290. }
  3291. #endif
  3292. }
  3293. EXPORT_SYMBOL(pci_clear_mwi);
  3294. /**
  3295. * pci_intx - enables/disables PCI INTx for device dev
  3296. * @pdev: the PCI device to operate on
  3297. * @enable: boolean: whether to enable or disable PCI INTx
  3298. *
  3299. * Enables/disables PCI INTx for device dev
  3300. */
  3301. void pci_intx(struct pci_dev *pdev, int enable)
  3302. {
  3303. u16 pci_command, new;
  3304. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  3305. if (enable)
  3306. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  3307. else
  3308. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  3309. if (new != pci_command) {
  3310. struct pci_devres *dr;
  3311. pci_write_config_word(pdev, PCI_COMMAND, new);
  3312. dr = find_pci_dr(pdev);
  3313. if (dr && !dr->restore_intx) {
  3314. dr->restore_intx = 1;
  3315. dr->orig_intx = !enable;
  3316. }
  3317. }
  3318. }
  3319. EXPORT_SYMBOL_GPL(pci_intx);
  3320. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  3321. {
  3322. struct pci_bus *bus = dev->bus;
  3323. bool mask_updated = true;
  3324. u32 cmd_status_dword;
  3325. u16 origcmd, newcmd;
  3326. unsigned long flags;
  3327. bool irq_pending;
  3328. /*
  3329. * We do a single dword read to retrieve both command and status.
  3330. * Document assumptions that make this possible.
  3331. */
  3332. BUILD_BUG_ON(PCI_COMMAND % 4);
  3333. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  3334. raw_spin_lock_irqsave(&pci_lock, flags);
  3335. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  3336. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  3337. /*
  3338. * Check interrupt status register to see whether our device
  3339. * triggered the interrupt (when masking) or the next IRQ is
  3340. * already pending (when unmasking).
  3341. */
  3342. if (mask != irq_pending) {
  3343. mask_updated = false;
  3344. goto done;
  3345. }
  3346. origcmd = cmd_status_dword;
  3347. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  3348. if (mask)
  3349. newcmd |= PCI_COMMAND_INTX_DISABLE;
  3350. if (newcmd != origcmd)
  3351. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  3352. done:
  3353. raw_spin_unlock_irqrestore(&pci_lock, flags);
  3354. return mask_updated;
  3355. }
  3356. /**
  3357. * pci_check_and_mask_intx - mask INTx on pending interrupt
  3358. * @dev: the PCI device to operate on
  3359. *
  3360. * Check if the device dev has its INTx line asserted, mask it and
  3361. * return true in that case. False is returned if no interrupt was
  3362. * pending.
  3363. */
  3364. bool pci_check_and_mask_intx(struct pci_dev *dev)
  3365. {
  3366. return pci_check_and_set_intx_mask(dev, true);
  3367. }
  3368. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  3369. /**
  3370. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  3371. * @dev: the PCI device to operate on
  3372. *
  3373. * Check if the device dev has its INTx line asserted, unmask it if not
  3374. * and return true. False is returned and the mask remains active if
  3375. * there was still an interrupt pending.
  3376. */
  3377. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  3378. {
  3379. return pci_check_and_set_intx_mask(dev, false);
  3380. }
  3381. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  3382. /**
  3383. * pci_wait_for_pending_transaction - waits for pending transaction
  3384. * @dev: the PCI device to operate on
  3385. *
  3386. * Return 0 if transaction is pending 1 otherwise.
  3387. */
  3388. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  3389. {
  3390. if (!pci_is_pcie(dev))
  3391. return 1;
  3392. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  3393. PCI_EXP_DEVSTA_TRPND);
  3394. }
  3395. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  3396. static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
  3397. {
  3398. int delay = 1;
  3399. u32 id;
  3400. /*
  3401. * After reset, the device should not silently discard config
  3402. * requests, but it may still indicate that it needs more time by
  3403. * responding to them with CRS completions. The Root Port will
  3404. * generally synthesize ~0 data to complete the read (except when
  3405. * CRS SV is enabled and the read was for the Vendor ID; in that
  3406. * case it synthesizes 0x0001 data).
  3407. *
  3408. * Wait for the device to return a non-CRS completion. Read the
  3409. * Command register instead of Vendor ID so we don't have to
  3410. * contend with the CRS SV value.
  3411. */
  3412. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3413. while (id == ~0) {
  3414. if (delay > timeout) {
  3415. pci_warn(dev, "not ready %dms after %s; giving up\n",
  3416. delay - 1, reset_type);
  3417. return -ENOTTY;
  3418. }
  3419. if (delay > 1000)
  3420. pci_info(dev, "not ready %dms after %s; waiting\n",
  3421. delay - 1, reset_type);
  3422. msleep(delay);
  3423. delay *= 2;
  3424. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3425. }
  3426. if (delay > 1000)
  3427. pci_info(dev, "ready %dms after %s\n", delay - 1,
  3428. reset_type);
  3429. return 0;
  3430. }
  3431. /**
  3432. * pcie_has_flr - check if a device supports function level resets
  3433. * @dev: device to check
  3434. *
  3435. * Returns true if the device advertises support for PCIe function level
  3436. * resets.
  3437. */
  3438. static bool pcie_has_flr(struct pci_dev *dev)
  3439. {
  3440. u32 cap;
  3441. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3442. return false;
  3443. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  3444. return cap & PCI_EXP_DEVCAP_FLR;
  3445. }
  3446. /**
  3447. * pcie_flr - initiate a PCIe function level reset
  3448. * @dev: device to reset
  3449. *
  3450. * Initiate a function level reset on @dev. The caller should ensure the
  3451. * device supports FLR before calling this function, e.g. by using the
  3452. * pcie_has_flr() helper.
  3453. */
  3454. int pcie_flr(struct pci_dev *dev)
  3455. {
  3456. if (!pci_wait_for_pending_transaction(dev))
  3457. pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  3458. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3459. /*
  3460. * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
  3461. * 100ms, but may silently discard requests while the FLR is in
  3462. * progress. Wait 100ms before trying to access the device.
  3463. */
  3464. msleep(100);
  3465. return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
  3466. }
  3467. EXPORT_SYMBOL_GPL(pcie_flr);
  3468. static int pci_af_flr(struct pci_dev *dev, int probe)
  3469. {
  3470. int pos;
  3471. u8 cap;
  3472. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  3473. if (!pos)
  3474. return -ENOTTY;
  3475. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3476. return -ENOTTY;
  3477. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  3478. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  3479. return -ENOTTY;
  3480. if (probe)
  3481. return 0;
  3482. /*
  3483. * Wait for Transaction Pending bit to clear. A word-aligned test
  3484. * is used, so we use the conrol offset rather than status and shift
  3485. * the test bit to match.
  3486. */
  3487. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  3488. PCI_AF_STATUS_TP << 8))
  3489. pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  3490. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  3491. /*
  3492. * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
  3493. * updated 27 July 2006; a device must complete an FLR within
  3494. * 100ms, but may silently discard requests while the FLR is in
  3495. * progress. Wait 100ms before trying to access the device.
  3496. */
  3497. msleep(100);
  3498. return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
  3499. }
  3500. /**
  3501. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  3502. * @dev: Device to reset.
  3503. * @probe: If set, only check if the device can be reset this way.
  3504. *
  3505. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  3506. * unset, it will be reinitialized internally when going from PCI_D3hot to
  3507. * PCI_D0. If that's the case and the device is not in a low-power state
  3508. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  3509. *
  3510. * NOTE: This causes the caller to sleep for twice the device power transition
  3511. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  3512. * by default (i.e. unless the @dev's d3_delay field has a different value).
  3513. * Moreover, only devices in D0 can be reset by this function.
  3514. */
  3515. static int pci_pm_reset(struct pci_dev *dev, int probe)
  3516. {
  3517. u16 csr;
  3518. if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
  3519. return -ENOTTY;
  3520. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  3521. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  3522. return -ENOTTY;
  3523. if (probe)
  3524. return 0;
  3525. if (dev->current_state != PCI_D0)
  3526. return -EINVAL;
  3527. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3528. csr |= PCI_D3hot;
  3529. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3530. pci_dev_d3_sleep(dev);
  3531. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3532. csr |= PCI_D0;
  3533. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3534. pci_dev_d3_sleep(dev);
  3535. return pci_dev_wait(dev, "PM D3->D0", PCIE_RESET_READY_POLL_MS);
  3536. }
  3537. void pci_reset_secondary_bus(struct pci_dev *dev)
  3538. {
  3539. u16 ctrl;
  3540. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  3541. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  3542. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3543. /*
  3544. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  3545. * this to 2ms to ensure that we meet the minimum requirement.
  3546. */
  3547. msleep(2);
  3548. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  3549. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3550. /*
  3551. * Trhfa for conventional PCI is 2^25 clock cycles.
  3552. * Assuming a minimum 33MHz clock this results in a 1s
  3553. * delay before we can consider subordinate devices to
  3554. * be re-initialized. PCIe has some ways to shorten this,
  3555. * but we don't make use of them yet.
  3556. */
  3557. ssleep(1);
  3558. }
  3559. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  3560. {
  3561. pci_reset_secondary_bus(dev);
  3562. }
  3563. /**
  3564. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  3565. * @dev: Bridge device
  3566. *
  3567. * Use the bridge control register to assert reset on the secondary bus.
  3568. * Devices on the secondary bus are left in power-on state.
  3569. */
  3570. int pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  3571. {
  3572. pcibios_reset_secondary_bus(dev);
  3573. return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
  3574. }
  3575. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  3576. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  3577. {
  3578. struct pci_dev *pdev;
  3579. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  3580. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3581. return -ENOTTY;
  3582. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3583. if (pdev != dev)
  3584. return -ENOTTY;
  3585. if (probe)
  3586. return 0;
  3587. pci_reset_bridge_secondary_bus(dev->bus->self);
  3588. return 0;
  3589. }
  3590. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  3591. {
  3592. int rc = -ENOTTY;
  3593. if (!hotplug || !try_module_get(hotplug->ops->owner))
  3594. return rc;
  3595. if (hotplug->ops->reset_slot)
  3596. rc = hotplug->ops->reset_slot(hotplug, probe);
  3597. module_put(hotplug->ops->owner);
  3598. return rc;
  3599. }
  3600. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  3601. {
  3602. struct pci_dev *pdev;
  3603. if (dev->subordinate || !dev->slot ||
  3604. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3605. return -ENOTTY;
  3606. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3607. if (pdev != dev && pdev->slot == dev->slot)
  3608. return -ENOTTY;
  3609. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  3610. }
  3611. static void pci_dev_lock(struct pci_dev *dev)
  3612. {
  3613. pci_cfg_access_lock(dev);
  3614. /* block PM suspend, driver probe, etc. */
  3615. device_lock(&dev->dev);
  3616. }
  3617. /* Return 1 on successful lock, 0 on contention */
  3618. static int pci_dev_trylock(struct pci_dev *dev)
  3619. {
  3620. if (pci_cfg_access_trylock(dev)) {
  3621. if (device_trylock(&dev->dev))
  3622. return 1;
  3623. pci_cfg_access_unlock(dev);
  3624. }
  3625. return 0;
  3626. }
  3627. static void pci_dev_unlock(struct pci_dev *dev)
  3628. {
  3629. device_unlock(&dev->dev);
  3630. pci_cfg_access_unlock(dev);
  3631. }
  3632. static void pci_dev_save_and_disable(struct pci_dev *dev)
  3633. {
  3634. const struct pci_error_handlers *err_handler =
  3635. dev->driver ? dev->driver->err_handler : NULL;
  3636. /*
  3637. * dev->driver->err_handler->reset_prepare() is protected against
  3638. * races with ->remove() by the device lock, which must be held by
  3639. * the caller.
  3640. */
  3641. if (err_handler && err_handler->reset_prepare)
  3642. err_handler->reset_prepare(dev);
  3643. /*
  3644. * Wake-up device prior to save. PM registers default to D0 after
  3645. * reset and a simple register restore doesn't reliably return
  3646. * to a non-D0 state anyway.
  3647. */
  3648. pci_set_power_state(dev, PCI_D0);
  3649. pci_save_state(dev);
  3650. /*
  3651. * Disable the device by clearing the Command register, except for
  3652. * INTx-disable which is set. This not only disables MMIO and I/O port
  3653. * BARs, but also prevents the device from being Bus Master, preventing
  3654. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  3655. * compliant devices, INTx-disable prevents legacy interrupts.
  3656. */
  3657. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  3658. }
  3659. static void pci_dev_restore(struct pci_dev *dev)
  3660. {
  3661. const struct pci_error_handlers *err_handler =
  3662. dev->driver ? dev->driver->err_handler : NULL;
  3663. pci_restore_state(dev);
  3664. /*
  3665. * dev->driver->err_handler->reset_done() is protected against
  3666. * races with ->remove() by the device lock, which must be held by
  3667. * the caller.
  3668. */
  3669. if (err_handler && err_handler->reset_done)
  3670. err_handler->reset_done(dev);
  3671. }
  3672. /**
  3673. * __pci_reset_function_locked - reset a PCI device function while holding
  3674. * the @dev mutex lock.
  3675. * @dev: PCI device to reset
  3676. *
  3677. * Some devices allow an individual function to be reset without affecting
  3678. * other functions in the same device. The PCI device must be responsive
  3679. * to PCI config space in order to use this function.
  3680. *
  3681. * The device function is presumed to be unused and the caller is holding
  3682. * the device mutex lock when this function is called.
  3683. * Resetting the device will make the contents of PCI configuration space
  3684. * random, so any caller of this must be prepared to reinitialise the
  3685. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3686. * etc.
  3687. *
  3688. * Returns 0 if the device function was successfully reset or negative if the
  3689. * device doesn't support resetting a single function.
  3690. */
  3691. int __pci_reset_function_locked(struct pci_dev *dev)
  3692. {
  3693. int rc;
  3694. might_sleep();
  3695. /*
  3696. * A reset method returns -ENOTTY if it doesn't support this device
  3697. * and we should try the next method.
  3698. *
  3699. * If it returns 0 (success), we're finished. If it returns any
  3700. * other error, we're also finished: this indicates that further
  3701. * reset mechanisms might be broken on the device.
  3702. */
  3703. rc = pci_dev_specific_reset(dev, 0);
  3704. if (rc != -ENOTTY)
  3705. return rc;
  3706. if (pcie_has_flr(dev)) {
  3707. rc = pcie_flr(dev);
  3708. if (rc != -ENOTTY)
  3709. return rc;
  3710. }
  3711. rc = pci_af_flr(dev, 0);
  3712. if (rc != -ENOTTY)
  3713. return rc;
  3714. rc = pci_pm_reset(dev, 0);
  3715. if (rc != -ENOTTY)
  3716. return rc;
  3717. rc = pci_dev_reset_slot_function(dev, 0);
  3718. if (rc != -ENOTTY)
  3719. return rc;
  3720. return pci_parent_bus_reset(dev, 0);
  3721. }
  3722. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  3723. /**
  3724. * pci_probe_reset_function - check whether the device can be safely reset
  3725. * @dev: PCI device to reset
  3726. *
  3727. * Some devices allow an individual function to be reset without affecting
  3728. * other functions in the same device. The PCI device must be responsive
  3729. * to PCI config space in order to use this function.
  3730. *
  3731. * Returns 0 if the device function can be reset or negative if the
  3732. * device doesn't support resetting a single function.
  3733. */
  3734. int pci_probe_reset_function(struct pci_dev *dev)
  3735. {
  3736. int rc;
  3737. might_sleep();
  3738. rc = pci_dev_specific_reset(dev, 1);
  3739. if (rc != -ENOTTY)
  3740. return rc;
  3741. if (pcie_has_flr(dev))
  3742. return 0;
  3743. rc = pci_af_flr(dev, 1);
  3744. if (rc != -ENOTTY)
  3745. return rc;
  3746. rc = pci_pm_reset(dev, 1);
  3747. if (rc != -ENOTTY)
  3748. return rc;
  3749. rc = pci_dev_reset_slot_function(dev, 1);
  3750. if (rc != -ENOTTY)
  3751. return rc;
  3752. return pci_parent_bus_reset(dev, 1);
  3753. }
  3754. /**
  3755. * pci_reset_function - quiesce and reset a PCI device function
  3756. * @dev: PCI device to reset
  3757. *
  3758. * Some devices allow an individual function to be reset without affecting
  3759. * other functions in the same device. The PCI device must be responsive
  3760. * to PCI config space in order to use this function.
  3761. *
  3762. * This function does not just reset the PCI portion of a device, but
  3763. * clears all the state associated with the device. This function differs
  3764. * from __pci_reset_function_locked() in that it saves and restores device state
  3765. * over the reset and takes the PCI device lock.
  3766. *
  3767. * Returns 0 if the device function was successfully reset or negative if the
  3768. * device doesn't support resetting a single function.
  3769. */
  3770. int pci_reset_function(struct pci_dev *dev)
  3771. {
  3772. int rc;
  3773. if (!dev->reset_fn)
  3774. return -ENOTTY;
  3775. pci_dev_lock(dev);
  3776. pci_dev_save_and_disable(dev);
  3777. rc = __pci_reset_function_locked(dev);
  3778. pci_dev_restore(dev);
  3779. pci_dev_unlock(dev);
  3780. return rc;
  3781. }
  3782. EXPORT_SYMBOL_GPL(pci_reset_function);
  3783. /**
  3784. * pci_reset_function_locked - quiesce and reset a PCI device function
  3785. * @dev: PCI device to reset
  3786. *
  3787. * Some devices allow an individual function to be reset without affecting
  3788. * other functions in the same device. The PCI device must be responsive
  3789. * to PCI config space in order to use this function.
  3790. *
  3791. * This function does not just reset the PCI portion of a device, but
  3792. * clears all the state associated with the device. This function differs
  3793. * from __pci_reset_function_locked() in that it saves and restores device state
  3794. * over the reset. It also differs from pci_reset_function() in that it
  3795. * requires the PCI device lock to be held.
  3796. *
  3797. * Returns 0 if the device function was successfully reset or negative if the
  3798. * device doesn't support resetting a single function.
  3799. */
  3800. int pci_reset_function_locked(struct pci_dev *dev)
  3801. {
  3802. int rc;
  3803. if (!dev->reset_fn)
  3804. return -ENOTTY;
  3805. pci_dev_save_and_disable(dev);
  3806. rc = __pci_reset_function_locked(dev);
  3807. pci_dev_restore(dev);
  3808. return rc;
  3809. }
  3810. EXPORT_SYMBOL_GPL(pci_reset_function_locked);
  3811. /**
  3812. * pci_try_reset_function - quiesce and reset a PCI device function
  3813. * @dev: PCI device to reset
  3814. *
  3815. * Same as above, except return -EAGAIN if unable to lock device.
  3816. */
  3817. int pci_try_reset_function(struct pci_dev *dev)
  3818. {
  3819. int rc;
  3820. if (!dev->reset_fn)
  3821. return -ENOTTY;
  3822. if (!pci_dev_trylock(dev))
  3823. return -EAGAIN;
  3824. pci_dev_save_and_disable(dev);
  3825. rc = __pci_reset_function_locked(dev);
  3826. pci_dev_restore(dev);
  3827. pci_dev_unlock(dev);
  3828. return rc;
  3829. }
  3830. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3831. /* Do any devices on or below this bus prevent a bus reset? */
  3832. static bool pci_bus_resetable(struct pci_bus *bus)
  3833. {
  3834. struct pci_dev *dev;
  3835. if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  3836. return false;
  3837. list_for_each_entry(dev, &bus->devices, bus_list) {
  3838. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3839. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3840. return false;
  3841. }
  3842. return true;
  3843. }
  3844. /* Lock devices from the top of the tree down */
  3845. static void pci_bus_lock(struct pci_bus *bus)
  3846. {
  3847. struct pci_dev *dev;
  3848. list_for_each_entry(dev, &bus->devices, bus_list) {
  3849. pci_dev_lock(dev);
  3850. if (dev->subordinate)
  3851. pci_bus_lock(dev->subordinate);
  3852. }
  3853. }
  3854. /* Unlock devices from the bottom of the tree up */
  3855. static void pci_bus_unlock(struct pci_bus *bus)
  3856. {
  3857. struct pci_dev *dev;
  3858. list_for_each_entry(dev, &bus->devices, bus_list) {
  3859. if (dev->subordinate)
  3860. pci_bus_unlock(dev->subordinate);
  3861. pci_dev_unlock(dev);
  3862. }
  3863. }
  3864. /* Return 1 on successful lock, 0 on contention */
  3865. static int pci_bus_trylock(struct pci_bus *bus)
  3866. {
  3867. struct pci_dev *dev;
  3868. list_for_each_entry(dev, &bus->devices, bus_list) {
  3869. if (!pci_dev_trylock(dev))
  3870. goto unlock;
  3871. if (dev->subordinate) {
  3872. if (!pci_bus_trylock(dev->subordinate)) {
  3873. pci_dev_unlock(dev);
  3874. goto unlock;
  3875. }
  3876. }
  3877. }
  3878. return 1;
  3879. unlock:
  3880. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3881. if (dev->subordinate)
  3882. pci_bus_unlock(dev->subordinate);
  3883. pci_dev_unlock(dev);
  3884. }
  3885. return 0;
  3886. }
  3887. /* Do any devices on or below this slot prevent a bus reset? */
  3888. static bool pci_slot_resetable(struct pci_slot *slot)
  3889. {
  3890. struct pci_dev *dev;
  3891. if (slot->bus->self &&
  3892. (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  3893. return false;
  3894. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3895. if (!dev->slot || dev->slot != slot)
  3896. continue;
  3897. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3898. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3899. return false;
  3900. }
  3901. return true;
  3902. }
  3903. /* Lock devices from the top of the tree down */
  3904. static void pci_slot_lock(struct pci_slot *slot)
  3905. {
  3906. struct pci_dev *dev;
  3907. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3908. if (!dev->slot || dev->slot != slot)
  3909. continue;
  3910. pci_dev_lock(dev);
  3911. if (dev->subordinate)
  3912. pci_bus_lock(dev->subordinate);
  3913. }
  3914. }
  3915. /* Unlock devices from the bottom of the tree up */
  3916. static void pci_slot_unlock(struct pci_slot *slot)
  3917. {
  3918. struct pci_dev *dev;
  3919. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3920. if (!dev->slot || dev->slot != slot)
  3921. continue;
  3922. if (dev->subordinate)
  3923. pci_bus_unlock(dev->subordinate);
  3924. pci_dev_unlock(dev);
  3925. }
  3926. }
  3927. /* Return 1 on successful lock, 0 on contention */
  3928. static int pci_slot_trylock(struct pci_slot *slot)
  3929. {
  3930. struct pci_dev *dev;
  3931. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3932. if (!dev->slot || dev->slot != slot)
  3933. continue;
  3934. if (!pci_dev_trylock(dev))
  3935. goto unlock;
  3936. if (dev->subordinate) {
  3937. if (!pci_bus_trylock(dev->subordinate)) {
  3938. pci_dev_unlock(dev);
  3939. goto unlock;
  3940. }
  3941. }
  3942. }
  3943. return 1;
  3944. unlock:
  3945. list_for_each_entry_continue_reverse(dev,
  3946. &slot->bus->devices, bus_list) {
  3947. if (!dev->slot || dev->slot != slot)
  3948. continue;
  3949. if (dev->subordinate)
  3950. pci_bus_unlock(dev->subordinate);
  3951. pci_dev_unlock(dev);
  3952. }
  3953. return 0;
  3954. }
  3955. /* Save and disable devices from the top of the tree down */
  3956. static void pci_bus_save_and_disable(struct pci_bus *bus)
  3957. {
  3958. struct pci_dev *dev;
  3959. list_for_each_entry(dev, &bus->devices, bus_list) {
  3960. pci_dev_lock(dev);
  3961. pci_dev_save_and_disable(dev);
  3962. pci_dev_unlock(dev);
  3963. if (dev->subordinate)
  3964. pci_bus_save_and_disable(dev->subordinate);
  3965. }
  3966. }
  3967. /*
  3968. * Restore devices from top of the tree down - parent bridges need to be
  3969. * restored before we can get to subordinate devices.
  3970. */
  3971. static void pci_bus_restore(struct pci_bus *bus)
  3972. {
  3973. struct pci_dev *dev;
  3974. list_for_each_entry(dev, &bus->devices, bus_list) {
  3975. pci_dev_lock(dev);
  3976. pci_dev_restore(dev);
  3977. pci_dev_unlock(dev);
  3978. if (dev->subordinate)
  3979. pci_bus_restore(dev->subordinate);
  3980. }
  3981. }
  3982. /* Save and disable devices from the top of the tree down */
  3983. static void pci_slot_save_and_disable(struct pci_slot *slot)
  3984. {
  3985. struct pci_dev *dev;
  3986. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3987. if (!dev->slot || dev->slot != slot)
  3988. continue;
  3989. pci_dev_save_and_disable(dev);
  3990. if (dev->subordinate)
  3991. pci_bus_save_and_disable(dev->subordinate);
  3992. }
  3993. }
  3994. /*
  3995. * Restore devices from top of the tree down - parent bridges need to be
  3996. * restored before we can get to subordinate devices.
  3997. */
  3998. static void pci_slot_restore(struct pci_slot *slot)
  3999. {
  4000. struct pci_dev *dev;
  4001. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4002. if (!dev->slot || dev->slot != slot)
  4003. continue;
  4004. pci_dev_lock(dev);
  4005. pci_dev_restore(dev);
  4006. pci_dev_unlock(dev);
  4007. if (dev->subordinate)
  4008. pci_bus_restore(dev->subordinate);
  4009. }
  4010. }
  4011. static int pci_slot_reset(struct pci_slot *slot, int probe)
  4012. {
  4013. int rc;
  4014. if (!slot || !pci_slot_resetable(slot))
  4015. return -ENOTTY;
  4016. if (!probe)
  4017. pci_slot_lock(slot);
  4018. might_sleep();
  4019. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  4020. if (!probe)
  4021. pci_slot_unlock(slot);
  4022. return rc;
  4023. }
  4024. /**
  4025. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  4026. * @slot: PCI slot to probe
  4027. *
  4028. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  4029. */
  4030. int pci_probe_reset_slot(struct pci_slot *slot)
  4031. {
  4032. return pci_slot_reset(slot, 1);
  4033. }
  4034. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  4035. /**
  4036. * pci_reset_slot - reset a PCI slot
  4037. * @slot: PCI slot to reset
  4038. *
  4039. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  4040. * independent of other slots. For instance, some slots may support slot power
  4041. * control. In the case of a 1:1 bus to slot architecture, this function may
  4042. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  4043. * Generally a slot reset should be attempted before a bus reset. All of the
  4044. * function of the slot and any subordinate buses behind the slot are reset
  4045. * through this function. PCI config space of all devices in the slot and
  4046. * behind the slot is saved before and restored after reset.
  4047. *
  4048. * Return 0 on success, non-zero on error.
  4049. */
  4050. int pci_reset_slot(struct pci_slot *slot)
  4051. {
  4052. int rc;
  4053. rc = pci_slot_reset(slot, 1);
  4054. if (rc)
  4055. return rc;
  4056. pci_slot_save_and_disable(slot);
  4057. rc = pci_slot_reset(slot, 0);
  4058. pci_slot_restore(slot);
  4059. return rc;
  4060. }
  4061. EXPORT_SYMBOL_GPL(pci_reset_slot);
  4062. /**
  4063. * pci_try_reset_slot - Try to reset a PCI slot
  4064. * @slot: PCI slot to reset
  4065. *
  4066. * Same as above except return -EAGAIN if the slot cannot be locked
  4067. */
  4068. int pci_try_reset_slot(struct pci_slot *slot)
  4069. {
  4070. int rc;
  4071. rc = pci_slot_reset(slot, 1);
  4072. if (rc)
  4073. return rc;
  4074. pci_slot_save_and_disable(slot);
  4075. if (pci_slot_trylock(slot)) {
  4076. might_sleep();
  4077. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  4078. pci_slot_unlock(slot);
  4079. } else
  4080. rc = -EAGAIN;
  4081. pci_slot_restore(slot);
  4082. return rc;
  4083. }
  4084. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  4085. static int pci_bus_reset(struct pci_bus *bus, int probe)
  4086. {
  4087. if (!bus->self || !pci_bus_resetable(bus))
  4088. return -ENOTTY;
  4089. if (probe)
  4090. return 0;
  4091. pci_bus_lock(bus);
  4092. might_sleep();
  4093. pci_reset_bridge_secondary_bus(bus->self);
  4094. pci_bus_unlock(bus);
  4095. return 0;
  4096. }
  4097. /**
  4098. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  4099. * @bus: PCI bus to probe
  4100. *
  4101. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  4102. */
  4103. int pci_probe_reset_bus(struct pci_bus *bus)
  4104. {
  4105. return pci_bus_reset(bus, 1);
  4106. }
  4107. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  4108. /**
  4109. * pci_reset_bus - reset a PCI bus
  4110. * @bus: top level PCI bus to reset
  4111. *
  4112. * Do a bus reset on the given bus and any subordinate buses, saving
  4113. * and restoring state of all devices.
  4114. *
  4115. * Return 0 on success, non-zero on error.
  4116. */
  4117. int pci_reset_bus(struct pci_bus *bus)
  4118. {
  4119. int rc;
  4120. rc = pci_bus_reset(bus, 1);
  4121. if (rc)
  4122. return rc;
  4123. pci_bus_save_and_disable(bus);
  4124. rc = pci_bus_reset(bus, 0);
  4125. pci_bus_restore(bus);
  4126. return rc;
  4127. }
  4128. EXPORT_SYMBOL_GPL(pci_reset_bus);
  4129. /**
  4130. * pci_try_reset_bus - Try to reset a PCI bus
  4131. * @bus: top level PCI bus to reset
  4132. *
  4133. * Same as above except return -EAGAIN if the bus cannot be locked
  4134. */
  4135. int pci_try_reset_bus(struct pci_bus *bus)
  4136. {
  4137. int rc;
  4138. rc = pci_bus_reset(bus, 1);
  4139. if (rc)
  4140. return rc;
  4141. pci_bus_save_and_disable(bus);
  4142. if (pci_bus_trylock(bus)) {
  4143. might_sleep();
  4144. pci_reset_bridge_secondary_bus(bus->self);
  4145. pci_bus_unlock(bus);
  4146. } else
  4147. rc = -EAGAIN;
  4148. pci_bus_restore(bus);
  4149. return rc;
  4150. }
  4151. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  4152. /**
  4153. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  4154. * @dev: PCI device to query
  4155. *
  4156. * Returns mmrbc: maximum designed memory read count in bytes
  4157. * or appropriate error value.
  4158. */
  4159. int pcix_get_max_mmrbc(struct pci_dev *dev)
  4160. {
  4161. int cap;
  4162. u32 stat;
  4163. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4164. if (!cap)
  4165. return -EINVAL;
  4166. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4167. return -EINVAL;
  4168. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  4169. }
  4170. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  4171. /**
  4172. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  4173. * @dev: PCI device to query
  4174. *
  4175. * Returns mmrbc: maximum memory read count in bytes
  4176. * or appropriate error value.
  4177. */
  4178. int pcix_get_mmrbc(struct pci_dev *dev)
  4179. {
  4180. int cap;
  4181. u16 cmd;
  4182. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4183. if (!cap)
  4184. return -EINVAL;
  4185. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4186. return -EINVAL;
  4187. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  4188. }
  4189. EXPORT_SYMBOL(pcix_get_mmrbc);
  4190. /**
  4191. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  4192. * @dev: PCI device to query
  4193. * @mmrbc: maximum memory read count in bytes
  4194. * valid values are 512, 1024, 2048, 4096
  4195. *
  4196. * If possible sets maximum memory read byte count, some bridges have erratas
  4197. * that prevent this.
  4198. */
  4199. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  4200. {
  4201. int cap;
  4202. u32 stat, v, o;
  4203. u16 cmd;
  4204. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  4205. return -EINVAL;
  4206. v = ffs(mmrbc) - 10;
  4207. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4208. if (!cap)
  4209. return -EINVAL;
  4210. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4211. return -EINVAL;
  4212. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  4213. return -E2BIG;
  4214. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4215. return -EINVAL;
  4216. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  4217. if (o != v) {
  4218. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  4219. return -EIO;
  4220. cmd &= ~PCI_X_CMD_MAX_READ;
  4221. cmd |= v << 2;
  4222. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  4223. return -EIO;
  4224. }
  4225. return 0;
  4226. }
  4227. EXPORT_SYMBOL(pcix_set_mmrbc);
  4228. /**
  4229. * pcie_get_readrq - get PCI Express read request size
  4230. * @dev: PCI device to query
  4231. *
  4232. * Returns maximum memory read request in bytes
  4233. * or appropriate error value.
  4234. */
  4235. int pcie_get_readrq(struct pci_dev *dev)
  4236. {
  4237. u16 ctl;
  4238. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4239. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  4240. }
  4241. EXPORT_SYMBOL(pcie_get_readrq);
  4242. /**
  4243. * pcie_set_readrq - set PCI Express maximum memory read request
  4244. * @dev: PCI device to query
  4245. * @rq: maximum memory read count in bytes
  4246. * valid values are 128, 256, 512, 1024, 2048, 4096
  4247. *
  4248. * If possible sets maximum memory read request in bytes
  4249. */
  4250. int pcie_set_readrq(struct pci_dev *dev, int rq)
  4251. {
  4252. u16 v;
  4253. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  4254. return -EINVAL;
  4255. /*
  4256. * If using the "performance" PCIe config, we clamp the
  4257. * read rq size to the max packet size to prevent the
  4258. * host bridge generating requests larger than we can
  4259. * cope with
  4260. */
  4261. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  4262. int mps = pcie_get_mps(dev);
  4263. if (mps < rq)
  4264. rq = mps;
  4265. }
  4266. v = (ffs(rq) - 8) << 12;
  4267. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4268. PCI_EXP_DEVCTL_READRQ, v);
  4269. }
  4270. EXPORT_SYMBOL(pcie_set_readrq);
  4271. /**
  4272. * pcie_get_mps - get PCI Express maximum payload size
  4273. * @dev: PCI device to query
  4274. *
  4275. * Returns maximum payload size in bytes
  4276. */
  4277. int pcie_get_mps(struct pci_dev *dev)
  4278. {
  4279. u16 ctl;
  4280. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4281. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  4282. }
  4283. EXPORT_SYMBOL(pcie_get_mps);
  4284. /**
  4285. * pcie_set_mps - set PCI Express maximum payload size
  4286. * @dev: PCI device to query
  4287. * @mps: maximum payload size in bytes
  4288. * valid values are 128, 256, 512, 1024, 2048, 4096
  4289. *
  4290. * If possible sets maximum payload size
  4291. */
  4292. int pcie_set_mps(struct pci_dev *dev, int mps)
  4293. {
  4294. u16 v;
  4295. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  4296. return -EINVAL;
  4297. v = ffs(mps) - 8;
  4298. if (v > dev->pcie_mpss)
  4299. return -EINVAL;
  4300. v <<= 5;
  4301. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4302. PCI_EXP_DEVCTL_PAYLOAD, v);
  4303. }
  4304. EXPORT_SYMBOL(pcie_set_mps);
  4305. /**
  4306. * pcie_get_minimum_link - determine minimum link settings of a PCI device
  4307. * @dev: PCI device to query
  4308. * @speed: storage for minimum speed
  4309. * @width: storage for minimum width
  4310. *
  4311. * This function will walk up the PCI device chain and determine the minimum
  4312. * link width and speed of the device.
  4313. */
  4314. int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
  4315. enum pcie_link_width *width)
  4316. {
  4317. int ret;
  4318. *speed = PCI_SPEED_UNKNOWN;
  4319. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4320. while (dev) {
  4321. u16 lnksta;
  4322. enum pci_bus_speed next_speed;
  4323. enum pcie_link_width next_width;
  4324. ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4325. if (ret)
  4326. return ret;
  4327. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4328. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4329. PCI_EXP_LNKSTA_NLW_SHIFT;
  4330. if (next_speed < *speed)
  4331. *speed = next_speed;
  4332. if (next_width < *width)
  4333. *width = next_width;
  4334. dev = dev->bus->self;
  4335. }
  4336. return 0;
  4337. }
  4338. EXPORT_SYMBOL(pcie_get_minimum_link);
  4339. /**
  4340. * pcie_bandwidth_available - determine minimum link settings of a PCIe
  4341. * device and its bandwidth limitation
  4342. * @dev: PCI device to query
  4343. * @limiting_dev: storage for device causing the bandwidth limitation
  4344. * @speed: storage for speed of limiting device
  4345. * @width: storage for width of limiting device
  4346. *
  4347. * Walk up the PCI device chain and find the point where the minimum
  4348. * bandwidth is available. Return the bandwidth available there and (if
  4349. * limiting_dev, speed, and width pointers are supplied) information about
  4350. * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
  4351. * raw bandwidth.
  4352. */
  4353. u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
  4354. enum pci_bus_speed *speed,
  4355. enum pcie_link_width *width)
  4356. {
  4357. u16 lnksta;
  4358. enum pci_bus_speed next_speed;
  4359. enum pcie_link_width next_width;
  4360. u32 bw, next_bw;
  4361. if (speed)
  4362. *speed = PCI_SPEED_UNKNOWN;
  4363. if (width)
  4364. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4365. bw = 0;
  4366. while (dev) {
  4367. pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4368. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4369. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4370. PCI_EXP_LNKSTA_NLW_SHIFT;
  4371. next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
  4372. /* Check if current device limits the total bandwidth */
  4373. if (!bw || next_bw <= bw) {
  4374. bw = next_bw;
  4375. if (limiting_dev)
  4376. *limiting_dev = dev;
  4377. if (speed)
  4378. *speed = next_speed;
  4379. if (width)
  4380. *width = next_width;
  4381. }
  4382. dev = pci_upstream_bridge(dev);
  4383. }
  4384. return bw;
  4385. }
  4386. EXPORT_SYMBOL(pcie_bandwidth_available);
  4387. /**
  4388. * pcie_get_speed_cap - query for the PCI device's link speed capability
  4389. * @dev: PCI device to query
  4390. *
  4391. * Query the PCI device speed capability. Return the maximum link speed
  4392. * supported by the device.
  4393. */
  4394. enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
  4395. {
  4396. u32 lnkcap2, lnkcap;
  4397. /*
  4398. * PCIe r4.0 sec 7.5.3.18 recommends using the Supported Link
  4399. * Speeds Vector in Link Capabilities 2 when supported, falling
  4400. * back to Max Link Speed in Link Capabilities otherwise.
  4401. */
  4402. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
  4403. if (lnkcap2) { /* PCIe r3.0-compliant */
  4404. if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_16_0GB)
  4405. return PCIE_SPEED_16_0GT;
  4406. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
  4407. return PCIE_SPEED_8_0GT;
  4408. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
  4409. return PCIE_SPEED_5_0GT;
  4410. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
  4411. return PCIE_SPEED_2_5GT;
  4412. return PCI_SPEED_UNKNOWN;
  4413. }
  4414. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
  4415. if (lnkcap) {
  4416. if (lnkcap & PCI_EXP_LNKCAP_SLS_16_0GB)
  4417. return PCIE_SPEED_16_0GT;
  4418. else if (lnkcap & PCI_EXP_LNKCAP_SLS_8_0GB)
  4419. return PCIE_SPEED_8_0GT;
  4420. else if (lnkcap & PCI_EXP_LNKCAP_SLS_5_0GB)
  4421. return PCIE_SPEED_5_0GT;
  4422. else if (lnkcap & PCI_EXP_LNKCAP_SLS_2_5GB)
  4423. return PCIE_SPEED_2_5GT;
  4424. }
  4425. return PCI_SPEED_UNKNOWN;
  4426. }
  4427. /**
  4428. * pcie_get_width_cap - query for the PCI device's link width capability
  4429. * @dev: PCI device to query
  4430. *
  4431. * Query the PCI device width capability. Return the maximum link width
  4432. * supported by the device.
  4433. */
  4434. enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
  4435. {
  4436. u32 lnkcap;
  4437. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
  4438. if (lnkcap)
  4439. return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
  4440. return PCIE_LNK_WIDTH_UNKNOWN;
  4441. }
  4442. /**
  4443. * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
  4444. * @dev: PCI device
  4445. * @speed: storage for link speed
  4446. * @width: storage for link width
  4447. *
  4448. * Calculate a PCI device's link bandwidth by querying for its link speed
  4449. * and width, multiplying them, and applying encoding overhead. The result
  4450. * is in Mb/s, i.e., megabits/second of raw bandwidth.
  4451. */
  4452. u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
  4453. enum pcie_link_width *width)
  4454. {
  4455. *speed = pcie_get_speed_cap(dev);
  4456. *width = pcie_get_width_cap(dev);
  4457. if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
  4458. return 0;
  4459. return *width * PCIE_SPEED2MBS_ENC(*speed);
  4460. }
  4461. /**
  4462. * pcie_print_link_status - Report the PCI device's link speed and width
  4463. * @dev: PCI device to query
  4464. *
  4465. * Report the available bandwidth at the device. If this is less than the
  4466. * device is capable of, report the device's maximum possible bandwidth and
  4467. * the upstream link that limits its performance to less than that.
  4468. */
  4469. void pcie_print_link_status(struct pci_dev *dev)
  4470. {
  4471. enum pcie_link_width width, width_cap;
  4472. enum pci_bus_speed speed, speed_cap;
  4473. struct pci_dev *limiting_dev = NULL;
  4474. u32 bw_avail, bw_cap;
  4475. bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
  4476. bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
  4477. if (bw_avail >= bw_cap)
  4478. pci_info(dev, "%u.%03u Gb/s available bandwidth (%s x%d link)\n",
  4479. bw_cap / 1000, bw_cap % 1000,
  4480. PCIE_SPEED2STR(speed_cap), width_cap);
  4481. else
  4482. pci_info(dev, "%u.%03u Gb/s available bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
  4483. bw_avail / 1000, bw_avail % 1000,
  4484. PCIE_SPEED2STR(speed), width,
  4485. limiting_dev ? pci_name(limiting_dev) : "<unknown>",
  4486. bw_cap / 1000, bw_cap % 1000,
  4487. PCIE_SPEED2STR(speed_cap), width_cap);
  4488. }
  4489. EXPORT_SYMBOL(pcie_print_link_status);
  4490. /**
  4491. * pci_select_bars - Make BAR mask from the type of resource
  4492. * @dev: the PCI device for which BAR mask is made
  4493. * @flags: resource type mask to be selected
  4494. *
  4495. * This helper routine makes bar mask from the type of resource.
  4496. */
  4497. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  4498. {
  4499. int i, bars = 0;
  4500. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  4501. if (pci_resource_flags(dev, i) & flags)
  4502. bars |= (1 << i);
  4503. return bars;
  4504. }
  4505. EXPORT_SYMBOL(pci_select_bars);
  4506. /* Some architectures require additional programming to enable VGA */
  4507. static arch_set_vga_state_t arch_set_vga_state;
  4508. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  4509. {
  4510. arch_set_vga_state = func; /* NULL disables */
  4511. }
  4512. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  4513. unsigned int command_bits, u32 flags)
  4514. {
  4515. if (arch_set_vga_state)
  4516. return arch_set_vga_state(dev, decode, command_bits,
  4517. flags);
  4518. return 0;
  4519. }
  4520. /**
  4521. * pci_set_vga_state - set VGA decode state on device and parents if requested
  4522. * @dev: the PCI device
  4523. * @decode: true = enable decoding, false = disable decoding
  4524. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  4525. * @flags: traverse ancestors and change bridges
  4526. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  4527. */
  4528. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  4529. unsigned int command_bits, u32 flags)
  4530. {
  4531. struct pci_bus *bus;
  4532. struct pci_dev *bridge;
  4533. u16 cmd;
  4534. int rc;
  4535. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  4536. /* ARCH specific VGA enables */
  4537. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  4538. if (rc)
  4539. return rc;
  4540. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  4541. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  4542. if (decode == true)
  4543. cmd |= command_bits;
  4544. else
  4545. cmd &= ~command_bits;
  4546. pci_write_config_word(dev, PCI_COMMAND, cmd);
  4547. }
  4548. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  4549. return 0;
  4550. bus = dev->bus;
  4551. while (bus) {
  4552. bridge = bus->self;
  4553. if (bridge) {
  4554. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  4555. &cmd);
  4556. if (decode == true)
  4557. cmd |= PCI_BRIDGE_CTL_VGA;
  4558. else
  4559. cmd &= ~PCI_BRIDGE_CTL_VGA;
  4560. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  4561. cmd);
  4562. }
  4563. bus = bus->parent;
  4564. }
  4565. return 0;
  4566. }
  4567. /**
  4568. * pci_add_dma_alias - Add a DMA devfn alias for a device
  4569. * @dev: the PCI device for which alias is added
  4570. * @devfn: alias slot and function
  4571. *
  4572. * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
  4573. * It should be called early, preferably as PCI fixup header quirk.
  4574. */
  4575. void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
  4576. {
  4577. if (!dev->dma_alias_mask)
  4578. dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
  4579. sizeof(long), GFP_KERNEL);
  4580. if (!dev->dma_alias_mask) {
  4581. pci_warn(dev, "Unable to allocate DMA alias mask\n");
  4582. return;
  4583. }
  4584. set_bit(devfn, dev->dma_alias_mask);
  4585. pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
  4586. PCI_SLOT(devfn), PCI_FUNC(devfn));
  4587. }
  4588. bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
  4589. {
  4590. return (dev1->dma_alias_mask &&
  4591. test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
  4592. (dev2->dma_alias_mask &&
  4593. test_bit(dev1->devfn, dev2->dma_alias_mask));
  4594. }
  4595. bool pci_device_is_present(struct pci_dev *pdev)
  4596. {
  4597. u32 v;
  4598. if (pci_dev_is_disconnected(pdev))
  4599. return false;
  4600. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  4601. }
  4602. EXPORT_SYMBOL_GPL(pci_device_is_present);
  4603. void pci_ignore_hotplug(struct pci_dev *dev)
  4604. {
  4605. struct pci_dev *bridge = dev->bus->self;
  4606. dev->ignore_hotplug = 1;
  4607. /* Propagate the "ignore hotplug" setting to the parent bridge. */
  4608. if (bridge)
  4609. bridge->ignore_hotplug = 1;
  4610. }
  4611. EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
  4612. resource_size_t __weak pcibios_default_alignment(void)
  4613. {
  4614. return 0;
  4615. }
  4616. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  4617. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  4618. static DEFINE_SPINLOCK(resource_alignment_lock);
  4619. /**
  4620. * pci_specified_resource_alignment - get resource alignment specified by user.
  4621. * @dev: the PCI device to get
  4622. * @resize: whether or not to change resources' size when reassigning alignment
  4623. *
  4624. * RETURNS: Resource alignment if it is specified.
  4625. * Zero if it is not specified.
  4626. */
  4627. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
  4628. bool *resize)
  4629. {
  4630. int seg, bus, slot, func, align_order, count;
  4631. unsigned short vendor, device, subsystem_vendor, subsystem_device;
  4632. resource_size_t align = pcibios_default_alignment();
  4633. char *p;
  4634. spin_lock(&resource_alignment_lock);
  4635. p = resource_alignment_param;
  4636. if (!*p && !align)
  4637. goto out;
  4638. if (pci_has_flag(PCI_PROBE_ONLY)) {
  4639. align = 0;
  4640. pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
  4641. goto out;
  4642. }
  4643. while (*p) {
  4644. count = 0;
  4645. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  4646. p[count] == '@') {
  4647. p += count + 1;
  4648. } else {
  4649. align_order = -1;
  4650. }
  4651. if (strncmp(p, "pci:", 4) == 0) {
  4652. /* PCI vendor/device (subvendor/subdevice) ids are specified */
  4653. p += 4;
  4654. if (sscanf(p, "%hx:%hx:%hx:%hx%n",
  4655. &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
  4656. if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
  4657. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
  4658. p);
  4659. break;
  4660. }
  4661. subsystem_vendor = subsystem_device = 0;
  4662. }
  4663. p += count;
  4664. if ((!vendor || (vendor == dev->vendor)) &&
  4665. (!device || (device == dev->device)) &&
  4666. (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
  4667. (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
  4668. *resize = true;
  4669. if (align_order == -1)
  4670. align = PAGE_SIZE;
  4671. else
  4672. align = 1 << align_order;
  4673. /* Found */
  4674. break;
  4675. }
  4676. }
  4677. else {
  4678. if (sscanf(p, "%x:%x:%x.%x%n",
  4679. &seg, &bus, &slot, &func, &count) != 4) {
  4680. seg = 0;
  4681. if (sscanf(p, "%x:%x.%x%n",
  4682. &bus, &slot, &func, &count) != 3) {
  4683. /* Invalid format */
  4684. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  4685. p);
  4686. break;
  4687. }
  4688. }
  4689. p += count;
  4690. if (seg == pci_domain_nr(dev->bus) &&
  4691. bus == dev->bus->number &&
  4692. slot == PCI_SLOT(dev->devfn) &&
  4693. func == PCI_FUNC(dev->devfn)) {
  4694. *resize = true;
  4695. if (align_order == -1)
  4696. align = PAGE_SIZE;
  4697. else
  4698. align = 1 << align_order;
  4699. /* Found */
  4700. break;
  4701. }
  4702. }
  4703. if (*p != ';' && *p != ',') {
  4704. /* End of param or invalid format */
  4705. break;
  4706. }
  4707. p++;
  4708. }
  4709. out:
  4710. spin_unlock(&resource_alignment_lock);
  4711. return align;
  4712. }
  4713. static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
  4714. resource_size_t align, bool resize)
  4715. {
  4716. struct resource *r = &dev->resource[bar];
  4717. resource_size_t size;
  4718. if (!(r->flags & IORESOURCE_MEM))
  4719. return;
  4720. if (r->flags & IORESOURCE_PCI_FIXED) {
  4721. pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
  4722. bar, r, (unsigned long long)align);
  4723. return;
  4724. }
  4725. size = resource_size(r);
  4726. if (size >= align)
  4727. return;
  4728. /*
  4729. * Increase the alignment of the resource. There are two ways we
  4730. * can do this:
  4731. *
  4732. * 1) Increase the size of the resource. BARs are aligned on their
  4733. * size, so when we reallocate space for this resource, we'll
  4734. * allocate it with the larger alignment. This also prevents
  4735. * assignment of any other BARs inside the alignment region, so
  4736. * if we're requesting page alignment, this means no other BARs
  4737. * will share the page.
  4738. *
  4739. * The disadvantage is that this makes the resource larger than
  4740. * the hardware BAR, which may break drivers that compute things
  4741. * based on the resource size, e.g., to find registers at a
  4742. * fixed offset before the end of the BAR.
  4743. *
  4744. * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
  4745. * set r->start to the desired alignment. By itself this
  4746. * doesn't prevent other BARs being put inside the alignment
  4747. * region, but if we realign *every* resource of every device in
  4748. * the system, none of them will share an alignment region.
  4749. *
  4750. * When the user has requested alignment for only some devices via
  4751. * the "pci=resource_alignment" argument, "resize" is true and we
  4752. * use the first method. Otherwise we assume we're aligning all
  4753. * devices and we use the second.
  4754. */
  4755. pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
  4756. bar, r, (unsigned long long)align);
  4757. if (resize) {
  4758. r->start = 0;
  4759. r->end = align - 1;
  4760. } else {
  4761. r->flags &= ~IORESOURCE_SIZEALIGN;
  4762. r->flags |= IORESOURCE_STARTALIGN;
  4763. r->start = align;
  4764. r->end = r->start + size - 1;
  4765. }
  4766. r->flags |= IORESOURCE_UNSET;
  4767. }
  4768. /*
  4769. * This function disables memory decoding and releases memory resources
  4770. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  4771. * It also rounds up size to specified alignment.
  4772. * Later on, the kernel will assign page-aligned memory resource back
  4773. * to the device.
  4774. */
  4775. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  4776. {
  4777. int i;
  4778. struct resource *r;
  4779. resource_size_t align;
  4780. u16 command;
  4781. bool resize = false;
  4782. /*
  4783. * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
  4784. * 3.4.1.11. Their resources are allocated from the space
  4785. * described by the VF BARx register in the PF's SR-IOV capability.
  4786. * We can't influence their alignment here.
  4787. */
  4788. if (dev->is_virtfn)
  4789. return;
  4790. /* check if specified PCI is target device to reassign */
  4791. align = pci_specified_resource_alignment(dev, &resize);
  4792. if (!align)
  4793. return;
  4794. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  4795. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  4796. pci_warn(dev, "Can't reassign resources to host bridge\n");
  4797. return;
  4798. }
  4799. pci_read_config_word(dev, PCI_COMMAND, &command);
  4800. command &= ~PCI_COMMAND_MEMORY;
  4801. pci_write_config_word(dev, PCI_COMMAND, command);
  4802. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  4803. pci_request_resource_alignment(dev, i, align, resize);
  4804. /*
  4805. * Need to disable bridge's resource window,
  4806. * to enable the kernel to reassign new resource
  4807. * window later on.
  4808. */
  4809. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  4810. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  4811. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  4812. r = &dev->resource[i];
  4813. if (!(r->flags & IORESOURCE_MEM))
  4814. continue;
  4815. r->flags |= IORESOURCE_UNSET;
  4816. r->end = resource_size(r) - 1;
  4817. r->start = 0;
  4818. }
  4819. pci_disable_bridge_window(dev);
  4820. }
  4821. }
  4822. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  4823. {
  4824. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  4825. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  4826. spin_lock(&resource_alignment_lock);
  4827. strncpy(resource_alignment_param, buf, count);
  4828. resource_alignment_param[count] = '\0';
  4829. spin_unlock(&resource_alignment_lock);
  4830. return count;
  4831. }
  4832. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  4833. {
  4834. size_t count;
  4835. spin_lock(&resource_alignment_lock);
  4836. count = snprintf(buf, size, "%s", resource_alignment_param);
  4837. spin_unlock(&resource_alignment_lock);
  4838. return count;
  4839. }
  4840. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  4841. {
  4842. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  4843. }
  4844. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  4845. const char *buf, size_t count)
  4846. {
  4847. return pci_set_resource_alignment_param(buf, count);
  4848. }
  4849. static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  4850. pci_resource_alignment_store);
  4851. static int __init pci_resource_alignment_sysfs_init(void)
  4852. {
  4853. return bus_create_file(&pci_bus_type,
  4854. &bus_attr_resource_alignment);
  4855. }
  4856. late_initcall(pci_resource_alignment_sysfs_init);
  4857. static void pci_no_domains(void)
  4858. {
  4859. #ifdef CONFIG_PCI_DOMAINS
  4860. pci_domains_supported = 0;
  4861. #endif
  4862. }
  4863. #ifdef CONFIG_PCI_DOMAINS
  4864. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  4865. int pci_get_new_domain_nr(void)
  4866. {
  4867. return atomic_inc_return(&__domain_nr);
  4868. }
  4869. #ifdef CONFIG_PCI_DOMAINS_GENERIC
  4870. static int of_pci_bus_find_domain_nr(struct device *parent)
  4871. {
  4872. static int use_dt_domains = -1;
  4873. int domain = -1;
  4874. if (parent)
  4875. domain = of_get_pci_domain_nr(parent->of_node);
  4876. /*
  4877. * Check DT domain and use_dt_domains values.
  4878. *
  4879. * If DT domain property is valid (domain >= 0) and
  4880. * use_dt_domains != 0, the DT assignment is valid since this means
  4881. * we have not previously allocated a domain number by using
  4882. * pci_get_new_domain_nr(); we should also update use_dt_domains to
  4883. * 1, to indicate that we have just assigned a domain number from
  4884. * DT.
  4885. *
  4886. * If DT domain property value is not valid (ie domain < 0), and we
  4887. * have not previously assigned a domain number from DT
  4888. * (use_dt_domains != 1) we should assign a domain number by
  4889. * using the:
  4890. *
  4891. * pci_get_new_domain_nr()
  4892. *
  4893. * API and update the use_dt_domains value to keep track of method we
  4894. * are using to assign domain numbers (use_dt_domains = 0).
  4895. *
  4896. * All other combinations imply we have a platform that is trying
  4897. * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
  4898. * which is a recipe for domain mishandling and it is prevented by
  4899. * invalidating the domain value (domain = -1) and printing a
  4900. * corresponding error.
  4901. */
  4902. if (domain >= 0 && use_dt_domains) {
  4903. use_dt_domains = 1;
  4904. } else if (domain < 0 && use_dt_domains != 1) {
  4905. use_dt_domains = 0;
  4906. domain = pci_get_new_domain_nr();
  4907. } else {
  4908. if (parent)
  4909. pr_err("Node %pOF has ", parent->of_node);
  4910. pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
  4911. domain = -1;
  4912. }
  4913. return domain;
  4914. }
  4915. int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
  4916. {
  4917. return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
  4918. acpi_pci_bus_find_domain_nr(bus);
  4919. }
  4920. #endif
  4921. #endif
  4922. /**
  4923. * pci_ext_cfg_avail - can we access extended PCI config space?
  4924. *
  4925. * Returns 1 if we can access PCI extended config space (offsets
  4926. * greater than 0xff). This is the default implementation. Architecture
  4927. * implementations can override this.
  4928. */
  4929. int __weak pci_ext_cfg_avail(void)
  4930. {
  4931. return 1;
  4932. }
  4933. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  4934. {
  4935. }
  4936. EXPORT_SYMBOL(pci_fixup_cardbus);
  4937. static int __init pci_setup(char *str)
  4938. {
  4939. while (str) {
  4940. char *k = strchr(str, ',');
  4941. if (k)
  4942. *k++ = 0;
  4943. if (*str && (str = pcibios_setup(str)) && *str) {
  4944. if (!strcmp(str, "nomsi")) {
  4945. pci_no_msi();
  4946. } else if (!strcmp(str, "noaer")) {
  4947. pci_no_aer();
  4948. } else if (!strncmp(str, "realloc=", 8)) {
  4949. pci_realloc_get_opt(str + 8);
  4950. } else if (!strncmp(str, "realloc", 7)) {
  4951. pci_realloc_get_opt("on");
  4952. } else if (!strcmp(str, "nodomains")) {
  4953. pci_no_domains();
  4954. } else if (!strncmp(str, "noari", 5)) {
  4955. pcie_ari_disabled = true;
  4956. } else if (!strncmp(str, "cbiosize=", 9)) {
  4957. pci_cardbus_io_size = memparse(str + 9, &str);
  4958. } else if (!strncmp(str, "cbmemsize=", 10)) {
  4959. pci_cardbus_mem_size = memparse(str + 10, &str);
  4960. } else if (!strncmp(str, "resource_alignment=", 19)) {
  4961. pci_set_resource_alignment_param(str + 19,
  4962. strlen(str + 19));
  4963. } else if (!strncmp(str, "ecrc=", 5)) {
  4964. pcie_ecrc_get_policy(str + 5);
  4965. } else if (!strncmp(str, "hpiosize=", 9)) {
  4966. pci_hotplug_io_size = memparse(str + 9, &str);
  4967. } else if (!strncmp(str, "hpmemsize=", 10)) {
  4968. pci_hotplug_mem_size = memparse(str + 10, &str);
  4969. } else if (!strncmp(str, "hpbussize=", 10)) {
  4970. pci_hotplug_bus_size =
  4971. simple_strtoul(str + 10, &str, 0);
  4972. if (pci_hotplug_bus_size > 0xff)
  4973. pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  4974. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  4975. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  4976. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  4977. pcie_bus_config = PCIE_BUS_SAFE;
  4978. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  4979. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  4980. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  4981. pcie_bus_config = PCIE_BUS_PEER2PEER;
  4982. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  4983. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  4984. } else {
  4985. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  4986. str);
  4987. }
  4988. }
  4989. str = k;
  4990. }
  4991. return 0;
  4992. }
  4993. early_param("pci", pci_setup);