intel_ringbuffer.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. int __intel_ring_space(int head, int tail, int size)
  36. {
  37. int space = head - tail;
  38. if (space <= 0)
  39. space += size;
  40. return space - I915_RING_FREE_SPACE;
  41. }
  42. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  43. {
  44. if (ringbuf->last_retired_head != -1) {
  45. ringbuf->head = ringbuf->last_retired_head;
  46. ringbuf->last_retired_head = -1;
  47. }
  48. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  49. ringbuf->tail, ringbuf->size);
  50. }
  51. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  52. {
  53. intel_ring_update_space(ringbuf);
  54. return ringbuf->space;
  55. }
  56. bool intel_ring_stopped(struct intel_engine_cs *ring)
  57. {
  58. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  59. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  60. }
  61. static void __intel_ring_advance(struct intel_engine_cs *ring)
  62. {
  63. struct intel_ringbuffer *ringbuf = ring->buffer;
  64. ringbuf->tail &= ringbuf->size - 1;
  65. if (intel_ring_stopped(ring))
  66. return;
  67. ring->write_tail(ring, ringbuf->tail);
  68. }
  69. static int
  70. gen2_render_ring_flush(struct drm_i915_gem_request *req,
  71. u32 invalidate_domains,
  72. u32 flush_domains)
  73. {
  74. struct intel_engine_cs *ring = req->ring;
  75. u32 cmd;
  76. int ret;
  77. cmd = MI_FLUSH;
  78. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  79. cmd |= MI_NO_WRITE_FLUSH;
  80. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  81. cmd |= MI_READ_FLUSH;
  82. ret = intel_ring_begin(req, 2);
  83. if (ret)
  84. return ret;
  85. intel_ring_emit(ring, cmd);
  86. intel_ring_emit(ring, MI_NOOP);
  87. intel_ring_advance(ring);
  88. return 0;
  89. }
  90. static int
  91. gen4_render_ring_flush(struct drm_i915_gem_request *req,
  92. u32 invalidate_domains,
  93. u32 flush_domains)
  94. {
  95. struct intel_engine_cs *ring = req->ring;
  96. struct drm_device *dev = ring->dev;
  97. u32 cmd;
  98. int ret;
  99. /*
  100. * read/write caches:
  101. *
  102. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  103. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  104. * also flushed at 2d versus 3d pipeline switches.
  105. *
  106. * read-only caches:
  107. *
  108. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  109. * MI_READ_FLUSH is set, and is always flushed on 965.
  110. *
  111. * I915_GEM_DOMAIN_COMMAND may not exist?
  112. *
  113. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  114. * invalidated when MI_EXE_FLUSH is set.
  115. *
  116. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  117. * invalidated with every MI_FLUSH.
  118. *
  119. * TLBs:
  120. *
  121. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  122. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  123. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  124. * are flushed at any MI_FLUSH.
  125. */
  126. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  127. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  128. cmd &= ~MI_NO_WRITE_FLUSH;
  129. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  130. cmd |= MI_EXE_FLUSH;
  131. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  132. (IS_G4X(dev) || IS_GEN5(dev)))
  133. cmd |= MI_INVALIDATE_ISP;
  134. ret = intel_ring_begin(req, 2);
  135. if (ret)
  136. return ret;
  137. intel_ring_emit(ring, cmd);
  138. intel_ring_emit(ring, MI_NOOP);
  139. intel_ring_advance(ring);
  140. return 0;
  141. }
  142. /**
  143. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  144. * implementing two workarounds on gen6. From section 1.4.7.1
  145. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  146. *
  147. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  148. * produced by non-pipelined state commands), software needs to first
  149. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  150. * 0.
  151. *
  152. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  153. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  154. *
  155. * And the workaround for these two requires this workaround first:
  156. *
  157. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  158. * BEFORE the pipe-control with a post-sync op and no write-cache
  159. * flushes.
  160. *
  161. * And this last workaround is tricky because of the requirements on
  162. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  163. * volume 2 part 1:
  164. *
  165. * "1 of the following must also be set:
  166. * - Render Target Cache Flush Enable ([12] of DW1)
  167. * - Depth Cache Flush Enable ([0] of DW1)
  168. * - Stall at Pixel Scoreboard ([1] of DW1)
  169. * - Depth Stall ([13] of DW1)
  170. * - Post-Sync Operation ([13] of DW1)
  171. * - Notify Enable ([8] of DW1)"
  172. *
  173. * The cache flushes require the workaround flush that triggered this
  174. * one, so we can't use it. Depth stall would trigger the same.
  175. * Post-sync nonzero is what triggered this second workaround, so we
  176. * can't use that one either. Notify enable is IRQs, which aren't
  177. * really our business. That leaves only stall at scoreboard.
  178. */
  179. static int
  180. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  181. {
  182. struct intel_engine_cs *ring = req->ring;
  183. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  184. int ret;
  185. ret = intel_ring_begin(req, 6);
  186. if (ret)
  187. return ret;
  188. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  189. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  190. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  191. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  192. intel_ring_emit(ring, 0); /* low dword */
  193. intel_ring_emit(ring, 0); /* high dword */
  194. intel_ring_emit(ring, MI_NOOP);
  195. intel_ring_advance(ring);
  196. ret = intel_ring_begin(req, 6);
  197. if (ret)
  198. return ret;
  199. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  200. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  201. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  202. intel_ring_emit(ring, 0);
  203. intel_ring_emit(ring, 0);
  204. intel_ring_emit(ring, MI_NOOP);
  205. intel_ring_advance(ring);
  206. return 0;
  207. }
  208. static int
  209. gen6_render_ring_flush(struct drm_i915_gem_request *req,
  210. u32 invalidate_domains, u32 flush_domains)
  211. {
  212. struct intel_engine_cs *ring = req->ring;
  213. u32 flags = 0;
  214. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  215. int ret;
  216. /* Force SNB workarounds for PIPE_CONTROL flushes */
  217. ret = intel_emit_post_sync_nonzero_flush(req);
  218. if (ret)
  219. return ret;
  220. /* Just flush everything. Experiments have shown that reducing the
  221. * number of bits based on the write domains has little performance
  222. * impact.
  223. */
  224. if (flush_domains) {
  225. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  226. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  227. /*
  228. * Ensure that any following seqno writes only happen
  229. * when the render cache is indeed flushed.
  230. */
  231. flags |= PIPE_CONTROL_CS_STALL;
  232. }
  233. if (invalidate_domains) {
  234. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  235. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  236. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  237. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  238. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  239. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  240. /*
  241. * TLB invalidate requires a post-sync write.
  242. */
  243. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  244. }
  245. ret = intel_ring_begin(req, 4);
  246. if (ret)
  247. return ret;
  248. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  249. intel_ring_emit(ring, flags);
  250. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  251. intel_ring_emit(ring, 0);
  252. intel_ring_advance(ring);
  253. return 0;
  254. }
  255. static int
  256. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  257. {
  258. struct intel_engine_cs *ring = req->ring;
  259. int ret;
  260. ret = intel_ring_begin(req, 4);
  261. if (ret)
  262. return ret;
  263. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  264. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  265. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  266. intel_ring_emit(ring, 0);
  267. intel_ring_emit(ring, 0);
  268. intel_ring_advance(ring);
  269. return 0;
  270. }
  271. static int
  272. gen7_render_ring_flush(struct drm_i915_gem_request *req,
  273. u32 invalidate_domains, u32 flush_domains)
  274. {
  275. struct intel_engine_cs *ring = req->ring;
  276. u32 flags = 0;
  277. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  278. int ret;
  279. /*
  280. * Ensure that any following seqno writes only happen when the render
  281. * cache is indeed flushed.
  282. *
  283. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  284. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  285. * don't try to be clever and just set it unconditionally.
  286. */
  287. flags |= PIPE_CONTROL_CS_STALL;
  288. /* Just flush everything. Experiments have shown that reducing the
  289. * number of bits based on the write domains has little performance
  290. * impact.
  291. */
  292. if (flush_domains) {
  293. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  294. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  295. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  296. }
  297. if (invalidate_domains) {
  298. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  299. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  300. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  301. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  302. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  303. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  304. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  305. /*
  306. * TLB invalidate requires a post-sync write.
  307. */
  308. flags |= PIPE_CONTROL_QW_WRITE;
  309. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  310. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  311. /* Workaround: we must issue a pipe_control with CS-stall bit
  312. * set before a pipe_control command that has the state cache
  313. * invalidate bit set. */
  314. gen7_render_ring_cs_stall_wa(req);
  315. }
  316. ret = intel_ring_begin(req, 4);
  317. if (ret)
  318. return ret;
  319. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  320. intel_ring_emit(ring, flags);
  321. intel_ring_emit(ring, scratch_addr);
  322. intel_ring_emit(ring, 0);
  323. intel_ring_advance(ring);
  324. return 0;
  325. }
  326. static int
  327. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  328. u32 flags, u32 scratch_addr)
  329. {
  330. struct intel_engine_cs *ring = req->ring;
  331. int ret;
  332. ret = intel_ring_begin(req, 6);
  333. if (ret)
  334. return ret;
  335. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  336. intel_ring_emit(ring, flags);
  337. intel_ring_emit(ring, scratch_addr);
  338. intel_ring_emit(ring, 0);
  339. intel_ring_emit(ring, 0);
  340. intel_ring_emit(ring, 0);
  341. intel_ring_advance(ring);
  342. return 0;
  343. }
  344. static int
  345. gen8_render_ring_flush(struct drm_i915_gem_request *req,
  346. u32 invalidate_domains, u32 flush_domains)
  347. {
  348. u32 flags = 0;
  349. u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  350. int ret;
  351. flags |= PIPE_CONTROL_CS_STALL;
  352. if (flush_domains) {
  353. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  354. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  355. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  356. }
  357. if (invalidate_domains) {
  358. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  359. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  360. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  361. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  362. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  363. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  364. flags |= PIPE_CONTROL_QW_WRITE;
  365. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  366. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  367. ret = gen8_emit_pipe_control(req,
  368. PIPE_CONTROL_CS_STALL |
  369. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  370. 0);
  371. if (ret)
  372. return ret;
  373. }
  374. return gen8_emit_pipe_control(req, flags, scratch_addr);
  375. }
  376. static void ring_write_tail(struct intel_engine_cs *ring,
  377. u32 value)
  378. {
  379. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  380. I915_WRITE_TAIL(ring, value);
  381. }
  382. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  383. {
  384. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  385. u64 acthd;
  386. if (INTEL_INFO(ring->dev)->gen >= 8)
  387. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  388. RING_ACTHD_UDW(ring->mmio_base));
  389. else if (INTEL_INFO(ring->dev)->gen >= 4)
  390. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  391. else
  392. acthd = I915_READ(ACTHD);
  393. return acthd;
  394. }
  395. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  396. {
  397. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  398. u32 addr;
  399. addr = dev_priv->status_page_dmah->busaddr;
  400. if (INTEL_INFO(ring->dev)->gen >= 4)
  401. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  402. I915_WRITE(HWS_PGA, addr);
  403. }
  404. static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  405. {
  406. struct drm_device *dev = ring->dev;
  407. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  408. i915_reg_t mmio;
  409. /* The ring status page addresses are no longer next to the rest of
  410. * the ring registers as of gen7.
  411. */
  412. if (IS_GEN7(dev)) {
  413. switch (ring->id) {
  414. case RCS:
  415. mmio = RENDER_HWS_PGA_GEN7;
  416. break;
  417. case BCS:
  418. mmio = BLT_HWS_PGA_GEN7;
  419. break;
  420. /*
  421. * VCS2 actually doesn't exist on Gen7. Only shut up
  422. * gcc switch check warning
  423. */
  424. case VCS2:
  425. case VCS:
  426. mmio = BSD_HWS_PGA_GEN7;
  427. break;
  428. case VECS:
  429. mmio = VEBOX_HWS_PGA_GEN7;
  430. break;
  431. }
  432. } else if (IS_GEN6(ring->dev)) {
  433. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  434. } else {
  435. /* XXX: gen8 returns to sanity */
  436. mmio = RING_HWS_PGA(ring->mmio_base);
  437. }
  438. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  439. POSTING_READ(mmio);
  440. /*
  441. * Flush the TLB for this page
  442. *
  443. * FIXME: These two bits have disappeared on gen8, so a question
  444. * arises: do we still need this and if so how should we go about
  445. * invalidating the TLB?
  446. */
  447. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  448. i915_reg_t reg = RING_INSTPM(ring->mmio_base);
  449. /* ring should be idle before issuing a sync flush*/
  450. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  451. I915_WRITE(reg,
  452. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  453. INSTPM_SYNC_FLUSH));
  454. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  455. 1000))
  456. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  457. ring->name);
  458. }
  459. }
  460. static bool stop_ring(struct intel_engine_cs *ring)
  461. {
  462. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  463. if (!IS_GEN2(ring->dev)) {
  464. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  465. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  466. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  467. /* Sometimes we observe that the idle flag is not
  468. * set even though the ring is empty. So double
  469. * check before giving up.
  470. */
  471. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  472. return false;
  473. }
  474. }
  475. I915_WRITE_CTL(ring, 0);
  476. I915_WRITE_HEAD(ring, 0);
  477. ring->write_tail(ring, 0);
  478. if (!IS_GEN2(ring->dev)) {
  479. (void)I915_READ_CTL(ring);
  480. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  481. }
  482. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  483. }
  484. static int init_ring_common(struct intel_engine_cs *ring)
  485. {
  486. struct drm_device *dev = ring->dev;
  487. struct drm_i915_private *dev_priv = dev->dev_private;
  488. struct intel_ringbuffer *ringbuf = ring->buffer;
  489. struct drm_i915_gem_object *obj = ringbuf->obj;
  490. int ret = 0;
  491. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  492. if (!stop_ring(ring)) {
  493. /* G45 ring initialization often fails to reset head to zero */
  494. DRM_DEBUG_KMS("%s head not reset to zero "
  495. "ctl %08x head %08x tail %08x start %08x\n",
  496. ring->name,
  497. I915_READ_CTL(ring),
  498. I915_READ_HEAD(ring),
  499. I915_READ_TAIL(ring),
  500. I915_READ_START(ring));
  501. if (!stop_ring(ring)) {
  502. DRM_ERROR("failed to set %s head to zero "
  503. "ctl %08x head %08x tail %08x start %08x\n",
  504. ring->name,
  505. I915_READ_CTL(ring),
  506. I915_READ_HEAD(ring),
  507. I915_READ_TAIL(ring),
  508. I915_READ_START(ring));
  509. ret = -EIO;
  510. goto out;
  511. }
  512. }
  513. if (I915_NEED_GFX_HWS(dev))
  514. intel_ring_setup_status_page(ring);
  515. else
  516. ring_setup_phys_status_page(ring);
  517. /* Enforce ordering by reading HEAD register back */
  518. I915_READ_HEAD(ring);
  519. /* Initialize the ring. This must happen _after_ we've cleared the ring
  520. * registers with the above sequence (the readback of the HEAD registers
  521. * also enforces ordering), otherwise the hw might lose the new ring
  522. * register values. */
  523. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  524. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  525. if (I915_READ_HEAD(ring))
  526. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  527. ring->name, I915_READ_HEAD(ring));
  528. I915_WRITE_HEAD(ring, 0);
  529. (void)I915_READ_HEAD(ring);
  530. I915_WRITE_CTL(ring,
  531. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  532. | RING_VALID);
  533. /* If the head is still not zero, the ring is dead */
  534. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  535. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  536. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  537. DRM_ERROR("%s initialization failed "
  538. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  539. ring->name,
  540. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  541. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  542. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  543. ret = -EIO;
  544. goto out;
  545. }
  546. ringbuf->last_retired_head = -1;
  547. ringbuf->head = I915_READ_HEAD(ring);
  548. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  549. intel_ring_update_space(ringbuf);
  550. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  551. out:
  552. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  553. return ret;
  554. }
  555. void
  556. intel_fini_pipe_control(struct intel_engine_cs *ring)
  557. {
  558. struct drm_device *dev = ring->dev;
  559. if (ring->scratch.obj == NULL)
  560. return;
  561. if (INTEL_INFO(dev)->gen >= 5) {
  562. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  563. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  564. }
  565. drm_gem_object_unreference(&ring->scratch.obj->base);
  566. ring->scratch.obj = NULL;
  567. }
  568. int
  569. intel_init_pipe_control(struct intel_engine_cs *ring)
  570. {
  571. int ret;
  572. WARN_ON(ring->scratch.obj);
  573. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  574. if (ring->scratch.obj == NULL) {
  575. DRM_ERROR("Failed to allocate seqno page\n");
  576. ret = -ENOMEM;
  577. goto err;
  578. }
  579. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  580. if (ret)
  581. goto err_unref;
  582. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  583. if (ret)
  584. goto err_unref;
  585. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  586. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  587. if (ring->scratch.cpu_page == NULL) {
  588. ret = -ENOMEM;
  589. goto err_unpin;
  590. }
  591. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  592. ring->name, ring->scratch.gtt_offset);
  593. return 0;
  594. err_unpin:
  595. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  596. err_unref:
  597. drm_gem_object_unreference(&ring->scratch.obj->base);
  598. err:
  599. return ret;
  600. }
  601. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  602. {
  603. int ret, i;
  604. struct intel_engine_cs *ring = req->ring;
  605. struct drm_device *dev = ring->dev;
  606. struct drm_i915_private *dev_priv = dev->dev_private;
  607. struct i915_workarounds *w = &dev_priv->workarounds;
  608. if (w->count == 0)
  609. return 0;
  610. ring->gpu_caches_dirty = true;
  611. ret = intel_ring_flush_all_caches(req);
  612. if (ret)
  613. return ret;
  614. ret = intel_ring_begin(req, (w->count * 2 + 2));
  615. if (ret)
  616. return ret;
  617. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  618. for (i = 0; i < w->count; i++) {
  619. intel_ring_emit_reg(ring, w->reg[i].addr);
  620. intel_ring_emit(ring, w->reg[i].value);
  621. }
  622. intel_ring_emit(ring, MI_NOOP);
  623. intel_ring_advance(ring);
  624. ring->gpu_caches_dirty = true;
  625. ret = intel_ring_flush_all_caches(req);
  626. if (ret)
  627. return ret;
  628. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  629. return 0;
  630. }
  631. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  632. {
  633. int ret;
  634. ret = intel_ring_workarounds_emit(req);
  635. if (ret != 0)
  636. return ret;
  637. ret = i915_gem_render_state_init(req);
  638. if (ret)
  639. DRM_ERROR("init render state: %d\n", ret);
  640. return ret;
  641. }
  642. static int wa_add(struct drm_i915_private *dev_priv,
  643. i915_reg_t addr,
  644. const u32 mask, const u32 val)
  645. {
  646. const u32 idx = dev_priv->workarounds.count;
  647. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  648. return -ENOSPC;
  649. dev_priv->workarounds.reg[idx].addr = addr;
  650. dev_priv->workarounds.reg[idx].value = val;
  651. dev_priv->workarounds.reg[idx].mask = mask;
  652. dev_priv->workarounds.count++;
  653. return 0;
  654. }
  655. #define WA_REG(addr, mask, val) do { \
  656. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  657. if (r) \
  658. return r; \
  659. } while (0)
  660. #define WA_SET_BIT_MASKED(addr, mask) \
  661. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  662. #define WA_CLR_BIT_MASKED(addr, mask) \
  663. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  664. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  665. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  666. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  667. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  668. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  669. static int gen8_init_workarounds(struct intel_engine_cs *ring)
  670. {
  671. struct drm_device *dev = ring->dev;
  672. struct drm_i915_private *dev_priv = dev->dev_private;
  673. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  674. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  675. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  676. /* WaDisablePartialInstShootdown:bdw,chv */
  677. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  678. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  679. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  680. * workaround for for a possible hang in the unlikely event a TLB
  681. * invalidation occurs during a PSD flush.
  682. */
  683. /* WaForceEnableNonCoherent:bdw,chv */
  684. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  685. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  686. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  687. HDC_FORCE_NON_COHERENT);
  688. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  689. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  690. * polygons in the same 8x4 pixel/sample area to be processed without
  691. * stalling waiting for the earlier ones to write to Hierarchical Z
  692. * buffer."
  693. *
  694. * This optimization is off by default for BDW and CHV; turn it on.
  695. */
  696. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  697. /* Wa4x4STCOptimizationDisable:bdw,chv */
  698. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  699. /*
  700. * BSpec recommends 8x4 when MSAA is used,
  701. * however in practice 16x4 seems fastest.
  702. *
  703. * Note that PS/WM thread counts depend on the WIZ hashing
  704. * disable bit, which we don't touch here, but it's good
  705. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  706. */
  707. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  708. GEN6_WIZ_HASHING_MASK,
  709. GEN6_WIZ_HASHING_16x4);
  710. return 0;
  711. }
  712. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  713. {
  714. int ret;
  715. struct drm_device *dev = ring->dev;
  716. struct drm_i915_private *dev_priv = dev->dev_private;
  717. ret = gen8_init_workarounds(ring);
  718. if (ret)
  719. return ret;
  720. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  721. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  722. /* WaDisableDopClockGating:bdw */
  723. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  724. DOP_CLOCK_GATING_DISABLE);
  725. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  726. GEN8_SAMPLER_POWER_BYPASS_DIS);
  727. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  728. /* WaForceContextSaveRestoreNonCoherent:bdw */
  729. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  730. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  731. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  732. return 0;
  733. }
  734. static int chv_init_workarounds(struct intel_engine_cs *ring)
  735. {
  736. int ret;
  737. struct drm_device *dev = ring->dev;
  738. struct drm_i915_private *dev_priv = dev->dev_private;
  739. ret = gen8_init_workarounds(ring);
  740. if (ret)
  741. return ret;
  742. /* WaDisableThreadStallDopClockGating:chv */
  743. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  744. /* Improve HiZ throughput on CHV. */
  745. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  746. return 0;
  747. }
  748. static int gen9_init_workarounds(struct intel_engine_cs *ring)
  749. {
  750. struct drm_device *dev = ring->dev;
  751. struct drm_i915_private *dev_priv = dev->dev_private;
  752. uint32_t tmp;
  753. /* WaEnableLbsSlaRetryTimerDecrement:skl */
  754. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  755. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  756. /* WaDisableKillLogic:bxt,skl */
  757. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  758. ECOCHK_DIS_TLB);
  759. /* WaDisablePartialInstShootdown:skl,bxt */
  760. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  761. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  762. /* Syncing dependencies between camera and graphics:skl,bxt */
  763. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  764. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  765. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  766. if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
  767. IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  768. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  769. GEN9_DG_MIRROR_FIX_ENABLE);
  770. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  771. if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
  772. IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  773. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  774. GEN9_RHWO_OPTIMIZATION_DISABLE);
  775. /*
  776. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  777. * but we do that in per ctx batchbuffer as there is an issue
  778. * with this register not getting restored on ctx restore
  779. */
  780. }
  781. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
  782. if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
  783. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  784. GEN9_ENABLE_YV12_BUGFIX);
  785. /* Wa4x4STCOptimizationDisable:skl,bxt */
  786. /* WaDisablePartialResolveInVc:skl,bxt */
  787. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  788. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  789. /* WaCcsTlbPrefetchDisable:skl,bxt */
  790. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  791. GEN9_CCS_TLB_PREFETCH_ENABLE);
  792. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  793. if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
  794. IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  795. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  796. PIXEL_MASK_CAMMING_DISABLE);
  797. /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
  798. tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
  799. if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
  800. IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
  801. tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
  802. WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
  803. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
  804. if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
  805. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  806. GEN8_SAMPLER_POWER_BYPASS_DIS);
  807. /* WaDisableSTUnitPowerOptimization:skl,bxt */
  808. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  809. return 0;
  810. }
  811. static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
  812. {
  813. struct drm_device *dev = ring->dev;
  814. struct drm_i915_private *dev_priv = dev->dev_private;
  815. u8 vals[3] = { 0, 0, 0 };
  816. unsigned int i;
  817. for (i = 0; i < 3; i++) {
  818. u8 ss;
  819. /*
  820. * Only consider slices where one, and only one, subslice has 7
  821. * EUs
  822. */
  823. if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
  824. continue;
  825. /*
  826. * subslice_7eu[i] != 0 (because of the check above) and
  827. * ss_max == 4 (maximum number of subslices possible per slice)
  828. *
  829. * -> 0 <= ss <= 3;
  830. */
  831. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  832. vals[i] = 3 - ss;
  833. }
  834. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  835. return 0;
  836. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  837. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  838. GEN9_IZ_HASHING_MASK(2) |
  839. GEN9_IZ_HASHING_MASK(1) |
  840. GEN9_IZ_HASHING_MASK(0),
  841. GEN9_IZ_HASHING(2, vals[2]) |
  842. GEN9_IZ_HASHING(1, vals[1]) |
  843. GEN9_IZ_HASHING(0, vals[0]));
  844. return 0;
  845. }
  846. static int skl_init_workarounds(struct intel_engine_cs *ring)
  847. {
  848. int ret;
  849. struct drm_device *dev = ring->dev;
  850. struct drm_i915_private *dev_priv = dev->dev_private;
  851. ret = gen9_init_workarounds(ring);
  852. if (ret)
  853. return ret;
  854. if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
  855. /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
  856. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  857. _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
  858. }
  859. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  860. * involving this register should also be added to WA batch as required.
  861. */
  862. if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
  863. /* WaDisableLSQCROPERFforOCL:skl */
  864. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  865. GEN8_LQSC_RO_PERF_DIS);
  866. /* WaEnableGapsTsvCreditFix:skl */
  867. if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
  868. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  869. GEN9_GAPS_TSV_CREDIT_DISABLE));
  870. }
  871. /* WaDisablePowerCompilerClockGating:skl */
  872. if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
  873. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  874. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  875. if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
  876. /*
  877. *Use Force Non-Coherent whenever executing a 3D context. This
  878. * is a workaround for a possible hang in the unlikely event
  879. * a TLB invalidation occurs during a PSD flush.
  880. */
  881. /* WaForceEnableNonCoherent:skl */
  882. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  883. HDC_FORCE_NON_COHERENT);
  884. /* WaDisableHDCInvalidation:skl */
  885. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  886. BDW_DISABLE_HDC_INVALIDATION);
  887. }
  888. /* WaBarrierPerformanceFixDisable:skl */
  889. if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
  890. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  891. HDC_FENCE_DEST_SLM_DISABLE |
  892. HDC_BARRIER_PERFORMANCE_DISABLE);
  893. /* WaDisableSbeCacheDispatchPortSharing:skl */
  894. if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
  895. WA_SET_BIT_MASKED(
  896. GEN7_HALF_SLICE_CHICKEN1,
  897. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  898. return skl_tune_iz_hashing(ring);
  899. }
  900. static int bxt_init_workarounds(struct intel_engine_cs *ring)
  901. {
  902. int ret;
  903. struct drm_device *dev = ring->dev;
  904. struct drm_i915_private *dev_priv = dev->dev_private;
  905. ret = gen9_init_workarounds(ring);
  906. if (ret)
  907. return ret;
  908. /* WaStoreMultiplePTEenable:bxt */
  909. /* This is a requirement according to Hardware specification */
  910. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  911. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  912. /* WaSetClckGatingDisableMedia:bxt */
  913. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  914. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  915. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  916. }
  917. /* WaDisableThreadStallDopClockGating:bxt */
  918. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  919. STALL_DOP_GATING_DISABLE);
  920. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  921. if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
  922. WA_SET_BIT_MASKED(
  923. GEN7_HALF_SLICE_CHICKEN1,
  924. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  925. }
  926. return 0;
  927. }
  928. int init_workarounds_ring(struct intel_engine_cs *ring)
  929. {
  930. struct drm_device *dev = ring->dev;
  931. struct drm_i915_private *dev_priv = dev->dev_private;
  932. WARN_ON(ring->id != RCS);
  933. dev_priv->workarounds.count = 0;
  934. if (IS_BROADWELL(dev))
  935. return bdw_init_workarounds(ring);
  936. if (IS_CHERRYVIEW(dev))
  937. return chv_init_workarounds(ring);
  938. if (IS_SKYLAKE(dev))
  939. return skl_init_workarounds(ring);
  940. if (IS_BROXTON(dev))
  941. return bxt_init_workarounds(ring);
  942. return 0;
  943. }
  944. static int init_render_ring(struct intel_engine_cs *ring)
  945. {
  946. struct drm_device *dev = ring->dev;
  947. struct drm_i915_private *dev_priv = dev->dev_private;
  948. int ret = init_ring_common(ring);
  949. if (ret)
  950. return ret;
  951. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  952. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  953. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  954. /* We need to disable the AsyncFlip performance optimisations in order
  955. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  956. * programmed to '1' on all products.
  957. *
  958. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  959. */
  960. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  961. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  962. /* Required for the hardware to program scanline values for waiting */
  963. /* WaEnableFlushTlbInvalidationMode:snb */
  964. if (INTEL_INFO(dev)->gen == 6)
  965. I915_WRITE(GFX_MODE,
  966. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  967. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  968. if (IS_GEN7(dev))
  969. I915_WRITE(GFX_MODE_GEN7,
  970. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  971. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  972. if (IS_GEN6(dev)) {
  973. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  974. * "If this bit is set, STCunit will have LRA as replacement
  975. * policy. [...] This bit must be reset. LRA replacement
  976. * policy is not supported."
  977. */
  978. I915_WRITE(CACHE_MODE_0,
  979. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  980. }
  981. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  982. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  983. if (HAS_L3_DPF(dev))
  984. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  985. return init_workarounds_ring(ring);
  986. }
  987. static void render_ring_cleanup(struct intel_engine_cs *ring)
  988. {
  989. struct drm_device *dev = ring->dev;
  990. struct drm_i915_private *dev_priv = dev->dev_private;
  991. if (dev_priv->semaphore_obj) {
  992. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  993. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  994. dev_priv->semaphore_obj = NULL;
  995. }
  996. intel_fini_pipe_control(ring);
  997. }
  998. static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
  999. unsigned int num_dwords)
  1000. {
  1001. #define MBOX_UPDATE_DWORDS 8
  1002. struct intel_engine_cs *signaller = signaller_req->ring;
  1003. struct drm_device *dev = signaller->dev;
  1004. struct drm_i915_private *dev_priv = dev->dev_private;
  1005. struct intel_engine_cs *waiter;
  1006. int i, ret, num_rings;
  1007. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1008. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1009. #undef MBOX_UPDATE_DWORDS
  1010. ret = intel_ring_begin(signaller_req, num_dwords);
  1011. if (ret)
  1012. return ret;
  1013. for_each_ring(waiter, dev_priv, i) {
  1014. u32 seqno;
  1015. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1016. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1017. continue;
  1018. seqno = i915_gem_request_get_seqno(signaller_req);
  1019. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  1020. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  1021. PIPE_CONTROL_QW_WRITE |
  1022. PIPE_CONTROL_FLUSH_ENABLE);
  1023. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  1024. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1025. intel_ring_emit(signaller, seqno);
  1026. intel_ring_emit(signaller, 0);
  1027. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1028. MI_SEMAPHORE_TARGET(waiter->id));
  1029. intel_ring_emit(signaller, 0);
  1030. }
  1031. return 0;
  1032. }
  1033. static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
  1034. unsigned int num_dwords)
  1035. {
  1036. #define MBOX_UPDATE_DWORDS 6
  1037. struct intel_engine_cs *signaller = signaller_req->ring;
  1038. struct drm_device *dev = signaller->dev;
  1039. struct drm_i915_private *dev_priv = dev->dev_private;
  1040. struct intel_engine_cs *waiter;
  1041. int i, ret, num_rings;
  1042. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1043. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1044. #undef MBOX_UPDATE_DWORDS
  1045. ret = intel_ring_begin(signaller_req, num_dwords);
  1046. if (ret)
  1047. return ret;
  1048. for_each_ring(waiter, dev_priv, i) {
  1049. u32 seqno;
  1050. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1051. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1052. continue;
  1053. seqno = i915_gem_request_get_seqno(signaller_req);
  1054. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  1055. MI_FLUSH_DW_OP_STOREDW);
  1056. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  1057. MI_FLUSH_DW_USE_GTT);
  1058. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1059. intel_ring_emit(signaller, seqno);
  1060. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1061. MI_SEMAPHORE_TARGET(waiter->id));
  1062. intel_ring_emit(signaller, 0);
  1063. }
  1064. return 0;
  1065. }
  1066. static int gen6_signal(struct drm_i915_gem_request *signaller_req,
  1067. unsigned int num_dwords)
  1068. {
  1069. struct intel_engine_cs *signaller = signaller_req->ring;
  1070. struct drm_device *dev = signaller->dev;
  1071. struct drm_i915_private *dev_priv = dev->dev_private;
  1072. struct intel_engine_cs *useless;
  1073. int i, ret, num_rings;
  1074. #define MBOX_UPDATE_DWORDS 3
  1075. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1076. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  1077. #undef MBOX_UPDATE_DWORDS
  1078. ret = intel_ring_begin(signaller_req, num_dwords);
  1079. if (ret)
  1080. return ret;
  1081. for_each_ring(useless, dev_priv, i) {
  1082. i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];
  1083. if (i915_mmio_reg_valid(mbox_reg)) {
  1084. u32 seqno = i915_gem_request_get_seqno(signaller_req);
  1085. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1086. intel_ring_emit_reg(signaller, mbox_reg);
  1087. intel_ring_emit(signaller, seqno);
  1088. }
  1089. }
  1090. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1091. if (num_rings % 2 == 0)
  1092. intel_ring_emit(signaller, MI_NOOP);
  1093. return 0;
  1094. }
  1095. /**
  1096. * gen6_add_request - Update the semaphore mailbox registers
  1097. *
  1098. * @request - request to write to the ring
  1099. *
  1100. * Update the mailbox registers in the *other* rings with the current seqno.
  1101. * This acts like a signal in the canonical semaphore.
  1102. */
  1103. static int
  1104. gen6_add_request(struct drm_i915_gem_request *req)
  1105. {
  1106. struct intel_engine_cs *ring = req->ring;
  1107. int ret;
  1108. if (ring->semaphore.signal)
  1109. ret = ring->semaphore.signal(req, 4);
  1110. else
  1111. ret = intel_ring_begin(req, 4);
  1112. if (ret)
  1113. return ret;
  1114. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1115. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1116. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1117. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1118. __intel_ring_advance(ring);
  1119. return 0;
  1120. }
  1121. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  1122. u32 seqno)
  1123. {
  1124. struct drm_i915_private *dev_priv = dev->dev_private;
  1125. return dev_priv->last_seqno < seqno;
  1126. }
  1127. /**
  1128. * intel_ring_sync - sync the waiter to the signaller on seqno
  1129. *
  1130. * @waiter - ring that is waiting
  1131. * @signaller - ring which has, or will signal
  1132. * @seqno - seqno which the waiter will block on
  1133. */
  1134. static int
  1135. gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
  1136. struct intel_engine_cs *signaller,
  1137. u32 seqno)
  1138. {
  1139. struct intel_engine_cs *waiter = waiter_req->ring;
  1140. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  1141. int ret;
  1142. ret = intel_ring_begin(waiter_req, 4);
  1143. if (ret)
  1144. return ret;
  1145. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1146. MI_SEMAPHORE_GLOBAL_GTT |
  1147. MI_SEMAPHORE_POLL |
  1148. MI_SEMAPHORE_SAD_GTE_SDD);
  1149. intel_ring_emit(waiter, seqno);
  1150. intel_ring_emit(waiter,
  1151. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1152. intel_ring_emit(waiter,
  1153. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1154. intel_ring_advance(waiter);
  1155. return 0;
  1156. }
  1157. static int
  1158. gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
  1159. struct intel_engine_cs *signaller,
  1160. u32 seqno)
  1161. {
  1162. struct intel_engine_cs *waiter = waiter_req->ring;
  1163. u32 dw1 = MI_SEMAPHORE_MBOX |
  1164. MI_SEMAPHORE_COMPARE |
  1165. MI_SEMAPHORE_REGISTER;
  1166. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  1167. int ret;
  1168. /* Throughout all of the GEM code, seqno passed implies our current
  1169. * seqno is >= the last seqno executed. However for hardware the
  1170. * comparison is strictly greater than.
  1171. */
  1172. seqno -= 1;
  1173. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1174. ret = intel_ring_begin(waiter_req, 4);
  1175. if (ret)
  1176. return ret;
  1177. /* If seqno wrap happened, omit the wait with no-ops */
  1178. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  1179. intel_ring_emit(waiter, dw1 | wait_mbox);
  1180. intel_ring_emit(waiter, seqno);
  1181. intel_ring_emit(waiter, 0);
  1182. intel_ring_emit(waiter, MI_NOOP);
  1183. } else {
  1184. intel_ring_emit(waiter, MI_NOOP);
  1185. intel_ring_emit(waiter, MI_NOOP);
  1186. intel_ring_emit(waiter, MI_NOOP);
  1187. intel_ring_emit(waiter, MI_NOOP);
  1188. }
  1189. intel_ring_advance(waiter);
  1190. return 0;
  1191. }
  1192. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  1193. do { \
  1194. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  1195. PIPE_CONTROL_DEPTH_STALL); \
  1196. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  1197. intel_ring_emit(ring__, 0); \
  1198. intel_ring_emit(ring__, 0); \
  1199. } while (0)
  1200. static int
  1201. pc_render_add_request(struct drm_i915_gem_request *req)
  1202. {
  1203. struct intel_engine_cs *ring = req->ring;
  1204. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  1205. int ret;
  1206. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  1207. * incoherent with writes to memory, i.e. completely fubar,
  1208. * so we need to use PIPE_NOTIFY instead.
  1209. *
  1210. * However, we also need to workaround the qword write
  1211. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  1212. * memory before requesting an interrupt.
  1213. */
  1214. ret = intel_ring_begin(req, 32);
  1215. if (ret)
  1216. return ret;
  1217. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1218. PIPE_CONTROL_WRITE_FLUSH |
  1219. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1220. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1221. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1222. intel_ring_emit(ring, 0);
  1223. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1224. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1225. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1226. scratch_addr += 2 * CACHELINE_BYTES;
  1227. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1228. scratch_addr += 2 * CACHELINE_BYTES;
  1229. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1230. scratch_addr += 2 * CACHELINE_BYTES;
  1231. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1232. scratch_addr += 2 * CACHELINE_BYTES;
  1233. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1234. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1235. PIPE_CONTROL_WRITE_FLUSH |
  1236. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1237. PIPE_CONTROL_NOTIFY);
  1238. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1239. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1240. intel_ring_emit(ring, 0);
  1241. __intel_ring_advance(ring);
  1242. return 0;
  1243. }
  1244. static u32
  1245. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1246. {
  1247. /* Workaround to force correct ordering between irq and seqno writes on
  1248. * ivb (and maybe also on snb) by reading from a CS register (like
  1249. * ACTHD) before reading the status page. */
  1250. if (!lazy_coherency) {
  1251. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1252. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1253. }
  1254. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1255. }
  1256. static u32
  1257. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1258. {
  1259. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1260. }
  1261. static void
  1262. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1263. {
  1264. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1265. }
  1266. static u32
  1267. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1268. {
  1269. return ring->scratch.cpu_page[0];
  1270. }
  1271. static void
  1272. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1273. {
  1274. ring->scratch.cpu_page[0] = seqno;
  1275. }
  1276. static bool
  1277. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1278. {
  1279. struct drm_device *dev = ring->dev;
  1280. struct drm_i915_private *dev_priv = dev->dev_private;
  1281. unsigned long flags;
  1282. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1283. return false;
  1284. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1285. if (ring->irq_refcount++ == 0)
  1286. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1287. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1288. return true;
  1289. }
  1290. static void
  1291. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1292. {
  1293. struct drm_device *dev = ring->dev;
  1294. struct drm_i915_private *dev_priv = dev->dev_private;
  1295. unsigned long flags;
  1296. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1297. if (--ring->irq_refcount == 0)
  1298. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1299. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1300. }
  1301. static bool
  1302. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1303. {
  1304. struct drm_device *dev = ring->dev;
  1305. struct drm_i915_private *dev_priv = dev->dev_private;
  1306. unsigned long flags;
  1307. if (!intel_irqs_enabled(dev_priv))
  1308. return false;
  1309. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1310. if (ring->irq_refcount++ == 0) {
  1311. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1312. I915_WRITE(IMR, dev_priv->irq_mask);
  1313. POSTING_READ(IMR);
  1314. }
  1315. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1316. return true;
  1317. }
  1318. static void
  1319. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1320. {
  1321. struct drm_device *dev = ring->dev;
  1322. struct drm_i915_private *dev_priv = dev->dev_private;
  1323. unsigned long flags;
  1324. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1325. if (--ring->irq_refcount == 0) {
  1326. dev_priv->irq_mask |= ring->irq_enable_mask;
  1327. I915_WRITE(IMR, dev_priv->irq_mask);
  1328. POSTING_READ(IMR);
  1329. }
  1330. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1331. }
  1332. static bool
  1333. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1334. {
  1335. struct drm_device *dev = ring->dev;
  1336. struct drm_i915_private *dev_priv = dev->dev_private;
  1337. unsigned long flags;
  1338. if (!intel_irqs_enabled(dev_priv))
  1339. return false;
  1340. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1341. if (ring->irq_refcount++ == 0) {
  1342. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1343. I915_WRITE16(IMR, dev_priv->irq_mask);
  1344. POSTING_READ16(IMR);
  1345. }
  1346. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1347. return true;
  1348. }
  1349. static void
  1350. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1351. {
  1352. struct drm_device *dev = ring->dev;
  1353. struct drm_i915_private *dev_priv = dev->dev_private;
  1354. unsigned long flags;
  1355. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1356. if (--ring->irq_refcount == 0) {
  1357. dev_priv->irq_mask |= ring->irq_enable_mask;
  1358. I915_WRITE16(IMR, dev_priv->irq_mask);
  1359. POSTING_READ16(IMR);
  1360. }
  1361. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1362. }
  1363. static int
  1364. bsd_ring_flush(struct drm_i915_gem_request *req,
  1365. u32 invalidate_domains,
  1366. u32 flush_domains)
  1367. {
  1368. struct intel_engine_cs *ring = req->ring;
  1369. int ret;
  1370. ret = intel_ring_begin(req, 2);
  1371. if (ret)
  1372. return ret;
  1373. intel_ring_emit(ring, MI_FLUSH);
  1374. intel_ring_emit(ring, MI_NOOP);
  1375. intel_ring_advance(ring);
  1376. return 0;
  1377. }
  1378. static int
  1379. i9xx_add_request(struct drm_i915_gem_request *req)
  1380. {
  1381. struct intel_engine_cs *ring = req->ring;
  1382. int ret;
  1383. ret = intel_ring_begin(req, 4);
  1384. if (ret)
  1385. return ret;
  1386. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1387. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1388. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1389. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1390. __intel_ring_advance(ring);
  1391. return 0;
  1392. }
  1393. static bool
  1394. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1395. {
  1396. struct drm_device *dev = ring->dev;
  1397. struct drm_i915_private *dev_priv = dev->dev_private;
  1398. unsigned long flags;
  1399. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1400. return false;
  1401. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1402. if (ring->irq_refcount++ == 0) {
  1403. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1404. I915_WRITE_IMR(ring,
  1405. ~(ring->irq_enable_mask |
  1406. GT_PARITY_ERROR(dev)));
  1407. else
  1408. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1409. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1410. }
  1411. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1412. return true;
  1413. }
  1414. static void
  1415. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1416. {
  1417. struct drm_device *dev = ring->dev;
  1418. struct drm_i915_private *dev_priv = dev->dev_private;
  1419. unsigned long flags;
  1420. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1421. if (--ring->irq_refcount == 0) {
  1422. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1423. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1424. else
  1425. I915_WRITE_IMR(ring, ~0);
  1426. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1427. }
  1428. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1429. }
  1430. static bool
  1431. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1432. {
  1433. struct drm_device *dev = ring->dev;
  1434. struct drm_i915_private *dev_priv = dev->dev_private;
  1435. unsigned long flags;
  1436. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1437. return false;
  1438. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1439. if (ring->irq_refcount++ == 0) {
  1440. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1441. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1442. }
  1443. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1444. return true;
  1445. }
  1446. static void
  1447. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1448. {
  1449. struct drm_device *dev = ring->dev;
  1450. struct drm_i915_private *dev_priv = dev->dev_private;
  1451. unsigned long flags;
  1452. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1453. if (--ring->irq_refcount == 0) {
  1454. I915_WRITE_IMR(ring, ~0);
  1455. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1456. }
  1457. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1458. }
  1459. static bool
  1460. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1461. {
  1462. struct drm_device *dev = ring->dev;
  1463. struct drm_i915_private *dev_priv = dev->dev_private;
  1464. unsigned long flags;
  1465. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1466. return false;
  1467. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1468. if (ring->irq_refcount++ == 0) {
  1469. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1470. I915_WRITE_IMR(ring,
  1471. ~(ring->irq_enable_mask |
  1472. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1473. } else {
  1474. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1475. }
  1476. POSTING_READ(RING_IMR(ring->mmio_base));
  1477. }
  1478. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1479. return true;
  1480. }
  1481. static void
  1482. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1483. {
  1484. struct drm_device *dev = ring->dev;
  1485. struct drm_i915_private *dev_priv = dev->dev_private;
  1486. unsigned long flags;
  1487. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1488. if (--ring->irq_refcount == 0) {
  1489. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1490. I915_WRITE_IMR(ring,
  1491. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1492. } else {
  1493. I915_WRITE_IMR(ring, ~0);
  1494. }
  1495. POSTING_READ(RING_IMR(ring->mmio_base));
  1496. }
  1497. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1498. }
  1499. static int
  1500. i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1501. u64 offset, u32 length,
  1502. unsigned dispatch_flags)
  1503. {
  1504. struct intel_engine_cs *ring = req->ring;
  1505. int ret;
  1506. ret = intel_ring_begin(req, 2);
  1507. if (ret)
  1508. return ret;
  1509. intel_ring_emit(ring,
  1510. MI_BATCH_BUFFER_START |
  1511. MI_BATCH_GTT |
  1512. (dispatch_flags & I915_DISPATCH_SECURE ?
  1513. 0 : MI_BATCH_NON_SECURE_I965));
  1514. intel_ring_emit(ring, offset);
  1515. intel_ring_advance(ring);
  1516. return 0;
  1517. }
  1518. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1519. #define I830_BATCH_LIMIT (256*1024)
  1520. #define I830_TLB_ENTRIES (2)
  1521. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1522. static int
  1523. i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1524. u64 offset, u32 len,
  1525. unsigned dispatch_flags)
  1526. {
  1527. struct intel_engine_cs *ring = req->ring;
  1528. u32 cs_offset = ring->scratch.gtt_offset;
  1529. int ret;
  1530. ret = intel_ring_begin(req, 6);
  1531. if (ret)
  1532. return ret;
  1533. /* Evict the invalid PTE TLBs */
  1534. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1535. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1536. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1537. intel_ring_emit(ring, cs_offset);
  1538. intel_ring_emit(ring, 0xdeadbeef);
  1539. intel_ring_emit(ring, MI_NOOP);
  1540. intel_ring_advance(ring);
  1541. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1542. if (len > I830_BATCH_LIMIT)
  1543. return -ENOSPC;
  1544. ret = intel_ring_begin(req, 6 + 2);
  1545. if (ret)
  1546. return ret;
  1547. /* Blit the batch (which has now all relocs applied) to the
  1548. * stable batch scratch bo area (so that the CS never
  1549. * stumbles over its tlb invalidation bug) ...
  1550. */
  1551. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1552. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1553. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1554. intel_ring_emit(ring, cs_offset);
  1555. intel_ring_emit(ring, 4096);
  1556. intel_ring_emit(ring, offset);
  1557. intel_ring_emit(ring, MI_FLUSH);
  1558. intel_ring_emit(ring, MI_NOOP);
  1559. intel_ring_advance(ring);
  1560. /* ... and execute it. */
  1561. offset = cs_offset;
  1562. }
  1563. ret = intel_ring_begin(req, 4);
  1564. if (ret)
  1565. return ret;
  1566. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1567. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1568. 0 : MI_BATCH_NON_SECURE));
  1569. intel_ring_emit(ring, offset + len - 8);
  1570. intel_ring_emit(ring, MI_NOOP);
  1571. intel_ring_advance(ring);
  1572. return 0;
  1573. }
  1574. static int
  1575. i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1576. u64 offset, u32 len,
  1577. unsigned dispatch_flags)
  1578. {
  1579. struct intel_engine_cs *ring = req->ring;
  1580. int ret;
  1581. ret = intel_ring_begin(req, 2);
  1582. if (ret)
  1583. return ret;
  1584. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1585. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1586. 0 : MI_BATCH_NON_SECURE));
  1587. intel_ring_advance(ring);
  1588. return 0;
  1589. }
  1590. static void cleanup_status_page(struct intel_engine_cs *ring)
  1591. {
  1592. struct drm_i915_gem_object *obj;
  1593. obj = ring->status_page.obj;
  1594. if (obj == NULL)
  1595. return;
  1596. kunmap(sg_page(obj->pages->sgl));
  1597. i915_gem_object_ggtt_unpin(obj);
  1598. drm_gem_object_unreference(&obj->base);
  1599. ring->status_page.obj = NULL;
  1600. }
  1601. static int init_status_page(struct intel_engine_cs *ring)
  1602. {
  1603. struct drm_i915_gem_object *obj;
  1604. if ((obj = ring->status_page.obj) == NULL) {
  1605. unsigned flags;
  1606. int ret;
  1607. obj = i915_gem_alloc_object(ring->dev, 4096);
  1608. if (obj == NULL) {
  1609. DRM_ERROR("Failed to allocate status page\n");
  1610. return -ENOMEM;
  1611. }
  1612. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1613. if (ret)
  1614. goto err_unref;
  1615. flags = 0;
  1616. if (!HAS_LLC(ring->dev))
  1617. /* On g33, we cannot place HWS above 256MiB, so
  1618. * restrict its pinning to the low mappable arena.
  1619. * Though this restriction is not documented for
  1620. * gen4, gen5, or byt, they also behave similarly
  1621. * and hang if the HWS is placed at the top of the
  1622. * GTT. To generalise, it appears that all !llc
  1623. * platforms have issues with us placing the HWS
  1624. * above the mappable region (even though we never
  1625. * actualy map it).
  1626. */
  1627. flags |= PIN_MAPPABLE;
  1628. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1629. if (ret) {
  1630. err_unref:
  1631. drm_gem_object_unreference(&obj->base);
  1632. return ret;
  1633. }
  1634. ring->status_page.obj = obj;
  1635. }
  1636. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1637. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1638. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1639. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1640. ring->name, ring->status_page.gfx_addr);
  1641. return 0;
  1642. }
  1643. static int init_phys_status_page(struct intel_engine_cs *ring)
  1644. {
  1645. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1646. if (!dev_priv->status_page_dmah) {
  1647. dev_priv->status_page_dmah =
  1648. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1649. if (!dev_priv->status_page_dmah)
  1650. return -ENOMEM;
  1651. }
  1652. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1653. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1654. return 0;
  1655. }
  1656. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1657. {
  1658. if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
  1659. vunmap(ringbuf->virtual_start);
  1660. else
  1661. iounmap(ringbuf->virtual_start);
  1662. ringbuf->virtual_start = NULL;
  1663. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1664. }
  1665. static u32 *vmap_obj(struct drm_i915_gem_object *obj)
  1666. {
  1667. struct sg_page_iter sg_iter;
  1668. struct page **pages;
  1669. void *addr;
  1670. int i;
  1671. pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
  1672. if (pages == NULL)
  1673. return NULL;
  1674. i = 0;
  1675. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
  1676. pages[i++] = sg_page_iter_page(&sg_iter);
  1677. addr = vmap(pages, i, 0, PAGE_KERNEL);
  1678. drm_free_large(pages);
  1679. return addr;
  1680. }
  1681. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1682. struct intel_ringbuffer *ringbuf)
  1683. {
  1684. struct drm_i915_private *dev_priv = to_i915(dev);
  1685. struct drm_i915_gem_object *obj = ringbuf->obj;
  1686. int ret;
  1687. if (HAS_LLC(dev_priv) && !obj->stolen) {
  1688. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
  1689. if (ret)
  1690. return ret;
  1691. ret = i915_gem_object_set_to_cpu_domain(obj, true);
  1692. if (ret) {
  1693. i915_gem_object_ggtt_unpin(obj);
  1694. return ret;
  1695. }
  1696. ringbuf->virtual_start = vmap_obj(obj);
  1697. if (ringbuf->virtual_start == NULL) {
  1698. i915_gem_object_ggtt_unpin(obj);
  1699. return -ENOMEM;
  1700. }
  1701. } else {
  1702. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1703. if (ret)
  1704. return ret;
  1705. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1706. if (ret) {
  1707. i915_gem_object_ggtt_unpin(obj);
  1708. return ret;
  1709. }
  1710. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1711. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1712. if (ringbuf->virtual_start == NULL) {
  1713. i915_gem_object_ggtt_unpin(obj);
  1714. return -EINVAL;
  1715. }
  1716. }
  1717. return 0;
  1718. }
  1719. static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1720. {
  1721. drm_gem_object_unreference(&ringbuf->obj->base);
  1722. ringbuf->obj = NULL;
  1723. }
  1724. static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1725. struct intel_ringbuffer *ringbuf)
  1726. {
  1727. struct drm_i915_gem_object *obj;
  1728. obj = NULL;
  1729. if (!HAS_LLC(dev))
  1730. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1731. if (obj == NULL)
  1732. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1733. if (obj == NULL)
  1734. return -ENOMEM;
  1735. /* mark ring buffers as read-only from GPU side by default */
  1736. obj->gt_ro = 1;
  1737. ringbuf->obj = obj;
  1738. return 0;
  1739. }
  1740. struct intel_ringbuffer *
  1741. intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
  1742. {
  1743. struct intel_ringbuffer *ring;
  1744. int ret;
  1745. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1746. if (ring == NULL) {
  1747. DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
  1748. engine->name);
  1749. return ERR_PTR(-ENOMEM);
  1750. }
  1751. ring->ring = engine;
  1752. list_add(&ring->link, &engine->buffers);
  1753. ring->size = size;
  1754. /* Workaround an erratum on the i830 which causes a hang if
  1755. * the TAIL pointer points to within the last 2 cachelines
  1756. * of the buffer.
  1757. */
  1758. ring->effective_size = size;
  1759. if (IS_I830(engine->dev) || IS_845G(engine->dev))
  1760. ring->effective_size -= 2 * CACHELINE_BYTES;
  1761. ring->last_retired_head = -1;
  1762. intel_ring_update_space(ring);
  1763. ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
  1764. if (ret) {
  1765. DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
  1766. engine->name, ret);
  1767. list_del(&ring->link);
  1768. kfree(ring);
  1769. return ERR_PTR(ret);
  1770. }
  1771. return ring;
  1772. }
  1773. void
  1774. intel_ringbuffer_free(struct intel_ringbuffer *ring)
  1775. {
  1776. intel_destroy_ringbuffer_obj(ring);
  1777. list_del(&ring->link);
  1778. kfree(ring);
  1779. }
  1780. static int intel_init_ring_buffer(struct drm_device *dev,
  1781. struct intel_engine_cs *ring)
  1782. {
  1783. struct intel_ringbuffer *ringbuf;
  1784. int ret;
  1785. WARN_ON(ring->buffer);
  1786. ring->dev = dev;
  1787. INIT_LIST_HEAD(&ring->active_list);
  1788. INIT_LIST_HEAD(&ring->request_list);
  1789. INIT_LIST_HEAD(&ring->execlist_queue);
  1790. INIT_LIST_HEAD(&ring->buffers);
  1791. i915_gem_batch_pool_init(dev, &ring->batch_pool);
  1792. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1793. init_waitqueue_head(&ring->irq_queue);
  1794. ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
  1795. if (IS_ERR(ringbuf)) {
  1796. ret = PTR_ERR(ringbuf);
  1797. goto error;
  1798. }
  1799. ring->buffer = ringbuf;
  1800. if (I915_NEED_GFX_HWS(dev)) {
  1801. ret = init_status_page(ring);
  1802. if (ret)
  1803. goto error;
  1804. } else {
  1805. BUG_ON(ring->id != RCS);
  1806. ret = init_phys_status_page(ring);
  1807. if (ret)
  1808. goto error;
  1809. }
  1810. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1811. if (ret) {
  1812. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1813. ring->name, ret);
  1814. intel_destroy_ringbuffer_obj(ringbuf);
  1815. goto error;
  1816. }
  1817. ret = i915_cmd_parser_init_ring(ring);
  1818. if (ret)
  1819. goto error;
  1820. return 0;
  1821. error:
  1822. intel_cleanup_ring_buffer(ring);
  1823. return ret;
  1824. }
  1825. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1826. {
  1827. struct drm_i915_private *dev_priv;
  1828. if (!intel_ring_initialized(ring))
  1829. return;
  1830. dev_priv = to_i915(ring->dev);
  1831. if (ring->buffer) {
  1832. intel_stop_ring_buffer(ring);
  1833. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1834. intel_unpin_ringbuffer_obj(ring->buffer);
  1835. intel_ringbuffer_free(ring->buffer);
  1836. ring->buffer = NULL;
  1837. }
  1838. if (ring->cleanup)
  1839. ring->cleanup(ring);
  1840. cleanup_status_page(ring);
  1841. i915_cmd_parser_fini_ring(ring);
  1842. i915_gem_batch_pool_fini(&ring->batch_pool);
  1843. ring->dev = NULL;
  1844. }
  1845. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1846. {
  1847. struct intel_ringbuffer *ringbuf = ring->buffer;
  1848. struct drm_i915_gem_request *request;
  1849. unsigned space;
  1850. int ret;
  1851. if (intel_ring_space(ringbuf) >= n)
  1852. return 0;
  1853. /* The whole point of reserving space is to not wait! */
  1854. WARN_ON(ringbuf->reserved_in_use);
  1855. list_for_each_entry(request, &ring->request_list, list) {
  1856. space = __intel_ring_space(request->postfix, ringbuf->tail,
  1857. ringbuf->size);
  1858. if (space >= n)
  1859. break;
  1860. }
  1861. if (WARN_ON(&request->list == &ring->request_list))
  1862. return -ENOSPC;
  1863. ret = i915_wait_request(request);
  1864. if (ret)
  1865. return ret;
  1866. ringbuf->space = space;
  1867. return 0;
  1868. }
  1869. static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
  1870. {
  1871. uint32_t __iomem *virt;
  1872. int rem = ringbuf->size - ringbuf->tail;
  1873. virt = ringbuf->virtual_start + ringbuf->tail;
  1874. rem /= 4;
  1875. while (rem--)
  1876. iowrite32(MI_NOOP, virt++);
  1877. ringbuf->tail = 0;
  1878. intel_ring_update_space(ringbuf);
  1879. }
  1880. int intel_ring_idle(struct intel_engine_cs *ring)
  1881. {
  1882. struct drm_i915_gem_request *req;
  1883. /* Wait upon the last request to be completed */
  1884. if (list_empty(&ring->request_list))
  1885. return 0;
  1886. req = list_entry(ring->request_list.prev,
  1887. struct drm_i915_gem_request,
  1888. list);
  1889. /* Make sure we do not trigger any retires */
  1890. return __i915_wait_request(req,
  1891. atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
  1892. to_i915(ring->dev)->mm.interruptible,
  1893. NULL, NULL);
  1894. }
  1895. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1896. {
  1897. request->ringbuf = request->ring->buffer;
  1898. return 0;
  1899. }
  1900. int intel_ring_reserve_space(struct drm_i915_gem_request *request)
  1901. {
  1902. /*
  1903. * The first call merely notes the reserve request and is common for
  1904. * all back ends. The subsequent localised _begin() call actually
  1905. * ensures that the reservation is available. Without the begin, if
  1906. * the request creator immediately submitted the request without
  1907. * adding any commands to it then there might not actually be
  1908. * sufficient room for the submission commands.
  1909. */
  1910. intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
  1911. return intel_ring_begin(request, 0);
  1912. }
  1913. void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
  1914. {
  1915. WARN_ON(ringbuf->reserved_size);
  1916. WARN_ON(ringbuf->reserved_in_use);
  1917. ringbuf->reserved_size = size;
  1918. }
  1919. void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
  1920. {
  1921. WARN_ON(ringbuf->reserved_in_use);
  1922. ringbuf->reserved_size = 0;
  1923. ringbuf->reserved_in_use = false;
  1924. }
  1925. void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
  1926. {
  1927. WARN_ON(ringbuf->reserved_in_use);
  1928. ringbuf->reserved_in_use = true;
  1929. ringbuf->reserved_tail = ringbuf->tail;
  1930. }
  1931. void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
  1932. {
  1933. WARN_ON(!ringbuf->reserved_in_use);
  1934. if (ringbuf->tail > ringbuf->reserved_tail) {
  1935. WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
  1936. "request reserved size too small: %d vs %d!\n",
  1937. ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
  1938. } else {
  1939. /*
  1940. * The ring was wrapped while the reserved space was in use.
  1941. * That means that some unknown amount of the ring tail was
  1942. * no-op filled and skipped. Thus simply adding the ring size
  1943. * to the tail and doing the above space check will not work.
  1944. * Rather than attempt to track how much tail was skipped,
  1945. * it is much simpler to say that also skipping the sanity
  1946. * check every once in a while is not a big issue.
  1947. */
  1948. }
  1949. ringbuf->reserved_size = 0;
  1950. ringbuf->reserved_in_use = false;
  1951. }
  1952. static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
  1953. {
  1954. struct intel_ringbuffer *ringbuf = ring->buffer;
  1955. int remain_usable = ringbuf->effective_size - ringbuf->tail;
  1956. int remain_actual = ringbuf->size - ringbuf->tail;
  1957. int ret, total_bytes, wait_bytes = 0;
  1958. bool need_wrap = false;
  1959. if (ringbuf->reserved_in_use)
  1960. total_bytes = bytes;
  1961. else
  1962. total_bytes = bytes + ringbuf->reserved_size;
  1963. if (unlikely(bytes > remain_usable)) {
  1964. /*
  1965. * Not enough space for the basic request. So need to flush
  1966. * out the remainder and then wait for base + reserved.
  1967. */
  1968. wait_bytes = remain_actual + total_bytes;
  1969. need_wrap = true;
  1970. } else {
  1971. if (unlikely(total_bytes > remain_usable)) {
  1972. /*
  1973. * The base request will fit but the reserved space
  1974. * falls off the end. So only need to to wait for the
  1975. * reserved size after flushing out the remainder.
  1976. */
  1977. wait_bytes = remain_actual + ringbuf->reserved_size;
  1978. need_wrap = true;
  1979. } else if (total_bytes > ringbuf->space) {
  1980. /* No wrapping required, just waiting. */
  1981. wait_bytes = total_bytes;
  1982. }
  1983. }
  1984. if (wait_bytes) {
  1985. ret = ring_wait_for_space(ring, wait_bytes);
  1986. if (unlikely(ret))
  1987. return ret;
  1988. if (need_wrap)
  1989. __wrap_ring_buffer(ringbuf);
  1990. }
  1991. return 0;
  1992. }
  1993. int intel_ring_begin(struct drm_i915_gem_request *req,
  1994. int num_dwords)
  1995. {
  1996. struct intel_engine_cs *ring;
  1997. struct drm_i915_private *dev_priv;
  1998. int ret;
  1999. WARN_ON(req == NULL);
  2000. ring = req->ring;
  2001. dev_priv = ring->dev->dev_private;
  2002. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  2003. dev_priv->mm.interruptible);
  2004. if (ret)
  2005. return ret;
  2006. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  2007. if (ret)
  2008. return ret;
  2009. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  2010. return 0;
  2011. }
  2012. /* Align the ring tail to a cacheline boundary */
  2013. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  2014. {
  2015. struct intel_engine_cs *ring = req->ring;
  2016. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  2017. int ret;
  2018. if (num_dwords == 0)
  2019. return 0;
  2020. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  2021. ret = intel_ring_begin(req, num_dwords);
  2022. if (ret)
  2023. return ret;
  2024. while (num_dwords--)
  2025. intel_ring_emit(ring, MI_NOOP);
  2026. intel_ring_advance(ring);
  2027. return 0;
  2028. }
  2029. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  2030. {
  2031. struct drm_device *dev = ring->dev;
  2032. struct drm_i915_private *dev_priv = dev->dev_private;
  2033. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  2034. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  2035. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  2036. if (HAS_VEBOX(dev))
  2037. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  2038. }
  2039. ring->set_seqno(ring, seqno);
  2040. ring->hangcheck.seqno = seqno;
  2041. }
  2042. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  2043. u32 value)
  2044. {
  2045. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  2046. /* Every tail move must follow the sequence below */
  2047. /* Disable notification that the ring is IDLE. The GT
  2048. * will then assume that it is busy and bring it out of rc6.
  2049. */
  2050. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2051. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2052. /* Clear the context id. Here be magic! */
  2053. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  2054. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  2055. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  2056. GEN6_BSD_SLEEP_INDICATOR) == 0,
  2057. 50))
  2058. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  2059. /* Now that the ring is fully powered up, update the tail */
  2060. I915_WRITE_TAIL(ring, value);
  2061. POSTING_READ(RING_TAIL(ring->mmio_base));
  2062. /* Let the ring send IDLE messages to the GT again,
  2063. * and so let it sleep to conserve power when idle.
  2064. */
  2065. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2066. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2067. }
  2068. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
  2069. u32 invalidate, u32 flush)
  2070. {
  2071. struct intel_engine_cs *ring = req->ring;
  2072. uint32_t cmd;
  2073. int ret;
  2074. ret = intel_ring_begin(req, 4);
  2075. if (ret)
  2076. return ret;
  2077. cmd = MI_FLUSH_DW;
  2078. if (INTEL_INFO(ring->dev)->gen >= 8)
  2079. cmd += 1;
  2080. /* We always require a command barrier so that subsequent
  2081. * commands, such as breadcrumb interrupts, are strictly ordered
  2082. * wrt the contents of the write cache being flushed to memory
  2083. * (and thus being coherent from the CPU).
  2084. */
  2085. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2086. /*
  2087. * Bspec vol 1c.5 - video engine command streamer:
  2088. * "If ENABLED, all TLBs will be invalidated once the flush
  2089. * operation is complete. This bit is only valid when the
  2090. * Post-Sync Operation field is a value of 1h or 3h."
  2091. */
  2092. if (invalidate & I915_GEM_GPU_DOMAINS)
  2093. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  2094. intel_ring_emit(ring, cmd);
  2095. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2096. if (INTEL_INFO(ring->dev)->gen >= 8) {
  2097. intel_ring_emit(ring, 0); /* upper addr */
  2098. intel_ring_emit(ring, 0); /* value */
  2099. } else {
  2100. intel_ring_emit(ring, 0);
  2101. intel_ring_emit(ring, MI_NOOP);
  2102. }
  2103. intel_ring_advance(ring);
  2104. return 0;
  2105. }
  2106. static int
  2107. gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2108. u64 offset, u32 len,
  2109. unsigned dispatch_flags)
  2110. {
  2111. struct intel_engine_cs *ring = req->ring;
  2112. bool ppgtt = USES_PPGTT(ring->dev) &&
  2113. !(dispatch_flags & I915_DISPATCH_SECURE);
  2114. int ret;
  2115. ret = intel_ring_begin(req, 4);
  2116. if (ret)
  2117. return ret;
  2118. /* FIXME(BDW): Address space and security selectors. */
  2119. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  2120. (dispatch_flags & I915_DISPATCH_RS ?
  2121. MI_BATCH_RESOURCE_STREAMER : 0));
  2122. intel_ring_emit(ring, lower_32_bits(offset));
  2123. intel_ring_emit(ring, upper_32_bits(offset));
  2124. intel_ring_emit(ring, MI_NOOP);
  2125. intel_ring_advance(ring);
  2126. return 0;
  2127. }
  2128. static int
  2129. hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2130. u64 offset, u32 len,
  2131. unsigned dispatch_flags)
  2132. {
  2133. struct intel_engine_cs *ring = req->ring;
  2134. int ret;
  2135. ret = intel_ring_begin(req, 2);
  2136. if (ret)
  2137. return ret;
  2138. intel_ring_emit(ring,
  2139. MI_BATCH_BUFFER_START |
  2140. (dispatch_flags & I915_DISPATCH_SECURE ?
  2141. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2142. (dispatch_flags & I915_DISPATCH_RS ?
  2143. MI_BATCH_RESOURCE_STREAMER : 0));
  2144. /* bit0-7 is the length on GEN6+ */
  2145. intel_ring_emit(ring, offset);
  2146. intel_ring_advance(ring);
  2147. return 0;
  2148. }
  2149. static int
  2150. gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2151. u64 offset, u32 len,
  2152. unsigned dispatch_flags)
  2153. {
  2154. struct intel_engine_cs *ring = req->ring;
  2155. int ret;
  2156. ret = intel_ring_begin(req, 2);
  2157. if (ret)
  2158. return ret;
  2159. intel_ring_emit(ring,
  2160. MI_BATCH_BUFFER_START |
  2161. (dispatch_flags & I915_DISPATCH_SECURE ?
  2162. 0 : MI_BATCH_NON_SECURE_I965));
  2163. /* bit0-7 is the length on GEN6+ */
  2164. intel_ring_emit(ring, offset);
  2165. intel_ring_advance(ring);
  2166. return 0;
  2167. }
  2168. /* Blitter support (SandyBridge+) */
  2169. static int gen6_ring_flush(struct drm_i915_gem_request *req,
  2170. u32 invalidate, u32 flush)
  2171. {
  2172. struct intel_engine_cs *ring = req->ring;
  2173. struct drm_device *dev = ring->dev;
  2174. uint32_t cmd;
  2175. int ret;
  2176. ret = intel_ring_begin(req, 4);
  2177. if (ret)
  2178. return ret;
  2179. cmd = MI_FLUSH_DW;
  2180. if (INTEL_INFO(dev)->gen >= 8)
  2181. cmd += 1;
  2182. /* We always require a command barrier so that subsequent
  2183. * commands, such as breadcrumb interrupts, are strictly ordered
  2184. * wrt the contents of the write cache being flushed to memory
  2185. * (and thus being coherent from the CPU).
  2186. */
  2187. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2188. /*
  2189. * Bspec vol 1c.3 - blitter engine command streamer:
  2190. * "If ENABLED, all TLBs will be invalidated once the flush
  2191. * operation is complete. This bit is only valid when the
  2192. * Post-Sync Operation field is a value of 1h or 3h."
  2193. */
  2194. if (invalidate & I915_GEM_DOMAIN_RENDER)
  2195. cmd |= MI_INVALIDATE_TLB;
  2196. intel_ring_emit(ring, cmd);
  2197. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2198. if (INTEL_INFO(dev)->gen >= 8) {
  2199. intel_ring_emit(ring, 0); /* upper addr */
  2200. intel_ring_emit(ring, 0); /* value */
  2201. } else {
  2202. intel_ring_emit(ring, 0);
  2203. intel_ring_emit(ring, MI_NOOP);
  2204. }
  2205. intel_ring_advance(ring);
  2206. return 0;
  2207. }
  2208. int intel_init_render_ring_buffer(struct drm_device *dev)
  2209. {
  2210. struct drm_i915_private *dev_priv = dev->dev_private;
  2211. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  2212. struct drm_i915_gem_object *obj;
  2213. int ret;
  2214. ring->name = "render ring";
  2215. ring->id = RCS;
  2216. ring->mmio_base = RENDER_RING_BASE;
  2217. if (INTEL_INFO(dev)->gen >= 8) {
  2218. if (i915_semaphore_is_enabled(dev)) {
  2219. obj = i915_gem_alloc_object(dev, 4096);
  2220. if (obj == NULL) {
  2221. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2222. i915.semaphores = 0;
  2223. } else {
  2224. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2225. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2226. if (ret != 0) {
  2227. drm_gem_object_unreference(&obj->base);
  2228. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2229. i915.semaphores = 0;
  2230. } else
  2231. dev_priv->semaphore_obj = obj;
  2232. }
  2233. }
  2234. ring->init_context = intel_rcs_ctx_init;
  2235. ring->add_request = gen6_add_request;
  2236. ring->flush = gen8_render_ring_flush;
  2237. ring->irq_get = gen8_ring_get_irq;
  2238. ring->irq_put = gen8_ring_put_irq;
  2239. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2240. ring->get_seqno = gen6_ring_get_seqno;
  2241. ring->set_seqno = ring_set_seqno;
  2242. if (i915_semaphore_is_enabled(dev)) {
  2243. WARN_ON(!dev_priv->semaphore_obj);
  2244. ring->semaphore.sync_to = gen8_ring_sync;
  2245. ring->semaphore.signal = gen8_rcs_signal;
  2246. GEN8_RING_SEMAPHORE_INIT;
  2247. }
  2248. } else if (INTEL_INFO(dev)->gen >= 6) {
  2249. ring->init_context = intel_rcs_ctx_init;
  2250. ring->add_request = gen6_add_request;
  2251. ring->flush = gen7_render_ring_flush;
  2252. if (INTEL_INFO(dev)->gen == 6)
  2253. ring->flush = gen6_render_ring_flush;
  2254. ring->irq_get = gen6_ring_get_irq;
  2255. ring->irq_put = gen6_ring_put_irq;
  2256. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2257. ring->get_seqno = gen6_ring_get_seqno;
  2258. ring->set_seqno = ring_set_seqno;
  2259. if (i915_semaphore_is_enabled(dev)) {
  2260. ring->semaphore.sync_to = gen6_ring_sync;
  2261. ring->semaphore.signal = gen6_signal;
  2262. /*
  2263. * The current semaphore is only applied on pre-gen8
  2264. * platform. And there is no VCS2 ring on the pre-gen8
  2265. * platform. So the semaphore between RCS and VCS2 is
  2266. * initialized as INVALID. Gen8 will initialize the
  2267. * sema between VCS2 and RCS later.
  2268. */
  2269. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2270. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2271. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2272. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2273. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2274. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2275. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2276. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2277. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2278. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2279. }
  2280. } else if (IS_GEN5(dev)) {
  2281. ring->add_request = pc_render_add_request;
  2282. ring->flush = gen4_render_ring_flush;
  2283. ring->get_seqno = pc_render_get_seqno;
  2284. ring->set_seqno = pc_render_set_seqno;
  2285. ring->irq_get = gen5_ring_get_irq;
  2286. ring->irq_put = gen5_ring_put_irq;
  2287. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2288. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2289. } else {
  2290. ring->add_request = i9xx_add_request;
  2291. if (INTEL_INFO(dev)->gen < 4)
  2292. ring->flush = gen2_render_ring_flush;
  2293. else
  2294. ring->flush = gen4_render_ring_flush;
  2295. ring->get_seqno = ring_get_seqno;
  2296. ring->set_seqno = ring_set_seqno;
  2297. if (IS_GEN2(dev)) {
  2298. ring->irq_get = i8xx_ring_get_irq;
  2299. ring->irq_put = i8xx_ring_put_irq;
  2300. } else {
  2301. ring->irq_get = i9xx_ring_get_irq;
  2302. ring->irq_put = i9xx_ring_put_irq;
  2303. }
  2304. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2305. }
  2306. ring->write_tail = ring_write_tail;
  2307. if (IS_HASWELL(dev))
  2308. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2309. else if (IS_GEN8(dev))
  2310. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2311. else if (INTEL_INFO(dev)->gen >= 6)
  2312. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2313. else if (INTEL_INFO(dev)->gen >= 4)
  2314. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2315. else if (IS_I830(dev) || IS_845G(dev))
  2316. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2317. else
  2318. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2319. ring->init_hw = init_render_ring;
  2320. ring->cleanup = render_ring_cleanup;
  2321. /* Workaround batchbuffer to combat CS tlb bug. */
  2322. if (HAS_BROKEN_CS_TLB(dev)) {
  2323. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2324. if (obj == NULL) {
  2325. DRM_ERROR("Failed to allocate batch bo\n");
  2326. return -ENOMEM;
  2327. }
  2328. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2329. if (ret != 0) {
  2330. drm_gem_object_unreference(&obj->base);
  2331. DRM_ERROR("Failed to ping batch bo\n");
  2332. return ret;
  2333. }
  2334. ring->scratch.obj = obj;
  2335. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2336. }
  2337. ret = intel_init_ring_buffer(dev, ring);
  2338. if (ret)
  2339. return ret;
  2340. if (INTEL_INFO(dev)->gen >= 5) {
  2341. ret = intel_init_pipe_control(ring);
  2342. if (ret)
  2343. return ret;
  2344. }
  2345. return 0;
  2346. }
  2347. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2348. {
  2349. struct drm_i915_private *dev_priv = dev->dev_private;
  2350. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2351. ring->name = "bsd ring";
  2352. ring->id = VCS;
  2353. ring->write_tail = ring_write_tail;
  2354. if (INTEL_INFO(dev)->gen >= 6) {
  2355. ring->mmio_base = GEN6_BSD_RING_BASE;
  2356. /* gen6 bsd needs a special wa for tail updates */
  2357. if (IS_GEN6(dev))
  2358. ring->write_tail = gen6_bsd_ring_write_tail;
  2359. ring->flush = gen6_bsd_ring_flush;
  2360. ring->add_request = gen6_add_request;
  2361. ring->get_seqno = gen6_ring_get_seqno;
  2362. ring->set_seqno = ring_set_seqno;
  2363. if (INTEL_INFO(dev)->gen >= 8) {
  2364. ring->irq_enable_mask =
  2365. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2366. ring->irq_get = gen8_ring_get_irq;
  2367. ring->irq_put = gen8_ring_put_irq;
  2368. ring->dispatch_execbuffer =
  2369. gen8_ring_dispatch_execbuffer;
  2370. if (i915_semaphore_is_enabled(dev)) {
  2371. ring->semaphore.sync_to = gen8_ring_sync;
  2372. ring->semaphore.signal = gen8_xcs_signal;
  2373. GEN8_RING_SEMAPHORE_INIT;
  2374. }
  2375. } else {
  2376. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2377. ring->irq_get = gen6_ring_get_irq;
  2378. ring->irq_put = gen6_ring_put_irq;
  2379. ring->dispatch_execbuffer =
  2380. gen6_ring_dispatch_execbuffer;
  2381. if (i915_semaphore_is_enabled(dev)) {
  2382. ring->semaphore.sync_to = gen6_ring_sync;
  2383. ring->semaphore.signal = gen6_signal;
  2384. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2385. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2386. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2387. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2388. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2389. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2390. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2391. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2392. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2393. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2394. }
  2395. }
  2396. } else {
  2397. ring->mmio_base = BSD_RING_BASE;
  2398. ring->flush = bsd_ring_flush;
  2399. ring->add_request = i9xx_add_request;
  2400. ring->get_seqno = ring_get_seqno;
  2401. ring->set_seqno = ring_set_seqno;
  2402. if (IS_GEN5(dev)) {
  2403. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2404. ring->irq_get = gen5_ring_get_irq;
  2405. ring->irq_put = gen5_ring_put_irq;
  2406. } else {
  2407. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2408. ring->irq_get = i9xx_ring_get_irq;
  2409. ring->irq_put = i9xx_ring_put_irq;
  2410. }
  2411. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2412. }
  2413. ring->init_hw = init_ring_common;
  2414. return intel_init_ring_buffer(dev, ring);
  2415. }
  2416. /**
  2417. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2418. */
  2419. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2420. {
  2421. struct drm_i915_private *dev_priv = dev->dev_private;
  2422. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2423. ring->name = "bsd2 ring";
  2424. ring->id = VCS2;
  2425. ring->write_tail = ring_write_tail;
  2426. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2427. ring->flush = gen6_bsd_ring_flush;
  2428. ring->add_request = gen6_add_request;
  2429. ring->get_seqno = gen6_ring_get_seqno;
  2430. ring->set_seqno = ring_set_seqno;
  2431. ring->irq_enable_mask =
  2432. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2433. ring->irq_get = gen8_ring_get_irq;
  2434. ring->irq_put = gen8_ring_put_irq;
  2435. ring->dispatch_execbuffer =
  2436. gen8_ring_dispatch_execbuffer;
  2437. if (i915_semaphore_is_enabled(dev)) {
  2438. ring->semaphore.sync_to = gen8_ring_sync;
  2439. ring->semaphore.signal = gen8_xcs_signal;
  2440. GEN8_RING_SEMAPHORE_INIT;
  2441. }
  2442. ring->init_hw = init_ring_common;
  2443. return intel_init_ring_buffer(dev, ring);
  2444. }
  2445. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2446. {
  2447. struct drm_i915_private *dev_priv = dev->dev_private;
  2448. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2449. ring->name = "blitter ring";
  2450. ring->id = BCS;
  2451. ring->mmio_base = BLT_RING_BASE;
  2452. ring->write_tail = ring_write_tail;
  2453. ring->flush = gen6_ring_flush;
  2454. ring->add_request = gen6_add_request;
  2455. ring->get_seqno = gen6_ring_get_seqno;
  2456. ring->set_seqno = ring_set_seqno;
  2457. if (INTEL_INFO(dev)->gen >= 8) {
  2458. ring->irq_enable_mask =
  2459. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2460. ring->irq_get = gen8_ring_get_irq;
  2461. ring->irq_put = gen8_ring_put_irq;
  2462. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2463. if (i915_semaphore_is_enabled(dev)) {
  2464. ring->semaphore.sync_to = gen8_ring_sync;
  2465. ring->semaphore.signal = gen8_xcs_signal;
  2466. GEN8_RING_SEMAPHORE_INIT;
  2467. }
  2468. } else {
  2469. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2470. ring->irq_get = gen6_ring_get_irq;
  2471. ring->irq_put = gen6_ring_put_irq;
  2472. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2473. if (i915_semaphore_is_enabled(dev)) {
  2474. ring->semaphore.signal = gen6_signal;
  2475. ring->semaphore.sync_to = gen6_ring_sync;
  2476. /*
  2477. * The current semaphore is only applied on pre-gen8
  2478. * platform. And there is no VCS2 ring on the pre-gen8
  2479. * platform. So the semaphore between BCS and VCS2 is
  2480. * initialized as INVALID. Gen8 will initialize the
  2481. * sema between BCS and VCS2 later.
  2482. */
  2483. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2484. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2485. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2486. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2487. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2488. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2489. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2490. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2491. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2492. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2493. }
  2494. }
  2495. ring->init_hw = init_ring_common;
  2496. return intel_init_ring_buffer(dev, ring);
  2497. }
  2498. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2499. {
  2500. struct drm_i915_private *dev_priv = dev->dev_private;
  2501. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2502. ring->name = "video enhancement ring";
  2503. ring->id = VECS;
  2504. ring->mmio_base = VEBOX_RING_BASE;
  2505. ring->write_tail = ring_write_tail;
  2506. ring->flush = gen6_ring_flush;
  2507. ring->add_request = gen6_add_request;
  2508. ring->get_seqno = gen6_ring_get_seqno;
  2509. ring->set_seqno = ring_set_seqno;
  2510. if (INTEL_INFO(dev)->gen >= 8) {
  2511. ring->irq_enable_mask =
  2512. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2513. ring->irq_get = gen8_ring_get_irq;
  2514. ring->irq_put = gen8_ring_put_irq;
  2515. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2516. if (i915_semaphore_is_enabled(dev)) {
  2517. ring->semaphore.sync_to = gen8_ring_sync;
  2518. ring->semaphore.signal = gen8_xcs_signal;
  2519. GEN8_RING_SEMAPHORE_INIT;
  2520. }
  2521. } else {
  2522. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2523. ring->irq_get = hsw_vebox_get_irq;
  2524. ring->irq_put = hsw_vebox_put_irq;
  2525. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2526. if (i915_semaphore_is_enabled(dev)) {
  2527. ring->semaphore.sync_to = gen6_ring_sync;
  2528. ring->semaphore.signal = gen6_signal;
  2529. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2530. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2531. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2532. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2533. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2534. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2535. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2536. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2537. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2538. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2539. }
  2540. }
  2541. ring->init_hw = init_ring_common;
  2542. return intel_init_ring_buffer(dev, ring);
  2543. }
  2544. int
  2545. intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
  2546. {
  2547. struct intel_engine_cs *ring = req->ring;
  2548. int ret;
  2549. if (!ring->gpu_caches_dirty)
  2550. return 0;
  2551. ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
  2552. if (ret)
  2553. return ret;
  2554. trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
  2555. ring->gpu_caches_dirty = false;
  2556. return 0;
  2557. }
  2558. int
  2559. intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
  2560. {
  2561. struct intel_engine_cs *ring = req->ring;
  2562. uint32_t flush_domains;
  2563. int ret;
  2564. flush_domains = 0;
  2565. if (ring->gpu_caches_dirty)
  2566. flush_domains = I915_GEM_GPU_DOMAINS;
  2567. ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2568. if (ret)
  2569. return ret;
  2570. trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2571. ring->gpu_caches_dirty = false;
  2572. return 0;
  2573. }
  2574. void
  2575. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2576. {
  2577. int ret;
  2578. if (!intel_ring_initialized(ring))
  2579. return;
  2580. ret = intel_ring_idle(ring);
  2581. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2582. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2583. ring->name, ret);
  2584. stop_ring(ring);
  2585. }