amdgpu_device.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <linux/debugfs.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/amdgpu_drm.h>
  34. #include <linux/vgaarb.h>
  35. #include <linux/vga_switcheroo.h>
  36. #include <linux/efi.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_i2c.h"
  39. #include "atom.h"
  40. #include "amdgpu_atombios.h"
  41. #include "amd_pcie.h"
  42. #ifdef CONFIG_DRM_AMDGPU_CIK
  43. #include "cik.h"
  44. #endif
  45. #include "vi.h"
  46. #include "bif/bif_4_1_d.h"
  47. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  48. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  49. static const char *amdgpu_asic_name[] = {
  50. "BONAIRE",
  51. "KAVERI",
  52. "KABINI",
  53. "HAWAII",
  54. "MULLINS",
  55. "TOPAZ",
  56. "TONGA",
  57. "FIJI",
  58. "CARRIZO",
  59. "STONEY",
  60. "POLARIS10",
  61. "POLARIS11",
  62. "LAST",
  63. };
  64. #if defined(CONFIG_VGA_SWITCHEROO)
  65. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  66. #else
  67. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  68. #endif
  69. bool amdgpu_device_is_px(struct drm_device *dev)
  70. {
  71. struct amdgpu_device *adev = dev->dev_private;
  72. if (adev->flags & AMD_IS_PX)
  73. return true;
  74. return false;
  75. }
  76. /*
  77. * MMIO register access helper functions.
  78. */
  79. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  80. bool always_indirect)
  81. {
  82. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  83. return readl(((void __iomem *)adev->rmmio) + (reg * 4));
  84. else {
  85. unsigned long flags;
  86. uint32_t ret;
  87. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  88. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  89. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  90. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  91. return ret;
  92. }
  93. }
  94. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  95. bool always_indirect)
  96. {
  97. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  98. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  99. else {
  100. unsigned long flags;
  101. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  102. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  103. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  104. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  105. }
  106. }
  107. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  108. {
  109. if ((reg * 4) < adev->rio_mem_size)
  110. return ioread32(adev->rio_mem + (reg * 4));
  111. else {
  112. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  113. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  114. }
  115. }
  116. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  117. {
  118. if ((reg * 4) < adev->rio_mem_size)
  119. iowrite32(v, adev->rio_mem + (reg * 4));
  120. else {
  121. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  122. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  123. }
  124. }
  125. /**
  126. * amdgpu_mm_rdoorbell - read a doorbell dword
  127. *
  128. * @adev: amdgpu_device pointer
  129. * @index: doorbell index
  130. *
  131. * Returns the value in the doorbell aperture at the
  132. * requested doorbell index (CIK).
  133. */
  134. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  135. {
  136. if (index < adev->doorbell.num_doorbells) {
  137. return readl(adev->doorbell.ptr + index);
  138. } else {
  139. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  140. return 0;
  141. }
  142. }
  143. /**
  144. * amdgpu_mm_wdoorbell - write a doorbell dword
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @index: doorbell index
  148. * @v: value to write
  149. *
  150. * Writes @v to the doorbell aperture at the
  151. * requested doorbell index (CIK).
  152. */
  153. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  154. {
  155. if (index < adev->doorbell.num_doorbells) {
  156. writel(v, adev->doorbell.ptr + index);
  157. } else {
  158. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  159. }
  160. }
  161. /**
  162. * amdgpu_invalid_rreg - dummy reg read function
  163. *
  164. * @adev: amdgpu device pointer
  165. * @reg: offset of register
  166. *
  167. * Dummy register read function. Used for register blocks
  168. * that certain asics don't have (all asics).
  169. * Returns the value in the register.
  170. */
  171. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  172. {
  173. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  174. BUG();
  175. return 0;
  176. }
  177. /**
  178. * amdgpu_invalid_wreg - dummy reg write function
  179. *
  180. * @adev: amdgpu device pointer
  181. * @reg: offset of register
  182. * @v: value to write to the register
  183. *
  184. * Dummy register read function. Used for register blocks
  185. * that certain asics don't have (all asics).
  186. */
  187. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  188. {
  189. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  190. reg, v);
  191. BUG();
  192. }
  193. /**
  194. * amdgpu_block_invalid_rreg - dummy reg read function
  195. *
  196. * @adev: amdgpu device pointer
  197. * @block: offset of instance
  198. * @reg: offset of register
  199. *
  200. * Dummy register read function. Used for register blocks
  201. * that certain asics don't have (all asics).
  202. * Returns the value in the register.
  203. */
  204. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  205. uint32_t block, uint32_t reg)
  206. {
  207. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  208. reg, block);
  209. BUG();
  210. return 0;
  211. }
  212. /**
  213. * amdgpu_block_invalid_wreg - dummy reg write function
  214. *
  215. * @adev: amdgpu device pointer
  216. * @block: offset of instance
  217. * @reg: offset of register
  218. * @v: value to write to the register
  219. *
  220. * Dummy register read function. Used for register blocks
  221. * that certain asics don't have (all asics).
  222. */
  223. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  224. uint32_t block,
  225. uint32_t reg, uint32_t v)
  226. {
  227. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  228. reg, block, v);
  229. BUG();
  230. }
  231. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  232. {
  233. int r;
  234. if (adev->vram_scratch.robj == NULL) {
  235. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  236. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  237. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  238. NULL, NULL, &adev->vram_scratch.robj);
  239. if (r) {
  240. return r;
  241. }
  242. }
  243. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  244. if (unlikely(r != 0))
  245. return r;
  246. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  247. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  248. if (r) {
  249. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  250. return r;
  251. }
  252. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  253. (void **)&adev->vram_scratch.ptr);
  254. if (r)
  255. amdgpu_bo_unpin(adev->vram_scratch.robj);
  256. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  257. return r;
  258. }
  259. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  260. {
  261. int r;
  262. if (adev->vram_scratch.robj == NULL) {
  263. return;
  264. }
  265. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  266. if (likely(r == 0)) {
  267. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  268. amdgpu_bo_unpin(adev->vram_scratch.robj);
  269. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  270. }
  271. amdgpu_bo_unref(&adev->vram_scratch.robj);
  272. }
  273. /**
  274. * amdgpu_program_register_sequence - program an array of registers.
  275. *
  276. * @adev: amdgpu_device pointer
  277. * @registers: pointer to the register array
  278. * @array_size: size of the register array
  279. *
  280. * Programs an array or registers with and and or masks.
  281. * This is a helper for setting golden registers.
  282. */
  283. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  284. const u32 *registers,
  285. const u32 array_size)
  286. {
  287. u32 tmp, reg, and_mask, or_mask;
  288. int i;
  289. if (array_size % 3)
  290. return;
  291. for (i = 0; i < array_size; i +=3) {
  292. reg = registers[i + 0];
  293. and_mask = registers[i + 1];
  294. or_mask = registers[i + 2];
  295. if (and_mask == 0xffffffff) {
  296. tmp = or_mask;
  297. } else {
  298. tmp = RREG32(reg);
  299. tmp &= ~and_mask;
  300. tmp |= or_mask;
  301. }
  302. WREG32(reg, tmp);
  303. }
  304. }
  305. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  306. {
  307. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  308. }
  309. /*
  310. * GPU doorbell aperture helpers function.
  311. */
  312. /**
  313. * amdgpu_doorbell_init - Init doorbell driver information.
  314. *
  315. * @adev: amdgpu_device pointer
  316. *
  317. * Init doorbell driver information (CIK)
  318. * Returns 0 on success, error on failure.
  319. */
  320. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  321. {
  322. /* doorbell bar mapping */
  323. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  324. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  325. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  326. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  327. if (adev->doorbell.num_doorbells == 0)
  328. return -EINVAL;
  329. adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
  330. if (adev->doorbell.ptr == NULL) {
  331. return -ENOMEM;
  332. }
  333. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
  334. DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
  335. return 0;
  336. }
  337. /**
  338. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  339. *
  340. * @adev: amdgpu_device pointer
  341. *
  342. * Tear down doorbell driver information (CIK)
  343. */
  344. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  345. {
  346. iounmap(adev->doorbell.ptr);
  347. adev->doorbell.ptr = NULL;
  348. }
  349. /**
  350. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  351. * setup amdkfd
  352. *
  353. * @adev: amdgpu_device pointer
  354. * @aperture_base: output returning doorbell aperture base physical address
  355. * @aperture_size: output returning doorbell aperture size in bytes
  356. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  357. *
  358. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  359. * takes doorbells required for its own rings and reports the setup to amdkfd.
  360. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  361. */
  362. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  363. phys_addr_t *aperture_base,
  364. size_t *aperture_size,
  365. size_t *start_offset)
  366. {
  367. /*
  368. * The first num_doorbells are used by amdgpu.
  369. * amdkfd takes whatever's left in the aperture.
  370. */
  371. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  372. *aperture_base = adev->doorbell.base;
  373. *aperture_size = adev->doorbell.size;
  374. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  375. } else {
  376. *aperture_base = 0;
  377. *aperture_size = 0;
  378. *start_offset = 0;
  379. }
  380. }
  381. /*
  382. * amdgpu_wb_*()
  383. * Writeback is the the method by which the the GPU updates special pages
  384. * in memory with the status of certain GPU events (fences, ring pointers,
  385. * etc.).
  386. */
  387. /**
  388. * amdgpu_wb_fini - Disable Writeback and free memory
  389. *
  390. * @adev: amdgpu_device pointer
  391. *
  392. * Disables Writeback and frees the Writeback memory (all asics).
  393. * Used at driver shutdown.
  394. */
  395. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  396. {
  397. if (adev->wb.wb_obj) {
  398. if (!amdgpu_bo_reserve(adev->wb.wb_obj, false)) {
  399. amdgpu_bo_kunmap(adev->wb.wb_obj);
  400. amdgpu_bo_unpin(adev->wb.wb_obj);
  401. amdgpu_bo_unreserve(adev->wb.wb_obj);
  402. }
  403. amdgpu_bo_unref(&adev->wb.wb_obj);
  404. adev->wb.wb = NULL;
  405. adev->wb.wb_obj = NULL;
  406. }
  407. }
  408. /**
  409. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  410. *
  411. * @adev: amdgpu_device pointer
  412. *
  413. * Disables Writeback and frees the Writeback memory (all asics).
  414. * Used at driver startup.
  415. * Returns 0 on success or an -error on failure.
  416. */
  417. static int amdgpu_wb_init(struct amdgpu_device *adev)
  418. {
  419. int r;
  420. if (adev->wb.wb_obj == NULL) {
  421. r = amdgpu_bo_create(adev, AMDGPU_MAX_WB * 4, PAGE_SIZE, true,
  422. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  423. &adev->wb.wb_obj);
  424. if (r) {
  425. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  426. return r;
  427. }
  428. r = amdgpu_bo_reserve(adev->wb.wb_obj, false);
  429. if (unlikely(r != 0)) {
  430. amdgpu_wb_fini(adev);
  431. return r;
  432. }
  433. r = amdgpu_bo_pin(adev->wb.wb_obj, AMDGPU_GEM_DOMAIN_GTT,
  434. &adev->wb.gpu_addr);
  435. if (r) {
  436. amdgpu_bo_unreserve(adev->wb.wb_obj);
  437. dev_warn(adev->dev, "(%d) pin WB bo failed\n", r);
  438. amdgpu_wb_fini(adev);
  439. return r;
  440. }
  441. r = amdgpu_bo_kmap(adev->wb.wb_obj, (void **)&adev->wb.wb);
  442. amdgpu_bo_unreserve(adev->wb.wb_obj);
  443. if (r) {
  444. dev_warn(adev->dev, "(%d) map WB bo failed\n", r);
  445. amdgpu_wb_fini(adev);
  446. return r;
  447. }
  448. adev->wb.num_wb = AMDGPU_MAX_WB;
  449. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  450. /* clear wb memory */
  451. memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
  452. }
  453. return 0;
  454. }
  455. /**
  456. * amdgpu_wb_get - Allocate a wb entry
  457. *
  458. * @adev: amdgpu_device pointer
  459. * @wb: wb index
  460. *
  461. * Allocate a wb slot for use by the driver (all asics).
  462. * Returns 0 on success or -EINVAL on failure.
  463. */
  464. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  465. {
  466. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  467. if (offset < adev->wb.num_wb) {
  468. __set_bit(offset, adev->wb.used);
  469. *wb = offset;
  470. return 0;
  471. } else {
  472. return -EINVAL;
  473. }
  474. }
  475. /**
  476. * amdgpu_wb_free - Free a wb entry
  477. *
  478. * @adev: amdgpu_device pointer
  479. * @wb: wb index
  480. *
  481. * Free a wb slot allocated for use by the driver (all asics)
  482. */
  483. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  484. {
  485. if (wb < adev->wb.num_wb)
  486. __clear_bit(wb, adev->wb.used);
  487. }
  488. /**
  489. * amdgpu_vram_location - try to find VRAM location
  490. * @adev: amdgpu device structure holding all necessary informations
  491. * @mc: memory controller structure holding memory informations
  492. * @base: base address at which to put VRAM
  493. *
  494. * Function will place try to place VRAM at base address provided
  495. * as parameter (which is so far either PCI aperture address or
  496. * for IGP TOM base address).
  497. *
  498. * If there is not enough space to fit the unvisible VRAM in the 32bits
  499. * address space then we limit the VRAM size to the aperture.
  500. *
  501. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  502. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  503. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  504. * not IGP.
  505. *
  506. * Note: we use mc_vram_size as on some board we need to program the mc to
  507. * cover the whole aperture even if VRAM size is inferior to aperture size
  508. * Novell bug 204882 + along with lots of ubuntu ones
  509. *
  510. * Note: when limiting vram it's safe to overwritte real_vram_size because
  511. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  512. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  513. * ones)
  514. *
  515. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  516. * explicitly check for that thought.
  517. *
  518. * FIXME: when reducing VRAM size align new size on power of 2.
  519. */
  520. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  521. {
  522. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  523. mc->vram_start = base;
  524. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  525. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  526. mc->real_vram_size = mc->aper_size;
  527. mc->mc_vram_size = mc->aper_size;
  528. }
  529. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  530. if (limit && limit < mc->real_vram_size)
  531. mc->real_vram_size = limit;
  532. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  533. mc->mc_vram_size >> 20, mc->vram_start,
  534. mc->vram_end, mc->real_vram_size >> 20);
  535. }
  536. /**
  537. * amdgpu_gtt_location - try to find GTT location
  538. * @adev: amdgpu device structure holding all necessary informations
  539. * @mc: memory controller structure holding memory informations
  540. *
  541. * Function will place try to place GTT before or after VRAM.
  542. *
  543. * If GTT size is bigger than space left then we ajust GTT size.
  544. * Thus function will never fails.
  545. *
  546. * FIXME: when reducing GTT size align new size on power of 2.
  547. */
  548. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  549. {
  550. u64 size_af, size_bf;
  551. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  552. size_bf = mc->vram_start & ~mc->gtt_base_align;
  553. if (size_bf > size_af) {
  554. if (mc->gtt_size > size_bf) {
  555. dev_warn(adev->dev, "limiting GTT\n");
  556. mc->gtt_size = size_bf;
  557. }
  558. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  559. } else {
  560. if (mc->gtt_size > size_af) {
  561. dev_warn(adev->dev, "limiting GTT\n");
  562. mc->gtt_size = size_af;
  563. }
  564. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  565. }
  566. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  567. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  568. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  569. }
  570. /*
  571. * GPU helpers function.
  572. */
  573. /**
  574. * amdgpu_card_posted - check if the hw has already been initialized
  575. *
  576. * @adev: amdgpu_device pointer
  577. *
  578. * Check if the asic has been initialized (all asics).
  579. * Used at driver startup.
  580. * Returns true if initialized or false if not.
  581. */
  582. bool amdgpu_card_posted(struct amdgpu_device *adev)
  583. {
  584. uint32_t reg;
  585. /* then check MEM_SIZE, in case the crtcs are off */
  586. reg = RREG32(mmCONFIG_MEMSIZE);
  587. if (reg)
  588. return true;
  589. return false;
  590. }
  591. /**
  592. * amdgpu_dummy_page_init - init dummy page used by the driver
  593. *
  594. * @adev: amdgpu_device pointer
  595. *
  596. * Allocate the dummy page used by the driver (all asics).
  597. * This dummy page is used by the driver as a filler for gart entries
  598. * when pages are taken out of the GART
  599. * Returns 0 on sucess, -ENOMEM on failure.
  600. */
  601. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  602. {
  603. if (adev->dummy_page.page)
  604. return 0;
  605. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  606. if (adev->dummy_page.page == NULL)
  607. return -ENOMEM;
  608. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  609. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  610. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  611. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  612. __free_page(adev->dummy_page.page);
  613. adev->dummy_page.page = NULL;
  614. return -ENOMEM;
  615. }
  616. return 0;
  617. }
  618. /**
  619. * amdgpu_dummy_page_fini - free dummy page used by the driver
  620. *
  621. * @adev: amdgpu_device pointer
  622. *
  623. * Frees the dummy page used by the driver (all asics).
  624. */
  625. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  626. {
  627. if (adev->dummy_page.page == NULL)
  628. return;
  629. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  630. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  631. __free_page(adev->dummy_page.page);
  632. adev->dummy_page.page = NULL;
  633. }
  634. /* ATOM accessor methods */
  635. /*
  636. * ATOM is an interpreted byte code stored in tables in the vbios. The
  637. * driver registers callbacks to access registers and the interpreter
  638. * in the driver parses the tables and executes then to program specific
  639. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  640. * atombios.h, and atom.c
  641. */
  642. /**
  643. * cail_pll_read - read PLL register
  644. *
  645. * @info: atom card_info pointer
  646. * @reg: PLL register offset
  647. *
  648. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  649. * Returns the value of the PLL register.
  650. */
  651. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  652. {
  653. return 0;
  654. }
  655. /**
  656. * cail_pll_write - write PLL register
  657. *
  658. * @info: atom card_info pointer
  659. * @reg: PLL register offset
  660. * @val: value to write to the pll register
  661. *
  662. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  663. */
  664. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  665. {
  666. }
  667. /**
  668. * cail_mc_read - read MC (Memory Controller) register
  669. *
  670. * @info: atom card_info pointer
  671. * @reg: MC register offset
  672. *
  673. * Provides an MC register accessor for the atom interpreter (r4xx+).
  674. * Returns the value of the MC register.
  675. */
  676. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  677. {
  678. return 0;
  679. }
  680. /**
  681. * cail_mc_write - write MC (Memory Controller) register
  682. *
  683. * @info: atom card_info pointer
  684. * @reg: MC register offset
  685. * @val: value to write to the pll register
  686. *
  687. * Provides a MC register accessor for the atom interpreter (r4xx+).
  688. */
  689. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  690. {
  691. }
  692. /**
  693. * cail_reg_write - write MMIO register
  694. *
  695. * @info: atom card_info pointer
  696. * @reg: MMIO register offset
  697. * @val: value to write to the pll register
  698. *
  699. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  700. */
  701. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  702. {
  703. struct amdgpu_device *adev = info->dev->dev_private;
  704. WREG32(reg, val);
  705. }
  706. /**
  707. * cail_reg_read - read MMIO register
  708. *
  709. * @info: atom card_info pointer
  710. * @reg: MMIO register offset
  711. *
  712. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  713. * Returns the value of the MMIO register.
  714. */
  715. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  716. {
  717. struct amdgpu_device *adev = info->dev->dev_private;
  718. uint32_t r;
  719. r = RREG32(reg);
  720. return r;
  721. }
  722. /**
  723. * cail_ioreg_write - write IO register
  724. *
  725. * @info: atom card_info pointer
  726. * @reg: IO register offset
  727. * @val: value to write to the pll register
  728. *
  729. * Provides a IO register accessor for the atom interpreter (r4xx+).
  730. */
  731. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  732. {
  733. struct amdgpu_device *adev = info->dev->dev_private;
  734. WREG32_IO(reg, val);
  735. }
  736. /**
  737. * cail_ioreg_read - read IO register
  738. *
  739. * @info: atom card_info pointer
  740. * @reg: IO register offset
  741. *
  742. * Provides an IO register accessor for the atom interpreter (r4xx+).
  743. * Returns the value of the IO register.
  744. */
  745. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  746. {
  747. struct amdgpu_device *adev = info->dev->dev_private;
  748. uint32_t r;
  749. r = RREG32_IO(reg);
  750. return r;
  751. }
  752. /**
  753. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  754. *
  755. * @adev: amdgpu_device pointer
  756. *
  757. * Frees the driver info and register access callbacks for the ATOM
  758. * interpreter (r4xx+).
  759. * Called at driver shutdown.
  760. */
  761. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  762. {
  763. if (adev->mode_info.atom_context)
  764. kfree(adev->mode_info.atom_context->scratch);
  765. kfree(adev->mode_info.atom_context);
  766. adev->mode_info.atom_context = NULL;
  767. kfree(adev->mode_info.atom_card_info);
  768. adev->mode_info.atom_card_info = NULL;
  769. }
  770. /**
  771. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  772. *
  773. * @adev: amdgpu_device pointer
  774. *
  775. * Initializes the driver info and register access callbacks for the
  776. * ATOM interpreter (r4xx+).
  777. * Returns 0 on sucess, -ENOMEM on failure.
  778. * Called at driver startup.
  779. */
  780. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  781. {
  782. struct card_info *atom_card_info =
  783. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  784. if (!atom_card_info)
  785. return -ENOMEM;
  786. adev->mode_info.atom_card_info = atom_card_info;
  787. atom_card_info->dev = adev->ddev;
  788. atom_card_info->reg_read = cail_reg_read;
  789. atom_card_info->reg_write = cail_reg_write;
  790. /* needed for iio ops */
  791. if (adev->rio_mem) {
  792. atom_card_info->ioreg_read = cail_ioreg_read;
  793. atom_card_info->ioreg_write = cail_ioreg_write;
  794. } else {
  795. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  796. atom_card_info->ioreg_read = cail_reg_read;
  797. atom_card_info->ioreg_write = cail_reg_write;
  798. }
  799. atom_card_info->mc_read = cail_mc_read;
  800. atom_card_info->mc_write = cail_mc_write;
  801. atom_card_info->pll_read = cail_pll_read;
  802. atom_card_info->pll_write = cail_pll_write;
  803. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  804. if (!adev->mode_info.atom_context) {
  805. amdgpu_atombios_fini(adev);
  806. return -ENOMEM;
  807. }
  808. mutex_init(&adev->mode_info.atom_context->mutex);
  809. amdgpu_atombios_scratch_regs_init(adev);
  810. amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
  811. return 0;
  812. }
  813. /* if we get transitioned to only one device, take VGA back */
  814. /**
  815. * amdgpu_vga_set_decode - enable/disable vga decode
  816. *
  817. * @cookie: amdgpu_device pointer
  818. * @state: enable/disable vga decode
  819. *
  820. * Enable/disable vga decode (all asics).
  821. * Returns VGA resource flags.
  822. */
  823. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  824. {
  825. struct amdgpu_device *adev = cookie;
  826. amdgpu_asic_set_vga_state(adev, state);
  827. if (state)
  828. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  829. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  830. else
  831. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  832. }
  833. /**
  834. * amdgpu_check_pot_argument - check that argument is a power of two
  835. *
  836. * @arg: value to check
  837. *
  838. * Validates that a certain argument is a power of two (all asics).
  839. * Returns true if argument is valid.
  840. */
  841. static bool amdgpu_check_pot_argument(int arg)
  842. {
  843. return (arg & (arg - 1)) == 0;
  844. }
  845. /**
  846. * amdgpu_check_arguments - validate module params
  847. *
  848. * @adev: amdgpu_device pointer
  849. *
  850. * Validates certain module parameters and updates
  851. * the associated values used by the driver (all asics).
  852. */
  853. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  854. {
  855. if (amdgpu_sched_jobs < 4) {
  856. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  857. amdgpu_sched_jobs);
  858. amdgpu_sched_jobs = 4;
  859. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  860. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  861. amdgpu_sched_jobs);
  862. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  863. }
  864. if (amdgpu_gart_size != -1) {
  865. /* gtt size must be greater or equal to 32M */
  866. if (amdgpu_gart_size < 32) {
  867. dev_warn(adev->dev, "gart size (%d) too small\n",
  868. amdgpu_gart_size);
  869. amdgpu_gart_size = -1;
  870. }
  871. }
  872. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  873. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  874. amdgpu_vm_size);
  875. amdgpu_vm_size = 8;
  876. }
  877. if (amdgpu_vm_size < 1) {
  878. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  879. amdgpu_vm_size);
  880. amdgpu_vm_size = 8;
  881. }
  882. /*
  883. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  884. */
  885. if (amdgpu_vm_size > 1024) {
  886. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  887. amdgpu_vm_size);
  888. amdgpu_vm_size = 8;
  889. }
  890. /* defines number of bits in page table versus page directory,
  891. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  892. * page table and the remaining bits are in the page directory */
  893. if (amdgpu_vm_block_size == -1) {
  894. /* Total bits covered by PD + PTs */
  895. unsigned bits = ilog2(amdgpu_vm_size) + 18;
  896. /* Make sure the PD is 4K in size up to 8GB address space.
  897. Above that split equal between PD and PTs */
  898. if (amdgpu_vm_size <= 8)
  899. amdgpu_vm_block_size = bits - 9;
  900. else
  901. amdgpu_vm_block_size = (bits + 3) / 2;
  902. } else if (amdgpu_vm_block_size < 9) {
  903. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  904. amdgpu_vm_block_size);
  905. amdgpu_vm_block_size = 9;
  906. }
  907. if (amdgpu_vm_block_size > 24 ||
  908. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  909. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  910. amdgpu_vm_block_size);
  911. amdgpu_vm_block_size = 9;
  912. }
  913. }
  914. /**
  915. * amdgpu_switcheroo_set_state - set switcheroo state
  916. *
  917. * @pdev: pci dev pointer
  918. * @state: vga_switcheroo state
  919. *
  920. * Callback for the switcheroo driver. Suspends or resumes the
  921. * the asics before or after it is powered up using ACPI methods.
  922. */
  923. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  924. {
  925. struct drm_device *dev = pci_get_drvdata(pdev);
  926. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  927. return;
  928. if (state == VGA_SWITCHEROO_ON) {
  929. unsigned d3_delay = dev->pdev->d3_delay;
  930. printk(KERN_INFO "amdgpu: switched on\n");
  931. /* don't suspend or resume card normally */
  932. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  933. amdgpu_resume_kms(dev, true, true);
  934. dev->pdev->d3_delay = d3_delay;
  935. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  936. drm_kms_helper_poll_enable(dev);
  937. } else {
  938. printk(KERN_INFO "amdgpu: switched off\n");
  939. drm_kms_helper_poll_disable(dev);
  940. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  941. amdgpu_suspend_kms(dev, true, true);
  942. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  943. }
  944. }
  945. /**
  946. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  947. *
  948. * @pdev: pci dev pointer
  949. *
  950. * Callback for the switcheroo driver. Check of the switcheroo
  951. * state can be changed.
  952. * Returns true if the state can be changed, false if not.
  953. */
  954. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  955. {
  956. struct drm_device *dev = pci_get_drvdata(pdev);
  957. /*
  958. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  959. * locking inversion with the driver load path. And the access here is
  960. * completely racy anyway. So don't bother with locking for now.
  961. */
  962. return dev->open_count == 0;
  963. }
  964. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  965. .set_gpu_state = amdgpu_switcheroo_set_state,
  966. .reprobe = NULL,
  967. .can_switch = amdgpu_switcheroo_can_switch,
  968. };
  969. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  970. enum amd_ip_block_type block_type,
  971. enum amd_clockgating_state state)
  972. {
  973. int i, r = 0;
  974. for (i = 0; i < adev->num_ip_blocks; i++) {
  975. if (adev->ip_blocks[i].type == block_type) {
  976. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  977. state);
  978. if (r)
  979. return r;
  980. }
  981. }
  982. return r;
  983. }
  984. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  985. enum amd_ip_block_type block_type,
  986. enum amd_powergating_state state)
  987. {
  988. int i, r = 0;
  989. for (i = 0; i < adev->num_ip_blocks; i++) {
  990. if (adev->ip_blocks[i].type == block_type) {
  991. r = adev->ip_blocks[i].funcs->set_powergating_state((void *)adev,
  992. state);
  993. if (r)
  994. return r;
  995. }
  996. }
  997. return r;
  998. }
  999. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  1000. struct amdgpu_device *adev,
  1001. enum amd_ip_block_type type)
  1002. {
  1003. int i;
  1004. for (i = 0; i < adev->num_ip_blocks; i++)
  1005. if (adev->ip_blocks[i].type == type)
  1006. return &adev->ip_blocks[i];
  1007. return NULL;
  1008. }
  1009. /**
  1010. * amdgpu_ip_block_version_cmp
  1011. *
  1012. * @adev: amdgpu_device pointer
  1013. * @type: enum amd_ip_block_type
  1014. * @major: major version
  1015. * @minor: minor version
  1016. *
  1017. * return 0 if equal or greater
  1018. * return 1 if smaller or the ip_block doesn't exist
  1019. */
  1020. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1021. enum amd_ip_block_type type,
  1022. u32 major, u32 minor)
  1023. {
  1024. const struct amdgpu_ip_block_version *ip_block;
  1025. ip_block = amdgpu_get_ip_block(adev, type);
  1026. if (ip_block && ((ip_block->major > major) ||
  1027. ((ip_block->major == major) &&
  1028. (ip_block->minor >= minor))))
  1029. return 0;
  1030. return 1;
  1031. }
  1032. static int amdgpu_early_init(struct amdgpu_device *adev)
  1033. {
  1034. int i, r;
  1035. switch (adev->asic_type) {
  1036. case CHIP_TOPAZ:
  1037. case CHIP_TONGA:
  1038. case CHIP_FIJI:
  1039. case CHIP_POLARIS11:
  1040. case CHIP_POLARIS10:
  1041. case CHIP_CARRIZO:
  1042. case CHIP_STONEY:
  1043. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1044. adev->family = AMDGPU_FAMILY_CZ;
  1045. else
  1046. adev->family = AMDGPU_FAMILY_VI;
  1047. r = vi_set_ip_blocks(adev);
  1048. if (r)
  1049. return r;
  1050. break;
  1051. #ifdef CONFIG_DRM_AMDGPU_CIK
  1052. case CHIP_BONAIRE:
  1053. case CHIP_HAWAII:
  1054. case CHIP_KAVERI:
  1055. case CHIP_KABINI:
  1056. case CHIP_MULLINS:
  1057. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1058. adev->family = AMDGPU_FAMILY_CI;
  1059. else
  1060. adev->family = AMDGPU_FAMILY_KV;
  1061. r = cik_set_ip_blocks(adev);
  1062. if (r)
  1063. return r;
  1064. break;
  1065. #endif
  1066. default:
  1067. /* FIXME: not supported yet */
  1068. return -EINVAL;
  1069. }
  1070. adev->ip_block_status = kcalloc(adev->num_ip_blocks,
  1071. sizeof(struct amdgpu_ip_block_status), GFP_KERNEL);
  1072. if (adev->ip_block_status == NULL)
  1073. return -ENOMEM;
  1074. if (adev->ip_blocks == NULL) {
  1075. DRM_ERROR("No IP blocks found!\n");
  1076. return r;
  1077. }
  1078. for (i = 0; i < adev->num_ip_blocks; i++) {
  1079. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1080. DRM_ERROR("disabled ip block: %d\n", i);
  1081. adev->ip_block_status[i].valid = false;
  1082. } else {
  1083. if (adev->ip_blocks[i].funcs->early_init) {
  1084. r = adev->ip_blocks[i].funcs->early_init((void *)adev);
  1085. if (r == -ENOENT) {
  1086. adev->ip_block_status[i].valid = false;
  1087. } else if (r) {
  1088. DRM_ERROR("early_init %d failed %d\n", i, r);
  1089. return r;
  1090. } else {
  1091. adev->ip_block_status[i].valid = true;
  1092. }
  1093. } else {
  1094. adev->ip_block_status[i].valid = true;
  1095. }
  1096. }
  1097. }
  1098. return 0;
  1099. }
  1100. static int amdgpu_init(struct amdgpu_device *adev)
  1101. {
  1102. int i, r;
  1103. for (i = 0; i < adev->num_ip_blocks; i++) {
  1104. if (!adev->ip_block_status[i].valid)
  1105. continue;
  1106. r = adev->ip_blocks[i].funcs->sw_init((void *)adev);
  1107. if (r) {
  1108. DRM_ERROR("sw_init %d failed %d\n", i, r);
  1109. return r;
  1110. }
  1111. adev->ip_block_status[i].sw = true;
  1112. /* need to do gmc hw init early so we can allocate gpu mem */
  1113. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1114. r = amdgpu_vram_scratch_init(adev);
  1115. if (r) {
  1116. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1117. return r;
  1118. }
  1119. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1120. if (r) {
  1121. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1122. return r;
  1123. }
  1124. r = amdgpu_wb_init(adev);
  1125. if (r) {
  1126. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1127. return r;
  1128. }
  1129. adev->ip_block_status[i].hw = true;
  1130. }
  1131. }
  1132. for (i = 0; i < adev->num_ip_blocks; i++) {
  1133. if (!adev->ip_block_status[i].sw)
  1134. continue;
  1135. /* gmc hw init is done early */
  1136. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC)
  1137. continue;
  1138. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1139. if (r) {
  1140. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1141. return r;
  1142. }
  1143. adev->ip_block_status[i].hw = true;
  1144. }
  1145. return 0;
  1146. }
  1147. static int amdgpu_late_init(struct amdgpu_device *adev)
  1148. {
  1149. int i = 0, r;
  1150. for (i = 0; i < adev->num_ip_blocks; i++) {
  1151. if (!adev->ip_block_status[i].valid)
  1152. continue;
  1153. /* enable clockgating to save power */
  1154. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1155. AMD_CG_STATE_GATE);
  1156. if (r) {
  1157. DRM_ERROR("set_clockgating_state(gate) %d failed %d\n", i, r);
  1158. return r;
  1159. }
  1160. if (adev->ip_blocks[i].funcs->late_init) {
  1161. r = adev->ip_blocks[i].funcs->late_init((void *)adev);
  1162. if (r) {
  1163. DRM_ERROR("late_init %d failed %d\n", i, r);
  1164. return r;
  1165. }
  1166. }
  1167. }
  1168. return 0;
  1169. }
  1170. static int amdgpu_fini(struct amdgpu_device *adev)
  1171. {
  1172. int i, r;
  1173. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1174. if (!adev->ip_block_status[i].hw)
  1175. continue;
  1176. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1177. amdgpu_wb_fini(adev);
  1178. amdgpu_vram_scratch_fini(adev);
  1179. }
  1180. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1181. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1182. AMD_CG_STATE_UNGATE);
  1183. if (r) {
  1184. DRM_ERROR("set_clockgating_state(ungate) %d failed %d\n", i, r);
  1185. return r;
  1186. }
  1187. r = adev->ip_blocks[i].funcs->hw_fini((void *)adev);
  1188. /* XXX handle errors */
  1189. if (r) {
  1190. DRM_DEBUG("hw_fini %d failed %d\n", i, r);
  1191. }
  1192. adev->ip_block_status[i].hw = false;
  1193. }
  1194. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1195. if (!adev->ip_block_status[i].sw)
  1196. continue;
  1197. r = adev->ip_blocks[i].funcs->sw_fini((void *)adev);
  1198. /* XXX handle errors */
  1199. if (r) {
  1200. DRM_DEBUG("sw_fini %d failed %d\n", i, r);
  1201. }
  1202. adev->ip_block_status[i].sw = false;
  1203. adev->ip_block_status[i].valid = false;
  1204. }
  1205. return 0;
  1206. }
  1207. static int amdgpu_suspend(struct amdgpu_device *adev)
  1208. {
  1209. int i, r;
  1210. /* ungate SMC block first */
  1211. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1212. AMD_CG_STATE_UNGATE);
  1213. if (r) {
  1214. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1215. }
  1216. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1217. if (!adev->ip_block_status[i].valid)
  1218. continue;
  1219. /* ungate blocks so that suspend can properly shut them down */
  1220. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1221. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1222. AMD_CG_STATE_UNGATE);
  1223. if (r) {
  1224. DRM_ERROR("set_clockgating_state(ungate) %d failed %d\n", i, r);
  1225. }
  1226. }
  1227. /* XXX handle errors */
  1228. r = adev->ip_blocks[i].funcs->suspend(adev);
  1229. /* XXX handle errors */
  1230. if (r) {
  1231. DRM_ERROR("suspend %d failed %d\n", i, r);
  1232. }
  1233. }
  1234. return 0;
  1235. }
  1236. static int amdgpu_resume(struct amdgpu_device *adev)
  1237. {
  1238. int i, r;
  1239. for (i = 0; i < adev->num_ip_blocks; i++) {
  1240. if (!adev->ip_block_status[i].valid)
  1241. continue;
  1242. r = adev->ip_blocks[i].funcs->resume(adev);
  1243. if (r) {
  1244. DRM_ERROR("resume %d failed %d\n", i, r);
  1245. return r;
  1246. }
  1247. }
  1248. return 0;
  1249. }
  1250. /**
  1251. * amdgpu_device_init - initialize the driver
  1252. *
  1253. * @adev: amdgpu_device pointer
  1254. * @pdev: drm dev pointer
  1255. * @pdev: pci dev pointer
  1256. * @flags: driver flags
  1257. *
  1258. * Initializes the driver info and hw (all asics).
  1259. * Returns 0 for success or an error on failure.
  1260. * Called at driver startup.
  1261. */
  1262. int amdgpu_device_init(struct amdgpu_device *adev,
  1263. struct drm_device *ddev,
  1264. struct pci_dev *pdev,
  1265. uint32_t flags)
  1266. {
  1267. int r, i;
  1268. bool runtime = false;
  1269. adev->shutdown = false;
  1270. adev->dev = &pdev->dev;
  1271. adev->ddev = ddev;
  1272. adev->pdev = pdev;
  1273. adev->flags = flags;
  1274. adev->asic_type = flags & AMD_ASIC_MASK;
  1275. adev->is_atom_bios = false;
  1276. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1277. adev->mc.gtt_size = 512 * 1024 * 1024;
  1278. adev->accel_working = false;
  1279. adev->num_rings = 0;
  1280. adev->mman.buffer_funcs = NULL;
  1281. adev->mman.buffer_funcs_ring = NULL;
  1282. adev->vm_manager.vm_pte_funcs = NULL;
  1283. adev->vm_manager.vm_pte_num_rings = 0;
  1284. adev->gart.gart_funcs = NULL;
  1285. adev->fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
  1286. adev->smc_rreg = &amdgpu_invalid_rreg;
  1287. adev->smc_wreg = &amdgpu_invalid_wreg;
  1288. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1289. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1290. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1291. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1292. adev->didt_rreg = &amdgpu_invalid_rreg;
  1293. adev->didt_wreg = &amdgpu_invalid_wreg;
  1294. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1295. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1296. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1297. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1298. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1299. /* mutex initialization are all done here so we
  1300. * can recall function without having locking issues */
  1301. mutex_init(&adev->vm_manager.lock);
  1302. atomic_set(&adev->irq.ih.lock, 0);
  1303. mutex_init(&adev->pm.mutex);
  1304. mutex_init(&adev->gfx.gpu_clock_mutex);
  1305. mutex_init(&adev->srbm_mutex);
  1306. mutex_init(&adev->grbm_idx_mutex);
  1307. mutex_init(&adev->mn_lock);
  1308. hash_init(adev->mn_hash);
  1309. amdgpu_check_arguments(adev);
  1310. /* Registers mapping */
  1311. /* TODO: block userspace mapping of io register */
  1312. spin_lock_init(&adev->mmio_idx_lock);
  1313. spin_lock_init(&adev->smc_idx_lock);
  1314. spin_lock_init(&adev->pcie_idx_lock);
  1315. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1316. spin_lock_init(&adev->didt_idx_lock);
  1317. spin_lock_init(&adev->audio_endpt_idx_lock);
  1318. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1319. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1320. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1321. if (adev->rmmio == NULL) {
  1322. return -ENOMEM;
  1323. }
  1324. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1325. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1326. /* doorbell bar mapping */
  1327. amdgpu_doorbell_init(adev);
  1328. /* io port mapping */
  1329. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1330. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1331. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1332. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1333. break;
  1334. }
  1335. }
  1336. if (adev->rio_mem == NULL)
  1337. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1338. /* early init functions */
  1339. r = amdgpu_early_init(adev);
  1340. if (r)
  1341. return r;
  1342. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1343. /* this will fail for cards that aren't VGA class devices, just
  1344. * ignore it */
  1345. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1346. if (amdgpu_runtime_pm == 1)
  1347. runtime = true;
  1348. if (amdgpu_device_is_px(ddev) && amdgpu_has_atpx_dgpu_power_cntl())
  1349. runtime = true;
  1350. vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
  1351. if (runtime)
  1352. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1353. /* Read BIOS */
  1354. if (!amdgpu_get_bios(adev))
  1355. return -EINVAL;
  1356. /* Must be an ATOMBIOS */
  1357. if (!adev->is_atom_bios) {
  1358. dev_err(adev->dev, "Expecting atombios for GPU\n");
  1359. return -EINVAL;
  1360. }
  1361. r = amdgpu_atombios_init(adev);
  1362. if (r) {
  1363. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1364. return r;
  1365. }
  1366. /* See if the asic supports SR-IOV */
  1367. adev->virtualization.supports_sr_iov =
  1368. amdgpu_atombios_has_gpu_virtualization_table(adev);
  1369. /* Post card if necessary */
  1370. if (!amdgpu_card_posted(adev) ||
  1371. adev->virtualization.supports_sr_iov) {
  1372. if (!adev->bios) {
  1373. dev_err(adev->dev, "Card not posted and no BIOS - ignoring\n");
  1374. return -EINVAL;
  1375. }
  1376. DRM_INFO("GPU not posted. posting now...\n");
  1377. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1378. }
  1379. /* Initialize clocks */
  1380. r = amdgpu_atombios_get_clock_info(adev);
  1381. if (r) {
  1382. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1383. return r;
  1384. }
  1385. /* init i2c buses */
  1386. amdgpu_atombios_i2c_init(adev);
  1387. /* Fence driver */
  1388. r = amdgpu_fence_driver_init(adev);
  1389. if (r) {
  1390. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1391. return r;
  1392. }
  1393. /* init the mode config */
  1394. drm_mode_config_init(adev->ddev);
  1395. r = amdgpu_init(adev);
  1396. if (r) {
  1397. dev_err(adev->dev, "amdgpu_init failed\n");
  1398. amdgpu_fini(adev);
  1399. return r;
  1400. }
  1401. adev->accel_working = true;
  1402. amdgpu_fbdev_init(adev);
  1403. r = amdgpu_ib_pool_init(adev);
  1404. if (r) {
  1405. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1406. return r;
  1407. }
  1408. r = amdgpu_ib_ring_tests(adev);
  1409. if (r)
  1410. DRM_ERROR("ib ring test failed (%d).\n", r);
  1411. r = amdgpu_gem_debugfs_init(adev);
  1412. if (r) {
  1413. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1414. }
  1415. r = amdgpu_debugfs_regs_init(adev);
  1416. if (r) {
  1417. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1418. }
  1419. if ((amdgpu_testing & 1)) {
  1420. if (adev->accel_working)
  1421. amdgpu_test_moves(adev);
  1422. else
  1423. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1424. }
  1425. if ((amdgpu_testing & 2)) {
  1426. if (adev->accel_working)
  1427. amdgpu_test_syncing(adev);
  1428. else
  1429. DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
  1430. }
  1431. if (amdgpu_benchmarking) {
  1432. if (adev->accel_working)
  1433. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1434. else
  1435. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1436. }
  1437. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1438. * explicit gating rather than handling it automatically.
  1439. */
  1440. r = amdgpu_late_init(adev);
  1441. if (r) {
  1442. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1443. return r;
  1444. }
  1445. return 0;
  1446. }
  1447. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
  1448. /**
  1449. * amdgpu_device_fini - tear down the driver
  1450. *
  1451. * @adev: amdgpu_device pointer
  1452. *
  1453. * Tear down the driver info (all asics).
  1454. * Called at driver shutdown.
  1455. */
  1456. void amdgpu_device_fini(struct amdgpu_device *adev)
  1457. {
  1458. int r;
  1459. DRM_INFO("amdgpu: finishing device.\n");
  1460. adev->shutdown = true;
  1461. /* evict vram memory */
  1462. amdgpu_bo_evict_vram(adev);
  1463. amdgpu_ib_pool_fini(adev);
  1464. amdgpu_fence_driver_fini(adev);
  1465. amdgpu_fbdev_fini(adev);
  1466. r = amdgpu_fini(adev);
  1467. kfree(adev->ip_block_status);
  1468. adev->ip_block_status = NULL;
  1469. adev->accel_working = false;
  1470. /* free i2c buses */
  1471. amdgpu_i2c_fini(adev);
  1472. amdgpu_atombios_fini(adev);
  1473. kfree(adev->bios);
  1474. adev->bios = NULL;
  1475. vga_switcheroo_unregister_client(adev->pdev);
  1476. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1477. if (adev->rio_mem)
  1478. pci_iounmap(adev->pdev, adev->rio_mem);
  1479. adev->rio_mem = NULL;
  1480. iounmap(adev->rmmio);
  1481. adev->rmmio = NULL;
  1482. amdgpu_doorbell_fini(adev);
  1483. amdgpu_debugfs_regs_cleanup(adev);
  1484. amdgpu_debugfs_remove_files(adev);
  1485. }
  1486. /*
  1487. * Suspend & resume.
  1488. */
  1489. /**
  1490. * amdgpu_suspend_kms - initiate device suspend
  1491. *
  1492. * @pdev: drm dev pointer
  1493. * @state: suspend state
  1494. *
  1495. * Puts the hw in the suspend state (all asics).
  1496. * Returns 0 for success or an error on failure.
  1497. * Called at driver suspend.
  1498. */
  1499. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
  1500. {
  1501. struct amdgpu_device *adev;
  1502. struct drm_crtc *crtc;
  1503. struct drm_connector *connector;
  1504. int r;
  1505. if (dev == NULL || dev->dev_private == NULL) {
  1506. return -ENODEV;
  1507. }
  1508. adev = dev->dev_private;
  1509. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1510. return 0;
  1511. drm_kms_helper_poll_disable(dev);
  1512. /* turn off display hw */
  1513. drm_modeset_lock_all(dev);
  1514. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1515. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1516. }
  1517. drm_modeset_unlock_all(dev);
  1518. /* unpin the front buffers and cursors */
  1519. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1520. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1521. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1522. struct amdgpu_bo *robj;
  1523. if (amdgpu_crtc->cursor_bo) {
  1524. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1525. r = amdgpu_bo_reserve(aobj, false);
  1526. if (r == 0) {
  1527. amdgpu_bo_unpin(aobj);
  1528. amdgpu_bo_unreserve(aobj);
  1529. }
  1530. }
  1531. if (rfb == NULL || rfb->obj == NULL) {
  1532. continue;
  1533. }
  1534. robj = gem_to_amdgpu_bo(rfb->obj);
  1535. /* don't unpin kernel fb objects */
  1536. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1537. r = amdgpu_bo_reserve(robj, false);
  1538. if (r == 0) {
  1539. amdgpu_bo_unpin(robj);
  1540. amdgpu_bo_unreserve(robj);
  1541. }
  1542. }
  1543. }
  1544. /* evict vram memory */
  1545. amdgpu_bo_evict_vram(adev);
  1546. amdgpu_fence_driver_suspend(adev);
  1547. r = amdgpu_suspend(adev);
  1548. /* evict remaining vram memory */
  1549. amdgpu_bo_evict_vram(adev);
  1550. pci_save_state(dev->pdev);
  1551. if (suspend) {
  1552. /* Shut down the device */
  1553. pci_disable_device(dev->pdev);
  1554. pci_set_power_state(dev->pdev, PCI_D3hot);
  1555. }
  1556. if (fbcon) {
  1557. console_lock();
  1558. amdgpu_fbdev_set_suspend(adev, 1);
  1559. console_unlock();
  1560. }
  1561. return 0;
  1562. }
  1563. /**
  1564. * amdgpu_resume_kms - initiate device resume
  1565. *
  1566. * @pdev: drm dev pointer
  1567. *
  1568. * Bring the hw back to operating state (all asics).
  1569. * Returns 0 for success or an error on failure.
  1570. * Called at driver resume.
  1571. */
  1572. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
  1573. {
  1574. struct drm_connector *connector;
  1575. struct amdgpu_device *adev = dev->dev_private;
  1576. struct drm_crtc *crtc;
  1577. int r;
  1578. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1579. return 0;
  1580. if (fbcon) {
  1581. console_lock();
  1582. }
  1583. if (resume) {
  1584. pci_set_power_state(dev->pdev, PCI_D0);
  1585. pci_restore_state(dev->pdev);
  1586. if (pci_enable_device(dev->pdev)) {
  1587. if (fbcon)
  1588. console_unlock();
  1589. return -1;
  1590. }
  1591. }
  1592. /* post card */
  1593. if (!amdgpu_card_posted(adev))
  1594. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1595. r = amdgpu_resume(adev);
  1596. if (r)
  1597. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  1598. amdgpu_fence_driver_resume(adev);
  1599. if (resume) {
  1600. r = amdgpu_ib_ring_tests(adev);
  1601. if (r)
  1602. DRM_ERROR("ib ring test failed (%d).\n", r);
  1603. }
  1604. r = amdgpu_late_init(adev);
  1605. if (r)
  1606. return r;
  1607. /* pin cursors */
  1608. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1609. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1610. if (amdgpu_crtc->cursor_bo) {
  1611. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1612. r = amdgpu_bo_reserve(aobj, false);
  1613. if (r == 0) {
  1614. r = amdgpu_bo_pin(aobj,
  1615. AMDGPU_GEM_DOMAIN_VRAM,
  1616. &amdgpu_crtc->cursor_addr);
  1617. if (r != 0)
  1618. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1619. amdgpu_bo_unreserve(aobj);
  1620. }
  1621. }
  1622. }
  1623. /* blat the mode back in */
  1624. if (fbcon) {
  1625. drm_helper_resume_force_mode(dev);
  1626. /* turn on display hw */
  1627. drm_modeset_lock_all(dev);
  1628. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1629. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1630. }
  1631. drm_modeset_unlock_all(dev);
  1632. }
  1633. drm_kms_helper_poll_enable(dev);
  1634. drm_helper_hpd_irq_event(dev);
  1635. if (fbcon) {
  1636. amdgpu_fbdev_set_suspend(adev, 0);
  1637. console_unlock();
  1638. }
  1639. return 0;
  1640. }
  1641. /**
  1642. * amdgpu_gpu_reset - reset the asic
  1643. *
  1644. * @adev: amdgpu device pointer
  1645. *
  1646. * Attempt the reset the GPU if it has hung (all asics).
  1647. * Returns 0 for success or an error on failure.
  1648. */
  1649. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  1650. {
  1651. unsigned ring_sizes[AMDGPU_MAX_RINGS];
  1652. uint32_t *ring_data[AMDGPU_MAX_RINGS];
  1653. bool saved = false;
  1654. int i, r;
  1655. int resched;
  1656. atomic_inc(&adev->gpu_reset_counter);
  1657. /* block TTM */
  1658. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  1659. r = amdgpu_suspend(adev);
  1660. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1661. struct amdgpu_ring *ring = adev->rings[i];
  1662. if (!ring)
  1663. continue;
  1664. ring_sizes[i] = amdgpu_ring_backup(ring, &ring_data[i]);
  1665. if (ring_sizes[i]) {
  1666. saved = true;
  1667. dev_info(adev->dev, "Saved %d dwords of commands "
  1668. "on ring %d.\n", ring_sizes[i], i);
  1669. }
  1670. }
  1671. retry:
  1672. r = amdgpu_asic_reset(adev);
  1673. /* post card */
  1674. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1675. if (!r) {
  1676. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  1677. r = amdgpu_resume(adev);
  1678. }
  1679. if (!r) {
  1680. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1681. struct amdgpu_ring *ring = adev->rings[i];
  1682. if (!ring)
  1683. continue;
  1684. amdgpu_ring_restore(ring, ring_sizes[i], ring_data[i]);
  1685. ring_sizes[i] = 0;
  1686. ring_data[i] = NULL;
  1687. }
  1688. r = amdgpu_ib_ring_tests(adev);
  1689. if (r) {
  1690. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  1691. if (saved) {
  1692. saved = false;
  1693. r = amdgpu_suspend(adev);
  1694. goto retry;
  1695. }
  1696. }
  1697. } else {
  1698. amdgpu_fence_driver_force_completion(adev);
  1699. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1700. if (adev->rings[i])
  1701. kfree(ring_data[i]);
  1702. }
  1703. }
  1704. drm_helper_resume_force_mode(adev->ddev);
  1705. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  1706. if (r) {
  1707. /* bad news, how to tell it to userspace ? */
  1708. dev_info(adev->dev, "GPU reset failed\n");
  1709. }
  1710. return r;
  1711. }
  1712. #define AMDGPU_DEFAULT_PCIE_GEN_MASK 0x30007 /* gen: chipset 1/2, asic 1/2/3 */
  1713. #define AMDGPU_DEFAULT_PCIE_MLW_MASK 0x2f0000 /* 1/2/4/8/16 lanes */
  1714. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  1715. {
  1716. u32 mask;
  1717. int ret;
  1718. if (amdgpu_pcie_gen_cap)
  1719. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  1720. if (amdgpu_pcie_lane_cap)
  1721. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  1722. /* covers APUs as well */
  1723. if (pci_is_root_bus(adev->pdev->bus)) {
  1724. if (adev->pm.pcie_gen_mask == 0)
  1725. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  1726. if (adev->pm.pcie_mlw_mask == 0)
  1727. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  1728. return;
  1729. }
  1730. if (adev->pm.pcie_gen_mask == 0) {
  1731. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  1732. if (!ret) {
  1733. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  1734. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  1735. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  1736. if (mask & DRM_PCIE_SPEED_25)
  1737. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  1738. if (mask & DRM_PCIE_SPEED_50)
  1739. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  1740. if (mask & DRM_PCIE_SPEED_80)
  1741. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  1742. } else {
  1743. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  1744. }
  1745. }
  1746. if (adev->pm.pcie_mlw_mask == 0) {
  1747. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  1748. if (!ret) {
  1749. switch (mask) {
  1750. case 32:
  1751. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  1752. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  1753. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  1754. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  1755. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  1756. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  1757. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  1758. break;
  1759. case 16:
  1760. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  1761. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  1762. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  1763. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  1764. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  1765. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  1766. break;
  1767. case 12:
  1768. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  1769. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  1770. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  1771. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  1772. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  1773. break;
  1774. case 8:
  1775. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  1776. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  1777. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  1778. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  1779. break;
  1780. case 4:
  1781. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  1782. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  1783. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  1784. break;
  1785. case 2:
  1786. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  1787. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  1788. break;
  1789. case 1:
  1790. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  1791. break;
  1792. default:
  1793. break;
  1794. }
  1795. } else {
  1796. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  1797. }
  1798. }
  1799. }
  1800. /*
  1801. * Debugfs
  1802. */
  1803. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1804. const struct drm_info_list *files,
  1805. unsigned nfiles)
  1806. {
  1807. unsigned i;
  1808. for (i = 0; i < adev->debugfs_count; i++) {
  1809. if (adev->debugfs[i].files == files) {
  1810. /* Already registered */
  1811. return 0;
  1812. }
  1813. }
  1814. i = adev->debugfs_count + 1;
  1815. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  1816. DRM_ERROR("Reached maximum number of debugfs components.\n");
  1817. DRM_ERROR("Report so we increase "
  1818. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  1819. return -EINVAL;
  1820. }
  1821. adev->debugfs[adev->debugfs_count].files = files;
  1822. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  1823. adev->debugfs_count = i;
  1824. #if defined(CONFIG_DEBUG_FS)
  1825. drm_debugfs_create_files(files, nfiles,
  1826. adev->ddev->control->debugfs_root,
  1827. adev->ddev->control);
  1828. drm_debugfs_create_files(files, nfiles,
  1829. adev->ddev->primary->debugfs_root,
  1830. adev->ddev->primary);
  1831. #endif
  1832. return 0;
  1833. }
  1834. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
  1835. {
  1836. #if defined(CONFIG_DEBUG_FS)
  1837. unsigned i;
  1838. for (i = 0; i < adev->debugfs_count; i++) {
  1839. drm_debugfs_remove_files(adev->debugfs[i].files,
  1840. adev->debugfs[i].num_files,
  1841. adev->ddev->control);
  1842. drm_debugfs_remove_files(adev->debugfs[i].files,
  1843. adev->debugfs[i].num_files,
  1844. adev->ddev->primary);
  1845. }
  1846. #endif
  1847. }
  1848. #if defined(CONFIG_DEBUG_FS)
  1849. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  1850. size_t size, loff_t *pos)
  1851. {
  1852. struct amdgpu_device *adev = f->f_inode->i_private;
  1853. ssize_t result = 0;
  1854. int r;
  1855. if (size & 0x3 || *pos & 0x3)
  1856. return -EINVAL;
  1857. while (size) {
  1858. uint32_t value;
  1859. if (*pos > adev->rmmio_size)
  1860. return result;
  1861. value = RREG32(*pos >> 2);
  1862. r = put_user(value, (uint32_t *)buf);
  1863. if (r)
  1864. return r;
  1865. result += 4;
  1866. buf += 4;
  1867. *pos += 4;
  1868. size -= 4;
  1869. }
  1870. return result;
  1871. }
  1872. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  1873. size_t size, loff_t *pos)
  1874. {
  1875. struct amdgpu_device *adev = f->f_inode->i_private;
  1876. ssize_t result = 0;
  1877. int r;
  1878. if (size & 0x3 || *pos & 0x3)
  1879. return -EINVAL;
  1880. while (size) {
  1881. uint32_t value;
  1882. if (*pos > adev->rmmio_size)
  1883. return result;
  1884. r = get_user(value, (uint32_t *)buf);
  1885. if (r)
  1886. return r;
  1887. WREG32(*pos >> 2, value);
  1888. result += 4;
  1889. buf += 4;
  1890. *pos += 4;
  1891. size -= 4;
  1892. }
  1893. return result;
  1894. }
  1895. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  1896. size_t size, loff_t *pos)
  1897. {
  1898. struct amdgpu_device *adev = f->f_inode->i_private;
  1899. ssize_t result = 0;
  1900. int r;
  1901. if (size & 0x3 || *pos & 0x3)
  1902. return -EINVAL;
  1903. while (size) {
  1904. uint32_t value;
  1905. value = RREG32_PCIE(*pos >> 2);
  1906. r = put_user(value, (uint32_t *)buf);
  1907. if (r)
  1908. return r;
  1909. result += 4;
  1910. buf += 4;
  1911. *pos += 4;
  1912. size -= 4;
  1913. }
  1914. return result;
  1915. }
  1916. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  1917. size_t size, loff_t *pos)
  1918. {
  1919. struct amdgpu_device *adev = f->f_inode->i_private;
  1920. ssize_t result = 0;
  1921. int r;
  1922. if (size & 0x3 || *pos & 0x3)
  1923. return -EINVAL;
  1924. while (size) {
  1925. uint32_t value;
  1926. r = get_user(value, (uint32_t *)buf);
  1927. if (r)
  1928. return r;
  1929. WREG32_PCIE(*pos >> 2, value);
  1930. result += 4;
  1931. buf += 4;
  1932. *pos += 4;
  1933. size -= 4;
  1934. }
  1935. return result;
  1936. }
  1937. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  1938. size_t size, loff_t *pos)
  1939. {
  1940. struct amdgpu_device *adev = f->f_inode->i_private;
  1941. ssize_t result = 0;
  1942. int r;
  1943. if (size & 0x3 || *pos & 0x3)
  1944. return -EINVAL;
  1945. while (size) {
  1946. uint32_t value;
  1947. value = RREG32_DIDT(*pos >> 2);
  1948. r = put_user(value, (uint32_t *)buf);
  1949. if (r)
  1950. return r;
  1951. result += 4;
  1952. buf += 4;
  1953. *pos += 4;
  1954. size -= 4;
  1955. }
  1956. return result;
  1957. }
  1958. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  1959. size_t size, loff_t *pos)
  1960. {
  1961. struct amdgpu_device *adev = f->f_inode->i_private;
  1962. ssize_t result = 0;
  1963. int r;
  1964. if (size & 0x3 || *pos & 0x3)
  1965. return -EINVAL;
  1966. while (size) {
  1967. uint32_t value;
  1968. r = get_user(value, (uint32_t *)buf);
  1969. if (r)
  1970. return r;
  1971. WREG32_DIDT(*pos >> 2, value);
  1972. result += 4;
  1973. buf += 4;
  1974. *pos += 4;
  1975. size -= 4;
  1976. }
  1977. return result;
  1978. }
  1979. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  1980. size_t size, loff_t *pos)
  1981. {
  1982. struct amdgpu_device *adev = f->f_inode->i_private;
  1983. ssize_t result = 0;
  1984. int r;
  1985. if (size & 0x3 || *pos & 0x3)
  1986. return -EINVAL;
  1987. while (size) {
  1988. uint32_t value;
  1989. value = RREG32_SMC(*pos >> 2);
  1990. r = put_user(value, (uint32_t *)buf);
  1991. if (r)
  1992. return r;
  1993. result += 4;
  1994. buf += 4;
  1995. *pos += 4;
  1996. size -= 4;
  1997. }
  1998. return result;
  1999. }
  2000. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2001. size_t size, loff_t *pos)
  2002. {
  2003. struct amdgpu_device *adev = f->f_inode->i_private;
  2004. ssize_t result = 0;
  2005. int r;
  2006. if (size & 0x3 || *pos & 0x3)
  2007. return -EINVAL;
  2008. while (size) {
  2009. uint32_t value;
  2010. r = get_user(value, (uint32_t *)buf);
  2011. if (r)
  2012. return r;
  2013. WREG32_SMC(*pos >> 2, value);
  2014. result += 4;
  2015. buf += 4;
  2016. *pos += 4;
  2017. size -= 4;
  2018. }
  2019. return result;
  2020. }
  2021. static const struct file_operations amdgpu_debugfs_regs_fops = {
  2022. .owner = THIS_MODULE,
  2023. .read = amdgpu_debugfs_regs_read,
  2024. .write = amdgpu_debugfs_regs_write,
  2025. .llseek = default_llseek
  2026. };
  2027. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  2028. .owner = THIS_MODULE,
  2029. .read = amdgpu_debugfs_regs_didt_read,
  2030. .write = amdgpu_debugfs_regs_didt_write,
  2031. .llseek = default_llseek
  2032. };
  2033. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  2034. .owner = THIS_MODULE,
  2035. .read = amdgpu_debugfs_regs_pcie_read,
  2036. .write = amdgpu_debugfs_regs_pcie_write,
  2037. .llseek = default_llseek
  2038. };
  2039. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  2040. .owner = THIS_MODULE,
  2041. .read = amdgpu_debugfs_regs_smc_read,
  2042. .write = amdgpu_debugfs_regs_smc_write,
  2043. .llseek = default_llseek
  2044. };
  2045. static const struct file_operations *debugfs_regs[] = {
  2046. &amdgpu_debugfs_regs_fops,
  2047. &amdgpu_debugfs_regs_didt_fops,
  2048. &amdgpu_debugfs_regs_pcie_fops,
  2049. &amdgpu_debugfs_regs_smc_fops,
  2050. };
  2051. static const char *debugfs_regs_names[] = {
  2052. "amdgpu_regs",
  2053. "amdgpu_regs_didt",
  2054. "amdgpu_regs_pcie",
  2055. "amdgpu_regs_smc",
  2056. };
  2057. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2058. {
  2059. struct drm_minor *minor = adev->ddev->primary;
  2060. struct dentry *ent, *root = minor->debugfs_root;
  2061. unsigned i, j;
  2062. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2063. ent = debugfs_create_file(debugfs_regs_names[i],
  2064. S_IFREG | S_IRUGO, root,
  2065. adev, debugfs_regs[i]);
  2066. if (IS_ERR(ent)) {
  2067. for (j = 0; j < i; j++) {
  2068. debugfs_remove(adev->debugfs_regs[i]);
  2069. adev->debugfs_regs[i] = NULL;
  2070. }
  2071. return PTR_ERR(ent);
  2072. }
  2073. if (!i)
  2074. i_size_write(ent->d_inode, adev->rmmio_size);
  2075. adev->debugfs_regs[i] = ent;
  2076. }
  2077. return 0;
  2078. }
  2079. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  2080. {
  2081. unsigned i;
  2082. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2083. if (adev->debugfs_regs[i]) {
  2084. debugfs_remove(adev->debugfs_regs[i]);
  2085. adev->debugfs_regs[i] = NULL;
  2086. }
  2087. }
  2088. }
  2089. int amdgpu_debugfs_init(struct drm_minor *minor)
  2090. {
  2091. return 0;
  2092. }
  2093. void amdgpu_debugfs_cleanup(struct drm_minor *minor)
  2094. {
  2095. }
  2096. #else
  2097. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2098. {
  2099. return 0;
  2100. }
  2101. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  2102. #endif