timer-ti-dm.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/clk.h>
  38. #include <linux/clk-provider.h>
  39. #include <linux/module.h>
  40. #include <linux/io.h>
  41. #include <linux/device.h>
  42. #include <linux/err.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/of.h>
  45. #include <linux/of_device.h>
  46. #include <linux/platform_device.h>
  47. #include <linux/platform_data/dmtimer-omap.h>
  48. #include <clocksource/timer-ti-dm.h>
  49. static u32 omap_reserved_systimers;
  50. static LIST_HEAD(omap_timer_list);
  51. static DEFINE_SPINLOCK(dm_timer_lock);
  52. enum {
  53. REQUEST_ANY = 0,
  54. REQUEST_BY_ID,
  55. REQUEST_BY_CAP,
  56. REQUEST_BY_NODE,
  57. };
  58. /**
  59. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  60. * @timer: timer pointer over which read operation to perform
  61. * @reg: lowest byte holds the register offset
  62. *
  63. * The posted mode bit is encoded in reg. Note that in posted mode write
  64. * pending bit must be checked. Otherwise a read of a non completed write
  65. * will produce an error.
  66. */
  67. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  68. {
  69. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  70. return __omap_dm_timer_read(timer, reg, timer->posted);
  71. }
  72. /**
  73. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  74. * @timer: timer pointer over which write operation is to perform
  75. * @reg: lowest byte holds the register offset
  76. * @value: data to write into the register
  77. *
  78. * The posted mode bit is encoded in reg. Note that in posted mode the write
  79. * pending bit must be checked. Otherwise a write on a register which has a
  80. * pending write will be lost.
  81. */
  82. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  83. u32 value)
  84. {
  85. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  86. __omap_dm_timer_write(timer, reg, value, timer->posted);
  87. }
  88. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  89. {
  90. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  91. timer->context.twer);
  92. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  93. timer->context.tcrr);
  94. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  95. timer->context.tldr);
  96. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  97. timer->context.tmar);
  98. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  99. timer->context.tsicr);
  100. writel_relaxed(timer->context.tier, timer->irq_ena);
  101. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  102. timer->context.tclr);
  103. }
  104. static int omap_dm_timer_reset(struct omap_dm_timer *timer)
  105. {
  106. u32 l, timeout = 100000;
  107. if (timer->revision != 1)
  108. return -EINVAL;
  109. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  110. do {
  111. l = __omap_dm_timer_read(timer,
  112. OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
  113. } while (!l && timeout--);
  114. if (!timeout) {
  115. dev_err(&timer->pdev->dev, "Timer failed to reset\n");
  116. return -ETIMEDOUT;
  117. }
  118. /* Configure timer for smart-idle mode */
  119. l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
  120. l |= 0x2 << 0x3;
  121. __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
  122. timer->posted = 0;
  123. return 0;
  124. }
  125. static int omap_dm_timer_of_set_source(struct omap_dm_timer *timer)
  126. {
  127. int ret;
  128. struct clk *parent;
  129. /*
  130. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  131. * do not call clk_get() for these devices.
  132. */
  133. if (!timer->fclk)
  134. return -ENODEV;
  135. parent = clk_get(&timer->pdev->dev, NULL);
  136. if (IS_ERR(parent))
  137. return -ENODEV;
  138. ret = clk_set_parent(timer->fclk, parent);
  139. if (ret < 0)
  140. pr_err("%s: failed to set parent\n", __func__);
  141. clk_put(parent);
  142. return ret;
  143. }
  144. static int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  145. {
  146. int ret;
  147. const char *parent_name;
  148. struct clk *parent;
  149. struct dmtimer_platform_data *pdata;
  150. if (unlikely(!timer) || IS_ERR(timer->fclk))
  151. return -EINVAL;
  152. switch (source) {
  153. case OMAP_TIMER_SRC_SYS_CLK:
  154. parent_name = "timer_sys_ck";
  155. break;
  156. case OMAP_TIMER_SRC_32_KHZ:
  157. parent_name = "timer_32k_ck";
  158. break;
  159. case OMAP_TIMER_SRC_EXT_CLK:
  160. parent_name = "timer_ext_ck";
  161. break;
  162. default:
  163. return -EINVAL;
  164. }
  165. pdata = timer->pdev->dev.platform_data;
  166. /*
  167. * FIXME: Used for OMAP1 devices only because they do not currently
  168. * use the clock framework to set the parent clock. To be removed
  169. * once OMAP1 migrated to using clock framework for dmtimers
  170. */
  171. if (pdata && pdata->set_timer_src)
  172. return pdata->set_timer_src(timer->pdev, source);
  173. #if defined(CONFIG_COMMON_CLK)
  174. /* Check if the clock has configurable parents */
  175. if (clk_hw_get_num_parents(__clk_get_hw(timer->fclk)) < 2)
  176. return 0;
  177. #endif
  178. parent = clk_get(&timer->pdev->dev, parent_name);
  179. if (IS_ERR(parent)) {
  180. pr_err("%s: %s not found\n", __func__, parent_name);
  181. return -EINVAL;
  182. }
  183. ret = clk_set_parent(timer->fclk, parent);
  184. if (ret < 0)
  185. pr_err("%s: failed to set %s as parent\n", __func__,
  186. parent_name);
  187. clk_put(parent);
  188. return ret;
  189. }
  190. static void omap_dm_timer_enable(struct omap_dm_timer *timer)
  191. {
  192. int c;
  193. pm_runtime_get_sync(&timer->pdev->dev);
  194. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  195. if (timer->get_context_loss_count) {
  196. c = timer->get_context_loss_count(&timer->pdev->dev);
  197. if (c != timer->ctx_loss_count) {
  198. omap_timer_restore_context(timer);
  199. timer->ctx_loss_count = c;
  200. }
  201. } else {
  202. omap_timer_restore_context(timer);
  203. }
  204. }
  205. }
  206. static void omap_dm_timer_disable(struct omap_dm_timer *timer)
  207. {
  208. pm_runtime_put_sync(&timer->pdev->dev);
  209. }
  210. static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  211. {
  212. int rc;
  213. /*
  214. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  215. * do not call clk_get() for these devices.
  216. */
  217. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  218. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  219. if (WARN_ON_ONCE(IS_ERR(timer->fclk))) {
  220. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  221. return -EINVAL;
  222. }
  223. }
  224. omap_dm_timer_enable(timer);
  225. if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
  226. rc = omap_dm_timer_reset(timer);
  227. if (rc) {
  228. omap_dm_timer_disable(timer);
  229. return rc;
  230. }
  231. }
  232. __omap_dm_timer_enable_posted(timer);
  233. omap_dm_timer_disable(timer);
  234. rc = omap_dm_timer_of_set_source(timer);
  235. if (rc == -ENODEV)
  236. return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  237. return rc;
  238. }
  239. static inline u32 omap_dm_timer_reserved_systimer(int id)
  240. {
  241. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  242. }
  243. int omap_dm_timer_reserve_systimer(int id)
  244. {
  245. if (omap_dm_timer_reserved_systimer(id))
  246. return -ENODEV;
  247. omap_reserved_systimers |= (1 << (id - 1));
  248. return 0;
  249. }
  250. static struct omap_dm_timer *_omap_dm_timer_request(int req_type, void *data)
  251. {
  252. struct omap_dm_timer *timer = NULL, *t;
  253. struct device_node *np = NULL;
  254. unsigned long flags;
  255. u32 cap = 0;
  256. int id = 0;
  257. switch (req_type) {
  258. case REQUEST_BY_ID:
  259. id = *(int *)data;
  260. break;
  261. case REQUEST_BY_CAP:
  262. cap = *(u32 *)data;
  263. break;
  264. case REQUEST_BY_NODE:
  265. np = (struct device_node *)data;
  266. break;
  267. default:
  268. /* REQUEST_ANY */
  269. break;
  270. }
  271. spin_lock_irqsave(&dm_timer_lock, flags);
  272. list_for_each_entry(t, &omap_timer_list, node) {
  273. if (t->reserved)
  274. continue;
  275. switch (req_type) {
  276. case REQUEST_BY_ID:
  277. if (id == t->pdev->id) {
  278. timer = t;
  279. timer->reserved = 1;
  280. goto found;
  281. }
  282. break;
  283. case REQUEST_BY_CAP:
  284. if (cap == (t->capability & cap)) {
  285. /*
  286. * If timer is not NULL, we have already found
  287. * one timer. But it was not an exact match
  288. * because it had more capabilities than what
  289. * was required. Therefore, unreserve the last
  290. * timer found and see if this one is a better
  291. * match.
  292. */
  293. if (timer)
  294. timer->reserved = 0;
  295. timer = t;
  296. timer->reserved = 1;
  297. /* Exit loop early if we find an exact match */
  298. if (t->capability == cap)
  299. goto found;
  300. }
  301. break;
  302. case REQUEST_BY_NODE:
  303. if (np == t->pdev->dev.of_node) {
  304. timer = t;
  305. timer->reserved = 1;
  306. goto found;
  307. }
  308. break;
  309. default:
  310. /* REQUEST_ANY */
  311. timer = t;
  312. timer->reserved = 1;
  313. goto found;
  314. }
  315. }
  316. found:
  317. spin_unlock_irqrestore(&dm_timer_lock, flags);
  318. if (timer && omap_dm_timer_prepare(timer)) {
  319. timer->reserved = 0;
  320. timer = NULL;
  321. }
  322. if (!timer)
  323. pr_debug("%s: timer request failed!\n", __func__);
  324. return timer;
  325. }
  326. static struct omap_dm_timer *omap_dm_timer_request(void)
  327. {
  328. return _omap_dm_timer_request(REQUEST_ANY, NULL);
  329. }
  330. static struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  331. {
  332. /* Requesting timer by ID is not supported when device tree is used */
  333. if (of_have_populated_dt()) {
  334. pr_warn("%s: Please use omap_dm_timer_request_by_node()\n",
  335. __func__);
  336. return NULL;
  337. }
  338. return _omap_dm_timer_request(REQUEST_BY_ID, &id);
  339. }
  340. /**
  341. * omap_dm_timer_request_by_cap - Request a timer by capability
  342. * @cap: Bit mask of capabilities to match
  343. *
  344. * Find a timer based upon capabilities bit mask. Callers of this function
  345. * should use the definitions found in the plat/dmtimer.h file under the
  346. * comment "timer capabilities used in hwmod database". Returns pointer to
  347. * timer handle on success and a NULL pointer on failure.
  348. */
  349. struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
  350. {
  351. return _omap_dm_timer_request(REQUEST_BY_CAP, &cap);
  352. }
  353. /**
  354. * omap_dm_timer_request_by_node - Request a timer by device-tree node
  355. * @np: Pointer to device-tree timer node
  356. *
  357. * Request a timer based upon a device node pointer. Returns pointer to
  358. * timer handle on success and a NULL pointer on failure.
  359. */
  360. static struct omap_dm_timer *omap_dm_timer_request_by_node(struct device_node *np)
  361. {
  362. if (!np)
  363. return NULL;
  364. return _omap_dm_timer_request(REQUEST_BY_NODE, np);
  365. }
  366. static int omap_dm_timer_free(struct omap_dm_timer *timer)
  367. {
  368. if (unlikely(!timer))
  369. return -EINVAL;
  370. clk_put(timer->fclk);
  371. WARN_ON(!timer->reserved);
  372. timer->reserved = 0;
  373. return 0;
  374. }
  375. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  376. {
  377. if (timer)
  378. return timer->irq;
  379. return -EINVAL;
  380. }
  381. #if defined(CONFIG_ARCH_OMAP1)
  382. #include <mach/hardware.h>
  383. static struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  384. {
  385. return NULL;
  386. }
  387. /**
  388. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  389. * @inputmask: current value of idlect mask
  390. */
  391. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  392. {
  393. int i = 0;
  394. struct omap_dm_timer *timer = NULL;
  395. unsigned long flags;
  396. /* If ARMXOR cannot be idled this function call is unnecessary */
  397. if (!(inputmask & (1 << 1)))
  398. return inputmask;
  399. /* If any active timer is using ARMXOR return modified mask */
  400. spin_lock_irqsave(&dm_timer_lock, flags);
  401. list_for_each_entry(timer, &omap_timer_list, node) {
  402. u32 l;
  403. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  404. if (l & OMAP_TIMER_CTRL_ST) {
  405. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  406. inputmask &= ~(1 << 1);
  407. else
  408. inputmask &= ~(1 << 2);
  409. }
  410. i++;
  411. }
  412. spin_unlock_irqrestore(&dm_timer_lock, flags);
  413. return inputmask;
  414. }
  415. #else
  416. static struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  417. {
  418. if (timer && !IS_ERR(timer->fclk))
  419. return timer->fclk;
  420. return NULL;
  421. }
  422. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  423. {
  424. BUG();
  425. return 0;
  426. }
  427. #endif
  428. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  429. {
  430. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  431. pr_err("%s: timer not available or enabled.\n", __func__);
  432. return -EINVAL;
  433. }
  434. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  435. return 0;
  436. }
  437. static int omap_dm_timer_start(struct omap_dm_timer *timer)
  438. {
  439. u32 l;
  440. if (unlikely(!timer))
  441. return -EINVAL;
  442. omap_dm_timer_enable(timer);
  443. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  444. if (!(l & OMAP_TIMER_CTRL_ST)) {
  445. l |= OMAP_TIMER_CTRL_ST;
  446. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  447. }
  448. /* Save the context */
  449. timer->context.tclr = l;
  450. return 0;
  451. }
  452. static int omap_dm_timer_stop(struct omap_dm_timer *timer)
  453. {
  454. unsigned long rate = 0;
  455. if (unlikely(!timer))
  456. return -EINVAL;
  457. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  458. rate = clk_get_rate(timer->fclk);
  459. __omap_dm_timer_stop(timer, timer->posted, rate);
  460. /*
  461. * Since the register values are computed and written within
  462. * __omap_dm_timer_stop, we need to use read to retrieve the
  463. * context.
  464. */
  465. timer->context.tclr =
  466. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  467. omap_dm_timer_disable(timer);
  468. return 0;
  469. }
  470. static int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  471. unsigned int load)
  472. {
  473. u32 l;
  474. if (unlikely(!timer))
  475. return -EINVAL;
  476. omap_dm_timer_enable(timer);
  477. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  478. if (autoreload)
  479. l |= OMAP_TIMER_CTRL_AR;
  480. else
  481. l &= ~OMAP_TIMER_CTRL_AR;
  482. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  483. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  484. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  485. /* Save the context */
  486. timer->context.tclr = l;
  487. timer->context.tldr = load;
  488. omap_dm_timer_disable(timer);
  489. return 0;
  490. }
  491. /* Optimized set_load which removes costly spin wait in timer_start */
  492. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  493. unsigned int load)
  494. {
  495. u32 l;
  496. if (unlikely(!timer))
  497. return -EINVAL;
  498. omap_dm_timer_enable(timer);
  499. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  500. if (autoreload) {
  501. l |= OMAP_TIMER_CTRL_AR;
  502. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  503. } else {
  504. l &= ~OMAP_TIMER_CTRL_AR;
  505. }
  506. l |= OMAP_TIMER_CTRL_ST;
  507. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  508. /* Save the context */
  509. timer->context.tclr = l;
  510. timer->context.tldr = load;
  511. timer->context.tcrr = load;
  512. return 0;
  513. }
  514. static int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  515. unsigned int match)
  516. {
  517. u32 l;
  518. if (unlikely(!timer))
  519. return -EINVAL;
  520. omap_dm_timer_enable(timer);
  521. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  522. if (enable)
  523. l |= OMAP_TIMER_CTRL_CE;
  524. else
  525. l &= ~OMAP_TIMER_CTRL_CE;
  526. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  527. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  528. /* Save the context */
  529. timer->context.tclr = l;
  530. timer->context.tmar = match;
  531. omap_dm_timer_disable(timer);
  532. return 0;
  533. }
  534. static int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  535. int toggle, int trigger)
  536. {
  537. u32 l;
  538. if (unlikely(!timer))
  539. return -EINVAL;
  540. omap_dm_timer_enable(timer);
  541. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  542. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  543. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  544. if (def_on)
  545. l |= OMAP_TIMER_CTRL_SCPWM;
  546. if (toggle)
  547. l |= OMAP_TIMER_CTRL_PT;
  548. l |= trigger << 10;
  549. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  550. /* Save the context */
  551. timer->context.tclr = l;
  552. omap_dm_timer_disable(timer);
  553. return 0;
  554. }
  555. static int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer,
  556. int prescaler)
  557. {
  558. u32 l;
  559. if (unlikely(!timer))
  560. return -EINVAL;
  561. omap_dm_timer_enable(timer);
  562. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  563. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  564. if (prescaler >= 0x00 && prescaler <= 0x07) {
  565. l |= OMAP_TIMER_CTRL_PRE;
  566. l |= prescaler << 2;
  567. }
  568. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  569. /* Save the context */
  570. timer->context.tclr = l;
  571. omap_dm_timer_disable(timer);
  572. return 0;
  573. }
  574. static int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  575. unsigned int value)
  576. {
  577. if (unlikely(!timer))
  578. return -EINVAL;
  579. omap_dm_timer_enable(timer);
  580. __omap_dm_timer_int_enable(timer, value);
  581. /* Save the context */
  582. timer->context.tier = value;
  583. timer->context.twer = value;
  584. omap_dm_timer_disable(timer);
  585. return 0;
  586. }
  587. /**
  588. * omap_dm_timer_set_int_disable - disable timer interrupts
  589. * @timer: pointer to timer handle
  590. * @mask: bit mask of interrupts to be disabled
  591. *
  592. * Disables the specified timer interrupts for a timer.
  593. */
  594. static int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
  595. {
  596. u32 l = mask;
  597. if (unlikely(!timer))
  598. return -EINVAL;
  599. omap_dm_timer_enable(timer);
  600. if (timer->revision == 1)
  601. l = readl_relaxed(timer->irq_ena) & ~mask;
  602. writel_relaxed(l, timer->irq_dis);
  603. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
  604. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
  605. /* Save the context */
  606. timer->context.tier &= ~mask;
  607. timer->context.twer &= ~mask;
  608. omap_dm_timer_disable(timer);
  609. return 0;
  610. }
  611. static unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  612. {
  613. unsigned int l;
  614. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  615. pr_err("%s: timer not available or enabled.\n", __func__);
  616. return 0;
  617. }
  618. l = readl_relaxed(timer->irq_stat);
  619. return l;
  620. }
  621. static int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  622. {
  623. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  624. return -EINVAL;
  625. __omap_dm_timer_write_status(timer, value);
  626. return 0;
  627. }
  628. static unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  629. {
  630. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  631. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  632. return 0;
  633. }
  634. return __omap_dm_timer_read_counter(timer, timer->posted);
  635. }
  636. static int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  637. {
  638. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  639. pr_err("%s: timer not available or enabled.\n", __func__);
  640. return -EINVAL;
  641. }
  642. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  643. /* Save the context */
  644. timer->context.tcrr = value;
  645. return 0;
  646. }
  647. int omap_dm_timers_active(void)
  648. {
  649. struct omap_dm_timer *timer;
  650. list_for_each_entry(timer, &omap_timer_list, node) {
  651. if (!timer->reserved)
  652. continue;
  653. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  654. OMAP_TIMER_CTRL_ST) {
  655. return 1;
  656. }
  657. }
  658. return 0;
  659. }
  660. static const struct of_device_id omap_timer_match[];
  661. /**
  662. * omap_dm_timer_probe - probe function called for every registered device
  663. * @pdev: pointer to current timer platform device
  664. *
  665. * Called by driver framework at the end of device registration for all
  666. * timer devices.
  667. */
  668. static int omap_dm_timer_probe(struct platform_device *pdev)
  669. {
  670. unsigned long flags;
  671. struct omap_dm_timer *timer;
  672. struct resource *mem, *irq;
  673. struct device *dev = &pdev->dev;
  674. const struct dmtimer_platform_data *pdata;
  675. int ret;
  676. pdata = of_device_get_match_data(dev);
  677. if (!pdata)
  678. pdata = dev_get_platdata(dev);
  679. else
  680. dev->platform_data = (void *)pdata;
  681. if (!pdata) {
  682. dev_err(dev, "%s: no platform data.\n", __func__);
  683. return -ENODEV;
  684. }
  685. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  686. if (unlikely(!irq)) {
  687. dev_err(dev, "%s: no IRQ resource.\n", __func__);
  688. return -ENODEV;
  689. }
  690. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  691. if (unlikely(!mem)) {
  692. dev_err(dev, "%s: no memory resource.\n", __func__);
  693. return -ENODEV;
  694. }
  695. timer = devm_kzalloc(dev, sizeof(*timer), GFP_KERNEL);
  696. if (!timer)
  697. return -ENOMEM;
  698. timer->fclk = ERR_PTR(-ENODEV);
  699. timer->io_base = devm_ioremap_resource(dev, mem);
  700. if (IS_ERR(timer->io_base))
  701. return PTR_ERR(timer->io_base);
  702. if (dev->of_node) {
  703. if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
  704. timer->capability |= OMAP_TIMER_ALWON;
  705. if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
  706. timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
  707. if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
  708. timer->capability |= OMAP_TIMER_HAS_PWM;
  709. if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
  710. timer->capability |= OMAP_TIMER_SECURE;
  711. } else {
  712. timer->id = pdev->id;
  713. timer->capability = pdata->timer_capability;
  714. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  715. timer->get_context_loss_count = pdata->get_context_loss_count;
  716. }
  717. if (pdata)
  718. timer->errata = pdata->timer_errata;
  719. timer->irq = irq->start;
  720. timer->pdev = pdev;
  721. pm_runtime_enable(dev);
  722. pm_runtime_irq_safe(dev);
  723. if (!timer->reserved) {
  724. ret = pm_runtime_get_sync(dev);
  725. if (ret < 0) {
  726. dev_err(dev, "%s: pm_runtime_get_sync failed!\n",
  727. __func__);
  728. goto err_get_sync;
  729. }
  730. __omap_dm_timer_init_regs(timer);
  731. pm_runtime_put(dev);
  732. }
  733. /* add the timer element to the list */
  734. spin_lock_irqsave(&dm_timer_lock, flags);
  735. list_add_tail(&timer->node, &omap_timer_list);
  736. spin_unlock_irqrestore(&dm_timer_lock, flags);
  737. dev_dbg(dev, "Device Probed.\n");
  738. return 0;
  739. err_get_sync:
  740. pm_runtime_put_noidle(dev);
  741. pm_runtime_disable(dev);
  742. return ret;
  743. }
  744. /**
  745. * omap_dm_timer_remove - cleanup a registered timer device
  746. * @pdev: pointer to current timer platform device
  747. *
  748. * Called by driver framework whenever a timer device is unregistered.
  749. * In addition to freeing platform resources it also deletes the timer
  750. * entry from the local list.
  751. */
  752. static int omap_dm_timer_remove(struct platform_device *pdev)
  753. {
  754. struct omap_dm_timer *timer;
  755. unsigned long flags;
  756. int ret = -EINVAL;
  757. spin_lock_irqsave(&dm_timer_lock, flags);
  758. list_for_each_entry(timer, &omap_timer_list, node)
  759. if (!strcmp(dev_name(&timer->pdev->dev),
  760. dev_name(&pdev->dev))) {
  761. list_del(&timer->node);
  762. ret = 0;
  763. break;
  764. }
  765. spin_unlock_irqrestore(&dm_timer_lock, flags);
  766. pm_runtime_disable(&pdev->dev);
  767. return ret;
  768. }
  769. const static struct omap_dm_timer_ops dmtimer_ops = {
  770. .request_by_node = omap_dm_timer_request_by_node,
  771. .request_specific = omap_dm_timer_request_specific,
  772. .request = omap_dm_timer_request,
  773. .set_source = omap_dm_timer_set_source,
  774. .get_irq = omap_dm_timer_get_irq,
  775. .set_int_enable = omap_dm_timer_set_int_enable,
  776. .set_int_disable = omap_dm_timer_set_int_disable,
  777. .free = omap_dm_timer_free,
  778. .enable = omap_dm_timer_enable,
  779. .disable = omap_dm_timer_disable,
  780. .get_fclk = omap_dm_timer_get_fclk,
  781. .start = omap_dm_timer_start,
  782. .stop = omap_dm_timer_stop,
  783. .set_load = omap_dm_timer_set_load,
  784. .set_match = omap_dm_timer_set_match,
  785. .set_pwm = omap_dm_timer_set_pwm,
  786. .set_prescaler = omap_dm_timer_set_prescaler,
  787. .read_counter = omap_dm_timer_read_counter,
  788. .write_counter = omap_dm_timer_write_counter,
  789. .read_status = omap_dm_timer_read_status,
  790. .write_status = omap_dm_timer_write_status,
  791. };
  792. static const struct dmtimer_platform_data omap3plus_pdata = {
  793. .timer_errata = OMAP_TIMER_ERRATA_I103_I767,
  794. .timer_ops = &dmtimer_ops,
  795. };
  796. static const struct of_device_id omap_timer_match[] = {
  797. {
  798. .compatible = "ti,omap2420-timer",
  799. },
  800. {
  801. .compatible = "ti,omap3430-timer",
  802. .data = &omap3plus_pdata,
  803. },
  804. {
  805. .compatible = "ti,omap4430-timer",
  806. .data = &omap3plus_pdata,
  807. },
  808. {
  809. .compatible = "ti,omap5430-timer",
  810. .data = &omap3plus_pdata,
  811. },
  812. {
  813. .compatible = "ti,am335x-timer",
  814. .data = &omap3plus_pdata,
  815. },
  816. {
  817. .compatible = "ti,am335x-timer-1ms",
  818. .data = &omap3plus_pdata,
  819. },
  820. {
  821. .compatible = "ti,dm816-timer",
  822. .data = &omap3plus_pdata,
  823. },
  824. {},
  825. };
  826. MODULE_DEVICE_TABLE(of, omap_timer_match);
  827. static struct platform_driver omap_dm_timer_driver = {
  828. .probe = omap_dm_timer_probe,
  829. .remove = omap_dm_timer_remove,
  830. .driver = {
  831. .name = "omap_timer",
  832. .of_match_table = of_match_ptr(omap_timer_match),
  833. },
  834. };
  835. early_platform_init("earlytimer", &omap_dm_timer_driver);
  836. module_platform_driver(omap_dm_timer_driver);
  837. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  838. MODULE_LICENSE("GPL");
  839. MODULE_ALIAS("platform:" DRIVER_NAME);
  840. MODULE_AUTHOR("Texas Instruments Inc");