intel_runtime_pm.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. const char *
  62. intel_display_power_domain_str(enum intel_display_power_domain domain)
  63. {
  64. switch (domain) {
  65. case POWER_DOMAIN_PIPE_A:
  66. return "PIPE_A";
  67. case POWER_DOMAIN_PIPE_B:
  68. return "PIPE_B";
  69. case POWER_DOMAIN_PIPE_C:
  70. return "PIPE_C";
  71. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  72. return "PIPE_A_PANEL_FITTER";
  73. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  74. return "PIPE_B_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  76. return "PIPE_C_PANEL_FITTER";
  77. case POWER_DOMAIN_TRANSCODER_A:
  78. return "TRANSCODER_A";
  79. case POWER_DOMAIN_TRANSCODER_B:
  80. return "TRANSCODER_B";
  81. case POWER_DOMAIN_TRANSCODER_C:
  82. return "TRANSCODER_C";
  83. case POWER_DOMAIN_TRANSCODER_EDP:
  84. return "TRANSCODER_EDP";
  85. case POWER_DOMAIN_PORT_DDI_A_LANES:
  86. return "PORT_DDI_A_LANES";
  87. case POWER_DOMAIN_PORT_DDI_B_LANES:
  88. return "PORT_DDI_B_LANES";
  89. case POWER_DOMAIN_PORT_DDI_C_LANES:
  90. return "PORT_DDI_C_LANES";
  91. case POWER_DOMAIN_PORT_DDI_D_LANES:
  92. return "PORT_DDI_D_LANES";
  93. case POWER_DOMAIN_PORT_DDI_E_LANES:
  94. return "PORT_DDI_E_LANES";
  95. case POWER_DOMAIN_PORT_DSI:
  96. return "PORT_DSI";
  97. case POWER_DOMAIN_PORT_CRT:
  98. return "PORT_CRT";
  99. case POWER_DOMAIN_PORT_OTHER:
  100. return "PORT_OTHER";
  101. case POWER_DOMAIN_VGA:
  102. return "VGA";
  103. case POWER_DOMAIN_AUDIO:
  104. return "AUDIO";
  105. case POWER_DOMAIN_PLLS:
  106. return "PLLS";
  107. case POWER_DOMAIN_AUX_A:
  108. return "AUX_A";
  109. case POWER_DOMAIN_AUX_B:
  110. return "AUX_B";
  111. case POWER_DOMAIN_AUX_C:
  112. return "AUX_C";
  113. case POWER_DOMAIN_AUX_D:
  114. return "AUX_D";
  115. case POWER_DOMAIN_GMBUS:
  116. return "GMBUS";
  117. case POWER_DOMAIN_INIT:
  118. return "INIT";
  119. case POWER_DOMAIN_MODESET:
  120. return "MODESET";
  121. default:
  122. MISSING_CASE(domain);
  123. return "?";
  124. }
  125. }
  126. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  127. struct i915_power_well *power_well)
  128. {
  129. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  130. power_well->ops->enable(dev_priv, power_well);
  131. power_well->hw_enabled = true;
  132. }
  133. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  134. struct i915_power_well *power_well)
  135. {
  136. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  137. power_well->hw_enabled = false;
  138. power_well->ops->disable(dev_priv, power_well);
  139. }
  140. /*
  141. * We should only use the power well if we explicitly asked the hardware to
  142. * enable it, so check if it's enabled and also check if we've requested it to
  143. * be enabled.
  144. */
  145. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  146. struct i915_power_well *power_well)
  147. {
  148. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  149. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  150. }
  151. /**
  152. * __intel_display_power_is_enabled - unlocked check for a power domain
  153. * @dev_priv: i915 device instance
  154. * @domain: power domain to check
  155. *
  156. * This is the unlocked version of intel_display_power_is_enabled() and should
  157. * only be used from error capture and recovery code where deadlocks are
  158. * possible.
  159. *
  160. * Returns:
  161. * True when the power domain is enabled, false otherwise.
  162. */
  163. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  164. enum intel_display_power_domain domain)
  165. {
  166. struct i915_power_domains *power_domains;
  167. struct i915_power_well *power_well;
  168. bool is_enabled;
  169. int i;
  170. if (dev_priv->pm.suspended)
  171. return false;
  172. power_domains = &dev_priv->power_domains;
  173. is_enabled = true;
  174. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  175. if (power_well->always_on)
  176. continue;
  177. if (!power_well->hw_enabled) {
  178. is_enabled = false;
  179. break;
  180. }
  181. }
  182. return is_enabled;
  183. }
  184. /**
  185. * intel_display_power_is_enabled - check for a power domain
  186. * @dev_priv: i915 device instance
  187. * @domain: power domain to check
  188. *
  189. * This function can be used to check the hw power domain state. It is mostly
  190. * used in hardware state readout functions. Everywhere else code should rely
  191. * upon explicit power domain reference counting to ensure that the hardware
  192. * block is powered up before accessing it.
  193. *
  194. * Callers must hold the relevant modesetting locks to ensure that concurrent
  195. * threads can't disable the power well while the caller tries to read a few
  196. * registers.
  197. *
  198. * Returns:
  199. * True when the power domain is enabled, false otherwise.
  200. */
  201. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  202. enum intel_display_power_domain domain)
  203. {
  204. struct i915_power_domains *power_domains;
  205. bool ret;
  206. power_domains = &dev_priv->power_domains;
  207. mutex_lock(&power_domains->lock);
  208. ret = __intel_display_power_is_enabled(dev_priv, domain);
  209. mutex_unlock(&power_domains->lock);
  210. return ret;
  211. }
  212. /**
  213. * intel_display_set_init_power - set the initial power domain state
  214. * @dev_priv: i915 device instance
  215. * @enable: whether to enable or disable the initial power domain state
  216. *
  217. * For simplicity our driver load/unload and system suspend/resume code assumes
  218. * that all power domains are always enabled. This functions controls the state
  219. * of this little hack. While the initial power domain state is enabled runtime
  220. * pm is effectively disabled.
  221. */
  222. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  223. bool enable)
  224. {
  225. if (dev_priv->power_domains.init_power_on == enable)
  226. return;
  227. if (enable)
  228. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  229. else
  230. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  231. dev_priv->power_domains.init_power_on = enable;
  232. }
  233. /*
  234. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  235. * when not needed anymore. We have 4 registers that can request the power well
  236. * to be enabled, and it will only be disabled if none of the registers is
  237. * requesting it to be enabled.
  238. */
  239. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  240. {
  241. struct drm_device *dev = dev_priv->dev;
  242. /*
  243. * After we re-enable the power well, if we touch VGA register 0x3d5
  244. * we'll get unclaimed register interrupts. This stops after we write
  245. * anything to the VGA MSR register. The vgacon module uses this
  246. * register all the time, so if we unbind our driver and, as a
  247. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  248. * console_unlock(). So make here we touch the VGA MSR register, making
  249. * sure vgacon can keep working normally without triggering interrupts
  250. * and error messages.
  251. */
  252. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  253. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  254. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  255. if (IS_BROADWELL(dev))
  256. gen8_irq_power_well_post_enable(dev_priv,
  257. 1 << PIPE_C | 1 << PIPE_B);
  258. }
  259. static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
  260. {
  261. if (IS_BROADWELL(dev_priv))
  262. gen8_irq_power_well_pre_disable(dev_priv,
  263. 1 << PIPE_C | 1 << PIPE_B);
  264. }
  265. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  266. struct i915_power_well *power_well)
  267. {
  268. struct drm_device *dev = dev_priv->dev;
  269. /*
  270. * After we re-enable the power well, if we touch VGA register 0x3d5
  271. * we'll get unclaimed register interrupts. This stops after we write
  272. * anything to the VGA MSR register. The vgacon module uses this
  273. * register all the time, so if we unbind our driver and, as a
  274. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  275. * console_unlock(). So make here we touch the VGA MSR register, making
  276. * sure vgacon can keep working normally without triggering interrupts
  277. * and error messages.
  278. */
  279. if (power_well->data == SKL_DISP_PW_2) {
  280. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  281. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  282. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  283. gen8_irq_power_well_post_enable(dev_priv,
  284. 1 << PIPE_C | 1 << PIPE_B);
  285. }
  286. }
  287. static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
  288. struct i915_power_well *power_well)
  289. {
  290. if (power_well->data == SKL_DISP_PW_2)
  291. gen8_irq_power_well_pre_disable(dev_priv,
  292. 1 << PIPE_C | 1 << PIPE_B);
  293. }
  294. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  295. struct i915_power_well *power_well, bool enable)
  296. {
  297. bool is_enabled, enable_requested;
  298. uint32_t tmp;
  299. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  300. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  301. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  302. if (enable) {
  303. if (!enable_requested)
  304. I915_WRITE(HSW_PWR_WELL_DRIVER,
  305. HSW_PWR_WELL_ENABLE_REQUEST);
  306. if (!is_enabled) {
  307. DRM_DEBUG_KMS("Enabling power well\n");
  308. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  309. HSW_PWR_WELL_STATE_ENABLED), 20))
  310. DRM_ERROR("Timeout enabling power well\n");
  311. hsw_power_well_post_enable(dev_priv);
  312. }
  313. } else {
  314. if (enable_requested) {
  315. hsw_power_well_pre_disable(dev_priv);
  316. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  317. POSTING_READ(HSW_PWR_WELL_DRIVER);
  318. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  319. }
  320. }
  321. }
  322. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  323. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  324. BIT(POWER_DOMAIN_PIPE_B) | \
  325. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  326. BIT(POWER_DOMAIN_PIPE_C) | \
  327. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  328. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  329. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  330. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  331. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  332. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  333. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  334. BIT(POWER_DOMAIN_AUX_B) | \
  335. BIT(POWER_DOMAIN_AUX_C) | \
  336. BIT(POWER_DOMAIN_AUX_D) | \
  337. BIT(POWER_DOMAIN_AUDIO) | \
  338. BIT(POWER_DOMAIN_VGA) | \
  339. BIT(POWER_DOMAIN_INIT))
  340. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  341. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  342. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  343. BIT(POWER_DOMAIN_INIT))
  344. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  345. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  346. BIT(POWER_DOMAIN_INIT))
  347. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  348. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  349. BIT(POWER_DOMAIN_INIT))
  350. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  351. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  352. BIT(POWER_DOMAIN_INIT))
  353. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  354. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  355. BIT(POWER_DOMAIN_MODESET) | \
  356. BIT(POWER_DOMAIN_AUX_A) | \
  357. BIT(POWER_DOMAIN_INIT))
  358. #define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  359. (POWER_DOMAIN_MASK & ~( \
  360. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  361. SKL_DISPLAY_DC_OFF_POWER_DOMAINS)) | \
  362. BIT(POWER_DOMAIN_INIT))
  363. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  364. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  365. BIT(POWER_DOMAIN_PIPE_B) | \
  366. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  367. BIT(POWER_DOMAIN_PIPE_C) | \
  368. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  369. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  370. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  371. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  372. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  373. BIT(POWER_DOMAIN_AUX_B) | \
  374. BIT(POWER_DOMAIN_AUX_C) | \
  375. BIT(POWER_DOMAIN_AUDIO) | \
  376. BIT(POWER_DOMAIN_VGA) | \
  377. BIT(POWER_DOMAIN_GMBUS) | \
  378. BIT(POWER_DOMAIN_INIT))
  379. #define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  380. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  381. BIT(POWER_DOMAIN_PIPE_A) | \
  382. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  383. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  384. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  385. BIT(POWER_DOMAIN_PORT_DSI) | \
  386. BIT(POWER_DOMAIN_AUX_A) | \
  387. BIT(POWER_DOMAIN_PLLS) | \
  388. BIT(POWER_DOMAIN_INIT))
  389. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  390. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  391. BIT(POWER_DOMAIN_MODESET) | \
  392. BIT(POWER_DOMAIN_AUX_A) | \
  393. BIT(POWER_DOMAIN_INIT))
  394. #define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  395. (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  396. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
  397. BIT(POWER_DOMAIN_INIT))
  398. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  399. {
  400. struct drm_device *dev = dev_priv->dev;
  401. WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
  402. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  403. "DC9 already programmed to be enabled.\n");
  404. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  405. "DC5 still not disabled to enable DC9.\n");
  406. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  407. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  408. /*
  409. * TODO: check for the following to verify the conditions to enter DC9
  410. * state are satisfied:
  411. * 1] Check relevant display engine registers to verify if mode set
  412. * disable sequence was followed.
  413. * 2] Check if display uninitialize sequence is initialized.
  414. */
  415. }
  416. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  417. {
  418. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  419. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  420. "DC5 still not disabled.\n");
  421. /*
  422. * TODO: check for the following to verify DC9 state was indeed
  423. * entered before programming to disable it:
  424. * 1] Check relevant display engine registers to verify if mode
  425. * set disable sequence was followed.
  426. * 2] Check if display uninitialize sequence is initialized.
  427. */
  428. }
  429. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  430. u32 state)
  431. {
  432. int rewrites = 0;
  433. int rereads = 0;
  434. u32 v;
  435. I915_WRITE(DC_STATE_EN, state);
  436. /* It has been observed that disabling the dc6 state sometimes
  437. * doesn't stick and dmc keeps returning old value. Make sure
  438. * the write really sticks enough times and also force rewrite until
  439. * we are confident that state is exactly what we want.
  440. */
  441. do {
  442. v = I915_READ(DC_STATE_EN);
  443. if (v != state) {
  444. I915_WRITE(DC_STATE_EN, state);
  445. rewrites++;
  446. rereads = 0;
  447. } else if (rereads++ > 5) {
  448. break;
  449. }
  450. } while (rewrites < 100);
  451. if (v != state)
  452. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  453. state, v);
  454. /* Most of the times we need one retry, avoid spam */
  455. if (rewrites > 1)
  456. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  457. state, rewrites);
  458. }
  459. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  460. {
  461. uint32_t val;
  462. uint32_t mask;
  463. mask = DC_STATE_EN_UPTO_DC5;
  464. if (IS_BROXTON(dev_priv))
  465. mask |= DC_STATE_EN_DC9;
  466. else
  467. mask |= DC_STATE_EN_UPTO_DC6;
  468. if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
  469. state &= dev_priv->csr.allowed_dc_mask;
  470. val = I915_READ(DC_STATE_EN);
  471. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  472. val & mask, state);
  473. /* Check if DMC is ignoring our DC state requests */
  474. if ((val & mask) != dev_priv->csr.dc_state)
  475. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  476. dev_priv->csr.dc_state, val & mask);
  477. val &= ~mask;
  478. val |= state;
  479. gen9_write_dc_state(dev_priv, val);
  480. dev_priv->csr.dc_state = val & mask;
  481. }
  482. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  483. {
  484. assert_can_enable_dc9(dev_priv);
  485. DRM_DEBUG_KMS("Enabling DC9\n");
  486. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  487. }
  488. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  489. {
  490. assert_can_disable_dc9(dev_priv);
  491. DRM_DEBUG_KMS("Disabling DC9\n");
  492. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  493. }
  494. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  495. {
  496. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  497. "CSR program storage start is NULL\n");
  498. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  499. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  500. }
  501. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  502. {
  503. struct drm_device *dev = dev_priv->dev;
  504. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  505. SKL_DISP_PW_2);
  506. WARN_ONCE(!IS_SKYLAKE(dev) && !IS_KABYLAKE(dev),
  507. "Platform doesn't support DC5.\n");
  508. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  509. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  510. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  511. "DC5 already programmed to be enabled.\n");
  512. assert_rpm_wakelock_held(dev_priv);
  513. assert_csr_loaded(dev_priv);
  514. }
  515. static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  516. {
  517. assert_can_enable_dc5(dev_priv);
  518. DRM_DEBUG_KMS("Enabling DC5\n");
  519. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  520. }
  521. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  522. {
  523. struct drm_device *dev = dev_priv->dev;
  524. WARN_ONCE(!IS_SKYLAKE(dev) && !IS_KABYLAKE(dev),
  525. "Platform doesn't support DC6.\n");
  526. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  527. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  528. "Backlight is not disabled.\n");
  529. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  530. "DC6 already programmed to be enabled.\n");
  531. assert_csr_loaded(dev_priv);
  532. }
  533. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  534. {
  535. assert_can_enable_dc6(dev_priv);
  536. DRM_DEBUG_KMS("Enabling DC6\n");
  537. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  538. }
  539. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  540. {
  541. DRM_DEBUG_KMS("Disabling DC6\n");
  542. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  543. }
  544. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  545. struct i915_power_well *power_well, bool enable)
  546. {
  547. uint32_t tmp, fuse_status;
  548. uint32_t req_mask, state_mask;
  549. bool is_enabled, enable_requested, check_fuse_status = false;
  550. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  551. fuse_status = I915_READ(SKL_FUSE_STATUS);
  552. switch (power_well->data) {
  553. case SKL_DISP_PW_1:
  554. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  555. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  556. DRM_ERROR("PG0 not enabled\n");
  557. return;
  558. }
  559. break;
  560. case SKL_DISP_PW_2:
  561. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  562. DRM_ERROR("PG1 in disabled state\n");
  563. return;
  564. }
  565. break;
  566. case SKL_DISP_PW_DDI_A_E:
  567. case SKL_DISP_PW_DDI_B:
  568. case SKL_DISP_PW_DDI_C:
  569. case SKL_DISP_PW_DDI_D:
  570. case SKL_DISP_PW_MISC_IO:
  571. break;
  572. default:
  573. WARN(1, "Unknown power well %lu\n", power_well->data);
  574. return;
  575. }
  576. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  577. enable_requested = tmp & req_mask;
  578. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  579. is_enabled = tmp & state_mask;
  580. if (!enable && enable_requested)
  581. skl_power_well_pre_disable(dev_priv, power_well);
  582. if (enable) {
  583. if (!enable_requested) {
  584. WARN((tmp & state_mask) &&
  585. !I915_READ(HSW_PWR_WELL_BIOS),
  586. "Invalid for power well status to be enabled, unless done by the BIOS, \
  587. when request is to disable!\n");
  588. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  589. }
  590. if (!is_enabled) {
  591. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  592. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  593. state_mask), 1))
  594. DRM_ERROR("%s enable timeout\n",
  595. power_well->name);
  596. check_fuse_status = true;
  597. }
  598. } else {
  599. if (enable_requested) {
  600. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  601. POSTING_READ(HSW_PWR_WELL_DRIVER);
  602. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  603. }
  604. }
  605. if (check_fuse_status) {
  606. if (power_well->data == SKL_DISP_PW_1) {
  607. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  608. SKL_FUSE_PG1_DIST_STATUS), 1))
  609. DRM_ERROR("PG1 distributing status timeout\n");
  610. } else if (power_well->data == SKL_DISP_PW_2) {
  611. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  612. SKL_FUSE_PG2_DIST_STATUS), 1))
  613. DRM_ERROR("PG2 distributing status timeout\n");
  614. }
  615. }
  616. if (enable && !is_enabled)
  617. skl_power_well_post_enable(dev_priv, power_well);
  618. }
  619. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  620. struct i915_power_well *power_well)
  621. {
  622. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  623. /*
  624. * We're taking over the BIOS, so clear any requests made by it since
  625. * the driver is in charge now.
  626. */
  627. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  628. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  629. }
  630. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  631. struct i915_power_well *power_well)
  632. {
  633. hsw_set_power_well(dev_priv, power_well, true);
  634. }
  635. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  636. struct i915_power_well *power_well)
  637. {
  638. hsw_set_power_well(dev_priv, power_well, false);
  639. }
  640. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  641. struct i915_power_well *power_well)
  642. {
  643. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  644. SKL_POWER_WELL_STATE(power_well->data);
  645. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  646. }
  647. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  648. struct i915_power_well *power_well)
  649. {
  650. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  651. /* Clear any request made by BIOS as driver is taking over */
  652. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  653. }
  654. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  655. struct i915_power_well *power_well)
  656. {
  657. skl_set_power_well(dev_priv, power_well, true);
  658. }
  659. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  660. struct i915_power_well *power_well)
  661. {
  662. skl_set_power_well(dev_priv, power_well, false);
  663. }
  664. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  665. struct i915_power_well *power_well)
  666. {
  667. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  668. }
  669. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  670. struct i915_power_well *power_well)
  671. {
  672. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  673. }
  674. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  675. struct i915_power_well *power_well)
  676. {
  677. if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
  678. skl_enable_dc6(dev_priv);
  679. else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
  680. gen9_enable_dc5(dev_priv);
  681. }
  682. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  683. struct i915_power_well *power_well)
  684. {
  685. if (power_well->count > 0)
  686. gen9_dc_off_power_well_enable(dev_priv, power_well);
  687. else
  688. gen9_dc_off_power_well_disable(dev_priv, power_well);
  689. }
  690. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  691. struct i915_power_well *power_well)
  692. {
  693. }
  694. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  695. struct i915_power_well *power_well)
  696. {
  697. return true;
  698. }
  699. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  700. struct i915_power_well *power_well, bool enable)
  701. {
  702. enum punit_power_well power_well_id = power_well->data;
  703. u32 mask;
  704. u32 state;
  705. u32 ctrl;
  706. mask = PUNIT_PWRGT_MASK(power_well_id);
  707. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  708. PUNIT_PWRGT_PWR_GATE(power_well_id);
  709. mutex_lock(&dev_priv->rps.hw_lock);
  710. #define COND \
  711. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  712. if (COND)
  713. goto out;
  714. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  715. ctrl &= ~mask;
  716. ctrl |= state;
  717. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  718. if (wait_for(COND, 100))
  719. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  720. state,
  721. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  722. #undef COND
  723. out:
  724. mutex_unlock(&dev_priv->rps.hw_lock);
  725. }
  726. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  727. struct i915_power_well *power_well)
  728. {
  729. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  730. }
  731. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  732. struct i915_power_well *power_well)
  733. {
  734. vlv_set_power_well(dev_priv, power_well, true);
  735. }
  736. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  737. struct i915_power_well *power_well)
  738. {
  739. vlv_set_power_well(dev_priv, power_well, false);
  740. }
  741. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  742. struct i915_power_well *power_well)
  743. {
  744. int power_well_id = power_well->data;
  745. bool enabled = false;
  746. u32 mask;
  747. u32 state;
  748. u32 ctrl;
  749. mask = PUNIT_PWRGT_MASK(power_well_id);
  750. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  751. mutex_lock(&dev_priv->rps.hw_lock);
  752. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  753. /*
  754. * We only ever set the power-on and power-gate states, anything
  755. * else is unexpected.
  756. */
  757. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  758. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  759. if (state == ctrl)
  760. enabled = true;
  761. /*
  762. * A transient state at this point would mean some unexpected party
  763. * is poking at the power controls too.
  764. */
  765. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  766. WARN_ON(ctrl != state);
  767. mutex_unlock(&dev_priv->rps.hw_lock);
  768. return enabled;
  769. }
  770. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  771. {
  772. enum pipe pipe;
  773. /*
  774. * Enable the CRI clock source so we can get at the
  775. * display and the reference clock for VGA
  776. * hotplug / manual detection. Supposedly DSI also
  777. * needs the ref clock up and running.
  778. *
  779. * CHV DPLL B/C have some issues if VGA mode is enabled.
  780. */
  781. for_each_pipe(dev_priv->dev, pipe) {
  782. u32 val = I915_READ(DPLL(pipe));
  783. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  784. if (pipe != PIPE_A)
  785. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  786. I915_WRITE(DPLL(pipe), val);
  787. }
  788. spin_lock_irq(&dev_priv->irq_lock);
  789. valleyview_enable_display_irqs(dev_priv);
  790. spin_unlock_irq(&dev_priv->irq_lock);
  791. /*
  792. * During driver initialization/resume we can avoid restoring the
  793. * part of the HW/SW state that will be inited anyway explicitly.
  794. */
  795. if (dev_priv->power_domains.initializing)
  796. return;
  797. intel_hpd_init(dev_priv);
  798. i915_redisable_vga_power_on(dev_priv->dev);
  799. }
  800. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  801. {
  802. spin_lock_irq(&dev_priv->irq_lock);
  803. valleyview_disable_display_irqs(dev_priv);
  804. spin_unlock_irq(&dev_priv->irq_lock);
  805. /* make sure we're done processing display irqs */
  806. synchronize_irq(dev_priv->dev->irq);
  807. vlv_power_sequencer_reset(dev_priv);
  808. }
  809. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  810. struct i915_power_well *power_well)
  811. {
  812. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  813. vlv_set_power_well(dev_priv, power_well, true);
  814. vlv_display_power_well_init(dev_priv);
  815. }
  816. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  817. struct i915_power_well *power_well)
  818. {
  819. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  820. vlv_display_power_well_deinit(dev_priv);
  821. vlv_set_power_well(dev_priv, power_well, false);
  822. }
  823. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  824. struct i915_power_well *power_well)
  825. {
  826. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  827. /* since ref/cri clock was enabled */
  828. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  829. vlv_set_power_well(dev_priv, power_well, true);
  830. /*
  831. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  832. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  833. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  834. * b. The other bits such as sfr settings / modesel may all
  835. * be set to 0.
  836. *
  837. * This should only be done on init and resume from S3 with
  838. * both PLLs disabled, or we risk losing DPIO and PLL
  839. * synchronization.
  840. */
  841. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  842. }
  843. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  844. struct i915_power_well *power_well)
  845. {
  846. enum pipe pipe;
  847. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  848. for_each_pipe(dev_priv, pipe)
  849. assert_pll_disabled(dev_priv, pipe);
  850. /* Assert common reset */
  851. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  852. vlv_set_power_well(dev_priv, power_well, false);
  853. }
  854. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  855. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  856. int power_well_id)
  857. {
  858. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  859. int i;
  860. for (i = 0; i < power_domains->power_well_count; i++) {
  861. struct i915_power_well *power_well;
  862. power_well = &power_domains->power_wells[i];
  863. if (power_well->data == power_well_id)
  864. return power_well;
  865. }
  866. return NULL;
  867. }
  868. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  869. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  870. {
  871. struct i915_power_well *cmn_bc =
  872. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  873. struct i915_power_well *cmn_d =
  874. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  875. u32 phy_control = dev_priv->chv_phy_control;
  876. u32 phy_status = 0;
  877. u32 phy_status_mask = 0xffffffff;
  878. u32 tmp;
  879. /*
  880. * The BIOS can leave the PHY is some weird state
  881. * where it doesn't fully power down some parts.
  882. * Disable the asserts until the PHY has been fully
  883. * reset (ie. the power well has been disabled at
  884. * least once).
  885. */
  886. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  887. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  888. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  889. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  890. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  891. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  892. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  893. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  894. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  895. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  896. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  897. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  898. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  899. /* this assumes override is only used to enable lanes */
  900. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  901. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  902. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  903. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  904. /* CL1 is on whenever anything is on in either channel */
  905. if (BITS_SET(phy_control,
  906. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  907. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  908. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  909. /*
  910. * The DPLLB check accounts for the pipe B + port A usage
  911. * with CL2 powered up but all the lanes in the second channel
  912. * powered down.
  913. */
  914. if (BITS_SET(phy_control,
  915. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  916. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  917. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  918. if (BITS_SET(phy_control,
  919. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  920. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  921. if (BITS_SET(phy_control,
  922. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  923. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  924. if (BITS_SET(phy_control,
  925. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  926. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  927. if (BITS_SET(phy_control,
  928. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  929. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  930. }
  931. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  932. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  933. /* this assumes override is only used to enable lanes */
  934. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  935. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  936. if (BITS_SET(phy_control,
  937. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  938. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  939. if (BITS_SET(phy_control,
  940. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  941. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  942. if (BITS_SET(phy_control,
  943. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  944. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  945. }
  946. phy_status &= phy_status_mask;
  947. /*
  948. * The PHY may be busy with some initial calibration and whatnot,
  949. * so the power state can take a while to actually change.
  950. */
  951. if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
  952. WARN(phy_status != tmp,
  953. "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  954. tmp, phy_status, dev_priv->chv_phy_control);
  955. }
  956. #undef BITS_SET
  957. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  958. struct i915_power_well *power_well)
  959. {
  960. enum dpio_phy phy;
  961. enum pipe pipe;
  962. uint32_t tmp;
  963. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  964. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  965. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  966. pipe = PIPE_A;
  967. phy = DPIO_PHY0;
  968. } else {
  969. pipe = PIPE_C;
  970. phy = DPIO_PHY1;
  971. }
  972. /* since ref/cri clock was enabled */
  973. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  974. vlv_set_power_well(dev_priv, power_well, true);
  975. /* Poll for phypwrgood signal */
  976. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  977. DRM_ERROR("Display PHY %d is not power up\n", phy);
  978. mutex_lock(&dev_priv->sb_lock);
  979. /* Enable dynamic power down */
  980. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  981. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  982. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  983. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  984. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  985. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  986. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  987. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  988. } else {
  989. /*
  990. * Force the non-existing CL2 off. BXT does this
  991. * too, so maybe it saves some power even though
  992. * CL2 doesn't exist?
  993. */
  994. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  995. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  996. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  997. }
  998. mutex_unlock(&dev_priv->sb_lock);
  999. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  1000. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1001. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1002. phy, dev_priv->chv_phy_control);
  1003. assert_chv_phy_status(dev_priv);
  1004. }
  1005. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1006. struct i915_power_well *power_well)
  1007. {
  1008. enum dpio_phy phy;
  1009. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1010. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1011. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1012. phy = DPIO_PHY0;
  1013. assert_pll_disabled(dev_priv, PIPE_A);
  1014. assert_pll_disabled(dev_priv, PIPE_B);
  1015. } else {
  1016. phy = DPIO_PHY1;
  1017. assert_pll_disabled(dev_priv, PIPE_C);
  1018. }
  1019. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1020. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1021. vlv_set_power_well(dev_priv, power_well, false);
  1022. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1023. phy, dev_priv->chv_phy_control);
  1024. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1025. dev_priv->chv_phy_assert[phy] = true;
  1026. assert_chv_phy_status(dev_priv);
  1027. }
  1028. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1029. enum dpio_channel ch, bool override, unsigned int mask)
  1030. {
  1031. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1032. u32 reg, val, expected, actual;
  1033. /*
  1034. * The BIOS can leave the PHY is some weird state
  1035. * where it doesn't fully power down some parts.
  1036. * Disable the asserts until the PHY has been fully
  1037. * reset (ie. the power well has been disabled at
  1038. * least once).
  1039. */
  1040. if (!dev_priv->chv_phy_assert[phy])
  1041. return;
  1042. if (ch == DPIO_CH0)
  1043. reg = _CHV_CMN_DW0_CH0;
  1044. else
  1045. reg = _CHV_CMN_DW6_CH1;
  1046. mutex_lock(&dev_priv->sb_lock);
  1047. val = vlv_dpio_read(dev_priv, pipe, reg);
  1048. mutex_unlock(&dev_priv->sb_lock);
  1049. /*
  1050. * This assumes !override is only used when the port is disabled.
  1051. * All lanes should power down even without the override when
  1052. * the port is disabled.
  1053. */
  1054. if (!override || mask == 0xf) {
  1055. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1056. /*
  1057. * If CH1 common lane is not active anymore
  1058. * (eg. for pipe B DPLL) the entire channel will
  1059. * shut down, which causes the common lane registers
  1060. * to read as 0. That means we can't actually check
  1061. * the lane power down status bits, but as the entire
  1062. * register reads as 0 it's a good indication that the
  1063. * channel is indeed entirely powered down.
  1064. */
  1065. if (ch == DPIO_CH1 && val == 0)
  1066. expected = 0;
  1067. } else if (mask != 0x0) {
  1068. expected = DPIO_ANYDL_POWERDOWN;
  1069. } else {
  1070. expected = 0;
  1071. }
  1072. if (ch == DPIO_CH0)
  1073. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1074. else
  1075. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1076. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1077. WARN(actual != expected,
  1078. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1079. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1080. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1081. reg, val);
  1082. }
  1083. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1084. enum dpio_channel ch, bool override)
  1085. {
  1086. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1087. bool was_override;
  1088. mutex_lock(&power_domains->lock);
  1089. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1090. if (override == was_override)
  1091. goto out;
  1092. if (override)
  1093. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1094. else
  1095. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1096. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1097. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1098. phy, ch, dev_priv->chv_phy_control);
  1099. assert_chv_phy_status(dev_priv);
  1100. out:
  1101. mutex_unlock(&power_domains->lock);
  1102. return was_override;
  1103. }
  1104. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1105. bool override, unsigned int mask)
  1106. {
  1107. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1108. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1109. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1110. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1111. mutex_lock(&power_domains->lock);
  1112. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1113. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1114. if (override)
  1115. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1116. else
  1117. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1118. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1119. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1120. phy, ch, mask, dev_priv->chv_phy_control);
  1121. assert_chv_phy_status(dev_priv);
  1122. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1123. mutex_unlock(&power_domains->lock);
  1124. }
  1125. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1126. struct i915_power_well *power_well)
  1127. {
  1128. enum pipe pipe = power_well->data;
  1129. bool enabled;
  1130. u32 state, ctrl;
  1131. mutex_lock(&dev_priv->rps.hw_lock);
  1132. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1133. /*
  1134. * We only ever set the power-on and power-gate states, anything
  1135. * else is unexpected.
  1136. */
  1137. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1138. enabled = state == DP_SSS_PWR_ON(pipe);
  1139. /*
  1140. * A transient state at this point would mean some unexpected party
  1141. * is poking at the power controls too.
  1142. */
  1143. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1144. WARN_ON(ctrl << 16 != state);
  1145. mutex_unlock(&dev_priv->rps.hw_lock);
  1146. return enabled;
  1147. }
  1148. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1149. struct i915_power_well *power_well,
  1150. bool enable)
  1151. {
  1152. enum pipe pipe = power_well->data;
  1153. u32 state;
  1154. u32 ctrl;
  1155. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1156. mutex_lock(&dev_priv->rps.hw_lock);
  1157. #define COND \
  1158. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1159. if (COND)
  1160. goto out;
  1161. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1162. ctrl &= ~DP_SSC_MASK(pipe);
  1163. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1164. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1165. if (wait_for(COND, 100))
  1166. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1167. state,
  1168. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1169. #undef COND
  1170. out:
  1171. mutex_unlock(&dev_priv->rps.hw_lock);
  1172. }
  1173. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1174. struct i915_power_well *power_well)
  1175. {
  1176. WARN_ON_ONCE(power_well->data != PIPE_A);
  1177. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1178. }
  1179. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1180. struct i915_power_well *power_well)
  1181. {
  1182. WARN_ON_ONCE(power_well->data != PIPE_A);
  1183. chv_set_pipe_power_well(dev_priv, power_well, true);
  1184. vlv_display_power_well_init(dev_priv);
  1185. }
  1186. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1187. struct i915_power_well *power_well)
  1188. {
  1189. WARN_ON_ONCE(power_well->data != PIPE_A);
  1190. vlv_display_power_well_deinit(dev_priv);
  1191. chv_set_pipe_power_well(dev_priv, power_well, false);
  1192. }
  1193. static void
  1194. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1195. enum intel_display_power_domain domain)
  1196. {
  1197. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1198. struct i915_power_well *power_well;
  1199. int i;
  1200. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  1201. if (!power_well->count++)
  1202. intel_power_well_enable(dev_priv, power_well);
  1203. }
  1204. power_domains->domain_use_count[domain]++;
  1205. }
  1206. /**
  1207. * intel_display_power_get - grab a power domain reference
  1208. * @dev_priv: i915 device instance
  1209. * @domain: power domain to reference
  1210. *
  1211. * This function grabs a power domain reference for @domain and ensures that the
  1212. * power domain and all its parents are powered up. Therefore users should only
  1213. * grab a reference to the innermost power domain they need.
  1214. *
  1215. * Any power domain reference obtained by this function must have a symmetric
  1216. * call to intel_display_power_put() to release the reference again.
  1217. */
  1218. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1219. enum intel_display_power_domain domain)
  1220. {
  1221. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1222. intel_runtime_pm_get(dev_priv);
  1223. mutex_lock(&power_domains->lock);
  1224. __intel_display_power_get_domain(dev_priv, domain);
  1225. mutex_unlock(&power_domains->lock);
  1226. }
  1227. /**
  1228. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1229. * @dev_priv: i915 device instance
  1230. * @domain: power domain to reference
  1231. *
  1232. * This function grabs a power domain reference for @domain and ensures that the
  1233. * power domain and all its parents are powered up. Therefore users should only
  1234. * grab a reference to the innermost power domain they need.
  1235. *
  1236. * Any power domain reference obtained by this function must have a symmetric
  1237. * call to intel_display_power_put() to release the reference again.
  1238. */
  1239. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1240. enum intel_display_power_domain domain)
  1241. {
  1242. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1243. bool is_enabled;
  1244. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1245. return false;
  1246. mutex_lock(&power_domains->lock);
  1247. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1248. __intel_display_power_get_domain(dev_priv, domain);
  1249. is_enabled = true;
  1250. } else {
  1251. is_enabled = false;
  1252. }
  1253. mutex_unlock(&power_domains->lock);
  1254. if (!is_enabled)
  1255. intel_runtime_pm_put(dev_priv);
  1256. return is_enabled;
  1257. }
  1258. /**
  1259. * intel_display_power_put - release a power domain reference
  1260. * @dev_priv: i915 device instance
  1261. * @domain: power domain to reference
  1262. *
  1263. * This function drops the power domain reference obtained by
  1264. * intel_display_power_get() and might power down the corresponding hardware
  1265. * block right away if this is the last reference.
  1266. */
  1267. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1268. enum intel_display_power_domain domain)
  1269. {
  1270. struct i915_power_domains *power_domains;
  1271. struct i915_power_well *power_well;
  1272. int i;
  1273. power_domains = &dev_priv->power_domains;
  1274. mutex_lock(&power_domains->lock);
  1275. WARN(!power_domains->domain_use_count[domain],
  1276. "Use count on domain %s is already zero\n",
  1277. intel_display_power_domain_str(domain));
  1278. power_domains->domain_use_count[domain]--;
  1279. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  1280. WARN(!power_well->count,
  1281. "Use count on power well %s is already zero",
  1282. power_well->name);
  1283. if (!--power_well->count)
  1284. intel_power_well_disable(dev_priv, power_well);
  1285. }
  1286. mutex_unlock(&power_domains->lock);
  1287. intel_runtime_pm_put(dev_priv);
  1288. }
  1289. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  1290. BIT(POWER_DOMAIN_PIPE_A) | \
  1291. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  1292. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  1293. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1294. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1295. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1296. BIT(POWER_DOMAIN_PORT_CRT) | \
  1297. BIT(POWER_DOMAIN_PLLS) | \
  1298. BIT(POWER_DOMAIN_AUX_A) | \
  1299. BIT(POWER_DOMAIN_AUX_B) | \
  1300. BIT(POWER_DOMAIN_AUX_C) | \
  1301. BIT(POWER_DOMAIN_AUX_D) | \
  1302. BIT(POWER_DOMAIN_GMBUS) | \
  1303. BIT(POWER_DOMAIN_INIT))
  1304. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1305. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  1306. BIT(POWER_DOMAIN_INIT))
  1307. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  1308. HSW_ALWAYS_ON_POWER_DOMAINS | \
  1309. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  1310. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1311. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  1312. BIT(POWER_DOMAIN_INIT))
  1313. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  1314. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  1315. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1316. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1317. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1318. BIT(POWER_DOMAIN_PORT_CRT) | \
  1319. BIT(POWER_DOMAIN_AUX_B) | \
  1320. BIT(POWER_DOMAIN_AUX_C) | \
  1321. BIT(POWER_DOMAIN_INIT))
  1322. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1323. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1324. BIT(POWER_DOMAIN_AUX_B) | \
  1325. BIT(POWER_DOMAIN_INIT))
  1326. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1327. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1328. BIT(POWER_DOMAIN_AUX_B) | \
  1329. BIT(POWER_DOMAIN_INIT))
  1330. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1331. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1332. BIT(POWER_DOMAIN_AUX_C) | \
  1333. BIT(POWER_DOMAIN_INIT))
  1334. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1335. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1336. BIT(POWER_DOMAIN_AUX_C) | \
  1337. BIT(POWER_DOMAIN_INIT))
  1338. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1339. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1340. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1341. BIT(POWER_DOMAIN_AUX_B) | \
  1342. BIT(POWER_DOMAIN_AUX_C) | \
  1343. BIT(POWER_DOMAIN_INIT))
  1344. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1345. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1346. BIT(POWER_DOMAIN_AUX_D) | \
  1347. BIT(POWER_DOMAIN_INIT))
  1348. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1349. .sync_hw = i9xx_always_on_power_well_noop,
  1350. .enable = i9xx_always_on_power_well_noop,
  1351. .disable = i9xx_always_on_power_well_noop,
  1352. .is_enabled = i9xx_always_on_power_well_enabled,
  1353. };
  1354. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1355. .sync_hw = chv_pipe_power_well_sync_hw,
  1356. .enable = chv_pipe_power_well_enable,
  1357. .disable = chv_pipe_power_well_disable,
  1358. .is_enabled = chv_pipe_power_well_enabled,
  1359. };
  1360. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1361. .sync_hw = vlv_power_well_sync_hw,
  1362. .enable = chv_dpio_cmn_power_well_enable,
  1363. .disable = chv_dpio_cmn_power_well_disable,
  1364. .is_enabled = vlv_power_well_enabled,
  1365. };
  1366. static struct i915_power_well i9xx_always_on_power_well[] = {
  1367. {
  1368. .name = "always-on",
  1369. .always_on = 1,
  1370. .domains = POWER_DOMAIN_MASK,
  1371. .ops = &i9xx_always_on_power_well_ops,
  1372. },
  1373. };
  1374. static const struct i915_power_well_ops hsw_power_well_ops = {
  1375. .sync_hw = hsw_power_well_sync_hw,
  1376. .enable = hsw_power_well_enable,
  1377. .disable = hsw_power_well_disable,
  1378. .is_enabled = hsw_power_well_enabled,
  1379. };
  1380. static const struct i915_power_well_ops skl_power_well_ops = {
  1381. .sync_hw = skl_power_well_sync_hw,
  1382. .enable = skl_power_well_enable,
  1383. .disable = skl_power_well_disable,
  1384. .is_enabled = skl_power_well_enabled,
  1385. };
  1386. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1387. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1388. .enable = gen9_dc_off_power_well_enable,
  1389. .disable = gen9_dc_off_power_well_disable,
  1390. .is_enabled = gen9_dc_off_power_well_enabled,
  1391. };
  1392. static struct i915_power_well hsw_power_wells[] = {
  1393. {
  1394. .name = "always-on",
  1395. .always_on = 1,
  1396. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  1397. .ops = &i9xx_always_on_power_well_ops,
  1398. },
  1399. {
  1400. .name = "display",
  1401. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1402. .ops = &hsw_power_well_ops,
  1403. },
  1404. };
  1405. static struct i915_power_well bdw_power_wells[] = {
  1406. {
  1407. .name = "always-on",
  1408. .always_on = 1,
  1409. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  1410. .ops = &i9xx_always_on_power_well_ops,
  1411. },
  1412. {
  1413. .name = "display",
  1414. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1415. .ops = &hsw_power_well_ops,
  1416. },
  1417. };
  1418. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1419. .sync_hw = vlv_power_well_sync_hw,
  1420. .enable = vlv_display_power_well_enable,
  1421. .disable = vlv_display_power_well_disable,
  1422. .is_enabled = vlv_power_well_enabled,
  1423. };
  1424. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1425. .sync_hw = vlv_power_well_sync_hw,
  1426. .enable = vlv_dpio_cmn_power_well_enable,
  1427. .disable = vlv_dpio_cmn_power_well_disable,
  1428. .is_enabled = vlv_power_well_enabled,
  1429. };
  1430. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1431. .sync_hw = vlv_power_well_sync_hw,
  1432. .enable = vlv_power_well_enable,
  1433. .disable = vlv_power_well_disable,
  1434. .is_enabled = vlv_power_well_enabled,
  1435. };
  1436. static struct i915_power_well vlv_power_wells[] = {
  1437. {
  1438. .name = "always-on",
  1439. .always_on = 1,
  1440. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1441. .ops = &i9xx_always_on_power_well_ops,
  1442. .data = PUNIT_POWER_WELL_ALWAYS_ON,
  1443. },
  1444. {
  1445. .name = "display",
  1446. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1447. .data = PUNIT_POWER_WELL_DISP2D,
  1448. .ops = &vlv_display_power_well_ops,
  1449. },
  1450. {
  1451. .name = "dpio-tx-b-01",
  1452. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1453. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1454. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1455. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1456. .ops = &vlv_dpio_power_well_ops,
  1457. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1458. },
  1459. {
  1460. .name = "dpio-tx-b-23",
  1461. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1462. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1463. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1464. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1465. .ops = &vlv_dpio_power_well_ops,
  1466. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1467. },
  1468. {
  1469. .name = "dpio-tx-c-01",
  1470. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1471. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1472. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1473. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1474. .ops = &vlv_dpio_power_well_ops,
  1475. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1476. },
  1477. {
  1478. .name = "dpio-tx-c-23",
  1479. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1480. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1481. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1482. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1483. .ops = &vlv_dpio_power_well_ops,
  1484. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1485. },
  1486. {
  1487. .name = "dpio-common",
  1488. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1489. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1490. .ops = &vlv_dpio_cmn_power_well_ops,
  1491. },
  1492. };
  1493. static struct i915_power_well chv_power_wells[] = {
  1494. {
  1495. .name = "always-on",
  1496. .always_on = 1,
  1497. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1498. .ops = &i9xx_always_on_power_well_ops,
  1499. },
  1500. {
  1501. .name = "display",
  1502. /*
  1503. * Pipe A power well is the new disp2d well. Pipe B and C
  1504. * power wells don't actually exist. Pipe A power well is
  1505. * required for any pipe to work.
  1506. */
  1507. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1508. .data = PIPE_A,
  1509. .ops = &chv_pipe_power_well_ops,
  1510. },
  1511. {
  1512. .name = "dpio-common-bc",
  1513. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1514. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1515. .ops = &chv_dpio_cmn_power_well_ops,
  1516. },
  1517. {
  1518. .name = "dpio-common-d",
  1519. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1520. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1521. .ops = &chv_dpio_cmn_power_well_ops,
  1522. },
  1523. };
  1524. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1525. int power_well_id)
  1526. {
  1527. struct i915_power_well *power_well;
  1528. bool ret;
  1529. power_well = lookup_power_well(dev_priv, power_well_id);
  1530. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1531. return ret;
  1532. }
  1533. static struct i915_power_well skl_power_wells[] = {
  1534. {
  1535. .name = "always-on",
  1536. .always_on = 1,
  1537. .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1538. .ops = &i9xx_always_on_power_well_ops,
  1539. .data = SKL_DISP_PW_ALWAYS_ON,
  1540. },
  1541. {
  1542. .name = "power well 1",
  1543. /* Handled by the DMC firmware */
  1544. .domains = 0,
  1545. .ops = &skl_power_well_ops,
  1546. .data = SKL_DISP_PW_1,
  1547. },
  1548. {
  1549. .name = "MISC IO power well",
  1550. /* Handled by the DMC firmware */
  1551. .domains = 0,
  1552. .ops = &skl_power_well_ops,
  1553. .data = SKL_DISP_PW_MISC_IO,
  1554. },
  1555. {
  1556. .name = "DC off",
  1557. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1558. .ops = &gen9_dc_off_power_well_ops,
  1559. .data = SKL_DISP_PW_DC_OFF,
  1560. },
  1561. {
  1562. .name = "power well 2",
  1563. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1564. .ops = &skl_power_well_ops,
  1565. .data = SKL_DISP_PW_2,
  1566. },
  1567. {
  1568. .name = "DDI A/E power well",
  1569. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1570. .ops = &skl_power_well_ops,
  1571. .data = SKL_DISP_PW_DDI_A_E,
  1572. },
  1573. {
  1574. .name = "DDI B power well",
  1575. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1576. .ops = &skl_power_well_ops,
  1577. .data = SKL_DISP_PW_DDI_B,
  1578. },
  1579. {
  1580. .name = "DDI C power well",
  1581. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1582. .ops = &skl_power_well_ops,
  1583. .data = SKL_DISP_PW_DDI_C,
  1584. },
  1585. {
  1586. .name = "DDI D power well",
  1587. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1588. .ops = &skl_power_well_ops,
  1589. .data = SKL_DISP_PW_DDI_D,
  1590. },
  1591. };
  1592. void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv)
  1593. {
  1594. struct i915_power_well *well;
  1595. if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
  1596. return;
  1597. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1598. intel_power_well_enable(dev_priv, well);
  1599. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1600. intel_power_well_enable(dev_priv, well);
  1601. }
  1602. void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv)
  1603. {
  1604. struct i915_power_well *well;
  1605. if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
  1606. return;
  1607. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1608. intel_power_well_disable(dev_priv, well);
  1609. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1610. intel_power_well_disable(dev_priv, well);
  1611. }
  1612. static struct i915_power_well bxt_power_wells[] = {
  1613. {
  1614. .name = "always-on",
  1615. .always_on = 1,
  1616. .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1617. .ops = &i9xx_always_on_power_well_ops,
  1618. },
  1619. {
  1620. .name = "power well 1",
  1621. .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1622. .ops = &skl_power_well_ops,
  1623. .data = SKL_DISP_PW_1,
  1624. },
  1625. {
  1626. .name = "DC off",
  1627. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1628. .ops = &gen9_dc_off_power_well_ops,
  1629. .data = SKL_DISP_PW_DC_OFF,
  1630. },
  1631. {
  1632. .name = "power well 2",
  1633. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1634. .ops = &skl_power_well_ops,
  1635. .data = SKL_DISP_PW_2,
  1636. },
  1637. };
  1638. static int
  1639. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1640. int disable_power_well)
  1641. {
  1642. if (disable_power_well >= 0)
  1643. return !!disable_power_well;
  1644. if (IS_BROXTON(dev_priv)) {
  1645. DRM_DEBUG_KMS("Disabling display power well support\n");
  1646. return 0;
  1647. }
  1648. return 1;
  1649. }
  1650. static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
  1651. int enable_dc)
  1652. {
  1653. uint32_t mask;
  1654. int requested_dc;
  1655. int max_dc;
  1656. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1657. max_dc = 2;
  1658. mask = 0;
  1659. } else if (IS_BROXTON(dev_priv)) {
  1660. max_dc = 1;
  1661. /*
  1662. * DC9 has a separate HW flow from the rest of the DC states,
  1663. * not depending on the DMC firmware. It's needed by system
  1664. * suspend/resume, so allow it unconditionally.
  1665. */
  1666. mask = DC_STATE_EN_DC9;
  1667. } else {
  1668. max_dc = 0;
  1669. mask = 0;
  1670. }
  1671. if (!i915.disable_power_well)
  1672. max_dc = 0;
  1673. if (enable_dc >= 0 && enable_dc <= max_dc) {
  1674. requested_dc = enable_dc;
  1675. } else if (enable_dc == -1) {
  1676. requested_dc = max_dc;
  1677. } else if (enable_dc > max_dc && enable_dc <= 2) {
  1678. DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
  1679. enable_dc, max_dc);
  1680. requested_dc = max_dc;
  1681. } else {
  1682. DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
  1683. requested_dc = max_dc;
  1684. }
  1685. if (requested_dc > 1)
  1686. mask |= DC_STATE_EN_UPTO_DC6;
  1687. if (requested_dc > 0)
  1688. mask |= DC_STATE_EN_UPTO_DC5;
  1689. DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
  1690. return mask;
  1691. }
  1692. #define set_power_wells(power_domains, __power_wells) ({ \
  1693. (power_domains)->power_wells = (__power_wells); \
  1694. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1695. })
  1696. /**
  1697. * intel_power_domains_init - initializes the power domain structures
  1698. * @dev_priv: i915 device instance
  1699. *
  1700. * Initializes the power domain structures for @dev_priv depending upon the
  1701. * supported platform.
  1702. */
  1703. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1704. {
  1705. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1706. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  1707. i915.disable_power_well);
  1708. dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
  1709. i915.enable_dc);
  1710. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  1711. mutex_init(&power_domains->lock);
  1712. /*
  1713. * The enabling order will be from lower to higher indexed wells,
  1714. * the disabling order is reversed.
  1715. */
  1716. if (IS_HASWELL(dev_priv->dev)) {
  1717. set_power_wells(power_domains, hsw_power_wells);
  1718. } else if (IS_BROADWELL(dev_priv->dev)) {
  1719. set_power_wells(power_domains, bdw_power_wells);
  1720. } else if (IS_SKYLAKE(dev_priv->dev) || IS_KABYLAKE(dev_priv->dev)) {
  1721. set_power_wells(power_domains, skl_power_wells);
  1722. } else if (IS_BROXTON(dev_priv->dev)) {
  1723. set_power_wells(power_domains, bxt_power_wells);
  1724. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  1725. set_power_wells(power_domains, chv_power_wells);
  1726. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  1727. set_power_wells(power_domains, vlv_power_wells);
  1728. } else {
  1729. set_power_wells(power_domains, i9xx_always_on_power_well);
  1730. }
  1731. return 0;
  1732. }
  1733. /**
  1734. * intel_power_domains_fini - finalizes the power domain structures
  1735. * @dev_priv: i915 device instance
  1736. *
  1737. * Finalizes the power domain structures for @dev_priv depending upon the
  1738. * supported platform. This function also disables runtime pm and ensures that
  1739. * the device stays powered up so that the driver can be reloaded.
  1740. */
  1741. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1742. {
  1743. struct device *device = &dev_priv->dev->pdev->dev;
  1744. /*
  1745. * The i915.ko module is still not prepared to be loaded when
  1746. * the power well is not enabled, so just enable it in case
  1747. * we're going to unload/reload.
  1748. * The following also reacquires the RPM reference the core passed
  1749. * to the driver during loading, which is dropped in
  1750. * intel_runtime_pm_enable(). We have to hand back the control of the
  1751. * device to the core with this reference held.
  1752. */
  1753. intel_display_set_init_power(dev_priv, true);
  1754. /* Remove the refcount we took to keep power well support disabled. */
  1755. if (!i915.disable_power_well)
  1756. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1757. /*
  1758. * Remove the refcount we took in intel_runtime_pm_enable() in case
  1759. * the platform doesn't support runtime PM.
  1760. */
  1761. if (!HAS_RUNTIME_PM(dev_priv))
  1762. pm_runtime_put(device);
  1763. }
  1764. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  1765. {
  1766. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1767. struct i915_power_well *power_well;
  1768. int i;
  1769. mutex_lock(&power_domains->lock);
  1770. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1771. power_well->ops->sync_hw(dev_priv, power_well);
  1772. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1773. power_well);
  1774. }
  1775. mutex_unlock(&power_domains->lock);
  1776. }
  1777. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  1778. bool resume)
  1779. {
  1780. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1781. uint32_t val;
  1782. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1783. /* enable PCH reset handshake */
  1784. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1785. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  1786. /* enable PG1 and Misc I/O */
  1787. mutex_lock(&power_domains->lock);
  1788. skl_pw1_misc_io_init(dev_priv);
  1789. mutex_unlock(&power_domains->lock);
  1790. if (!resume)
  1791. return;
  1792. skl_init_cdclk(dev_priv);
  1793. if (dev_priv->csr.dmc_payload)
  1794. intel_csr_load_program(dev_priv);
  1795. }
  1796. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  1797. {
  1798. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1799. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1800. skl_uninit_cdclk(dev_priv);
  1801. /* The spec doesn't call for removing the reset handshake flag */
  1802. /* disable PG1 and Misc I/O */
  1803. mutex_lock(&power_domains->lock);
  1804. skl_pw1_misc_io_fini(dev_priv);
  1805. mutex_unlock(&power_domains->lock);
  1806. }
  1807. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  1808. {
  1809. struct i915_power_well *cmn_bc =
  1810. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1811. struct i915_power_well *cmn_d =
  1812. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1813. /*
  1814. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  1815. * workaround never ever read DISPLAY_PHY_CONTROL, and
  1816. * instead maintain a shadow copy ourselves. Use the actual
  1817. * power well state and lane status to reconstruct the
  1818. * expected initial value.
  1819. */
  1820. dev_priv->chv_phy_control =
  1821. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  1822. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  1823. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  1824. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  1825. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  1826. /*
  1827. * If all lanes are disabled we leave the override disabled
  1828. * with all power down bits cleared to match the state we
  1829. * would use after disabling the port. Otherwise enable the
  1830. * override and set the lane powerdown bits accding to the
  1831. * current lane status.
  1832. */
  1833. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1834. uint32_t status = I915_READ(DPLL(PIPE_A));
  1835. unsigned int mask;
  1836. mask = status & DPLL_PORTB_READY_MASK;
  1837. if (mask == 0xf)
  1838. mask = 0x0;
  1839. else
  1840. dev_priv->chv_phy_control |=
  1841. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  1842. dev_priv->chv_phy_control |=
  1843. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  1844. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  1845. if (mask == 0xf)
  1846. mask = 0x0;
  1847. else
  1848. dev_priv->chv_phy_control |=
  1849. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  1850. dev_priv->chv_phy_control |=
  1851. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  1852. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  1853. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  1854. } else {
  1855. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  1856. }
  1857. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1858. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  1859. unsigned int mask;
  1860. mask = status & DPLL_PORTD_READY_MASK;
  1861. if (mask == 0xf)
  1862. mask = 0x0;
  1863. else
  1864. dev_priv->chv_phy_control |=
  1865. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  1866. dev_priv->chv_phy_control |=
  1867. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  1868. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  1869. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  1870. } else {
  1871. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  1872. }
  1873. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1874. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  1875. dev_priv->chv_phy_control);
  1876. }
  1877. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  1878. {
  1879. struct i915_power_well *cmn =
  1880. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1881. struct i915_power_well *disp2d =
  1882. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  1883. /* If the display might be already active skip this */
  1884. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  1885. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  1886. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  1887. return;
  1888. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  1889. /* cmnlane needs DPLL registers */
  1890. disp2d->ops->enable(dev_priv, disp2d);
  1891. /*
  1892. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  1893. * Need to assert and de-assert PHY SB reset by gating the
  1894. * common lane power, then un-gating it.
  1895. * Simply ungating isn't enough to reset the PHY enough to get
  1896. * ports and lanes running.
  1897. */
  1898. cmn->ops->disable(dev_priv, cmn);
  1899. }
  1900. /**
  1901. * intel_power_domains_init_hw - initialize hardware power domain state
  1902. * @dev_priv: i915 device instance
  1903. *
  1904. * This function initializes the hardware power domain state and enables all
  1905. * power domains using intel_display_set_init_power().
  1906. */
  1907. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  1908. {
  1909. struct drm_device *dev = dev_priv->dev;
  1910. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1911. power_domains->initializing = true;
  1912. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  1913. skl_display_core_init(dev_priv, resume);
  1914. } else if (IS_CHERRYVIEW(dev)) {
  1915. mutex_lock(&power_domains->lock);
  1916. chv_phy_control_init(dev_priv);
  1917. mutex_unlock(&power_domains->lock);
  1918. } else if (IS_VALLEYVIEW(dev)) {
  1919. mutex_lock(&power_domains->lock);
  1920. vlv_cmnlane_wa(dev_priv);
  1921. mutex_unlock(&power_domains->lock);
  1922. }
  1923. /* For now, we need the power well to be always enabled. */
  1924. intel_display_set_init_power(dev_priv, true);
  1925. /* Disable power support if the user asked so. */
  1926. if (!i915.disable_power_well)
  1927. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  1928. intel_power_domains_sync_hw(dev_priv);
  1929. power_domains->initializing = false;
  1930. }
  1931. /**
  1932. * intel_power_domains_suspend - suspend power domain state
  1933. * @dev_priv: i915 device instance
  1934. *
  1935. * This function prepares the hardware power domain state before entering
  1936. * system suspend. It must be paired with intel_power_domains_init_hw().
  1937. */
  1938. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  1939. {
  1940. /*
  1941. * Even if power well support was disabled we still want to disable
  1942. * power wells while we are system suspended.
  1943. */
  1944. if (!i915.disable_power_well)
  1945. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1946. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  1947. skl_display_core_uninit(dev_priv);
  1948. }
  1949. /**
  1950. * intel_runtime_pm_get - grab a runtime pm reference
  1951. * @dev_priv: i915 device instance
  1952. *
  1953. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1954. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  1955. *
  1956. * Any runtime pm reference obtained by this function must have a symmetric
  1957. * call to intel_runtime_pm_put() to release the reference again.
  1958. */
  1959. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  1960. {
  1961. struct drm_device *dev = dev_priv->dev;
  1962. struct device *device = &dev->pdev->dev;
  1963. pm_runtime_get_sync(device);
  1964. atomic_inc(&dev_priv->pm.wakeref_count);
  1965. assert_rpm_wakelock_held(dev_priv);
  1966. }
  1967. /**
  1968. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  1969. * @dev_priv: i915 device instance
  1970. *
  1971. * This function grabs a device-level runtime pm reference if the device is
  1972. * already in use and ensures that it is powered up.
  1973. *
  1974. * Any runtime pm reference obtained by this function must have a symmetric
  1975. * call to intel_runtime_pm_put() to release the reference again.
  1976. */
  1977. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  1978. {
  1979. struct drm_device *dev = dev_priv->dev;
  1980. struct device *device = &dev->pdev->dev;
  1981. if (IS_ENABLED(CONFIG_PM)) {
  1982. int ret = pm_runtime_get_if_in_use(device);
  1983. /*
  1984. * In cases runtime PM is disabled by the RPM core and we get
  1985. * an -EINVAL return value we are not supposed to call this
  1986. * function, since the power state is undefined. This applies
  1987. * atm to the late/early system suspend/resume handlers.
  1988. */
  1989. WARN_ON_ONCE(ret < 0);
  1990. if (ret <= 0)
  1991. return false;
  1992. }
  1993. atomic_inc(&dev_priv->pm.wakeref_count);
  1994. assert_rpm_wakelock_held(dev_priv);
  1995. return true;
  1996. }
  1997. /**
  1998. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  1999. * @dev_priv: i915 device instance
  2000. *
  2001. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2002. * code to ensure the GTT or GT is on).
  2003. *
  2004. * It will _not_ power up the device but instead only check that it's powered
  2005. * on. Therefore it is only valid to call this functions from contexts where
  2006. * the device is known to be powered up and where trying to power it up would
  2007. * result in hilarity and deadlocks. That pretty much means only the system
  2008. * suspend/resume code where this is used to grab runtime pm references for
  2009. * delayed setup down in work items.
  2010. *
  2011. * Any runtime pm reference obtained by this function must have a symmetric
  2012. * call to intel_runtime_pm_put() to release the reference again.
  2013. */
  2014. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2015. {
  2016. struct drm_device *dev = dev_priv->dev;
  2017. struct device *device = &dev->pdev->dev;
  2018. assert_rpm_wakelock_held(dev_priv);
  2019. pm_runtime_get_noresume(device);
  2020. atomic_inc(&dev_priv->pm.wakeref_count);
  2021. }
  2022. /**
  2023. * intel_runtime_pm_put - release a runtime pm reference
  2024. * @dev_priv: i915 device instance
  2025. *
  2026. * This function drops the device-level runtime pm reference obtained by
  2027. * intel_runtime_pm_get() and might power down the corresponding
  2028. * hardware block right away if this is the last reference.
  2029. */
  2030. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2031. {
  2032. struct drm_device *dev = dev_priv->dev;
  2033. struct device *device = &dev->pdev->dev;
  2034. assert_rpm_wakelock_held(dev_priv);
  2035. if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
  2036. atomic_inc(&dev_priv->pm.atomic_seq);
  2037. pm_runtime_mark_last_busy(device);
  2038. pm_runtime_put_autosuspend(device);
  2039. }
  2040. /**
  2041. * intel_runtime_pm_enable - enable runtime pm
  2042. * @dev_priv: i915 device instance
  2043. *
  2044. * This function enables runtime pm at the end of the driver load sequence.
  2045. *
  2046. * Note that this function does currently not enable runtime pm for the
  2047. * subordinate display power domains. That is only done on the first modeset
  2048. * using intel_display_set_init_power().
  2049. */
  2050. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2051. {
  2052. struct drm_device *dev = dev_priv->dev;
  2053. struct device *device = &dev->pdev->dev;
  2054. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  2055. pm_runtime_mark_last_busy(device);
  2056. /*
  2057. * Take a permanent reference to disable the RPM functionality and drop
  2058. * it only when unloading the driver. Use the low level get/put helpers,
  2059. * so the driver's own RPM reference tracking asserts also work on
  2060. * platforms without RPM support.
  2061. */
  2062. if (!HAS_RUNTIME_PM(dev)) {
  2063. pm_runtime_dont_use_autosuspend(device);
  2064. pm_runtime_get_sync(device);
  2065. } else {
  2066. pm_runtime_use_autosuspend(device);
  2067. }
  2068. /*
  2069. * The core calls the driver load handler with an RPM reference held.
  2070. * We drop that here and will reacquire it during unloading in
  2071. * intel_power_domains_fini().
  2072. */
  2073. pm_runtime_put_autosuspend(device);
  2074. }