sccnxp.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * NXP (Philips) SCC+++(SCN+++) serial driver
  4. *
  5. * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
  6. *
  7. * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
  8. */
  9. #if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  10. #define SUPPORT_SYSRQ
  11. #endif
  12. #include <linux/clk.h>
  13. #include <linux/err.h>
  14. #include <linux/module.h>
  15. #include <linux/mod_devicetable.h>
  16. #include <linux/device.h>
  17. #include <linux/console.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/serial.h>
  20. #include <linux/io.h>
  21. #include <linux/tty.h>
  22. #include <linux/tty_flip.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/platform_data/serial-sccnxp.h>
  26. #include <linux/regulator/consumer.h>
  27. #define SCCNXP_NAME "uart-sccnxp"
  28. #define SCCNXP_MAJOR 204
  29. #define SCCNXP_MINOR 205
  30. #define SCCNXP_MR_REG (0x00)
  31. # define MR0_BAUD_NORMAL (0 << 0)
  32. # define MR0_BAUD_EXT1 (1 << 0)
  33. # define MR0_BAUD_EXT2 (5 << 0)
  34. # define MR0_FIFO (1 << 3)
  35. # define MR0_TXLVL (1 << 4)
  36. # define MR1_BITS_5 (0 << 0)
  37. # define MR1_BITS_6 (1 << 0)
  38. # define MR1_BITS_7 (2 << 0)
  39. # define MR1_BITS_8 (3 << 0)
  40. # define MR1_PAR_EVN (0 << 2)
  41. # define MR1_PAR_ODD (1 << 2)
  42. # define MR1_PAR_NO (4 << 2)
  43. # define MR2_STOP1 (7 << 0)
  44. # define MR2_STOP2 (0xf << 0)
  45. #define SCCNXP_SR_REG (0x01)
  46. #define SCCNXP_CSR_REG SCCNXP_SR_REG
  47. # define SR_RXRDY (1 << 0)
  48. # define SR_FULL (1 << 1)
  49. # define SR_TXRDY (1 << 2)
  50. # define SR_TXEMT (1 << 3)
  51. # define SR_OVR (1 << 4)
  52. # define SR_PE (1 << 5)
  53. # define SR_FE (1 << 6)
  54. # define SR_BRK (1 << 7)
  55. #define SCCNXP_CR_REG (0x02)
  56. # define CR_RX_ENABLE (1 << 0)
  57. # define CR_RX_DISABLE (1 << 1)
  58. # define CR_TX_ENABLE (1 << 2)
  59. # define CR_TX_DISABLE (1 << 3)
  60. # define CR_CMD_MRPTR1 (0x01 << 4)
  61. # define CR_CMD_RX_RESET (0x02 << 4)
  62. # define CR_CMD_TX_RESET (0x03 << 4)
  63. # define CR_CMD_STATUS_RESET (0x04 << 4)
  64. # define CR_CMD_BREAK_RESET (0x05 << 4)
  65. # define CR_CMD_START_BREAK (0x06 << 4)
  66. # define CR_CMD_STOP_BREAK (0x07 << 4)
  67. # define CR_CMD_MRPTR0 (0x0b << 4)
  68. #define SCCNXP_RHR_REG (0x03)
  69. #define SCCNXP_THR_REG SCCNXP_RHR_REG
  70. #define SCCNXP_IPCR_REG (0x04)
  71. #define SCCNXP_ACR_REG SCCNXP_IPCR_REG
  72. # define ACR_BAUD0 (0 << 7)
  73. # define ACR_BAUD1 (1 << 7)
  74. # define ACR_TIMER_MODE (6 << 4)
  75. #define SCCNXP_ISR_REG (0x05)
  76. #define SCCNXP_IMR_REG SCCNXP_ISR_REG
  77. # define IMR_TXRDY (1 << 0)
  78. # define IMR_RXRDY (1 << 1)
  79. # define ISR_TXRDY(x) (1 << ((x * 4) + 0))
  80. # define ISR_RXRDY(x) (1 << ((x * 4) + 1))
  81. #define SCCNXP_IPR_REG (0x0d)
  82. #define SCCNXP_OPCR_REG SCCNXP_IPR_REG
  83. #define SCCNXP_SOP_REG (0x0e)
  84. #define SCCNXP_ROP_REG (0x0f)
  85. /* Route helpers */
  86. #define MCTRL_MASK(sig) (0xf << (sig))
  87. #define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
  88. #define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
  89. #define SCCNXP_HAVE_IO 0x00000001
  90. #define SCCNXP_HAVE_MR0 0x00000002
  91. struct sccnxp_chip {
  92. const char *name;
  93. unsigned int nr;
  94. unsigned long freq_min;
  95. unsigned long freq_std;
  96. unsigned long freq_max;
  97. unsigned int flags;
  98. unsigned int fifosize;
  99. };
  100. struct sccnxp_port {
  101. struct uart_driver uart;
  102. struct uart_port port[SCCNXP_MAX_UARTS];
  103. bool opened[SCCNXP_MAX_UARTS];
  104. int irq;
  105. u8 imr;
  106. struct sccnxp_chip *chip;
  107. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  108. struct console console;
  109. #endif
  110. spinlock_t lock;
  111. bool poll;
  112. struct timer_list timer;
  113. struct sccnxp_pdata pdata;
  114. struct regulator *regulator;
  115. };
  116. static const struct sccnxp_chip sc2681 = {
  117. .name = "SC2681",
  118. .nr = 2,
  119. .freq_min = 1000000,
  120. .freq_std = 3686400,
  121. .freq_max = 4000000,
  122. .flags = SCCNXP_HAVE_IO,
  123. .fifosize = 3,
  124. };
  125. static const struct sccnxp_chip sc2691 = {
  126. .name = "SC2691",
  127. .nr = 1,
  128. .freq_min = 1000000,
  129. .freq_std = 3686400,
  130. .freq_max = 4000000,
  131. .flags = 0,
  132. .fifosize = 3,
  133. };
  134. static const struct sccnxp_chip sc2692 = {
  135. .name = "SC2692",
  136. .nr = 2,
  137. .freq_min = 1000000,
  138. .freq_std = 3686400,
  139. .freq_max = 4000000,
  140. .flags = SCCNXP_HAVE_IO,
  141. .fifosize = 3,
  142. };
  143. static const struct sccnxp_chip sc2891 = {
  144. .name = "SC2891",
  145. .nr = 1,
  146. .freq_min = 100000,
  147. .freq_std = 3686400,
  148. .freq_max = 8000000,
  149. .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
  150. .fifosize = 16,
  151. };
  152. static const struct sccnxp_chip sc2892 = {
  153. .name = "SC2892",
  154. .nr = 2,
  155. .freq_min = 100000,
  156. .freq_std = 3686400,
  157. .freq_max = 8000000,
  158. .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
  159. .fifosize = 16,
  160. };
  161. static const struct sccnxp_chip sc28202 = {
  162. .name = "SC28202",
  163. .nr = 2,
  164. .freq_min = 1000000,
  165. .freq_std = 14745600,
  166. .freq_max = 50000000,
  167. .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
  168. .fifosize = 256,
  169. };
  170. static const struct sccnxp_chip sc68681 = {
  171. .name = "SC68681",
  172. .nr = 2,
  173. .freq_min = 1000000,
  174. .freq_std = 3686400,
  175. .freq_max = 4000000,
  176. .flags = SCCNXP_HAVE_IO,
  177. .fifosize = 3,
  178. };
  179. static const struct sccnxp_chip sc68692 = {
  180. .name = "SC68692",
  181. .nr = 2,
  182. .freq_min = 1000000,
  183. .freq_std = 3686400,
  184. .freq_max = 4000000,
  185. .flags = SCCNXP_HAVE_IO,
  186. .fifosize = 3,
  187. };
  188. static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
  189. {
  190. return readb(port->membase + (reg << port->regshift));
  191. }
  192. static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
  193. {
  194. writeb(v, port->membase + (reg << port->regshift));
  195. }
  196. static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
  197. {
  198. return sccnxp_read(port, (port->line << 3) + reg);
  199. }
  200. static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
  201. {
  202. sccnxp_write(port, (port->line << 3) + reg, v);
  203. }
  204. static int sccnxp_update_best_err(int a, int b, int *besterr)
  205. {
  206. int err = abs(a - b);
  207. if ((*besterr < 0) || (*besterr > err)) {
  208. *besterr = err;
  209. return 0;
  210. }
  211. return 1;
  212. }
  213. static const struct {
  214. u8 csr;
  215. u8 acr;
  216. u8 mr0;
  217. int baud;
  218. } baud_std[] = {
  219. { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
  220. { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
  221. { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
  222. { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
  223. { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
  224. { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
  225. { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
  226. { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
  227. { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
  228. { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
  229. { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
  230. { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
  231. { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
  232. { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
  233. { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
  234. { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
  235. { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
  236. { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
  237. { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
  238. { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
  239. { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
  240. { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
  241. { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
  242. { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
  243. { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
  244. { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
  245. { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
  246. { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
  247. { 0, 0, 0, 0 }
  248. };
  249. static int sccnxp_set_baud(struct uart_port *port, int baud)
  250. {
  251. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  252. int div_std, tmp_baud, bestbaud = baud, besterr = -1;
  253. struct sccnxp_chip *chip = s->chip;
  254. u8 i, acr = 0, csr = 0, mr0 = 0;
  255. /* Find best baud from table */
  256. for (i = 0; baud_std[i].baud && besterr; i++) {
  257. if (baud_std[i].mr0 && !(chip->flags & SCCNXP_HAVE_MR0))
  258. continue;
  259. div_std = DIV_ROUND_CLOSEST(chip->freq_std, baud_std[i].baud);
  260. tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
  261. if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
  262. acr = baud_std[i].acr;
  263. csr = baud_std[i].csr;
  264. mr0 = baud_std[i].mr0;
  265. bestbaud = tmp_baud;
  266. }
  267. }
  268. if (chip->flags & SCCNXP_HAVE_MR0) {
  269. /* Enable FIFO, set half level for TX */
  270. mr0 |= MR0_FIFO | MR0_TXLVL;
  271. /* Update MR0 */
  272. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
  273. sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
  274. }
  275. sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
  276. sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
  277. if (baud != bestbaud)
  278. dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
  279. baud, bestbaud);
  280. return bestbaud;
  281. }
  282. static void sccnxp_enable_irq(struct uart_port *port, int mask)
  283. {
  284. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  285. s->imr |= mask << (port->line * 4);
  286. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  287. }
  288. static void sccnxp_disable_irq(struct uart_port *port, int mask)
  289. {
  290. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  291. s->imr &= ~(mask << (port->line * 4));
  292. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  293. }
  294. static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
  295. {
  296. u8 bitmask;
  297. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  298. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
  299. bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
  300. if (state)
  301. sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
  302. else
  303. sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
  304. }
  305. }
  306. static void sccnxp_handle_rx(struct uart_port *port)
  307. {
  308. u8 sr;
  309. unsigned int ch, flag;
  310. for (;;) {
  311. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  312. if (!(sr & SR_RXRDY))
  313. break;
  314. sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
  315. ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
  316. port->icount.rx++;
  317. flag = TTY_NORMAL;
  318. if (unlikely(sr)) {
  319. if (sr & SR_BRK) {
  320. port->icount.brk++;
  321. sccnxp_port_write(port, SCCNXP_CR_REG,
  322. CR_CMD_BREAK_RESET);
  323. if (uart_handle_break(port))
  324. continue;
  325. } else if (sr & SR_PE)
  326. port->icount.parity++;
  327. else if (sr & SR_FE)
  328. port->icount.frame++;
  329. else if (sr & SR_OVR) {
  330. port->icount.overrun++;
  331. sccnxp_port_write(port, SCCNXP_CR_REG,
  332. CR_CMD_STATUS_RESET);
  333. }
  334. sr &= port->read_status_mask;
  335. if (sr & SR_BRK)
  336. flag = TTY_BREAK;
  337. else if (sr & SR_PE)
  338. flag = TTY_PARITY;
  339. else if (sr & SR_FE)
  340. flag = TTY_FRAME;
  341. else if (sr & SR_OVR)
  342. flag = TTY_OVERRUN;
  343. }
  344. if (uart_handle_sysrq_char(port, ch))
  345. continue;
  346. if (sr & port->ignore_status_mask)
  347. continue;
  348. uart_insert_char(port, sr, SR_OVR, ch, flag);
  349. }
  350. tty_flip_buffer_push(&port->state->port);
  351. }
  352. static void sccnxp_handle_tx(struct uart_port *port)
  353. {
  354. u8 sr;
  355. struct circ_buf *xmit = &port->state->xmit;
  356. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  357. if (unlikely(port->x_char)) {
  358. sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
  359. port->icount.tx++;
  360. port->x_char = 0;
  361. return;
  362. }
  363. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  364. /* Disable TX if FIFO is empty */
  365. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
  366. sccnxp_disable_irq(port, IMR_TXRDY);
  367. /* Set direction to input */
  368. if (s->chip->flags & SCCNXP_HAVE_IO)
  369. sccnxp_set_bit(port, DIR_OP, 0);
  370. }
  371. return;
  372. }
  373. while (!uart_circ_empty(xmit)) {
  374. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  375. if (!(sr & SR_TXRDY))
  376. break;
  377. sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
  378. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  379. port->icount.tx++;
  380. }
  381. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  382. uart_write_wakeup(port);
  383. }
  384. static void sccnxp_handle_events(struct sccnxp_port *s)
  385. {
  386. int i;
  387. u8 isr;
  388. do {
  389. isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
  390. isr &= s->imr;
  391. if (!isr)
  392. break;
  393. for (i = 0; i < s->uart.nr; i++) {
  394. if (s->opened[i] && (isr & ISR_RXRDY(i)))
  395. sccnxp_handle_rx(&s->port[i]);
  396. if (s->opened[i] && (isr & ISR_TXRDY(i)))
  397. sccnxp_handle_tx(&s->port[i]);
  398. }
  399. } while (1);
  400. }
  401. static void sccnxp_timer(struct timer_list *t)
  402. {
  403. struct sccnxp_port *s = from_timer(s, t, timer);
  404. unsigned long flags;
  405. spin_lock_irqsave(&s->lock, flags);
  406. sccnxp_handle_events(s);
  407. spin_unlock_irqrestore(&s->lock, flags);
  408. mod_timer(&s->timer, jiffies + usecs_to_jiffies(s->pdata.poll_time_us));
  409. }
  410. static irqreturn_t sccnxp_ist(int irq, void *dev_id)
  411. {
  412. struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
  413. unsigned long flags;
  414. spin_lock_irqsave(&s->lock, flags);
  415. sccnxp_handle_events(s);
  416. spin_unlock_irqrestore(&s->lock, flags);
  417. return IRQ_HANDLED;
  418. }
  419. static void sccnxp_start_tx(struct uart_port *port)
  420. {
  421. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  422. unsigned long flags;
  423. spin_lock_irqsave(&s->lock, flags);
  424. /* Set direction to output */
  425. if (s->chip->flags & SCCNXP_HAVE_IO)
  426. sccnxp_set_bit(port, DIR_OP, 1);
  427. sccnxp_enable_irq(port, IMR_TXRDY);
  428. spin_unlock_irqrestore(&s->lock, flags);
  429. }
  430. static void sccnxp_stop_tx(struct uart_port *port)
  431. {
  432. /* Do nothing */
  433. }
  434. static void sccnxp_stop_rx(struct uart_port *port)
  435. {
  436. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  437. unsigned long flags;
  438. spin_lock_irqsave(&s->lock, flags);
  439. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
  440. spin_unlock_irqrestore(&s->lock, flags);
  441. }
  442. static unsigned int sccnxp_tx_empty(struct uart_port *port)
  443. {
  444. u8 val;
  445. unsigned long flags;
  446. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  447. spin_lock_irqsave(&s->lock, flags);
  448. val = sccnxp_port_read(port, SCCNXP_SR_REG);
  449. spin_unlock_irqrestore(&s->lock, flags);
  450. return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
  451. }
  452. static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
  453. {
  454. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  455. unsigned long flags;
  456. if (!(s->chip->flags & SCCNXP_HAVE_IO))
  457. return;
  458. spin_lock_irqsave(&s->lock, flags);
  459. sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
  460. sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
  461. spin_unlock_irqrestore(&s->lock, flags);
  462. }
  463. static unsigned int sccnxp_get_mctrl(struct uart_port *port)
  464. {
  465. u8 bitmask, ipr;
  466. unsigned long flags;
  467. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  468. unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  469. if (!(s->chip->flags & SCCNXP_HAVE_IO))
  470. return mctrl;
  471. spin_lock_irqsave(&s->lock, flags);
  472. ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
  473. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
  474. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  475. DSR_IP);
  476. mctrl &= ~TIOCM_DSR;
  477. mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
  478. }
  479. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
  480. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  481. CTS_IP);
  482. mctrl &= ~TIOCM_CTS;
  483. mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
  484. }
  485. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
  486. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  487. DCD_IP);
  488. mctrl &= ~TIOCM_CAR;
  489. mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
  490. }
  491. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
  492. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  493. RNG_IP);
  494. mctrl &= ~TIOCM_RNG;
  495. mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
  496. }
  497. spin_unlock_irqrestore(&s->lock, flags);
  498. return mctrl;
  499. }
  500. static void sccnxp_break_ctl(struct uart_port *port, int break_state)
  501. {
  502. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  503. unsigned long flags;
  504. spin_lock_irqsave(&s->lock, flags);
  505. sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
  506. CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
  507. spin_unlock_irqrestore(&s->lock, flags);
  508. }
  509. static void sccnxp_set_termios(struct uart_port *port,
  510. struct ktermios *termios, struct ktermios *old)
  511. {
  512. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  513. unsigned long flags;
  514. u8 mr1, mr2;
  515. int baud;
  516. spin_lock_irqsave(&s->lock, flags);
  517. /* Mask termios capabilities we don't support */
  518. termios->c_cflag &= ~CMSPAR;
  519. /* Disable RX & TX, reset break condition, status and FIFOs */
  520. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
  521. CR_RX_DISABLE | CR_TX_DISABLE);
  522. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  523. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  524. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  525. /* Word size */
  526. switch (termios->c_cflag & CSIZE) {
  527. case CS5:
  528. mr1 = MR1_BITS_5;
  529. break;
  530. case CS6:
  531. mr1 = MR1_BITS_6;
  532. break;
  533. case CS7:
  534. mr1 = MR1_BITS_7;
  535. break;
  536. case CS8:
  537. default:
  538. mr1 = MR1_BITS_8;
  539. break;
  540. }
  541. /* Parity */
  542. if (termios->c_cflag & PARENB) {
  543. if (termios->c_cflag & PARODD)
  544. mr1 |= MR1_PAR_ODD;
  545. } else
  546. mr1 |= MR1_PAR_NO;
  547. /* Stop bits */
  548. mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
  549. /* Update desired format */
  550. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
  551. sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
  552. sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
  553. /* Set read status mask */
  554. port->read_status_mask = SR_OVR;
  555. if (termios->c_iflag & INPCK)
  556. port->read_status_mask |= SR_PE | SR_FE;
  557. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  558. port->read_status_mask |= SR_BRK;
  559. /* Set status ignore mask */
  560. port->ignore_status_mask = 0;
  561. if (termios->c_iflag & IGNBRK)
  562. port->ignore_status_mask |= SR_BRK;
  563. if (termios->c_iflag & IGNPAR)
  564. port->ignore_status_mask |= SR_PE;
  565. if (!(termios->c_cflag & CREAD))
  566. port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
  567. /* Setup baudrate */
  568. baud = uart_get_baud_rate(port, termios, old, 50,
  569. (s->chip->flags & SCCNXP_HAVE_MR0) ?
  570. 230400 : 38400);
  571. baud = sccnxp_set_baud(port, baud);
  572. /* Update timeout according to new baud rate */
  573. uart_update_timeout(port, termios->c_cflag, baud);
  574. /* Report actual baudrate back to core */
  575. if (tty_termios_baud_rate(termios))
  576. tty_termios_encode_baud_rate(termios, baud, baud);
  577. /* Enable RX & TX */
  578. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  579. spin_unlock_irqrestore(&s->lock, flags);
  580. }
  581. static int sccnxp_startup(struct uart_port *port)
  582. {
  583. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  584. unsigned long flags;
  585. spin_lock_irqsave(&s->lock, flags);
  586. if (s->chip->flags & SCCNXP_HAVE_IO) {
  587. /* Outputs are controlled manually */
  588. sccnxp_write(port, SCCNXP_OPCR_REG, 0);
  589. }
  590. /* Reset break condition, status and FIFOs */
  591. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
  592. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  593. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  594. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  595. /* Enable RX & TX */
  596. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  597. /* Enable RX interrupt */
  598. sccnxp_enable_irq(port, IMR_RXRDY);
  599. s->opened[port->line] = 1;
  600. spin_unlock_irqrestore(&s->lock, flags);
  601. return 0;
  602. }
  603. static void sccnxp_shutdown(struct uart_port *port)
  604. {
  605. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  606. unsigned long flags;
  607. spin_lock_irqsave(&s->lock, flags);
  608. s->opened[port->line] = 0;
  609. /* Disable interrupts */
  610. sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
  611. /* Disable TX & RX */
  612. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
  613. /* Leave direction to input */
  614. if (s->chip->flags & SCCNXP_HAVE_IO)
  615. sccnxp_set_bit(port, DIR_OP, 0);
  616. spin_unlock_irqrestore(&s->lock, flags);
  617. }
  618. static const char *sccnxp_type(struct uart_port *port)
  619. {
  620. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  621. return (port->type == PORT_SC26XX) ? s->chip->name : NULL;
  622. }
  623. static void sccnxp_release_port(struct uart_port *port)
  624. {
  625. /* Do nothing */
  626. }
  627. static int sccnxp_request_port(struct uart_port *port)
  628. {
  629. /* Do nothing */
  630. return 0;
  631. }
  632. static void sccnxp_config_port(struct uart_port *port, int flags)
  633. {
  634. if (flags & UART_CONFIG_TYPE)
  635. port->type = PORT_SC26XX;
  636. }
  637. static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
  638. {
  639. if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
  640. return 0;
  641. if (s->irq == port->irq)
  642. return 0;
  643. return -EINVAL;
  644. }
  645. static const struct uart_ops sccnxp_ops = {
  646. .tx_empty = sccnxp_tx_empty,
  647. .set_mctrl = sccnxp_set_mctrl,
  648. .get_mctrl = sccnxp_get_mctrl,
  649. .stop_tx = sccnxp_stop_tx,
  650. .start_tx = sccnxp_start_tx,
  651. .stop_rx = sccnxp_stop_rx,
  652. .break_ctl = sccnxp_break_ctl,
  653. .startup = sccnxp_startup,
  654. .shutdown = sccnxp_shutdown,
  655. .set_termios = sccnxp_set_termios,
  656. .type = sccnxp_type,
  657. .release_port = sccnxp_release_port,
  658. .request_port = sccnxp_request_port,
  659. .config_port = sccnxp_config_port,
  660. .verify_port = sccnxp_verify_port,
  661. };
  662. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  663. static void sccnxp_console_putchar(struct uart_port *port, int c)
  664. {
  665. int tryes = 100000;
  666. while (tryes--) {
  667. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
  668. sccnxp_port_write(port, SCCNXP_THR_REG, c);
  669. break;
  670. }
  671. barrier();
  672. }
  673. }
  674. static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
  675. {
  676. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  677. struct uart_port *port = &s->port[co->index];
  678. unsigned long flags;
  679. spin_lock_irqsave(&s->lock, flags);
  680. uart_console_write(port, c, n, sccnxp_console_putchar);
  681. spin_unlock_irqrestore(&s->lock, flags);
  682. }
  683. static int sccnxp_console_setup(struct console *co, char *options)
  684. {
  685. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  686. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  687. int baud = 9600, bits = 8, parity = 'n', flow = 'n';
  688. if (options)
  689. uart_parse_options(options, &baud, &parity, &bits, &flow);
  690. return uart_set_options(port, co, baud, parity, bits, flow);
  691. }
  692. #endif
  693. static const struct platform_device_id sccnxp_id_table[] = {
  694. { .name = "sc2681", .driver_data = (kernel_ulong_t)&sc2681, },
  695. { .name = "sc2691", .driver_data = (kernel_ulong_t)&sc2691, },
  696. { .name = "sc2692", .driver_data = (kernel_ulong_t)&sc2692, },
  697. { .name = "sc2891", .driver_data = (kernel_ulong_t)&sc2891, },
  698. { .name = "sc2892", .driver_data = (kernel_ulong_t)&sc2892, },
  699. { .name = "sc28202", .driver_data = (kernel_ulong_t)&sc28202, },
  700. { .name = "sc68681", .driver_data = (kernel_ulong_t)&sc68681, },
  701. { .name = "sc68692", .driver_data = (kernel_ulong_t)&sc68692, },
  702. { }
  703. };
  704. MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
  705. static int sccnxp_probe(struct platform_device *pdev)
  706. {
  707. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  708. struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
  709. int i, ret, uartclk;
  710. struct sccnxp_port *s;
  711. void __iomem *membase;
  712. struct clk *clk;
  713. membase = devm_ioremap_resource(&pdev->dev, res);
  714. if (IS_ERR(membase))
  715. return PTR_ERR(membase);
  716. s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
  717. if (!s) {
  718. dev_err(&pdev->dev, "Error allocating port structure\n");
  719. return -ENOMEM;
  720. }
  721. platform_set_drvdata(pdev, s);
  722. spin_lock_init(&s->lock);
  723. s->chip = (struct sccnxp_chip *)pdev->id_entry->driver_data;
  724. s->regulator = devm_regulator_get(&pdev->dev, "vcc");
  725. if (!IS_ERR(s->regulator)) {
  726. ret = regulator_enable(s->regulator);
  727. if (ret) {
  728. dev_err(&pdev->dev,
  729. "Failed to enable regulator: %i\n", ret);
  730. return ret;
  731. }
  732. } else if (PTR_ERR(s->regulator) == -EPROBE_DEFER)
  733. return -EPROBE_DEFER;
  734. clk = devm_clk_get(&pdev->dev, NULL);
  735. if (IS_ERR(clk)) {
  736. ret = PTR_ERR(clk);
  737. if (ret == -EPROBE_DEFER)
  738. goto err_out;
  739. uartclk = 0;
  740. } else {
  741. ret = clk_prepare_enable(clk);
  742. if (ret)
  743. goto err_out;
  744. ret = devm_add_action_or_reset(&pdev->dev,
  745. (void(*)(void *))clk_disable_unprepare,
  746. clk);
  747. if (ret)
  748. goto err_out;
  749. uartclk = clk_get_rate(clk);
  750. }
  751. if (!uartclk) {
  752. dev_notice(&pdev->dev, "Using default clock frequency\n");
  753. uartclk = s->chip->freq_std;
  754. }
  755. /* Check input frequency */
  756. if ((uartclk < s->chip->freq_min) || (uartclk > s->chip->freq_max)) {
  757. dev_err(&pdev->dev, "Frequency out of bounds\n");
  758. ret = -EINVAL;
  759. goto err_out;
  760. }
  761. if (pdata)
  762. memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
  763. if (s->pdata.poll_time_us) {
  764. dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
  765. s->pdata.poll_time_us);
  766. s->poll = 1;
  767. }
  768. if (!s->poll) {
  769. s->irq = platform_get_irq(pdev, 0);
  770. if (s->irq < 0) {
  771. dev_err(&pdev->dev, "Missing irq resource data\n");
  772. ret = -ENXIO;
  773. goto err_out;
  774. }
  775. }
  776. s->uart.owner = THIS_MODULE;
  777. s->uart.dev_name = "ttySC";
  778. s->uart.major = SCCNXP_MAJOR;
  779. s->uart.minor = SCCNXP_MINOR;
  780. s->uart.nr = s->chip->nr;
  781. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  782. s->uart.cons = &s->console;
  783. s->uart.cons->device = uart_console_device;
  784. s->uart.cons->write = sccnxp_console_write;
  785. s->uart.cons->setup = sccnxp_console_setup;
  786. s->uart.cons->flags = CON_PRINTBUFFER;
  787. s->uart.cons->index = -1;
  788. s->uart.cons->data = s;
  789. strcpy(s->uart.cons->name, "ttySC");
  790. #endif
  791. ret = uart_register_driver(&s->uart);
  792. if (ret) {
  793. dev_err(&pdev->dev, "Registering UART driver failed\n");
  794. goto err_out;
  795. }
  796. for (i = 0; i < s->uart.nr; i++) {
  797. s->port[i].line = i;
  798. s->port[i].dev = &pdev->dev;
  799. s->port[i].irq = s->irq;
  800. s->port[i].type = PORT_SC26XX;
  801. s->port[i].fifosize = s->chip->fifosize;
  802. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  803. s->port[i].iotype = UPIO_MEM;
  804. s->port[i].mapbase = res->start;
  805. s->port[i].membase = membase;
  806. s->port[i].regshift = s->pdata.reg_shift;
  807. s->port[i].uartclk = uartclk;
  808. s->port[i].ops = &sccnxp_ops;
  809. uart_add_one_port(&s->uart, &s->port[i]);
  810. /* Set direction to input */
  811. if (s->chip->flags & SCCNXP_HAVE_IO)
  812. sccnxp_set_bit(&s->port[i], DIR_OP, 0);
  813. }
  814. /* Disable interrupts */
  815. s->imr = 0;
  816. sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
  817. if (!s->poll) {
  818. ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
  819. sccnxp_ist,
  820. IRQF_TRIGGER_FALLING |
  821. IRQF_ONESHOT,
  822. dev_name(&pdev->dev), s);
  823. if (!ret)
  824. return 0;
  825. dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
  826. } else {
  827. timer_setup(&s->timer, sccnxp_timer, 0);
  828. mod_timer(&s->timer, jiffies +
  829. usecs_to_jiffies(s->pdata.poll_time_us));
  830. return 0;
  831. }
  832. uart_unregister_driver(&s->uart);
  833. err_out:
  834. if (!IS_ERR(s->regulator))
  835. regulator_disable(s->regulator);
  836. return ret;
  837. }
  838. static int sccnxp_remove(struct platform_device *pdev)
  839. {
  840. int i;
  841. struct sccnxp_port *s = platform_get_drvdata(pdev);
  842. if (!s->poll)
  843. devm_free_irq(&pdev->dev, s->irq, s);
  844. else
  845. del_timer_sync(&s->timer);
  846. for (i = 0; i < s->uart.nr; i++)
  847. uart_remove_one_port(&s->uart, &s->port[i]);
  848. uart_unregister_driver(&s->uart);
  849. if (!IS_ERR(s->regulator))
  850. return regulator_disable(s->regulator);
  851. return 0;
  852. }
  853. static struct platform_driver sccnxp_uart_driver = {
  854. .driver = {
  855. .name = SCCNXP_NAME,
  856. },
  857. .probe = sccnxp_probe,
  858. .remove = sccnxp_remove,
  859. .id_table = sccnxp_id_table,
  860. };
  861. module_platform_driver(sccnxp_uart_driver);
  862. MODULE_LICENSE("GPL v2");
  863. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  864. MODULE_DESCRIPTION("SCCNXP serial driver");