rtc-snvs.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // Copyright (C) 2011-2012 Freescale Semiconductor, Inc.
  4. #include <linux/init.h>
  5. #include <linux/io.h>
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/of_device.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/rtc.h>
  12. #include <linux/clk.h>
  13. #include <linux/mfd/syscon.h>
  14. #include <linux/regmap.h>
  15. #define SNVS_LPREGISTER_OFFSET 0x34
  16. /* These register offsets are relative to LP (Low Power) range */
  17. #define SNVS_LPCR 0x04
  18. #define SNVS_LPSR 0x18
  19. #define SNVS_LPSRTCMR 0x1c
  20. #define SNVS_LPSRTCLR 0x20
  21. #define SNVS_LPTAR 0x24
  22. #define SNVS_LPPGDR 0x30
  23. #define SNVS_LPCR_SRTC_ENV (1 << 0)
  24. #define SNVS_LPCR_LPTA_EN (1 << 1)
  25. #define SNVS_LPCR_LPWUI_EN (1 << 3)
  26. #define SNVS_LPSR_LPTA (1 << 0)
  27. #define SNVS_LPPGDR_INIT 0x41736166
  28. #define CNTR_TO_SECS_SH 15
  29. struct snvs_rtc_data {
  30. struct rtc_device *rtc;
  31. struct regmap *regmap;
  32. int offset;
  33. int irq;
  34. struct clk *clk;
  35. };
  36. static u32 rtc_read_lp_counter(struct snvs_rtc_data *data)
  37. {
  38. u64 read1, read2;
  39. u32 val;
  40. do {
  41. regmap_read(data->regmap, data->offset + SNVS_LPSRTCMR, &val);
  42. read1 = val;
  43. read1 <<= 32;
  44. regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &val);
  45. read1 |= val;
  46. regmap_read(data->regmap, data->offset + SNVS_LPSRTCMR, &val);
  47. read2 = val;
  48. read2 <<= 32;
  49. regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &val);
  50. read2 |= val;
  51. } while (read1 != read2);
  52. /* Convert 47-bit counter to 32-bit raw second count */
  53. return (u32) (read1 >> CNTR_TO_SECS_SH);
  54. }
  55. static void rtc_write_sync_lp(struct snvs_rtc_data *data)
  56. {
  57. u32 count1, count2, count3;
  58. int i;
  59. /* Wait for 3 CKIL cycles */
  60. for (i = 0; i < 3; i++) {
  61. do {
  62. regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count1);
  63. regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count2);
  64. } while (count1 != count2);
  65. /* Now wait until counter value changes */
  66. do {
  67. do {
  68. regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count2);
  69. regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count3);
  70. } while (count2 != count3);
  71. } while (count3 == count1);
  72. }
  73. }
  74. static int snvs_rtc_enable(struct snvs_rtc_data *data, bool enable)
  75. {
  76. int timeout = 1000;
  77. u32 lpcr;
  78. regmap_update_bits(data->regmap, data->offset + SNVS_LPCR, SNVS_LPCR_SRTC_ENV,
  79. enable ? SNVS_LPCR_SRTC_ENV : 0);
  80. while (--timeout) {
  81. regmap_read(data->regmap, data->offset + SNVS_LPCR, &lpcr);
  82. if (enable) {
  83. if (lpcr & SNVS_LPCR_SRTC_ENV)
  84. break;
  85. } else {
  86. if (!(lpcr & SNVS_LPCR_SRTC_ENV))
  87. break;
  88. }
  89. }
  90. if (!timeout)
  91. return -ETIMEDOUT;
  92. return 0;
  93. }
  94. static int snvs_rtc_read_time(struct device *dev, struct rtc_time *tm)
  95. {
  96. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  97. unsigned long time = rtc_read_lp_counter(data);
  98. rtc_time_to_tm(time, tm);
  99. return 0;
  100. }
  101. static int snvs_rtc_set_time(struct device *dev, struct rtc_time *tm)
  102. {
  103. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  104. unsigned long time;
  105. int ret;
  106. rtc_tm_to_time(tm, &time);
  107. /* Disable RTC first */
  108. ret = snvs_rtc_enable(data, false);
  109. if (ret)
  110. return ret;
  111. /* Write 32-bit time to 47-bit timer, leaving 15 LSBs blank */
  112. regmap_write(data->regmap, data->offset + SNVS_LPSRTCLR, time << CNTR_TO_SECS_SH);
  113. regmap_write(data->regmap, data->offset + SNVS_LPSRTCMR, time >> (32 - CNTR_TO_SECS_SH));
  114. /* Enable RTC again */
  115. ret = snvs_rtc_enable(data, true);
  116. return ret;
  117. }
  118. static int snvs_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  119. {
  120. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  121. u32 lptar, lpsr;
  122. regmap_read(data->regmap, data->offset + SNVS_LPTAR, &lptar);
  123. rtc_time_to_tm(lptar, &alrm->time);
  124. regmap_read(data->regmap, data->offset + SNVS_LPSR, &lpsr);
  125. alrm->pending = (lpsr & SNVS_LPSR_LPTA) ? 1 : 0;
  126. return 0;
  127. }
  128. static int snvs_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
  129. {
  130. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  131. regmap_update_bits(data->regmap, data->offset + SNVS_LPCR,
  132. (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN),
  133. enable ? (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN) : 0);
  134. rtc_write_sync_lp(data);
  135. return 0;
  136. }
  137. static int snvs_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  138. {
  139. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  140. struct rtc_time *alrm_tm = &alrm->time;
  141. unsigned long time;
  142. rtc_tm_to_time(alrm_tm, &time);
  143. regmap_update_bits(data->regmap, data->offset + SNVS_LPCR, SNVS_LPCR_LPTA_EN, 0);
  144. rtc_write_sync_lp(data);
  145. regmap_write(data->regmap, data->offset + SNVS_LPTAR, time);
  146. /* Clear alarm interrupt status bit */
  147. regmap_write(data->regmap, data->offset + SNVS_LPSR, SNVS_LPSR_LPTA);
  148. return snvs_rtc_alarm_irq_enable(dev, alrm->enabled);
  149. }
  150. static const struct rtc_class_ops snvs_rtc_ops = {
  151. .read_time = snvs_rtc_read_time,
  152. .set_time = snvs_rtc_set_time,
  153. .read_alarm = snvs_rtc_read_alarm,
  154. .set_alarm = snvs_rtc_set_alarm,
  155. .alarm_irq_enable = snvs_rtc_alarm_irq_enable,
  156. };
  157. static irqreturn_t snvs_rtc_irq_handler(int irq, void *dev_id)
  158. {
  159. struct device *dev = dev_id;
  160. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  161. u32 lpsr;
  162. u32 events = 0;
  163. regmap_read(data->regmap, data->offset + SNVS_LPSR, &lpsr);
  164. if (lpsr & SNVS_LPSR_LPTA) {
  165. events |= (RTC_AF | RTC_IRQF);
  166. /* RTC alarm should be one-shot */
  167. snvs_rtc_alarm_irq_enable(dev, 0);
  168. rtc_update_irq(data->rtc, 1, events);
  169. }
  170. /* clear interrupt status */
  171. regmap_write(data->regmap, data->offset + SNVS_LPSR, lpsr);
  172. return events ? IRQ_HANDLED : IRQ_NONE;
  173. }
  174. static const struct regmap_config snvs_rtc_config = {
  175. .reg_bits = 32,
  176. .val_bits = 32,
  177. .reg_stride = 4,
  178. };
  179. static int snvs_rtc_probe(struct platform_device *pdev)
  180. {
  181. struct snvs_rtc_data *data;
  182. struct resource *res;
  183. int ret;
  184. void __iomem *mmio;
  185. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  186. if (!data)
  187. return -ENOMEM;
  188. data->regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, "regmap");
  189. if (IS_ERR(data->regmap)) {
  190. dev_warn(&pdev->dev, "snvs rtc: you use old dts file, please update it\n");
  191. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  192. mmio = devm_ioremap_resource(&pdev->dev, res);
  193. if (IS_ERR(mmio))
  194. return PTR_ERR(mmio);
  195. data->regmap = devm_regmap_init_mmio(&pdev->dev, mmio, &snvs_rtc_config);
  196. } else {
  197. data->offset = SNVS_LPREGISTER_OFFSET;
  198. of_property_read_u32(pdev->dev.of_node, "offset", &data->offset);
  199. }
  200. if (IS_ERR(data->regmap)) {
  201. dev_err(&pdev->dev, "Can't find snvs syscon\n");
  202. return -ENODEV;
  203. }
  204. data->irq = platform_get_irq(pdev, 0);
  205. if (data->irq < 0)
  206. return data->irq;
  207. data->clk = devm_clk_get(&pdev->dev, "snvs-rtc");
  208. if (IS_ERR(data->clk)) {
  209. data->clk = NULL;
  210. } else {
  211. ret = clk_prepare_enable(data->clk);
  212. if (ret) {
  213. dev_err(&pdev->dev,
  214. "Could not prepare or enable the snvs clock\n");
  215. return ret;
  216. }
  217. }
  218. platform_set_drvdata(pdev, data);
  219. /* Initialize glitch detect */
  220. regmap_write(data->regmap, data->offset + SNVS_LPPGDR, SNVS_LPPGDR_INIT);
  221. /* Clear interrupt status */
  222. regmap_write(data->regmap, data->offset + SNVS_LPSR, 0xffffffff);
  223. /* Enable RTC */
  224. ret = snvs_rtc_enable(data, true);
  225. if (ret) {
  226. dev_err(&pdev->dev, "failed to enable rtc %d\n", ret);
  227. goto error_rtc_device_register;
  228. }
  229. device_init_wakeup(&pdev->dev, true);
  230. ret = devm_request_irq(&pdev->dev, data->irq, snvs_rtc_irq_handler,
  231. IRQF_SHARED, "rtc alarm", &pdev->dev);
  232. if (ret) {
  233. dev_err(&pdev->dev, "failed to request irq %d: %d\n",
  234. data->irq, ret);
  235. goto error_rtc_device_register;
  236. }
  237. data->rtc = devm_rtc_device_register(&pdev->dev, pdev->name,
  238. &snvs_rtc_ops, THIS_MODULE);
  239. if (IS_ERR(data->rtc)) {
  240. ret = PTR_ERR(data->rtc);
  241. dev_err(&pdev->dev, "failed to register rtc: %d\n", ret);
  242. goto error_rtc_device_register;
  243. }
  244. return 0;
  245. error_rtc_device_register:
  246. if (data->clk)
  247. clk_disable_unprepare(data->clk);
  248. return ret;
  249. }
  250. #ifdef CONFIG_PM_SLEEP
  251. static int snvs_rtc_suspend(struct device *dev)
  252. {
  253. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  254. if (device_may_wakeup(dev))
  255. return enable_irq_wake(data->irq);
  256. return 0;
  257. }
  258. static int snvs_rtc_suspend_noirq(struct device *dev)
  259. {
  260. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  261. if (data->clk)
  262. clk_disable_unprepare(data->clk);
  263. return 0;
  264. }
  265. static int snvs_rtc_resume(struct device *dev)
  266. {
  267. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  268. if (device_may_wakeup(dev))
  269. return disable_irq_wake(data->irq);
  270. return 0;
  271. }
  272. static int snvs_rtc_resume_noirq(struct device *dev)
  273. {
  274. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  275. if (data->clk)
  276. return clk_prepare_enable(data->clk);
  277. return 0;
  278. }
  279. static const struct dev_pm_ops snvs_rtc_pm_ops = {
  280. .suspend = snvs_rtc_suspend,
  281. .suspend_noirq = snvs_rtc_suspend_noirq,
  282. .resume = snvs_rtc_resume,
  283. .resume_noirq = snvs_rtc_resume_noirq,
  284. };
  285. #define SNVS_RTC_PM_OPS (&snvs_rtc_pm_ops)
  286. #else
  287. #define SNVS_RTC_PM_OPS NULL
  288. #endif
  289. static const struct of_device_id snvs_dt_ids[] = {
  290. { .compatible = "fsl,sec-v4.0-mon-rtc-lp", },
  291. { /* sentinel */ }
  292. };
  293. MODULE_DEVICE_TABLE(of, snvs_dt_ids);
  294. static struct platform_driver snvs_rtc_driver = {
  295. .driver = {
  296. .name = "snvs_rtc",
  297. .pm = SNVS_RTC_PM_OPS,
  298. .of_match_table = snvs_dt_ids,
  299. },
  300. .probe = snvs_rtc_probe,
  301. };
  302. module_platform_driver(snvs_rtc_driver);
  303. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  304. MODULE_DESCRIPTION("Freescale SNVS RTC Driver");
  305. MODULE_LICENSE("GPL");