amdgpu_cgs.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #include <linux/list.h>
  25. #include <linux/slab.h>
  26. #include <linux/pci.h>
  27. #include <linux/acpi.h>
  28. #include <drm/drmP.h>
  29. #include <linux/firmware.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "cgs_linux.h"
  33. #include "atom.h"
  34. #include "amdgpu_ucode.h"
  35. struct amdgpu_cgs_device {
  36. struct cgs_device base;
  37. struct amdgpu_device *adev;
  38. };
  39. #define CGS_FUNC_ADEV \
  40. struct amdgpu_device *adev = \
  41. ((struct amdgpu_cgs_device *)cgs_device)->adev
  42. static int amdgpu_cgs_gpu_mem_info(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
  43. uint64_t *mc_start, uint64_t *mc_size,
  44. uint64_t *mem_size)
  45. {
  46. CGS_FUNC_ADEV;
  47. switch(type) {
  48. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  49. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  50. *mc_start = 0;
  51. *mc_size = adev->mc.visible_vram_size;
  52. *mem_size = adev->mc.visible_vram_size - adev->vram_pin_size;
  53. break;
  54. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  55. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  56. *mc_start = adev->mc.visible_vram_size;
  57. *mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size;
  58. *mem_size = *mc_size;
  59. break;
  60. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  61. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  62. *mc_start = adev->mc.gtt_start;
  63. *mc_size = adev->mc.gtt_size;
  64. *mem_size = adev->mc.gtt_size - adev->gart_pin_size;
  65. break;
  66. default:
  67. return -EINVAL;
  68. }
  69. return 0;
  70. }
  71. static int amdgpu_cgs_gmap_kmem(struct cgs_device *cgs_device, void *kmem,
  72. uint64_t size,
  73. uint64_t min_offset, uint64_t max_offset,
  74. cgs_handle_t *kmem_handle, uint64_t *mcaddr)
  75. {
  76. CGS_FUNC_ADEV;
  77. int ret;
  78. struct amdgpu_bo *bo;
  79. struct page *kmem_page = vmalloc_to_page(kmem);
  80. int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT;
  81. struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages);
  82. ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false,
  83. AMDGPU_GEM_DOMAIN_GTT, 0, sg, NULL, &bo);
  84. if (ret)
  85. return ret;
  86. ret = amdgpu_bo_reserve(bo, false);
  87. if (unlikely(ret != 0))
  88. return ret;
  89. /* pin buffer into GTT */
  90. ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT,
  91. min_offset, max_offset, mcaddr);
  92. amdgpu_bo_unreserve(bo);
  93. *kmem_handle = (cgs_handle_t)bo;
  94. return ret;
  95. }
  96. static int amdgpu_cgs_gunmap_kmem(struct cgs_device *cgs_device, cgs_handle_t kmem_handle)
  97. {
  98. struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle;
  99. if (obj) {
  100. int r = amdgpu_bo_reserve(obj, false);
  101. if (likely(r == 0)) {
  102. amdgpu_bo_unpin(obj);
  103. amdgpu_bo_unreserve(obj);
  104. }
  105. amdgpu_bo_unref(&obj);
  106. }
  107. return 0;
  108. }
  109. static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
  110. enum cgs_gpu_mem_type type,
  111. uint64_t size, uint64_t align,
  112. uint64_t min_offset, uint64_t max_offset,
  113. cgs_handle_t *handle)
  114. {
  115. CGS_FUNC_ADEV;
  116. uint16_t flags = 0;
  117. int ret = 0;
  118. uint32_t domain = 0;
  119. struct amdgpu_bo *obj;
  120. struct ttm_placement placement;
  121. struct ttm_place place;
  122. if (min_offset > max_offset) {
  123. BUG_ON(1);
  124. return -EINVAL;
  125. }
  126. /* fail if the alignment is not a power of 2 */
  127. if (((align != 1) && (align & (align - 1)))
  128. || size == 0 || align == 0)
  129. return -EINVAL;
  130. switch(type) {
  131. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  132. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  133. flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  134. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  135. domain = AMDGPU_GEM_DOMAIN_VRAM;
  136. if (max_offset > adev->mc.real_vram_size)
  137. return -EINVAL;
  138. place.fpfn = min_offset >> PAGE_SHIFT;
  139. place.lpfn = max_offset >> PAGE_SHIFT;
  140. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  141. TTM_PL_FLAG_VRAM;
  142. break;
  143. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  144. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  145. flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  146. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  147. domain = AMDGPU_GEM_DOMAIN_VRAM;
  148. if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  149. place.fpfn =
  150. max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
  151. place.lpfn =
  152. min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
  153. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  154. TTM_PL_FLAG_VRAM;
  155. }
  156. break;
  157. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  158. domain = AMDGPU_GEM_DOMAIN_GTT;
  159. place.fpfn = min_offset >> PAGE_SHIFT;
  160. place.lpfn = max_offset >> PAGE_SHIFT;
  161. place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  162. break;
  163. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  164. flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  165. domain = AMDGPU_GEM_DOMAIN_GTT;
  166. place.fpfn = min_offset >> PAGE_SHIFT;
  167. place.lpfn = max_offset >> PAGE_SHIFT;
  168. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  169. TTM_PL_FLAG_UNCACHED;
  170. break;
  171. default:
  172. return -EINVAL;
  173. }
  174. *handle = 0;
  175. placement.placement = &place;
  176. placement.num_placement = 1;
  177. placement.busy_placement = &place;
  178. placement.num_busy_placement = 1;
  179. ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
  180. true, domain, flags,
  181. NULL, &placement, NULL,
  182. &obj);
  183. if (ret) {
  184. DRM_ERROR("(%d) bo create failed\n", ret);
  185. return ret;
  186. }
  187. *handle = (cgs_handle_t)obj;
  188. return ret;
  189. }
  190. static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  191. {
  192. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  193. if (obj) {
  194. int r = amdgpu_bo_reserve(obj, false);
  195. if (likely(r == 0)) {
  196. amdgpu_bo_kunmap(obj);
  197. amdgpu_bo_unpin(obj);
  198. amdgpu_bo_unreserve(obj);
  199. }
  200. amdgpu_bo_unref(&obj);
  201. }
  202. return 0;
  203. }
  204. static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  205. uint64_t *mcaddr)
  206. {
  207. int r;
  208. u64 min_offset, max_offset;
  209. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  210. WARN_ON_ONCE(obj->placement.num_placement > 1);
  211. min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
  212. max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
  213. r = amdgpu_bo_reserve(obj, false);
  214. if (unlikely(r != 0))
  215. return r;
  216. r = amdgpu_bo_pin_restricted(obj, obj->prefered_domains,
  217. min_offset, max_offset, mcaddr);
  218. amdgpu_bo_unreserve(obj);
  219. return r;
  220. }
  221. static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  222. {
  223. int r;
  224. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  225. r = amdgpu_bo_reserve(obj, false);
  226. if (unlikely(r != 0))
  227. return r;
  228. r = amdgpu_bo_unpin(obj);
  229. amdgpu_bo_unreserve(obj);
  230. return r;
  231. }
  232. static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  233. void **map)
  234. {
  235. int r;
  236. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  237. r = amdgpu_bo_reserve(obj, false);
  238. if (unlikely(r != 0))
  239. return r;
  240. r = amdgpu_bo_kmap(obj, map);
  241. amdgpu_bo_unreserve(obj);
  242. return r;
  243. }
  244. static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  245. {
  246. int r;
  247. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  248. r = amdgpu_bo_reserve(obj, false);
  249. if (unlikely(r != 0))
  250. return r;
  251. amdgpu_bo_kunmap(obj);
  252. amdgpu_bo_unreserve(obj);
  253. return r;
  254. }
  255. static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
  256. {
  257. CGS_FUNC_ADEV;
  258. return RREG32(offset);
  259. }
  260. static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
  261. uint32_t value)
  262. {
  263. CGS_FUNC_ADEV;
  264. WREG32(offset, value);
  265. }
  266. static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
  267. enum cgs_ind_reg space,
  268. unsigned index)
  269. {
  270. CGS_FUNC_ADEV;
  271. switch (space) {
  272. case CGS_IND_REG__MMIO:
  273. return RREG32_IDX(index);
  274. case CGS_IND_REG__PCIE:
  275. return RREG32_PCIE(index);
  276. case CGS_IND_REG__SMC:
  277. return RREG32_SMC(index);
  278. case CGS_IND_REG__UVD_CTX:
  279. return RREG32_UVD_CTX(index);
  280. case CGS_IND_REG__DIDT:
  281. return RREG32_DIDT(index);
  282. case CGS_IND_REG_GC_CAC:
  283. return RREG32_GC_CAC(index);
  284. case CGS_IND_REG__AUDIO_ENDPT:
  285. DRM_ERROR("audio endpt register access not implemented.\n");
  286. return 0;
  287. }
  288. WARN(1, "Invalid indirect register space");
  289. return 0;
  290. }
  291. static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
  292. enum cgs_ind_reg space,
  293. unsigned index, uint32_t value)
  294. {
  295. CGS_FUNC_ADEV;
  296. switch (space) {
  297. case CGS_IND_REG__MMIO:
  298. return WREG32_IDX(index, value);
  299. case CGS_IND_REG__PCIE:
  300. return WREG32_PCIE(index, value);
  301. case CGS_IND_REG__SMC:
  302. return WREG32_SMC(index, value);
  303. case CGS_IND_REG__UVD_CTX:
  304. return WREG32_UVD_CTX(index, value);
  305. case CGS_IND_REG__DIDT:
  306. return WREG32_DIDT(index, value);
  307. case CGS_IND_REG_GC_CAC:
  308. return WREG32_GC_CAC(index, value);
  309. case CGS_IND_REG__AUDIO_ENDPT:
  310. DRM_ERROR("audio endpt register access not implemented.\n");
  311. return;
  312. }
  313. WARN(1, "Invalid indirect register space");
  314. }
  315. static uint8_t amdgpu_cgs_read_pci_config_byte(struct cgs_device *cgs_device, unsigned addr)
  316. {
  317. CGS_FUNC_ADEV;
  318. uint8_t val;
  319. int ret = pci_read_config_byte(adev->pdev, addr, &val);
  320. if (WARN(ret, "pci_read_config_byte error"))
  321. return 0;
  322. return val;
  323. }
  324. static uint16_t amdgpu_cgs_read_pci_config_word(struct cgs_device *cgs_device, unsigned addr)
  325. {
  326. CGS_FUNC_ADEV;
  327. uint16_t val;
  328. int ret = pci_read_config_word(adev->pdev, addr, &val);
  329. if (WARN(ret, "pci_read_config_word error"))
  330. return 0;
  331. return val;
  332. }
  333. static uint32_t amdgpu_cgs_read_pci_config_dword(struct cgs_device *cgs_device,
  334. unsigned addr)
  335. {
  336. CGS_FUNC_ADEV;
  337. uint32_t val;
  338. int ret = pci_read_config_dword(adev->pdev, addr, &val);
  339. if (WARN(ret, "pci_read_config_dword error"))
  340. return 0;
  341. return val;
  342. }
  343. static void amdgpu_cgs_write_pci_config_byte(struct cgs_device *cgs_device, unsigned addr,
  344. uint8_t value)
  345. {
  346. CGS_FUNC_ADEV;
  347. int ret = pci_write_config_byte(adev->pdev, addr, value);
  348. WARN(ret, "pci_write_config_byte error");
  349. }
  350. static void amdgpu_cgs_write_pci_config_word(struct cgs_device *cgs_device, unsigned addr,
  351. uint16_t value)
  352. {
  353. CGS_FUNC_ADEV;
  354. int ret = pci_write_config_word(adev->pdev, addr, value);
  355. WARN(ret, "pci_write_config_word error");
  356. }
  357. static void amdgpu_cgs_write_pci_config_dword(struct cgs_device *cgs_device, unsigned addr,
  358. uint32_t value)
  359. {
  360. CGS_FUNC_ADEV;
  361. int ret = pci_write_config_dword(adev->pdev, addr, value);
  362. WARN(ret, "pci_write_config_dword error");
  363. }
  364. static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
  365. enum cgs_resource_type resource_type,
  366. uint64_t size,
  367. uint64_t offset,
  368. uint64_t *resource_base)
  369. {
  370. CGS_FUNC_ADEV;
  371. if (resource_base == NULL)
  372. return -EINVAL;
  373. switch (resource_type) {
  374. case CGS_RESOURCE_TYPE_MMIO:
  375. if (adev->rmmio_size == 0)
  376. return -ENOENT;
  377. if ((offset + size) > adev->rmmio_size)
  378. return -EINVAL;
  379. *resource_base = adev->rmmio_base;
  380. return 0;
  381. case CGS_RESOURCE_TYPE_DOORBELL:
  382. if (adev->doorbell.size == 0)
  383. return -ENOENT;
  384. if ((offset + size) > adev->doorbell.size)
  385. return -EINVAL;
  386. *resource_base = adev->doorbell.base;
  387. return 0;
  388. case CGS_RESOURCE_TYPE_FB:
  389. case CGS_RESOURCE_TYPE_IO:
  390. case CGS_RESOURCE_TYPE_ROM:
  391. default:
  392. return -EINVAL;
  393. }
  394. }
  395. static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
  396. unsigned table, uint16_t *size,
  397. uint8_t *frev, uint8_t *crev)
  398. {
  399. CGS_FUNC_ADEV;
  400. uint16_t data_start;
  401. if (amdgpu_atom_parse_data_header(
  402. adev->mode_info.atom_context, table, size,
  403. frev, crev, &data_start))
  404. return (uint8_t*)adev->mode_info.atom_context->bios +
  405. data_start;
  406. return NULL;
  407. }
  408. static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
  409. uint8_t *frev, uint8_t *crev)
  410. {
  411. CGS_FUNC_ADEV;
  412. if (amdgpu_atom_parse_cmd_header(
  413. adev->mode_info.atom_context, table,
  414. frev, crev))
  415. return 0;
  416. return -EINVAL;
  417. }
  418. static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
  419. void *args)
  420. {
  421. CGS_FUNC_ADEV;
  422. return amdgpu_atom_execute_table(
  423. adev->mode_info.atom_context, table, args);
  424. }
  425. static int amdgpu_cgs_create_pm_request(struct cgs_device *cgs_device, cgs_handle_t *request)
  426. {
  427. /* TODO */
  428. return 0;
  429. }
  430. static int amdgpu_cgs_destroy_pm_request(struct cgs_device *cgs_device, cgs_handle_t request)
  431. {
  432. /* TODO */
  433. return 0;
  434. }
  435. static int amdgpu_cgs_set_pm_request(struct cgs_device *cgs_device, cgs_handle_t request,
  436. int active)
  437. {
  438. /* TODO */
  439. return 0;
  440. }
  441. static int amdgpu_cgs_pm_request_clock(struct cgs_device *cgs_device, cgs_handle_t request,
  442. enum cgs_clock clock, unsigned freq)
  443. {
  444. /* TODO */
  445. return 0;
  446. }
  447. static int amdgpu_cgs_pm_request_engine(struct cgs_device *cgs_device, cgs_handle_t request,
  448. enum cgs_engine engine, int powered)
  449. {
  450. /* TODO */
  451. return 0;
  452. }
  453. static int amdgpu_cgs_pm_query_clock_limits(struct cgs_device *cgs_device,
  454. enum cgs_clock clock,
  455. struct cgs_clock_limits *limits)
  456. {
  457. /* TODO */
  458. return 0;
  459. }
  460. static int amdgpu_cgs_set_camera_voltages(struct cgs_device *cgs_device, uint32_t mask,
  461. const uint32_t *voltages)
  462. {
  463. DRM_ERROR("not implemented");
  464. return -EPERM;
  465. }
  466. struct cgs_irq_params {
  467. unsigned src_id;
  468. cgs_irq_source_set_func_t set;
  469. cgs_irq_handler_func_t handler;
  470. void *private_data;
  471. };
  472. static int cgs_set_irq_state(struct amdgpu_device *adev,
  473. struct amdgpu_irq_src *src,
  474. unsigned type,
  475. enum amdgpu_interrupt_state state)
  476. {
  477. struct cgs_irq_params *irq_params =
  478. (struct cgs_irq_params *)src->data;
  479. if (!irq_params)
  480. return -EINVAL;
  481. if (!irq_params->set)
  482. return -EINVAL;
  483. return irq_params->set(irq_params->private_data,
  484. irq_params->src_id,
  485. type,
  486. (int)state);
  487. }
  488. static int cgs_process_irq(struct amdgpu_device *adev,
  489. struct amdgpu_irq_src *source,
  490. struct amdgpu_iv_entry *entry)
  491. {
  492. struct cgs_irq_params *irq_params =
  493. (struct cgs_irq_params *)source->data;
  494. if (!irq_params)
  495. return -EINVAL;
  496. if (!irq_params->handler)
  497. return -EINVAL;
  498. return irq_params->handler(irq_params->private_data,
  499. irq_params->src_id,
  500. entry->iv_entry);
  501. }
  502. static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
  503. .set = cgs_set_irq_state,
  504. .process = cgs_process_irq,
  505. };
  506. static int amdgpu_cgs_add_irq_source(struct cgs_device *cgs_device, unsigned src_id,
  507. unsigned num_types,
  508. cgs_irq_source_set_func_t set,
  509. cgs_irq_handler_func_t handler,
  510. void *private_data)
  511. {
  512. CGS_FUNC_ADEV;
  513. int ret = 0;
  514. struct cgs_irq_params *irq_params;
  515. struct amdgpu_irq_src *source =
  516. kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
  517. if (!source)
  518. return -ENOMEM;
  519. irq_params =
  520. kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
  521. if (!irq_params) {
  522. kfree(source);
  523. return -ENOMEM;
  524. }
  525. source->num_types = num_types;
  526. source->funcs = &cgs_irq_funcs;
  527. irq_params->src_id = src_id;
  528. irq_params->set = set;
  529. irq_params->handler = handler;
  530. irq_params->private_data = private_data;
  531. source->data = (void *)irq_params;
  532. ret = amdgpu_irq_add_id(adev, src_id, source);
  533. if (ret) {
  534. kfree(irq_params);
  535. kfree(source);
  536. }
  537. return ret;
  538. }
  539. static int amdgpu_cgs_irq_get(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
  540. {
  541. CGS_FUNC_ADEV;
  542. return amdgpu_irq_get(adev, adev->irq.sources[src_id], type);
  543. }
  544. static int amdgpu_cgs_irq_put(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
  545. {
  546. CGS_FUNC_ADEV;
  547. return amdgpu_irq_put(adev, adev->irq.sources[src_id], type);
  548. }
  549. static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
  550. enum amd_ip_block_type block_type,
  551. enum amd_clockgating_state state)
  552. {
  553. CGS_FUNC_ADEV;
  554. int i, r = -1;
  555. for (i = 0; i < adev->num_ip_blocks; i++) {
  556. if (!adev->ip_block_status[i].valid)
  557. continue;
  558. if (adev->ip_blocks[i].type == block_type) {
  559. r = adev->ip_blocks[i].funcs->set_clockgating_state(
  560. (void *)adev,
  561. state);
  562. break;
  563. }
  564. }
  565. return r;
  566. }
  567. static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
  568. enum amd_ip_block_type block_type,
  569. enum amd_powergating_state state)
  570. {
  571. CGS_FUNC_ADEV;
  572. int i, r = -1;
  573. for (i = 0; i < adev->num_ip_blocks; i++) {
  574. if (!adev->ip_block_status[i].valid)
  575. continue;
  576. if (adev->ip_blocks[i].type == block_type) {
  577. r = adev->ip_blocks[i].funcs->set_powergating_state(
  578. (void *)adev,
  579. state);
  580. break;
  581. }
  582. }
  583. return r;
  584. }
  585. static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
  586. {
  587. CGS_FUNC_ADEV;
  588. enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
  589. switch (fw_type) {
  590. case CGS_UCODE_ID_SDMA0:
  591. result = AMDGPU_UCODE_ID_SDMA0;
  592. break;
  593. case CGS_UCODE_ID_SDMA1:
  594. result = AMDGPU_UCODE_ID_SDMA1;
  595. break;
  596. case CGS_UCODE_ID_CP_CE:
  597. result = AMDGPU_UCODE_ID_CP_CE;
  598. break;
  599. case CGS_UCODE_ID_CP_PFP:
  600. result = AMDGPU_UCODE_ID_CP_PFP;
  601. break;
  602. case CGS_UCODE_ID_CP_ME:
  603. result = AMDGPU_UCODE_ID_CP_ME;
  604. break;
  605. case CGS_UCODE_ID_CP_MEC:
  606. case CGS_UCODE_ID_CP_MEC_JT1:
  607. result = AMDGPU_UCODE_ID_CP_MEC1;
  608. break;
  609. case CGS_UCODE_ID_CP_MEC_JT2:
  610. if (adev->asic_type == CHIP_TONGA || adev->asic_type == CHIP_POLARIS11
  611. || adev->asic_type == CHIP_POLARIS10)
  612. result = AMDGPU_UCODE_ID_CP_MEC2;
  613. else
  614. result = AMDGPU_UCODE_ID_CP_MEC1;
  615. break;
  616. case CGS_UCODE_ID_RLC_G:
  617. result = AMDGPU_UCODE_ID_RLC_G;
  618. break;
  619. default:
  620. DRM_ERROR("Firmware type not supported\n");
  621. }
  622. return result;
  623. }
  624. static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
  625. {
  626. CGS_FUNC_ADEV;
  627. if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
  628. release_firmware(adev->pm.fw);
  629. return 0;
  630. }
  631. /* cannot release other firmware because they are not created by cgs */
  632. return -EINVAL;
  633. }
  634. static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
  635. enum cgs_ucode_id type)
  636. {
  637. CGS_FUNC_ADEV;
  638. uint16_t fw_version;
  639. switch (type) {
  640. case CGS_UCODE_ID_SDMA0:
  641. fw_version = adev->sdma.instance[0].fw_version;
  642. break;
  643. case CGS_UCODE_ID_SDMA1:
  644. fw_version = adev->sdma.instance[1].fw_version;
  645. break;
  646. case CGS_UCODE_ID_CP_CE:
  647. fw_version = adev->gfx.ce_fw_version;
  648. break;
  649. case CGS_UCODE_ID_CP_PFP:
  650. fw_version = adev->gfx.pfp_fw_version;
  651. break;
  652. case CGS_UCODE_ID_CP_ME:
  653. fw_version = adev->gfx.me_fw_version;
  654. break;
  655. case CGS_UCODE_ID_CP_MEC:
  656. fw_version = adev->gfx.mec_fw_version;
  657. break;
  658. case CGS_UCODE_ID_CP_MEC_JT1:
  659. fw_version = adev->gfx.mec_fw_version;
  660. break;
  661. case CGS_UCODE_ID_CP_MEC_JT2:
  662. fw_version = adev->gfx.mec_fw_version;
  663. break;
  664. case CGS_UCODE_ID_RLC_G:
  665. fw_version = adev->gfx.rlc_fw_version;
  666. break;
  667. default:
  668. DRM_ERROR("firmware type %d do not have version\n", type);
  669. fw_version = 0;
  670. }
  671. return fw_version;
  672. }
  673. static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
  674. enum cgs_ucode_id type,
  675. struct cgs_firmware_info *info)
  676. {
  677. CGS_FUNC_ADEV;
  678. if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
  679. uint64_t gpu_addr;
  680. uint32_t data_size;
  681. const struct gfx_firmware_header_v1_0 *header;
  682. enum AMDGPU_UCODE_ID id;
  683. struct amdgpu_firmware_info *ucode;
  684. id = fw_type_convert(cgs_device, type);
  685. ucode = &adev->firmware.ucode[id];
  686. if (ucode->fw == NULL)
  687. return -EINVAL;
  688. gpu_addr = ucode->mc_addr;
  689. header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
  690. data_size = le32_to_cpu(header->header.ucode_size_bytes);
  691. if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
  692. (type == CGS_UCODE_ID_CP_MEC_JT2)) {
  693. gpu_addr += le32_to_cpu(header->jt_offset) << 2;
  694. data_size = le32_to_cpu(header->jt_size) << 2;
  695. }
  696. info->mc_addr = gpu_addr;
  697. info->image_size = data_size;
  698. info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
  699. info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
  700. info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
  701. } else {
  702. char fw_name[30] = {0};
  703. int err = 0;
  704. uint32_t ucode_size;
  705. uint32_t ucode_start_address;
  706. const uint8_t *src;
  707. const struct smc_firmware_header_v1_0 *hdr;
  708. if (!adev->pm.fw) {
  709. switch (adev->asic_type) {
  710. case CHIP_TOPAZ:
  711. strcpy(fw_name, "amdgpu/topaz_smc.bin");
  712. break;
  713. case CHIP_TONGA:
  714. strcpy(fw_name, "amdgpu/tonga_smc.bin");
  715. break;
  716. case CHIP_FIJI:
  717. strcpy(fw_name, "amdgpu/fiji_smc.bin");
  718. break;
  719. case CHIP_POLARIS11:
  720. if (type == CGS_UCODE_ID_SMU)
  721. strcpy(fw_name, "amdgpu/polaris11_smc.bin");
  722. else if (type == CGS_UCODE_ID_SMU_SK)
  723. strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
  724. break;
  725. case CHIP_POLARIS10:
  726. if (type == CGS_UCODE_ID_SMU)
  727. strcpy(fw_name, "amdgpu/polaris10_smc.bin");
  728. else if (type == CGS_UCODE_ID_SMU_SK)
  729. strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
  730. break;
  731. default:
  732. DRM_ERROR("SMC firmware not supported\n");
  733. return -EINVAL;
  734. }
  735. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  736. if (err) {
  737. DRM_ERROR("Failed to request firmware\n");
  738. return err;
  739. }
  740. err = amdgpu_ucode_validate(adev->pm.fw);
  741. if (err) {
  742. DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
  743. release_firmware(adev->pm.fw);
  744. adev->pm.fw = NULL;
  745. return err;
  746. }
  747. }
  748. hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
  749. amdgpu_ucode_print_smc_hdr(&hdr->header);
  750. adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
  751. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  752. ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
  753. src = (const uint8_t *)(adev->pm.fw->data +
  754. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  755. info->version = adev->pm.fw_version;
  756. info->image_size = ucode_size;
  757. info->ucode_start_address = ucode_start_address;
  758. info->kptr = (void *)src;
  759. }
  760. return 0;
  761. }
  762. static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device)
  763. {
  764. CGS_FUNC_ADEV;
  765. return amdgpu_sriov_vf(adev);
  766. }
  767. static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
  768. struct cgs_system_info *sys_info)
  769. {
  770. CGS_FUNC_ADEV;
  771. if (NULL == sys_info)
  772. return -ENODEV;
  773. if (sizeof(struct cgs_system_info) != sys_info->size)
  774. return -ENODEV;
  775. switch (sys_info->info_id) {
  776. case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
  777. sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
  778. break;
  779. case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
  780. sys_info->value = adev->pm.pcie_gen_mask;
  781. break;
  782. case CGS_SYSTEM_INFO_PCIE_MLW:
  783. sys_info->value = adev->pm.pcie_mlw_mask;
  784. break;
  785. case CGS_SYSTEM_INFO_PCIE_DEV:
  786. sys_info->value = adev->pdev->device;
  787. break;
  788. case CGS_SYSTEM_INFO_PCIE_REV:
  789. sys_info->value = adev->pdev->revision;
  790. break;
  791. case CGS_SYSTEM_INFO_CG_FLAGS:
  792. sys_info->value = adev->cg_flags;
  793. break;
  794. case CGS_SYSTEM_INFO_PG_FLAGS:
  795. sys_info->value = adev->pg_flags;
  796. break;
  797. case CGS_SYSTEM_INFO_GFX_CU_INFO:
  798. sys_info->value = adev->gfx.cu_info.number;
  799. break;
  800. case CGS_SYSTEM_INFO_GFX_SE_INFO:
  801. sys_info->value = adev->gfx.config.max_shader_engines;
  802. break;
  803. case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID:
  804. sys_info->value = adev->pdev->subsystem_device;
  805. break;
  806. case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID:
  807. sys_info->value = adev->pdev->subsystem_vendor;
  808. break;
  809. default:
  810. return -ENODEV;
  811. }
  812. return 0;
  813. }
  814. static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
  815. struct cgs_display_info *info)
  816. {
  817. CGS_FUNC_ADEV;
  818. struct amdgpu_crtc *amdgpu_crtc;
  819. struct drm_device *ddev = adev->ddev;
  820. struct drm_crtc *crtc;
  821. uint32_t line_time_us, vblank_lines;
  822. struct cgs_mode_info *mode_info;
  823. if (info == NULL)
  824. return -EINVAL;
  825. mode_info = info->mode_info;
  826. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  827. list_for_each_entry(crtc,
  828. &ddev->mode_config.crtc_list, head) {
  829. amdgpu_crtc = to_amdgpu_crtc(crtc);
  830. if (crtc->enabled) {
  831. info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
  832. info->display_count++;
  833. }
  834. if (mode_info != NULL &&
  835. crtc->enabled && amdgpu_crtc->enabled &&
  836. amdgpu_crtc->hw_mode.clock) {
  837. line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
  838. amdgpu_crtc->hw_mode.clock;
  839. vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
  840. amdgpu_crtc->hw_mode.crtc_vdisplay +
  841. (amdgpu_crtc->v_border * 2);
  842. mode_info->vblank_time_us = vblank_lines * line_time_us;
  843. mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
  844. mode_info->ref_clock = adev->clock.spll.reference_freq;
  845. mode_info = NULL;
  846. }
  847. }
  848. }
  849. return 0;
  850. }
  851. static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
  852. {
  853. CGS_FUNC_ADEV;
  854. adev->pm.dpm_enabled = enabled;
  855. return 0;
  856. }
  857. /** \brief evaluate acpi namespace object, handle or pathname must be valid
  858. * \param cgs_device
  859. * \param info input/output arguments for the control method
  860. * \return status
  861. */
  862. #if defined(CONFIG_ACPI)
  863. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  864. struct cgs_acpi_method_info *info)
  865. {
  866. CGS_FUNC_ADEV;
  867. acpi_handle handle;
  868. struct acpi_object_list input;
  869. struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
  870. union acpi_object *params, *obj;
  871. uint8_t name[5] = {'\0'};
  872. struct cgs_acpi_method_argument *argument;
  873. uint32_t i, count;
  874. acpi_status status;
  875. int result;
  876. handle = ACPI_HANDLE(&adev->pdev->dev);
  877. if (!handle)
  878. return -ENODEV;
  879. memset(&input, 0, sizeof(struct acpi_object_list));
  880. /* validate input info */
  881. if (info->size != sizeof(struct cgs_acpi_method_info))
  882. return -EINVAL;
  883. input.count = info->input_count;
  884. if (info->input_count > 0) {
  885. if (info->pinput_argument == NULL)
  886. return -EINVAL;
  887. argument = info->pinput_argument;
  888. for (i = 0; i < info->input_count; i++) {
  889. if (((argument->type == ACPI_TYPE_STRING) ||
  890. (argument->type == ACPI_TYPE_BUFFER)) &&
  891. (argument->pointer == NULL))
  892. return -EINVAL;
  893. argument++;
  894. }
  895. }
  896. if (info->output_count > 0) {
  897. if (info->poutput_argument == NULL)
  898. return -EINVAL;
  899. argument = info->poutput_argument;
  900. for (i = 0; i < info->output_count; i++) {
  901. if (((argument->type == ACPI_TYPE_STRING) ||
  902. (argument->type == ACPI_TYPE_BUFFER))
  903. && (argument->pointer == NULL))
  904. return -EINVAL;
  905. argument++;
  906. }
  907. }
  908. /* The path name passed to acpi_evaluate_object should be null terminated */
  909. if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
  910. strncpy(name, (char *)&(info->name), sizeof(uint32_t));
  911. name[4] = '\0';
  912. }
  913. /* parse input parameters */
  914. if (input.count > 0) {
  915. input.pointer = params =
  916. kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
  917. if (params == NULL)
  918. return -EINVAL;
  919. argument = info->pinput_argument;
  920. for (i = 0; i < input.count; i++) {
  921. params->type = argument->type;
  922. switch (params->type) {
  923. case ACPI_TYPE_INTEGER:
  924. params->integer.value = argument->value;
  925. break;
  926. case ACPI_TYPE_STRING:
  927. params->string.length = argument->data_length;
  928. params->string.pointer = argument->pointer;
  929. break;
  930. case ACPI_TYPE_BUFFER:
  931. params->buffer.length = argument->data_length;
  932. params->buffer.pointer = argument->pointer;
  933. break;
  934. default:
  935. break;
  936. }
  937. params++;
  938. argument++;
  939. }
  940. }
  941. /* parse output info */
  942. count = info->output_count;
  943. argument = info->poutput_argument;
  944. /* evaluate the acpi method */
  945. status = acpi_evaluate_object(handle, name, &input, &output);
  946. if (ACPI_FAILURE(status)) {
  947. result = -EIO;
  948. goto free_input;
  949. }
  950. /* return the output info */
  951. obj = output.pointer;
  952. if (count > 1) {
  953. if ((obj->type != ACPI_TYPE_PACKAGE) ||
  954. (obj->package.count != count)) {
  955. result = -EIO;
  956. goto free_obj;
  957. }
  958. params = obj->package.elements;
  959. } else
  960. params = obj;
  961. if (params == NULL) {
  962. result = -EIO;
  963. goto free_obj;
  964. }
  965. for (i = 0; i < count; i++) {
  966. if (argument->type != params->type) {
  967. result = -EIO;
  968. goto free_obj;
  969. }
  970. switch (params->type) {
  971. case ACPI_TYPE_INTEGER:
  972. argument->value = params->integer.value;
  973. break;
  974. case ACPI_TYPE_STRING:
  975. if ((params->string.length != argument->data_length) ||
  976. (params->string.pointer == NULL)) {
  977. result = -EIO;
  978. goto free_obj;
  979. }
  980. strncpy(argument->pointer,
  981. params->string.pointer,
  982. params->string.length);
  983. break;
  984. case ACPI_TYPE_BUFFER:
  985. if (params->buffer.pointer == NULL) {
  986. result = -EIO;
  987. goto free_obj;
  988. }
  989. memcpy(argument->pointer,
  990. params->buffer.pointer,
  991. argument->data_length);
  992. break;
  993. default:
  994. break;
  995. }
  996. argument++;
  997. params++;
  998. }
  999. result = 0;
  1000. free_obj:
  1001. kfree(obj);
  1002. free_input:
  1003. kfree((void *)input.pointer);
  1004. return result;
  1005. }
  1006. #else
  1007. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  1008. struct cgs_acpi_method_info *info)
  1009. {
  1010. return -EIO;
  1011. }
  1012. #endif
  1013. static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
  1014. uint32_t acpi_method,
  1015. uint32_t acpi_function,
  1016. void *pinput, void *poutput,
  1017. uint32_t output_count,
  1018. uint32_t input_size,
  1019. uint32_t output_size)
  1020. {
  1021. struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
  1022. struct cgs_acpi_method_argument acpi_output = {0};
  1023. struct cgs_acpi_method_info info = {0};
  1024. acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
  1025. acpi_input[0].data_length = sizeof(uint32_t);
  1026. acpi_input[0].value = acpi_function;
  1027. acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
  1028. acpi_input[1].data_length = input_size;
  1029. acpi_input[1].pointer = pinput;
  1030. acpi_output.type = CGS_ACPI_TYPE_BUFFER;
  1031. acpi_output.data_length = output_size;
  1032. acpi_output.pointer = poutput;
  1033. info.size = sizeof(struct cgs_acpi_method_info);
  1034. info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
  1035. info.input_count = 2;
  1036. info.name = acpi_method;
  1037. info.pinput_argument = acpi_input;
  1038. info.output_count = output_count;
  1039. info.poutput_argument = &acpi_output;
  1040. return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
  1041. }
  1042. static const struct cgs_ops amdgpu_cgs_ops = {
  1043. amdgpu_cgs_gpu_mem_info,
  1044. amdgpu_cgs_gmap_kmem,
  1045. amdgpu_cgs_gunmap_kmem,
  1046. amdgpu_cgs_alloc_gpu_mem,
  1047. amdgpu_cgs_free_gpu_mem,
  1048. amdgpu_cgs_gmap_gpu_mem,
  1049. amdgpu_cgs_gunmap_gpu_mem,
  1050. amdgpu_cgs_kmap_gpu_mem,
  1051. amdgpu_cgs_kunmap_gpu_mem,
  1052. amdgpu_cgs_read_register,
  1053. amdgpu_cgs_write_register,
  1054. amdgpu_cgs_read_ind_register,
  1055. amdgpu_cgs_write_ind_register,
  1056. amdgpu_cgs_read_pci_config_byte,
  1057. amdgpu_cgs_read_pci_config_word,
  1058. amdgpu_cgs_read_pci_config_dword,
  1059. amdgpu_cgs_write_pci_config_byte,
  1060. amdgpu_cgs_write_pci_config_word,
  1061. amdgpu_cgs_write_pci_config_dword,
  1062. amdgpu_cgs_get_pci_resource,
  1063. amdgpu_cgs_atom_get_data_table,
  1064. amdgpu_cgs_atom_get_cmd_table_revs,
  1065. amdgpu_cgs_atom_exec_cmd_table,
  1066. amdgpu_cgs_create_pm_request,
  1067. amdgpu_cgs_destroy_pm_request,
  1068. amdgpu_cgs_set_pm_request,
  1069. amdgpu_cgs_pm_request_clock,
  1070. amdgpu_cgs_pm_request_engine,
  1071. amdgpu_cgs_pm_query_clock_limits,
  1072. amdgpu_cgs_set_camera_voltages,
  1073. amdgpu_cgs_get_firmware_info,
  1074. amdgpu_cgs_rel_firmware,
  1075. amdgpu_cgs_set_powergating_state,
  1076. amdgpu_cgs_set_clockgating_state,
  1077. amdgpu_cgs_get_active_displays_info,
  1078. amdgpu_cgs_notify_dpm_enabled,
  1079. amdgpu_cgs_call_acpi_method,
  1080. amdgpu_cgs_query_system_info,
  1081. amdgpu_cgs_is_virtualization_enabled
  1082. };
  1083. static const struct cgs_os_ops amdgpu_cgs_os_ops = {
  1084. amdgpu_cgs_add_irq_source,
  1085. amdgpu_cgs_irq_get,
  1086. amdgpu_cgs_irq_put
  1087. };
  1088. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
  1089. {
  1090. struct amdgpu_cgs_device *cgs_device =
  1091. kmalloc(sizeof(*cgs_device), GFP_KERNEL);
  1092. if (!cgs_device) {
  1093. DRM_ERROR("Couldn't allocate CGS device structure\n");
  1094. return NULL;
  1095. }
  1096. cgs_device->base.ops = &amdgpu_cgs_ops;
  1097. cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
  1098. cgs_device->adev = adev;
  1099. return (struct cgs_device *)cgs_device;
  1100. }
  1101. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
  1102. {
  1103. kfree(cgs_device);
  1104. }