coresight-tmc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2012, The Linux Foundation. All rights reserved.
  3. *
  4. * Description: CoreSight Trace Memory Controller driver
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/types.h>
  9. #include <linux/device.h>
  10. #include <linux/io.h>
  11. #include <linux/err.h>
  12. #include <linux/fs.h>
  13. #include <linux/miscdevice.h>
  14. #include <linux/uaccess.h>
  15. #include <linux/slab.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/of.h>
  20. #include <linux/coresight.h>
  21. #include <linux/amba/bus.h>
  22. #include "coresight-priv.h"
  23. #include "coresight-tmc.h"
  24. void tmc_wait_for_tmcready(struct tmc_drvdata *drvdata)
  25. {
  26. /* Ensure formatter, unformatter and hardware fifo are empty */
  27. if (coresight_timeout(drvdata->base,
  28. TMC_STS, TMC_STS_TMCREADY_BIT, 1)) {
  29. dev_err(drvdata->dev,
  30. "timeout while waiting for TMC to be Ready\n");
  31. }
  32. }
  33. void tmc_flush_and_stop(struct tmc_drvdata *drvdata)
  34. {
  35. u32 ffcr;
  36. ffcr = readl_relaxed(drvdata->base + TMC_FFCR);
  37. ffcr |= TMC_FFCR_STOP_ON_FLUSH;
  38. writel_relaxed(ffcr, drvdata->base + TMC_FFCR);
  39. ffcr |= BIT(TMC_FFCR_FLUSHMAN_BIT);
  40. writel_relaxed(ffcr, drvdata->base + TMC_FFCR);
  41. /* Ensure flush completes */
  42. if (coresight_timeout(drvdata->base,
  43. TMC_FFCR, TMC_FFCR_FLUSHMAN_BIT, 0)) {
  44. dev_err(drvdata->dev,
  45. "timeout while waiting for completion of Manual Flush\n");
  46. }
  47. tmc_wait_for_tmcready(drvdata);
  48. }
  49. void tmc_enable_hw(struct tmc_drvdata *drvdata)
  50. {
  51. writel_relaxed(TMC_CTL_CAPT_EN, drvdata->base + TMC_CTL);
  52. }
  53. void tmc_disable_hw(struct tmc_drvdata *drvdata)
  54. {
  55. writel_relaxed(0x0, drvdata->base + TMC_CTL);
  56. }
  57. static int tmc_read_prepare(struct tmc_drvdata *drvdata)
  58. {
  59. int ret = 0;
  60. switch (drvdata->config_type) {
  61. case TMC_CONFIG_TYPE_ETB:
  62. case TMC_CONFIG_TYPE_ETF:
  63. ret = tmc_read_prepare_etb(drvdata);
  64. break;
  65. case TMC_CONFIG_TYPE_ETR:
  66. ret = tmc_read_prepare_etr(drvdata);
  67. break;
  68. default:
  69. ret = -EINVAL;
  70. }
  71. if (!ret)
  72. dev_info(drvdata->dev, "TMC read start\n");
  73. return ret;
  74. }
  75. static int tmc_read_unprepare(struct tmc_drvdata *drvdata)
  76. {
  77. int ret = 0;
  78. switch (drvdata->config_type) {
  79. case TMC_CONFIG_TYPE_ETB:
  80. case TMC_CONFIG_TYPE_ETF:
  81. ret = tmc_read_unprepare_etb(drvdata);
  82. break;
  83. case TMC_CONFIG_TYPE_ETR:
  84. ret = tmc_read_unprepare_etr(drvdata);
  85. break;
  86. default:
  87. ret = -EINVAL;
  88. }
  89. if (!ret)
  90. dev_info(drvdata->dev, "TMC read end\n");
  91. return ret;
  92. }
  93. static int tmc_open(struct inode *inode, struct file *file)
  94. {
  95. int ret;
  96. struct tmc_drvdata *drvdata = container_of(file->private_data,
  97. struct tmc_drvdata, miscdev);
  98. ret = tmc_read_prepare(drvdata);
  99. if (ret)
  100. return ret;
  101. nonseekable_open(inode, file);
  102. dev_dbg(drvdata->dev, "%s: successfully opened\n", __func__);
  103. return 0;
  104. }
  105. static ssize_t tmc_read(struct file *file, char __user *data, size_t len,
  106. loff_t *ppos)
  107. {
  108. struct tmc_drvdata *drvdata = container_of(file->private_data,
  109. struct tmc_drvdata, miscdev);
  110. char *bufp = drvdata->buf + *ppos;
  111. if (*ppos + len > drvdata->len)
  112. len = drvdata->len - *ppos;
  113. if (drvdata->config_type == TMC_CONFIG_TYPE_ETR) {
  114. if (bufp == (char *)(drvdata->vaddr + drvdata->size))
  115. bufp = drvdata->vaddr;
  116. else if (bufp > (char *)(drvdata->vaddr + drvdata->size))
  117. bufp -= drvdata->size;
  118. if ((bufp + len) > (char *)(drvdata->vaddr + drvdata->size))
  119. len = (char *)(drvdata->vaddr + drvdata->size) - bufp;
  120. }
  121. if (copy_to_user(data, bufp, len)) {
  122. dev_dbg(drvdata->dev, "%s: copy_to_user failed\n", __func__);
  123. return -EFAULT;
  124. }
  125. *ppos += len;
  126. dev_dbg(drvdata->dev, "%s: %zu bytes copied, %d bytes left\n",
  127. __func__, len, (int)(drvdata->len - *ppos));
  128. return len;
  129. }
  130. static int tmc_release(struct inode *inode, struct file *file)
  131. {
  132. int ret;
  133. struct tmc_drvdata *drvdata = container_of(file->private_data,
  134. struct tmc_drvdata, miscdev);
  135. ret = tmc_read_unprepare(drvdata);
  136. if (ret)
  137. return ret;
  138. dev_dbg(drvdata->dev, "%s: released\n", __func__);
  139. return 0;
  140. }
  141. static const struct file_operations tmc_fops = {
  142. .owner = THIS_MODULE,
  143. .open = tmc_open,
  144. .read = tmc_read,
  145. .release = tmc_release,
  146. .llseek = no_llseek,
  147. };
  148. static enum tmc_mem_intf_width tmc_get_memwidth(u32 devid)
  149. {
  150. enum tmc_mem_intf_width memwidth;
  151. /*
  152. * Excerpt from the TRM:
  153. *
  154. * DEVID::MEMWIDTH[10:8]
  155. * 0x2 Memory interface databus is 32 bits wide.
  156. * 0x3 Memory interface databus is 64 bits wide.
  157. * 0x4 Memory interface databus is 128 bits wide.
  158. * 0x5 Memory interface databus is 256 bits wide.
  159. */
  160. switch (BMVAL(devid, 8, 10)) {
  161. case 0x2:
  162. memwidth = TMC_MEM_INTF_WIDTH_32BITS;
  163. break;
  164. case 0x3:
  165. memwidth = TMC_MEM_INTF_WIDTH_64BITS;
  166. break;
  167. case 0x4:
  168. memwidth = TMC_MEM_INTF_WIDTH_128BITS;
  169. break;
  170. case 0x5:
  171. memwidth = TMC_MEM_INTF_WIDTH_256BITS;
  172. break;
  173. default:
  174. memwidth = 0;
  175. }
  176. return memwidth;
  177. }
  178. #define coresight_tmc_reg(name, offset) \
  179. coresight_simple_reg32(struct tmc_drvdata, name, offset)
  180. #define coresight_tmc_reg64(name, lo_off, hi_off) \
  181. coresight_simple_reg64(struct tmc_drvdata, name, lo_off, hi_off)
  182. coresight_tmc_reg(rsz, TMC_RSZ);
  183. coresight_tmc_reg(sts, TMC_STS);
  184. coresight_tmc_reg(trg, TMC_TRG);
  185. coresight_tmc_reg(ctl, TMC_CTL);
  186. coresight_tmc_reg(ffsr, TMC_FFSR);
  187. coresight_tmc_reg(ffcr, TMC_FFCR);
  188. coresight_tmc_reg(mode, TMC_MODE);
  189. coresight_tmc_reg(pscr, TMC_PSCR);
  190. coresight_tmc_reg(axictl, TMC_AXICTL);
  191. coresight_tmc_reg(devid, CORESIGHT_DEVID);
  192. coresight_tmc_reg64(rrp, TMC_RRP, TMC_RRPHI);
  193. coresight_tmc_reg64(rwp, TMC_RWP, TMC_RWPHI);
  194. coresight_tmc_reg64(dba, TMC_DBALO, TMC_DBAHI);
  195. static struct attribute *coresight_tmc_mgmt_attrs[] = {
  196. &dev_attr_rsz.attr,
  197. &dev_attr_sts.attr,
  198. &dev_attr_rrp.attr,
  199. &dev_attr_rwp.attr,
  200. &dev_attr_trg.attr,
  201. &dev_attr_ctl.attr,
  202. &dev_attr_ffsr.attr,
  203. &dev_attr_ffcr.attr,
  204. &dev_attr_mode.attr,
  205. &dev_attr_pscr.attr,
  206. &dev_attr_devid.attr,
  207. &dev_attr_dba.attr,
  208. &dev_attr_axictl.attr,
  209. NULL,
  210. };
  211. static ssize_t trigger_cntr_show(struct device *dev,
  212. struct device_attribute *attr, char *buf)
  213. {
  214. struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
  215. unsigned long val = drvdata->trigger_cntr;
  216. return sprintf(buf, "%#lx\n", val);
  217. }
  218. static ssize_t trigger_cntr_store(struct device *dev,
  219. struct device_attribute *attr,
  220. const char *buf, size_t size)
  221. {
  222. int ret;
  223. unsigned long val;
  224. struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
  225. ret = kstrtoul(buf, 16, &val);
  226. if (ret)
  227. return ret;
  228. drvdata->trigger_cntr = val;
  229. return size;
  230. }
  231. static DEVICE_ATTR_RW(trigger_cntr);
  232. static struct attribute *coresight_tmc_attrs[] = {
  233. &dev_attr_trigger_cntr.attr,
  234. NULL,
  235. };
  236. static const struct attribute_group coresight_tmc_group = {
  237. .attrs = coresight_tmc_attrs,
  238. };
  239. static const struct attribute_group coresight_tmc_mgmt_group = {
  240. .attrs = coresight_tmc_mgmt_attrs,
  241. .name = "mgmt",
  242. };
  243. const struct attribute_group *coresight_tmc_groups[] = {
  244. &coresight_tmc_group,
  245. &coresight_tmc_mgmt_group,
  246. NULL,
  247. };
  248. /* Detect and initialise the capabilities of a TMC ETR */
  249. static int tmc_etr_setup_caps(struct tmc_drvdata *drvdata,
  250. u32 devid, void *dev_caps)
  251. {
  252. u32 dma_mask = 0;
  253. /* Set the unadvertised capabilities */
  254. tmc_etr_init_caps(drvdata, (u32)(unsigned long)dev_caps);
  255. if (!(devid & TMC_DEVID_NOSCAT))
  256. tmc_etr_set_cap(drvdata, TMC_ETR_SG);
  257. /* Check if the AXI address width is available */
  258. if (devid & TMC_DEVID_AXIAW_VALID)
  259. dma_mask = ((devid >> TMC_DEVID_AXIAW_SHIFT) &
  260. TMC_DEVID_AXIAW_MASK);
  261. /*
  262. * Unless specified in the device configuration, ETR uses a 40-bit
  263. * AXI master in place of the embedded SRAM of ETB/ETF.
  264. */
  265. switch (dma_mask) {
  266. case 32:
  267. case 40:
  268. case 44:
  269. case 48:
  270. case 52:
  271. dev_info(drvdata->dev, "Detected dma mask %dbits\n", dma_mask);
  272. break;
  273. default:
  274. dma_mask = 40;
  275. }
  276. return dma_set_mask_and_coherent(drvdata->dev, DMA_BIT_MASK(dma_mask));
  277. }
  278. static int tmc_probe(struct amba_device *adev, const struct amba_id *id)
  279. {
  280. int ret = 0;
  281. u32 devid;
  282. void __iomem *base;
  283. struct device *dev = &adev->dev;
  284. struct coresight_platform_data *pdata = NULL;
  285. struct tmc_drvdata *drvdata;
  286. struct resource *res = &adev->res;
  287. struct coresight_desc desc = { 0 };
  288. struct device_node *np = adev->dev.of_node;
  289. if (np) {
  290. pdata = of_get_coresight_platform_data(dev, np);
  291. if (IS_ERR(pdata)) {
  292. ret = PTR_ERR(pdata);
  293. goto out;
  294. }
  295. adev->dev.platform_data = pdata;
  296. }
  297. ret = -ENOMEM;
  298. drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
  299. if (!drvdata)
  300. goto out;
  301. drvdata->dev = &adev->dev;
  302. dev_set_drvdata(dev, drvdata);
  303. /* Validity for the resource is already checked by the AMBA core */
  304. base = devm_ioremap_resource(dev, res);
  305. if (IS_ERR(base)) {
  306. ret = PTR_ERR(base);
  307. goto out;
  308. }
  309. drvdata->base = base;
  310. spin_lock_init(&drvdata->spinlock);
  311. devid = readl_relaxed(drvdata->base + CORESIGHT_DEVID);
  312. drvdata->config_type = BMVAL(devid, 6, 7);
  313. drvdata->memwidth = tmc_get_memwidth(devid);
  314. if (drvdata->config_type == TMC_CONFIG_TYPE_ETR) {
  315. if (np)
  316. ret = of_property_read_u32(np,
  317. "arm,buffer-size",
  318. &drvdata->size);
  319. if (ret)
  320. drvdata->size = SZ_1M;
  321. } else {
  322. drvdata->size = readl_relaxed(drvdata->base + TMC_RSZ) * 4;
  323. }
  324. pm_runtime_put(&adev->dev);
  325. desc.pdata = pdata;
  326. desc.dev = dev;
  327. desc.groups = coresight_tmc_groups;
  328. switch (drvdata->config_type) {
  329. case TMC_CONFIG_TYPE_ETB:
  330. desc.type = CORESIGHT_DEV_TYPE_SINK;
  331. desc.subtype.sink_subtype = CORESIGHT_DEV_SUBTYPE_SINK_BUFFER;
  332. desc.ops = &tmc_etb_cs_ops;
  333. break;
  334. case TMC_CONFIG_TYPE_ETR:
  335. desc.type = CORESIGHT_DEV_TYPE_SINK;
  336. desc.subtype.sink_subtype = CORESIGHT_DEV_SUBTYPE_SINK_BUFFER;
  337. desc.ops = &tmc_etr_cs_ops;
  338. ret = tmc_etr_setup_caps(drvdata, devid, id->data);
  339. if (ret)
  340. goto out;
  341. break;
  342. case TMC_CONFIG_TYPE_ETF:
  343. desc.type = CORESIGHT_DEV_TYPE_LINKSINK;
  344. desc.subtype.link_subtype = CORESIGHT_DEV_SUBTYPE_LINK_FIFO;
  345. desc.ops = &tmc_etf_cs_ops;
  346. break;
  347. default:
  348. pr_err("%s: Unsupported TMC config\n", pdata->name);
  349. ret = -EINVAL;
  350. goto out;
  351. }
  352. drvdata->csdev = coresight_register(&desc);
  353. if (IS_ERR(drvdata->csdev)) {
  354. ret = PTR_ERR(drvdata->csdev);
  355. goto out;
  356. }
  357. drvdata->miscdev.name = pdata->name;
  358. drvdata->miscdev.minor = MISC_DYNAMIC_MINOR;
  359. drvdata->miscdev.fops = &tmc_fops;
  360. ret = misc_register(&drvdata->miscdev);
  361. if (ret)
  362. coresight_unregister(drvdata->csdev);
  363. out:
  364. return ret;
  365. }
  366. static const struct amba_id tmc_ids[] = {
  367. {
  368. .id = 0x000bb961,
  369. .mask = 0x000fffff,
  370. },
  371. {
  372. /* Coresight SoC 600 TMC-ETR/ETS */
  373. .id = 0x000bb9e8,
  374. .mask = 0x000fffff,
  375. .data = (void *)(unsigned long)CORESIGHT_SOC_600_ETR_CAPS,
  376. },
  377. {
  378. /* Coresight SoC 600 TMC-ETB */
  379. .id = 0x000bb9e9,
  380. .mask = 0x000fffff,
  381. },
  382. {
  383. /* Coresight SoC 600 TMC-ETF */
  384. .id = 0x000bb9ea,
  385. .mask = 0x000fffff,
  386. },
  387. { 0, 0},
  388. };
  389. static struct amba_driver tmc_driver = {
  390. .drv = {
  391. .name = "coresight-tmc",
  392. .owner = THIS_MODULE,
  393. .suppress_bind_attrs = true,
  394. },
  395. .probe = tmc_probe,
  396. .id_table = tmc_ids,
  397. };
  398. builtin_amba_driver(tmc_driver);