pcie-qcom.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Qualcomm PCIe root complex driver
  4. *
  5. * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
  6. * Copyright 2015 Linaro Limited.
  7. *
  8. * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/delay.h>
  12. #include <linux/gpio.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/io.h>
  15. #include <linux/iopoll.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/of_device.h>
  19. #include <linux/of_gpio.h>
  20. #include <linux/pci.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/phy/phy.h>
  23. #include <linux/regulator/consumer.h>
  24. #include <linux/reset.h>
  25. #include <linux/slab.h>
  26. #include <linux/types.h>
  27. #include "pcie-designware.h"
  28. #define PCIE20_PARF_SYS_CTRL 0x00
  29. #define MST_WAKEUP_EN BIT(13)
  30. #define SLV_WAKEUP_EN BIT(12)
  31. #define MSTR_ACLK_CGC_DIS BIT(10)
  32. #define SLV_ACLK_CGC_DIS BIT(9)
  33. #define CORE_CLK_CGC_DIS BIT(6)
  34. #define AUX_PWR_DET BIT(4)
  35. #define L23_CLK_RMV_DIS BIT(2)
  36. #define L1_CLK_RMV_DIS BIT(1)
  37. #define PCIE20_COMMAND_STATUS 0x04
  38. #define CMD_BME_VAL 0x4
  39. #define PCIE20_DEVICE_CONTROL2_STATUS2 0x98
  40. #define PCIE_CAP_CPL_TIMEOUT_DISABLE 0x10
  41. #define PCIE20_PARF_PHY_CTRL 0x40
  42. #define PCIE20_PARF_PHY_REFCLK 0x4C
  43. #define PCIE20_PARF_DBI_BASE_ADDR 0x168
  44. #define PCIE20_PARF_SLV_ADDR_SPACE_SIZE 0x16C
  45. #define PCIE20_PARF_MHI_CLOCK_RESET_CTRL 0x174
  46. #define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT 0x178
  47. #define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2 0x1A8
  48. #define PCIE20_PARF_LTSSM 0x1B0
  49. #define PCIE20_PARF_SID_OFFSET 0x234
  50. #define PCIE20_PARF_BDF_TRANSLATE_CFG 0x24C
  51. #define PCIE20_ELBI_SYS_CTRL 0x04
  52. #define PCIE20_ELBI_SYS_CTRL_LT_ENABLE BIT(0)
  53. #define PCIE20_AXI_MSTR_RESP_COMP_CTRL0 0x818
  54. #define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K 0x4
  55. #define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K 0x5
  56. #define PCIE20_AXI_MSTR_RESP_COMP_CTRL1 0x81c
  57. #define CFG_BRIDGE_SB_INIT BIT(0)
  58. #define PCIE20_CAP 0x70
  59. #define PCIE20_CAP_LINK_CAPABILITIES (PCIE20_CAP + 0xC)
  60. #define PCIE20_CAP_ACTIVE_STATE_LINK_PM_SUPPORT (BIT(10) | BIT(11))
  61. #define PCIE20_CAP_LINK_1 (PCIE20_CAP + 0x14)
  62. #define PCIE_CAP_LINK1_VAL 0x2FD7F
  63. #define PCIE20_PARF_Q2A_FLUSH 0x1AC
  64. #define PCIE20_MISC_CONTROL_1_REG 0x8BC
  65. #define DBI_RO_WR_EN 1
  66. #define PERST_DELAY_US 1000
  67. #define PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE 0x358
  68. #define SLV_ADDR_SPACE_SZ 0x10000000
  69. struct qcom_pcie_resources_2_1_0 {
  70. struct clk *iface_clk;
  71. struct clk *core_clk;
  72. struct clk *phy_clk;
  73. struct reset_control *pci_reset;
  74. struct reset_control *axi_reset;
  75. struct reset_control *ahb_reset;
  76. struct reset_control *por_reset;
  77. struct reset_control *phy_reset;
  78. struct regulator *vdda;
  79. struct regulator *vdda_phy;
  80. struct regulator *vdda_refclk;
  81. };
  82. struct qcom_pcie_resources_1_0_0 {
  83. struct clk *iface;
  84. struct clk *aux;
  85. struct clk *master_bus;
  86. struct clk *slave_bus;
  87. struct reset_control *core;
  88. struct regulator *vdda;
  89. };
  90. struct qcom_pcie_resources_2_3_2 {
  91. struct clk *aux_clk;
  92. struct clk *master_clk;
  93. struct clk *slave_clk;
  94. struct clk *cfg_clk;
  95. struct clk *pipe_clk;
  96. };
  97. struct qcom_pcie_resources_2_4_0 {
  98. struct clk *aux_clk;
  99. struct clk *master_clk;
  100. struct clk *slave_clk;
  101. struct reset_control *axi_m_reset;
  102. struct reset_control *axi_s_reset;
  103. struct reset_control *pipe_reset;
  104. struct reset_control *axi_m_vmid_reset;
  105. struct reset_control *axi_s_xpu_reset;
  106. struct reset_control *parf_reset;
  107. struct reset_control *phy_reset;
  108. struct reset_control *axi_m_sticky_reset;
  109. struct reset_control *pipe_sticky_reset;
  110. struct reset_control *pwr_reset;
  111. struct reset_control *ahb_reset;
  112. struct reset_control *phy_ahb_reset;
  113. };
  114. struct qcom_pcie_resources_2_3_3 {
  115. struct clk *iface;
  116. struct clk *axi_m_clk;
  117. struct clk *axi_s_clk;
  118. struct clk *ahb_clk;
  119. struct clk *aux_clk;
  120. struct reset_control *rst[7];
  121. };
  122. union qcom_pcie_resources {
  123. struct qcom_pcie_resources_1_0_0 v1_0_0;
  124. struct qcom_pcie_resources_2_1_0 v2_1_0;
  125. struct qcom_pcie_resources_2_3_2 v2_3_2;
  126. struct qcom_pcie_resources_2_3_3 v2_3_3;
  127. struct qcom_pcie_resources_2_4_0 v2_4_0;
  128. };
  129. struct qcom_pcie;
  130. struct qcom_pcie_ops {
  131. int (*get_resources)(struct qcom_pcie *pcie);
  132. int (*init)(struct qcom_pcie *pcie);
  133. int (*post_init)(struct qcom_pcie *pcie);
  134. void (*deinit)(struct qcom_pcie *pcie);
  135. void (*post_deinit)(struct qcom_pcie *pcie);
  136. void (*ltssm_enable)(struct qcom_pcie *pcie);
  137. };
  138. struct qcom_pcie {
  139. struct dw_pcie *pci;
  140. void __iomem *parf; /* DT parf */
  141. void __iomem *elbi; /* DT elbi */
  142. union qcom_pcie_resources res;
  143. struct phy *phy;
  144. struct gpio_desc *reset;
  145. const struct qcom_pcie_ops *ops;
  146. };
  147. #define to_qcom_pcie(x) dev_get_drvdata((x)->dev)
  148. static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
  149. {
  150. gpiod_set_value_cansleep(pcie->reset, 1);
  151. usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
  152. }
  153. static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
  154. {
  155. gpiod_set_value_cansleep(pcie->reset, 0);
  156. usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
  157. }
  158. static irqreturn_t qcom_pcie_msi_irq_handler(int irq, void *arg)
  159. {
  160. struct pcie_port *pp = arg;
  161. return dw_handle_msi_irq(pp);
  162. }
  163. static int qcom_pcie_establish_link(struct qcom_pcie *pcie)
  164. {
  165. struct dw_pcie *pci = pcie->pci;
  166. if (dw_pcie_link_up(pci))
  167. return 0;
  168. /* Enable Link Training state machine */
  169. if (pcie->ops->ltssm_enable)
  170. pcie->ops->ltssm_enable(pcie);
  171. return dw_pcie_wait_for_link(pci);
  172. }
  173. static void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie)
  174. {
  175. u32 val;
  176. /* enable link training */
  177. val = readl(pcie->elbi + PCIE20_ELBI_SYS_CTRL);
  178. val |= PCIE20_ELBI_SYS_CTRL_LT_ENABLE;
  179. writel(val, pcie->elbi + PCIE20_ELBI_SYS_CTRL);
  180. }
  181. static int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
  182. {
  183. struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
  184. struct dw_pcie *pci = pcie->pci;
  185. struct device *dev = pci->dev;
  186. res->vdda = devm_regulator_get(dev, "vdda");
  187. if (IS_ERR(res->vdda))
  188. return PTR_ERR(res->vdda);
  189. res->vdda_phy = devm_regulator_get(dev, "vdda_phy");
  190. if (IS_ERR(res->vdda_phy))
  191. return PTR_ERR(res->vdda_phy);
  192. res->vdda_refclk = devm_regulator_get(dev, "vdda_refclk");
  193. if (IS_ERR(res->vdda_refclk))
  194. return PTR_ERR(res->vdda_refclk);
  195. res->iface_clk = devm_clk_get(dev, "iface");
  196. if (IS_ERR(res->iface_clk))
  197. return PTR_ERR(res->iface_clk);
  198. res->core_clk = devm_clk_get(dev, "core");
  199. if (IS_ERR(res->core_clk))
  200. return PTR_ERR(res->core_clk);
  201. res->phy_clk = devm_clk_get(dev, "phy");
  202. if (IS_ERR(res->phy_clk))
  203. return PTR_ERR(res->phy_clk);
  204. res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
  205. if (IS_ERR(res->pci_reset))
  206. return PTR_ERR(res->pci_reset);
  207. res->axi_reset = devm_reset_control_get_exclusive(dev, "axi");
  208. if (IS_ERR(res->axi_reset))
  209. return PTR_ERR(res->axi_reset);
  210. res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
  211. if (IS_ERR(res->ahb_reset))
  212. return PTR_ERR(res->ahb_reset);
  213. res->por_reset = devm_reset_control_get_exclusive(dev, "por");
  214. if (IS_ERR(res->por_reset))
  215. return PTR_ERR(res->por_reset);
  216. res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
  217. return PTR_ERR_OR_ZERO(res->phy_reset);
  218. }
  219. static void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie)
  220. {
  221. struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
  222. reset_control_assert(res->pci_reset);
  223. reset_control_assert(res->axi_reset);
  224. reset_control_assert(res->ahb_reset);
  225. reset_control_assert(res->por_reset);
  226. reset_control_assert(res->pci_reset);
  227. clk_disable_unprepare(res->iface_clk);
  228. clk_disable_unprepare(res->core_clk);
  229. clk_disable_unprepare(res->phy_clk);
  230. regulator_disable(res->vdda);
  231. regulator_disable(res->vdda_phy);
  232. regulator_disable(res->vdda_refclk);
  233. }
  234. static int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie)
  235. {
  236. struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
  237. struct dw_pcie *pci = pcie->pci;
  238. struct device *dev = pci->dev;
  239. u32 val;
  240. int ret;
  241. ret = regulator_enable(res->vdda);
  242. if (ret) {
  243. dev_err(dev, "cannot enable vdda regulator\n");
  244. return ret;
  245. }
  246. ret = regulator_enable(res->vdda_refclk);
  247. if (ret) {
  248. dev_err(dev, "cannot enable vdda_refclk regulator\n");
  249. goto err_refclk;
  250. }
  251. ret = regulator_enable(res->vdda_phy);
  252. if (ret) {
  253. dev_err(dev, "cannot enable vdda_phy regulator\n");
  254. goto err_vdda_phy;
  255. }
  256. ret = reset_control_assert(res->ahb_reset);
  257. if (ret) {
  258. dev_err(dev, "cannot assert ahb reset\n");
  259. goto err_assert_ahb;
  260. }
  261. ret = clk_prepare_enable(res->iface_clk);
  262. if (ret) {
  263. dev_err(dev, "cannot prepare/enable iface clock\n");
  264. goto err_assert_ahb;
  265. }
  266. ret = clk_prepare_enable(res->phy_clk);
  267. if (ret) {
  268. dev_err(dev, "cannot prepare/enable phy clock\n");
  269. goto err_clk_phy;
  270. }
  271. ret = clk_prepare_enable(res->core_clk);
  272. if (ret) {
  273. dev_err(dev, "cannot prepare/enable core clock\n");
  274. goto err_clk_core;
  275. }
  276. ret = reset_control_deassert(res->ahb_reset);
  277. if (ret) {
  278. dev_err(dev, "cannot deassert ahb reset\n");
  279. goto err_deassert_ahb;
  280. }
  281. /* enable PCIe clocks and resets */
  282. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  283. val &= ~BIT(0);
  284. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  285. /* enable external reference clock */
  286. val = readl(pcie->parf + PCIE20_PARF_PHY_REFCLK);
  287. val |= BIT(16);
  288. writel(val, pcie->parf + PCIE20_PARF_PHY_REFCLK);
  289. ret = reset_control_deassert(res->phy_reset);
  290. if (ret) {
  291. dev_err(dev, "cannot deassert phy reset\n");
  292. return ret;
  293. }
  294. ret = reset_control_deassert(res->pci_reset);
  295. if (ret) {
  296. dev_err(dev, "cannot deassert pci reset\n");
  297. return ret;
  298. }
  299. ret = reset_control_deassert(res->por_reset);
  300. if (ret) {
  301. dev_err(dev, "cannot deassert por reset\n");
  302. return ret;
  303. }
  304. ret = reset_control_deassert(res->axi_reset);
  305. if (ret) {
  306. dev_err(dev, "cannot deassert axi reset\n");
  307. return ret;
  308. }
  309. /* wait for clock acquisition */
  310. usleep_range(1000, 1500);
  311. /* Set the Max TLP size to 2K, instead of using default of 4K */
  312. writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K,
  313. pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL0);
  314. writel(CFG_BRIDGE_SB_INIT,
  315. pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL1);
  316. return 0;
  317. err_deassert_ahb:
  318. clk_disable_unprepare(res->core_clk);
  319. err_clk_core:
  320. clk_disable_unprepare(res->phy_clk);
  321. err_clk_phy:
  322. clk_disable_unprepare(res->iface_clk);
  323. err_assert_ahb:
  324. regulator_disable(res->vdda_phy);
  325. err_vdda_phy:
  326. regulator_disable(res->vdda_refclk);
  327. err_refclk:
  328. regulator_disable(res->vdda);
  329. return ret;
  330. }
  331. static int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie)
  332. {
  333. struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
  334. struct dw_pcie *pci = pcie->pci;
  335. struct device *dev = pci->dev;
  336. res->vdda = devm_regulator_get(dev, "vdda");
  337. if (IS_ERR(res->vdda))
  338. return PTR_ERR(res->vdda);
  339. res->iface = devm_clk_get(dev, "iface");
  340. if (IS_ERR(res->iface))
  341. return PTR_ERR(res->iface);
  342. res->aux = devm_clk_get(dev, "aux");
  343. if (IS_ERR(res->aux))
  344. return PTR_ERR(res->aux);
  345. res->master_bus = devm_clk_get(dev, "master_bus");
  346. if (IS_ERR(res->master_bus))
  347. return PTR_ERR(res->master_bus);
  348. res->slave_bus = devm_clk_get(dev, "slave_bus");
  349. if (IS_ERR(res->slave_bus))
  350. return PTR_ERR(res->slave_bus);
  351. res->core = devm_reset_control_get_exclusive(dev, "core");
  352. return PTR_ERR_OR_ZERO(res->core);
  353. }
  354. static void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie)
  355. {
  356. struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
  357. reset_control_assert(res->core);
  358. clk_disable_unprepare(res->slave_bus);
  359. clk_disable_unprepare(res->master_bus);
  360. clk_disable_unprepare(res->iface);
  361. clk_disable_unprepare(res->aux);
  362. regulator_disable(res->vdda);
  363. }
  364. static int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie)
  365. {
  366. struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
  367. struct dw_pcie *pci = pcie->pci;
  368. struct device *dev = pci->dev;
  369. int ret;
  370. ret = reset_control_deassert(res->core);
  371. if (ret) {
  372. dev_err(dev, "cannot deassert core reset\n");
  373. return ret;
  374. }
  375. ret = clk_prepare_enable(res->aux);
  376. if (ret) {
  377. dev_err(dev, "cannot prepare/enable aux clock\n");
  378. goto err_res;
  379. }
  380. ret = clk_prepare_enable(res->iface);
  381. if (ret) {
  382. dev_err(dev, "cannot prepare/enable iface clock\n");
  383. goto err_aux;
  384. }
  385. ret = clk_prepare_enable(res->master_bus);
  386. if (ret) {
  387. dev_err(dev, "cannot prepare/enable master_bus clock\n");
  388. goto err_iface;
  389. }
  390. ret = clk_prepare_enable(res->slave_bus);
  391. if (ret) {
  392. dev_err(dev, "cannot prepare/enable slave_bus clock\n");
  393. goto err_master;
  394. }
  395. ret = regulator_enable(res->vdda);
  396. if (ret) {
  397. dev_err(dev, "cannot enable vdda regulator\n");
  398. goto err_slave;
  399. }
  400. /* change DBI base address */
  401. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  402. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  403. u32 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
  404. val |= BIT(31);
  405. writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
  406. }
  407. return 0;
  408. err_slave:
  409. clk_disable_unprepare(res->slave_bus);
  410. err_master:
  411. clk_disable_unprepare(res->master_bus);
  412. err_iface:
  413. clk_disable_unprepare(res->iface);
  414. err_aux:
  415. clk_disable_unprepare(res->aux);
  416. err_res:
  417. reset_control_assert(res->core);
  418. return ret;
  419. }
  420. static void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie)
  421. {
  422. u32 val;
  423. /* enable link training */
  424. val = readl(pcie->parf + PCIE20_PARF_LTSSM);
  425. val |= BIT(8);
  426. writel(val, pcie->parf + PCIE20_PARF_LTSSM);
  427. }
  428. static int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie)
  429. {
  430. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  431. struct dw_pcie *pci = pcie->pci;
  432. struct device *dev = pci->dev;
  433. res->aux_clk = devm_clk_get(dev, "aux");
  434. if (IS_ERR(res->aux_clk))
  435. return PTR_ERR(res->aux_clk);
  436. res->cfg_clk = devm_clk_get(dev, "cfg");
  437. if (IS_ERR(res->cfg_clk))
  438. return PTR_ERR(res->cfg_clk);
  439. res->master_clk = devm_clk_get(dev, "bus_master");
  440. if (IS_ERR(res->master_clk))
  441. return PTR_ERR(res->master_clk);
  442. res->slave_clk = devm_clk_get(dev, "bus_slave");
  443. if (IS_ERR(res->slave_clk))
  444. return PTR_ERR(res->slave_clk);
  445. res->pipe_clk = devm_clk_get(dev, "pipe");
  446. return PTR_ERR_OR_ZERO(res->pipe_clk);
  447. }
  448. static void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie)
  449. {
  450. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  451. clk_disable_unprepare(res->slave_clk);
  452. clk_disable_unprepare(res->master_clk);
  453. clk_disable_unprepare(res->cfg_clk);
  454. clk_disable_unprepare(res->aux_clk);
  455. }
  456. static void qcom_pcie_post_deinit_2_3_2(struct qcom_pcie *pcie)
  457. {
  458. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  459. clk_disable_unprepare(res->pipe_clk);
  460. }
  461. static int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie)
  462. {
  463. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  464. struct dw_pcie *pci = pcie->pci;
  465. struct device *dev = pci->dev;
  466. u32 val;
  467. int ret;
  468. ret = clk_prepare_enable(res->aux_clk);
  469. if (ret) {
  470. dev_err(dev, "cannot prepare/enable aux clock\n");
  471. return ret;
  472. }
  473. ret = clk_prepare_enable(res->cfg_clk);
  474. if (ret) {
  475. dev_err(dev, "cannot prepare/enable cfg clock\n");
  476. goto err_cfg_clk;
  477. }
  478. ret = clk_prepare_enable(res->master_clk);
  479. if (ret) {
  480. dev_err(dev, "cannot prepare/enable master clock\n");
  481. goto err_master_clk;
  482. }
  483. ret = clk_prepare_enable(res->slave_clk);
  484. if (ret) {
  485. dev_err(dev, "cannot prepare/enable slave clock\n");
  486. goto err_slave_clk;
  487. }
  488. /* enable PCIe clocks and resets */
  489. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  490. val &= ~BIT(0);
  491. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  492. /* change DBI base address */
  493. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  494. /* MAC PHY_POWERDOWN MUX DISABLE */
  495. val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
  496. val &= ~BIT(29);
  497. writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
  498. val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
  499. val |= BIT(4);
  500. writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
  501. val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
  502. val |= BIT(31);
  503. writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
  504. return 0;
  505. err_slave_clk:
  506. clk_disable_unprepare(res->master_clk);
  507. err_master_clk:
  508. clk_disable_unprepare(res->cfg_clk);
  509. err_cfg_clk:
  510. clk_disable_unprepare(res->aux_clk);
  511. return ret;
  512. }
  513. static int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie)
  514. {
  515. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  516. struct dw_pcie *pci = pcie->pci;
  517. struct device *dev = pci->dev;
  518. int ret;
  519. ret = clk_prepare_enable(res->pipe_clk);
  520. if (ret) {
  521. dev_err(dev, "cannot prepare/enable pipe clock\n");
  522. return ret;
  523. }
  524. return 0;
  525. }
  526. static int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie)
  527. {
  528. struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
  529. struct dw_pcie *pci = pcie->pci;
  530. struct device *dev = pci->dev;
  531. res->aux_clk = devm_clk_get(dev, "aux");
  532. if (IS_ERR(res->aux_clk))
  533. return PTR_ERR(res->aux_clk);
  534. res->master_clk = devm_clk_get(dev, "master_bus");
  535. if (IS_ERR(res->master_clk))
  536. return PTR_ERR(res->master_clk);
  537. res->slave_clk = devm_clk_get(dev, "slave_bus");
  538. if (IS_ERR(res->slave_clk))
  539. return PTR_ERR(res->slave_clk);
  540. res->axi_m_reset = devm_reset_control_get_exclusive(dev, "axi_m");
  541. if (IS_ERR(res->axi_m_reset))
  542. return PTR_ERR(res->axi_m_reset);
  543. res->axi_s_reset = devm_reset_control_get_exclusive(dev, "axi_s");
  544. if (IS_ERR(res->axi_s_reset))
  545. return PTR_ERR(res->axi_s_reset);
  546. res->pipe_reset = devm_reset_control_get_exclusive(dev, "pipe");
  547. if (IS_ERR(res->pipe_reset))
  548. return PTR_ERR(res->pipe_reset);
  549. res->axi_m_vmid_reset = devm_reset_control_get_exclusive(dev,
  550. "axi_m_vmid");
  551. if (IS_ERR(res->axi_m_vmid_reset))
  552. return PTR_ERR(res->axi_m_vmid_reset);
  553. res->axi_s_xpu_reset = devm_reset_control_get_exclusive(dev,
  554. "axi_s_xpu");
  555. if (IS_ERR(res->axi_s_xpu_reset))
  556. return PTR_ERR(res->axi_s_xpu_reset);
  557. res->parf_reset = devm_reset_control_get_exclusive(dev, "parf");
  558. if (IS_ERR(res->parf_reset))
  559. return PTR_ERR(res->parf_reset);
  560. res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
  561. if (IS_ERR(res->phy_reset))
  562. return PTR_ERR(res->phy_reset);
  563. res->axi_m_sticky_reset = devm_reset_control_get_exclusive(dev,
  564. "axi_m_sticky");
  565. if (IS_ERR(res->axi_m_sticky_reset))
  566. return PTR_ERR(res->axi_m_sticky_reset);
  567. res->pipe_sticky_reset = devm_reset_control_get_exclusive(dev,
  568. "pipe_sticky");
  569. if (IS_ERR(res->pipe_sticky_reset))
  570. return PTR_ERR(res->pipe_sticky_reset);
  571. res->pwr_reset = devm_reset_control_get_exclusive(dev, "pwr");
  572. if (IS_ERR(res->pwr_reset))
  573. return PTR_ERR(res->pwr_reset);
  574. res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
  575. if (IS_ERR(res->ahb_reset))
  576. return PTR_ERR(res->ahb_reset);
  577. res->phy_ahb_reset = devm_reset_control_get_exclusive(dev, "phy_ahb");
  578. if (IS_ERR(res->phy_ahb_reset))
  579. return PTR_ERR(res->phy_ahb_reset);
  580. return 0;
  581. }
  582. static void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie)
  583. {
  584. struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
  585. reset_control_assert(res->axi_m_reset);
  586. reset_control_assert(res->axi_s_reset);
  587. reset_control_assert(res->pipe_reset);
  588. reset_control_assert(res->pipe_sticky_reset);
  589. reset_control_assert(res->phy_reset);
  590. reset_control_assert(res->phy_ahb_reset);
  591. reset_control_assert(res->axi_m_sticky_reset);
  592. reset_control_assert(res->pwr_reset);
  593. reset_control_assert(res->ahb_reset);
  594. clk_disable_unprepare(res->aux_clk);
  595. clk_disable_unprepare(res->master_clk);
  596. clk_disable_unprepare(res->slave_clk);
  597. }
  598. static int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie)
  599. {
  600. struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
  601. struct dw_pcie *pci = pcie->pci;
  602. struct device *dev = pci->dev;
  603. u32 val;
  604. int ret;
  605. ret = reset_control_assert(res->axi_m_reset);
  606. if (ret) {
  607. dev_err(dev, "cannot assert axi master reset\n");
  608. return ret;
  609. }
  610. ret = reset_control_assert(res->axi_s_reset);
  611. if (ret) {
  612. dev_err(dev, "cannot assert axi slave reset\n");
  613. return ret;
  614. }
  615. usleep_range(10000, 12000);
  616. ret = reset_control_assert(res->pipe_reset);
  617. if (ret) {
  618. dev_err(dev, "cannot assert pipe reset\n");
  619. return ret;
  620. }
  621. ret = reset_control_assert(res->pipe_sticky_reset);
  622. if (ret) {
  623. dev_err(dev, "cannot assert pipe sticky reset\n");
  624. return ret;
  625. }
  626. ret = reset_control_assert(res->phy_reset);
  627. if (ret) {
  628. dev_err(dev, "cannot assert phy reset\n");
  629. return ret;
  630. }
  631. ret = reset_control_assert(res->phy_ahb_reset);
  632. if (ret) {
  633. dev_err(dev, "cannot assert phy ahb reset\n");
  634. return ret;
  635. }
  636. usleep_range(10000, 12000);
  637. ret = reset_control_assert(res->axi_m_sticky_reset);
  638. if (ret) {
  639. dev_err(dev, "cannot assert axi master sticky reset\n");
  640. return ret;
  641. }
  642. ret = reset_control_assert(res->pwr_reset);
  643. if (ret) {
  644. dev_err(dev, "cannot assert power reset\n");
  645. return ret;
  646. }
  647. ret = reset_control_assert(res->ahb_reset);
  648. if (ret) {
  649. dev_err(dev, "cannot assert ahb reset\n");
  650. return ret;
  651. }
  652. usleep_range(10000, 12000);
  653. ret = reset_control_deassert(res->phy_ahb_reset);
  654. if (ret) {
  655. dev_err(dev, "cannot deassert phy ahb reset\n");
  656. return ret;
  657. }
  658. ret = reset_control_deassert(res->phy_reset);
  659. if (ret) {
  660. dev_err(dev, "cannot deassert phy reset\n");
  661. goto err_rst_phy;
  662. }
  663. ret = reset_control_deassert(res->pipe_reset);
  664. if (ret) {
  665. dev_err(dev, "cannot deassert pipe reset\n");
  666. goto err_rst_pipe;
  667. }
  668. ret = reset_control_deassert(res->pipe_sticky_reset);
  669. if (ret) {
  670. dev_err(dev, "cannot deassert pipe sticky reset\n");
  671. goto err_rst_pipe_sticky;
  672. }
  673. usleep_range(10000, 12000);
  674. ret = reset_control_deassert(res->axi_m_reset);
  675. if (ret) {
  676. dev_err(dev, "cannot deassert axi master reset\n");
  677. goto err_rst_axi_m;
  678. }
  679. ret = reset_control_deassert(res->axi_m_sticky_reset);
  680. if (ret) {
  681. dev_err(dev, "cannot deassert axi master sticky reset\n");
  682. goto err_rst_axi_m_sticky;
  683. }
  684. ret = reset_control_deassert(res->axi_s_reset);
  685. if (ret) {
  686. dev_err(dev, "cannot deassert axi slave reset\n");
  687. goto err_rst_axi_s;
  688. }
  689. ret = reset_control_deassert(res->pwr_reset);
  690. if (ret) {
  691. dev_err(dev, "cannot deassert power reset\n");
  692. goto err_rst_pwr;
  693. }
  694. ret = reset_control_deassert(res->ahb_reset);
  695. if (ret) {
  696. dev_err(dev, "cannot deassert ahb reset\n");
  697. goto err_rst_ahb;
  698. }
  699. usleep_range(10000, 12000);
  700. ret = clk_prepare_enable(res->aux_clk);
  701. if (ret) {
  702. dev_err(dev, "cannot prepare/enable iface clock\n");
  703. goto err_clk_aux;
  704. }
  705. ret = clk_prepare_enable(res->master_clk);
  706. if (ret) {
  707. dev_err(dev, "cannot prepare/enable core clock\n");
  708. goto err_clk_axi_m;
  709. }
  710. ret = clk_prepare_enable(res->slave_clk);
  711. if (ret) {
  712. dev_err(dev, "cannot prepare/enable phy clock\n");
  713. goto err_clk_axi_s;
  714. }
  715. /* enable PCIe clocks and resets */
  716. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  717. val &= !BIT(0);
  718. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  719. /* change DBI base address */
  720. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  721. /* MAC PHY_POWERDOWN MUX DISABLE */
  722. val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
  723. val &= ~BIT(29);
  724. writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
  725. val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
  726. val |= BIT(4);
  727. writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
  728. val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
  729. val |= BIT(31);
  730. writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
  731. return 0;
  732. err_clk_axi_s:
  733. clk_disable_unprepare(res->master_clk);
  734. err_clk_axi_m:
  735. clk_disable_unprepare(res->aux_clk);
  736. err_clk_aux:
  737. reset_control_assert(res->ahb_reset);
  738. err_rst_ahb:
  739. reset_control_assert(res->pwr_reset);
  740. err_rst_pwr:
  741. reset_control_assert(res->axi_s_reset);
  742. err_rst_axi_s:
  743. reset_control_assert(res->axi_m_sticky_reset);
  744. err_rst_axi_m_sticky:
  745. reset_control_assert(res->axi_m_reset);
  746. err_rst_axi_m:
  747. reset_control_assert(res->pipe_sticky_reset);
  748. err_rst_pipe_sticky:
  749. reset_control_assert(res->pipe_reset);
  750. err_rst_pipe:
  751. reset_control_assert(res->phy_reset);
  752. err_rst_phy:
  753. reset_control_assert(res->phy_ahb_reset);
  754. return ret;
  755. }
  756. static int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie)
  757. {
  758. struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
  759. struct dw_pcie *pci = pcie->pci;
  760. struct device *dev = pci->dev;
  761. int i;
  762. const char *rst_names[] = { "axi_m", "axi_s", "pipe",
  763. "axi_m_sticky", "sticky",
  764. "ahb", "sleep", };
  765. res->iface = devm_clk_get(dev, "iface");
  766. if (IS_ERR(res->iface))
  767. return PTR_ERR(res->iface);
  768. res->axi_m_clk = devm_clk_get(dev, "axi_m");
  769. if (IS_ERR(res->axi_m_clk))
  770. return PTR_ERR(res->axi_m_clk);
  771. res->axi_s_clk = devm_clk_get(dev, "axi_s");
  772. if (IS_ERR(res->axi_s_clk))
  773. return PTR_ERR(res->axi_s_clk);
  774. res->ahb_clk = devm_clk_get(dev, "ahb");
  775. if (IS_ERR(res->ahb_clk))
  776. return PTR_ERR(res->ahb_clk);
  777. res->aux_clk = devm_clk_get(dev, "aux");
  778. if (IS_ERR(res->aux_clk))
  779. return PTR_ERR(res->aux_clk);
  780. for (i = 0; i < ARRAY_SIZE(rst_names); i++) {
  781. res->rst[i] = devm_reset_control_get(dev, rst_names[i]);
  782. if (IS_ERR(res->rst[i]))
  783. return PTR_ERR(res->rst[i]);
  784. }
  785. return 0;
  786. }
  787. static void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie)
  788. {
  789. struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
  790. clk_disable_unprepare(res->iface);
  791. clk_disable_unprepare(res->axi_m_clk);
  792. clk_disable_unprepare(res->axi_s_clk);
  793. clk_disable_unprepare(res->ahb_clk);
  794. clk_disable_unprepare(res->aux_clk);
  795. }
  796. static int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie)
  797. {
  798. struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
  799. struct dw_pcie *pci = pcie->pci;
  800. struct device *dev = pci->dev;
  801. int i, ret;
  802. u32 val;
  803. for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
  804. ret = reset_control_assert(res->rst[i]);
  805. if (ret) {
  806. dev_err(dev, "reset #%d assert failed (%d)\n", i, ret);
  807. return ret;
  808. }
  809. }
  810. usleep_range(2000, 2500);
  811. for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
  812. ret = reset_control_deassert(res->rst[i]);
  813. if (ret) {
  814. dev_err(dev, "reset #%d deassert failed (%d)\n", i,
  815. ret);
  816. return ret;
  817. }
  818. }
  819. /*
  820. * Don't have a way to see if the reset has completed.
  821. * Wait for some time.
  822. */
  823. usleep_range(2000, 2500);
  824. ret = clk_prepare_enable(res->iface);
  825. if (ret) {
  826. dev_err(dev, "cannot prepare/enable core clock\n");
  827. goto err_clk_iface;
  828. }
  829. ret = clk_prepare_enable(res->axi_m_clk);
  830. if (ret) {
  831. dev_err(dev, "cannot prepare/enable core clock\n");
  832. goto err_clk_axi_m;
  833. }
  834. ret = clk_prepare_enable(res->axi_s_clk);
  835. if (ret) {
  836. dev_err(dev, "cannot prepare/enable axi slave clock\n");
  837. goto err_clk_axi_s;
  838. }
  839. ret = clk_prepare_enable(res->ahb_clk);
  840. if (ret) {
  841. dev_err(dev, "cannot prepare/enable ahb clock\n");
  842. goto err_clk_ahb;
  843. }
  844. ret = clk_prepare_enable(res->aux_clk);
  845. if (ret) {
  846. dev_err(dev, "cannot prepare/enable aux clock\n");
  847. goto err_clk_aux;
  848. }
  849. writel(SLV_ADDR_SPACE_SZ,
  850. pcie->parf + PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE);
  851. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  852. val &= ~BIT(0);
  853. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  854. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  855. writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS
  856. | SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
  857. AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
  858. pcie->parf + PCIE20_PARF_SYS_CTRL);
  859. writel(0, pcie->parf + PCIE20_PARF_Q2A_FLUSH);
  860. writel(CMD_BME_VAL, pci->dbi_base + PCIE20_COMMAND_STATUS);
  861. writel(DBI_RO_WR_EN, pci->dbi_base + PCIE20_MISC_CONTROL_1_REG);
  862. writel(PCIE_CAP_LINK1_VAL, pci->dbi_base + PCIE20_CAP_LINK_1);
  863. val = readl(pci->dbi_base + PCIE20_CAP_LINK_CAPABILITIES);
  864. val &= ~PCIE20_CAP_ACTIVE_STATE_LINK_PM_SUPPORT;
  865. writel(val, pci->dbi_base + PCIE20_CAP_LINK_CAPABILITIES);
  866. writel(PCIE_CAP_CPL_TIMEOUT_DISABLE, pci->dbi_base +
  867. PCIE20_DEVICE_CONTROL2_STATUS2);
  868. return 0;
  869. err_clk_aux:
  870. clk_disable_unprepare(res->ahb_clk);
  871. err_clk_ahb:
  872. clk_disable_unprepare(res->axi_s_clk);
  873. err_clk_axi_s:
  874. clk_disable_unprepare(res->axi_m_clk);
  875. err_clk_axi_m:
  876. clk_disable_unprepare(res->iface);
  877. err_clk_iface:
  878. /*
  879. * Not checking for failure, will anyway return
  880. * the original failure in 'ret'.
  881. */
  882. for (i = 0; i < ARRAY_SIZE(res->rst); i++)
  883. reset_control_assert(res->rst[i]);
  884. return ret;
  885. }
  886. static int qcom_pcie_link_up(struct dw_pcie *pci)
  887. {
  888. u16 val = readw(pci->dbi_base + PCIE20_CAP + PCI_EXP_LNKSTA);
  889. return !!(val & PCI_EXP_LNKSTA_DLLLA);
  890. }
  891. static int qcom_pcie_host_init(struct pcie_port *pp)
  892. {
  893. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  894. struct qcom_pcie *pcie = to_qcom_pcie(pci);
  895. int ret;
  896. qcom_ep_reset_assert(pcie);
  897. ret = pcie->ops->init(pcie);
  898. if (ret)
  899. return ret;
  900. ret = phy_power_on(pcie->phy);
  901. if (ret)
  902. goto err_deinit;
  903. if (pcie->ops->post_init) {
  904. ret = pcie->ops->post_init(pcie);
  905. if (ret)
  906. goto err_disable_phy;
  907. }
  908. dw_pcie_setup_rc(pp);
  909. if (IS_ENABLED(CONFIG_PCI_MSI))
  910. dw_pcie_msi_init(pp);
  911. qcom_ep_reset_deassert(pcie);
  912. ret = qcom_pcie_establish_link(pcie);
  913. if (ret)
  914. goto err;
  915. return 0;
  916. err:
  917. qcom_ep_reset_assert(pcie);
  918. if (pcie->ops->post_deinit)
  919. pcie->ops->post_deinit(pcie);
  920. err_disable_phy:
  921. phy_power_off(pcie->phy);
  922. err_deinit:
  923. pcie->ops->deinit(pcie);
  924. return ret;
  925. }
  926. static int qcom_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
  927. u32 *val)
  928. {
  929. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  930. /* the device class is not reported correctly from the register */
  931. if (where == PCI_CLASS_REVISION && size == 4) {
  932. *val = readl(pci->dbi_base + PCI_CLASS_REVISION);
  933. *val &= 0xff; /* keep revision id */
  934. *val |= PCI_CLASS_BRIDGE_PCI << 16;
  935. return PCIBIOS_SUCCESSFUL;
  936. }
  937. return dw_pcie_read(pci->dbi_base + where, size, val);
  938. }
  939. static const struct dw_pcie_host_ops qcom_pcie_dw_ops = {
  940. .host_init = qcom_pcie_host_init,
  941. .rd_own_conf = qcom_pcie_rd_own_conf,
  942. };
  943. /* Qcom IP rev.: 2.1.0 Synopsys IP rev.: 4.01a */
  944. static const struct qcom_pcie_ops ops_2_1_0 = {
  945. .get_resources = qcom_pcie_get_resources_2_1_0,
  946. .init = qcom_pcie_init_2_1_0,
  947. .deinit = qcom_pcie_deinit_2_1_0,
  948. .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
  949. };
  950. /* Qcom IP rev.: 1.0.0 Synopsys IP rev.: 4.11a */
  951. static const struct qcom_pcie_ops ops_1_0_0 = {
  952. .get_resources = qcom_pcie_get_resources_1_0_0,
  953. .init = qcom_pcie_init_1_0_0,
  954. .deinit = qcom_pcie_deinit_1_0_0,
  955. .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
  956. };
  957. /* Qcom IP rev.: 2.3.2 Synopsys IP rev.: 4.21a */
  958. static const struct qcom_pcie_ops ops_2_3_2 = {
  959. .get_resources = qcom_pcie_get_resources_2_3_2,
  960. .init = qcom_pcie_init_2_3_2,
  961. .post_init = qcom_pcie_post_init_2_3_2,
  962. .deinit = qcom_pcie_deinit_2_3_2,
  963. .post_deinit = qcom_pcie_post_deinit_2_3_2,
  964. .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
  965. };
  966. /* Qcom IP rev.: 2.4.0 Synopsys IP rev.: 4.20a */
  967. static const struct qcom_pcie_ops ops_2_4_0 = {
  968. .get_resources = qcom_pcie_get_resources_2_4_0,
  969. .init = qcom_pcie_init_2_4_0,
  970. .deinit = qcom_pcie_deinit_2_4_0,
  971. .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
  972. };
  973. /* Qcom IP rev.: 2.3.3 Synopsys IP rev.: 4.30a */
  974. static const struct qcom_pcie_ops ops_2_3_3 = {
  975. .get_resources = qcom_pcie_get_resources_2_3_3,
  976. .init = qcom_pcie_init_2_3_3,
  977. .deinit = qcom_pcie_deinit_2_3_3,
  978. .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
  979. };
  980. static const struct dw_pcie_ops dw_pcie_ops = {
  981. .link_up = qcom_pcie_link_up,
  982. };
  983. static int qcom_pcie_probe(struct platform_device *pdev)
  984. {
  985. struct device *dev = &pdev->dev;
  986. struct resource *res;
  987. struct pcie_port *pp;
  988. struct dw_pcie *pci;
  989. struct qcom_pcie *pcie;
  990. int ret;
  991. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  992. if (!pcie)
  993. return -ENOMEM;
  994. pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
  995. if (!pci)
  996. return -ENOMEM;
  997. pci->dev = dev;
  998. pci->ops = &dw_pcie_ops;
  999. pp = &pci->pp;
  1000. pcie->pci = pci;
  1001. pcie->ops = of_device_get_match_data(dev);
  1002. pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_LOW);
  1003. if (IS_ERR(pcie->reset))
  1004. return PTR_ERR(pcie->reset);
  1005. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "parf");
  1006. pcie->parf = devm_ioremap_resource(dev, res);
  1007. if (IS_ERR(pcie->parf))
  1008. return PTR_ERR(pcie->parf);
  1009. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
  1010. pci->dbi_base = devm_pci_remap_cfg_resource(dev, res);
  1011. if (IS_ERR(pci->dbi_base))
  1012. return PTR_ERR(pci->dbi_base);
  1013. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "elbi");
  1014. pcie->elbi = devm_ioremap_resource(dev, res);
  1015. if (IS_ERR(pcie->elbi))
  1016. return PTR_ERR(pcie->elbi);
  1017. pcie->phy = devm_phy_optional_get(dev, "pciephy");
  1018. if (IS_ERR(pcie->phy))
  1019. return PTR_ERR(pcie->phy);
  1020. ret = pcie->ops->get_resources(pcie);
  1021. if (ret)
  1022. return ret;
  1023. pp->root_bus_nr = -1;
  1024. pp->ops = &qcom_pcie_dw_ops;
  1025. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  1026. pp->msi_irq = platform_get_irq_byname(pdev, "msi");
  1027. if (pp->msi_irq < 0)
  1028. return pp->msi_irq;
  1029. ret = devm_request_irq(dev, pp->msi_irq,
  1030. qcom_pcie_msi_irq_handler,
  1031. IRQF_SHARED | IRQF_NO_THREAD,
  1032. "qcom-pcie-msi", pp);
  1033. if (ret) {
  1034. dev_err(dev, "cannot request msi irq\n");
  1035. return ret;
  1036. }
  1037. }
  1038. ret = phy_init(pcie->phy);
  1039. if (ret)
  1040. return ret;
  1041. platform_set_drvdata(pdev, pcie);
  1042. ret = dw_pcie_host_init(pp);
  1043. if (ret) {
  1044. dev_err(dev, "cannot initialize host\n");
  1045. return ret;
  1046. }
  1047. return 0;
  1048. }
  1049. static const struct of_device_id qcom_pcie_match[] = {
  1050. { .compatible = "qcom,pcie-apq8084", .data = &ops_1_0_0 },
  1051. { .compatible = "qcom,pcie-ipq8064", .data = &ops_2_1_0 },
  1052. { .compatible = "qcom,pcie-apq8064", .data = &ops_2_1_0 },
  1053. { .compatible = "qcom,pcie-msm8996", .data = &ops_2_3_2 },
  1054. { .compatible = "qcom,pcie-ipq8074", .data = &ops_2_3_3 },
  1055. { .compatible = "qcom,pcie-ipq4019", .data = &ops_2_4_0 },
  1056. { }
  1057. };
  1058. static struct platform_driver qcom_pcie_driver = {
  1059. .probe = qcom_pcie_probe,
  1060. .driver = {
  1061. .name = "qcom-pcie",
  1062. .suppress_bind_attrs = true,
  1063. .of_match_table = qcom_pcie_match,
  1064. },
  1065. };
  1066. builtin_platform_driver(qcom_pcie_driver);