omap_hwmod.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cm33xx.h"
  153. #include "prm.h"
  154. #include "prm3xxx.h"
  155. #include "prm44xx.h"
  156. #include "prm33xx.h"
  157. #include "prminst44xx.h"
  158. #include "mux.h"
  159. #include "pm.h"
  160. /* Name of the OMAP hwmod for the MPU */
  161. #define MPU_INITIATOR_NAME "mpu"
  162. /*
  163. * Number of struct omap_hwmod_link records per struct
  164. * omap_hwmod_ocp_if record (master->slave and slave->master)
  165. */
  166. #define LINKS_PER_OCP_IF 2
  167. /*
  168. * Address offset (in bytes) between the reset control and the reset
  169. * status registers: 4 bytes on OMAP4
  170. */
  171. #define OMAP4_RST_CTRL_ST_OFFSET 4
  172. /**
  173. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  174. * @enable_module: function to enable a module (via MODULEMODE)
  175. * @disable_module: function to disable a module (via MODULEMODE)
  176. *
  177. * XXX Eventually this functionality will be hidden inside the PRM/CM
  178. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  179. * conditionals in this code.
  180. */
  181. struct omap_hwmod_soc_ops {
  182. void (*enable_module)(struct omap_hwmod *oh);
  183. int (*disable_module)(struct omap_hwmod *oh);
  184. int (*wait_target_ready)(struct omap_hwmod *oh);
  185. int (*assert_hardreset)(struct omap_hwmod *oh,
  186. struct omap_hwmod_rst_info *ohri);
  187. int (*deassert_hardreset)(struct omap_hwmod *oh,
  188. struct omap_hwmod_rst_info *ohri);
  189. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  190. struct omap_hwmod_rst_info *ohri);
  191. int (*init_clkdm)(struct omap_hwmod *oh);
  192. void (*update_context_lost)(struct omap_hwmod *oh);
  193. int (*get_context_lost)(struct omap_hwmod *oh);
  194. };
  195. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  196. static struct omap_hwmod_soc_ops soc_ops;
  197. /* omap_hwmod_list contains all registered struct omap_hwmods */
  198. static LIST_HEAD(omap_hwmod_list);
  199. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  200. static struct omap_hwmod *mpu_oh;
  201. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  202. static DEFINE_SPINLOCK(io_chain_lock);
  203. /*
  204. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  205. * allocated from - used to reduce the number of small memory
  206. * allocations, which has a significant impact on performance
  207. */
  208. static struct omap_hwmod_link *linkspace;
  209. /*
  210. * free_ls, max_ls: array indexes into linkspace; representing the
  211. * next free struct omap_hwmod_link index, and the maximum number of
  212. * struct omap_hwmod_link records allocated (respectively)
  213. */
  214. static unsigned short free_ls, max_ls, ls_supp;
  215. /* inited: set to true once the hwmod code is initialized */
  216. static bool inited;
  217. /* Private functions */
  218. /**
  219. * _fetch_next_ocp_if - return the next OCP interface in a list
  220. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  221. * @i: pointer to the index of the element pointed to by @p in the list
  222. *
  223. * Return a pointer to the struct omap_hwmod_ocp_if record
  224. * containing the struct list_head pointed to by @p, and increment
  225. * @p such that a future call to this routine will return the next
  226. * record.
  227. */
  228. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  229. int *i)
  230. {
  231. struct omap_hwmod_ocp_if *oi;
  232. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  233. *p = (*p)->next;
  234. *i = *i + 1;
  235. return oi;
  236. }
  237. /**
  238. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  239. * @oh: struct omap_hwmod *
  240. *
  241. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  242. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  243. * OCP_SYSCONFIG register or 0 upon success.
  244. */
  245. static int _update_sysc_cache(struct omap_hwmod *oh)
  246. {
  247. if (!oh->class->sysc) {
  248. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  249. return -EINVAL;
  250. }
  251. /* XXX ensure module interface clock is up */
  252. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  253. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  254. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  255. return 0;
  256. }
  257. /**
  258. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  259. * @v: OCP_SYSCONFIG value to write
  260. * @oh: struct omap_hwmod *
  261. *
  262. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  263. * one. No return value.
  264. */
  265. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  266. {
  267. if (!oh->class->sysc) {
  268. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  269. return;
  270. }
  271. /* XXX ensure module interface clock is up */
  272. /* Module might have lost context, always update cache and register */
  273. oh->_sysc_cache = v;
  274. /*
  275. * Some IP blocks (such as RTC) require unlocking of IP before
  276. * accessing its registers. If a function pointer is present
  277. * to unlock, then call it before accessing sysconfig and
  278. * call lock after writing sysconfig.
  279. */
  280. if (oh->class->unlock)
  281. oh->class->unlock(oh);
  282. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  283. if (oh->class->lock)
  284. oh->class->lock(oh);
  285. }
  286. /**
  287. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  288. * @oh: struct omap_hwmod *
  289. * @standbymode: MIDLEMODE field bits
  290. * @v: pointer to register contents to modify
  291. *
  292. * Update the master standby mode bits in @v to be @standbymode for
  293. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  294. * upon error or 0 upon success.
  295. */
  296. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  297. u32 *v)
  298. {
  299. u32 mstandby_mask;
  300. u8 mstandby_shift;
  301. if (!oh->class->sysc ||
  302. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  303. return -EINVAL;
  304. if (!oh->class->sysc->sysc_fields) {
  305. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  306. return -EINVAL;
  307. }
  308. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  309. mstandby_mask = (0x3 << mstandby_shift);
  310. *v &= ~mstandby_mask;
  311. *v |= __ffs(standbymode) << mstandby_shift;
  312. return 0;
  313. }
  314. /**
  315. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  316. * @oh: struct omap_hwmod *
  317. * @idlemode: SIDLEMODE field bits
  318. * @v: pointer to register contents to modify
  319. *
  320. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  321. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  322. * or 0 upon success.
  323. */
  324. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  325. {
  326. u32 sidle_mask;
  327. u8 sidle_shift;
  328. if (!oh->class->sysc ||
  329. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  330. return -EINVAL;
  331. if (!oh->class->sysc->sysc_fields) {
  332. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  333. return -EINVAL;
  334. }
  335. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  336. sidle_mask = (0x3 << sidle_shift);
  337. *v &= ~sidle_mask;
  338. *v |= __ffs(idlemode) << sidle_shift;
  339. return 0;
  340. }
  341. /**
  342. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  343. * @oh: struct omap_hwmod *
  344. * @clockact: CLOCKACTIVITY field bits
  345. * @v: pointer to register contents to modify
  346. *
  347. * Update the clockactivity mode bits in @v to be @clockact for the
  348. * @oh hwmod. Used for additional powersaving on some modules. Does
  349. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  350. * success.
  351. */
  352. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  353. {
  354. u32 clkact_mask;
  355. u8 clkact_shift;
  356. if (!oh->class->sysc ||
  357. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  358. return -EINVAL;
  359. if (!oh->class->sysc->sysc_fields) {
  360. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  361. return -EINVAL;
  362. }
  363. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  364. clkact_mask = (0x3 << clkact_shift);
  365. *v &= ~clkact_mask;
  366. *v |= clockact << clkact_shift;
  367. return 0;
  368. }
  369. /**
  370. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  371. * @oh: struct omap_hwmod *
  372. * @v: pointer to register contents to modify
  373. *
  374. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  375. * error or 0 upon success.
  376. */
  377. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  378. {
  379. u32 softrst_mask;
  380. if (!oh->class->sysc ||
  381. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  382. return -EINVAL;
  383. if (!oh->class->sysc->sysc_fields) {
  384. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  385. return -EINVAL;
  386. }
  387. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  388. *v |= softrst_mask;
  389. return 0;
  390. }
  391. /**
  392. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  393. * @oh: struct omap_hwmod *
  394. * @v: pointer to register contents to modify
  395. *
  396. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  397. * error or 0 upon success.
  398. */
  399. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  400. {
  401. u32 softrst_mask;
  402. if (!oh->class->sysc ||
  403. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  404. return -EINVAL;
  405. if (!oh->class->sysc->sysc_fields) {
  406. WARN(1,
  407. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  408. oh->name);
  409. return -EINVAL;
  410. }
  411. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  412. *v &= ~softrst_mask;
  413. return 0;
  414. }
  415. /**
  416. * _wait_softreset_complete - wait for an OCP softreset to complete
  417. * @oh: struct omap_hwmod * to wait on
  418. *
  419. * Wait until the IP block represented by @oh reports that its OCP
  420. * softreset is complete. This can be triggered by software (see
  421. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  422. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  423. * microseconds. Returns the number of microseconds waited.
  424. */
  425. static int _wait_softreset_complete(struct omap_hwmod *oh)
  426. {
  427. struct omap_hwmod_class_sysconfig *sysc;
  428. u32 softrst_mask;
  429. int c = 0;
  430. sysc = oh->class->sysc;
  431. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  432. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  433. & SYSS_RESETDONE_MASK),
  434. MAX_MODULE_SOFTRESET_WAIT, c);
  435. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  436. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  437. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  438. & softrst_mask),
  439. MAX_MODULE_SOFTRESET_WAIT, c);
  440. }
  441. return c;
  442. }
  443. /**
  444. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  445. * @oh: struct omap_hwmod *
  446. *
  447. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  448. * of some modules. When the DMA must perform read/write accesses, the
  449. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  450. * for power management, software must set the DMADISABLE bit back to 1.
  451. *
  452. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  453. * error or 0 upon success.
  454. */
  455. static int _set_dmadisable(struct omap_hwmod *oh)
  456. {
  457. u32 v;
  458. u32 dmadisable_mask;
  459. if (!oh->class->sysc ||
  460. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  461. return -EINVAL;
  462. if (!oh->class->sysc->sysc_fields) {
  463. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  464. return -EINVAL;
  465. }
  466. /* clocks must be on for this operation */
  467. if (oh->_state != _HWMOD_STATE_ENABLED) {
  468. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  469. return -EINVAL;
  470. }
  471. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  472. v = oh->_sysc_cache;
  473. dmadisable_mask =
  474. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  475. v |= dmadisable_mask;
  476. _write_sysconfig(v, oh);
  477. return 0;
  478. }
  479. /**
  480. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  481. * @oh: struct omap_hwmod *
  482. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  483. * @v: pointer to register contents to modify
  484. *
  485. * Update the module autoidle bit in @v to be @autoidle for the @oh
  486. * hwmod. The autoidle bit controls whether the module can gate
  487. * internal clocks automatically when it isn't doing anything; the
  488. * exact function of this bit varies on a per-module basis. This
  489. * function does not write to the hardware. Returns -EINVAL upon
  490. * error or 0 upon success.
  491. */
  492. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  493. u32 *v)
  494. {
  495. u32 autoidle_mask;
  496. u8 autoidle_shift;
  497. if (!oh->class->sysc ||
  498. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  499. return -EINVAL;
  500. if (!oh->class->sysc->sysc_fields) {
  501. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  502. return -EINVAL;
  503. }
  504. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  505. autoidle_mask = (0x1 << autoidle_shift);
  506. *v &= ~autoidle_mask;
  507. *v |= autoidle << autoidle_shift;
  508. return 0;
  509. }
  510. /**
  511. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  512. * @oh: struct omap_hwmod *
  513. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  514. *
  515. * Set or clear the I/O pad wakeup flag in the mux entries for the
  516. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  517. * in memory. If the hwmod is currently idled, and the new idle
  518. * values don't match the previous ones, this function will also
  519. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  520. * currently idled, this function won't touch the hardware: the new
  521. * mux settings are written to the SCM PADCTRL registers when the
  522. * hwmod is idled. No return value.
  523. */
  524. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  525. {
  526. struct omap_device_pad *pad;
  527. bool change = false;
  528. u16 prev_idle;
  529. int j;
  530. if (!oh->mux || !oh->mux->enabled)
  531. return;
  532. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  533. pad = oh->mux->pads_dynamic[j];
  534. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  535. continue;
  536. prev_idle = pad->idle;
  537. if (set_wake)
  538. pad->idle |= OMAP_WAKEUP_EN;
  539. else
  540. pad->idle &= ~OMAP_WAKEUP_EN;
  541. if (prev_idle != pad->idle)
  542. change = true;
  543. }
  544. if (change && oh->_state == _HWMOD_STATE_IDLE)
  545. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  546. }
  547. /**
  548. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  549. * @oh: struct omap_hwmod *
  550. *
  551. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  552. * upon error or 0 upon success.
  553. */
  554. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  555. {
  556. if (!oh->class->sysc ||
  557. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  558. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  559. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  560. return -EINVAL;
  561. if (!oh->class->sysc->sysc_fields) {
  562. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  563. return -EINVAL;
  564. }
  565. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  566. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  567. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  568. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  569. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  570. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  571. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  572. return 0;
  573. }
  574. /**
  575. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  576. * @oh: struct omap_hwmod *
  577. *
  578. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  579. * upon error or 0 upon success.
  580. */
  581. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  582. {
  583. if (!oh->class->sysc ||
  584. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  585. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  586. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  587. return -EINVAL;
  588. if (!oh->class->sysc->sysc_fields) {
  589. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  590. return -EINVAL;
  591. }
  592. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  593. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  594. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  595. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  596. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  597. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  598. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  599. return 0;
  600. }
  601. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  602. {
  603. struct clk_hw_omap *clk;
  604. if (oh->clkdm) {
  605. return oh->clkdm;
  606. } else if (oh->_clk) {
  607. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  608. return NULL;
  609. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  610. return clk->clkdm;
  611. }
  612. return NULL;
  613. }
  614. /**
  615. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  616. * @oh: struct omap_hwmod *
  617. *
  618. * Prevent the hardware module @oh from entering idle while the
  619. * hardare module initiator @init_oh is active. Useful when a module
  620. * will be accessed by a particular initiator (e.g., if a module will
  621. * be accessed by the IVA, there should be a sleepdep between the IVA
  622. * initiator and the module). Only applies to modules in smart-idle
  623. * mode. If the clockdomain is marked as not needing autodeps, return
  624. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  625. * passes along clkdm_add_sleepdep() value upon success.
  626. */
  627. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  628. {
  629. struct clockdomain *clkdm, *init_clkdm;
  630. clkdm = _get_clkdm(oh);
  631. init_clkdm = _get_clkdm(init_oh);
  632. if (!clkdm || !init_clkdm)
  633. return -EINVAL;
  634. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  635. return 0;
  636. return clkdm_add_sleepdep(clkdm, init_clkdm);
  637. }
  638. /**
  639. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  640. * @oh: struct omap_hwmod *
  641. *
  642. * Allow the hardware module @oh to enter idle while the hardare
  643. * module initiator @init_oh is active. Useful when a module will not
  644. * be accessed by a particular initiator (e.g., if a module will not
  645. * be accessed by the IVA, there should be no sleepdep between the IVA
  646. * initiator and the module). Only applies to modules in smart-idle
  647. * mode. If the clockdomain is marked as not needing autodeps, return
  648. * 0 without doing anything. Returns -EINVAL upon error or passes
  649. * along clkdm_del_sleepdep() value upon success.
  650. */
  651. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  652. {
  653. struct clockdomain *clkdm, *init_clkdm;
  654. clkdm = _get_clkdm(oh);
  655. init_clkdm = _get_clkdm(init_oh);
  656. if (!clkdm || !init_clkdm)
  657. return -EINVAL;
  658. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  659. return 0;
  660. return clkdm_del_sleepdep(clkdm, init_clkdm);
  661. }
  662. /**
  663. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  664. * @oh: struct omap_hwmod *
  665. *
  666. * Called from _init_clocks(). Populates the @oh _clk (main
  667. * functional clock pointer) if a main_clk is present. Returns 0 on
  668. * success or -EINVAL on error.
  669. */
  670. static int _init_main_clk(struct omap_hwmod *oh)
  671. {
  672. int ret = 0;
  673. if (!oh->main_clk)
  674. return 0;
  675. oh->_clk = clk_get(NULL, oh->main_clk);
  676. if (IS_ERR(oh->_clk)) {
  677. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  678. oh->name, oh->main_clk);
  679. return -EINVAL;
  680. }
  681. /*
  682. * HACK: This needs a re-visit once clk_prepare() is implemented
  683. * to do something meaningful. Today its just a no-op.
  684. * If clk_prepare() is used at some point to do things like
  685. * voltage scaling etc, then this would have to be moved to
  686. * some point where subsystems like i2c and pmic become
  687. * available.
  688. */
  689. clk_prepare(oh->_clk);
  690. if (!_get_clkdm(oh))
  691. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  692. oh->name, oh->main_clk);
  693. return ret;
  694. }
  695. /**
  696. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  697. * @oh: struct omap_hwmod *
  698. *
  699. * Called from _init_clocks(). Populates the @oh OCP slave interface
  700. * clock pointers. Returns 0 on success or -EINVAL on error.
  701. */
  702. static int _init_interface_clks(struct omap_hwmod *oh)
  703. {
  704. struct omap_hwmod_ocp_if *os;
  705. struct list_head *p;
  706. struct clk *c;
  707. int i = 0;
  708. int ret = 0;
  709. p = oh->slave_ports.next;
  710. while (i < oh->slaves_cnt) {
  711. os = _fetch_next_ocp_if(&p, &i);
  712. if (!os->clk)
  713. continue;
  714. c = clk_get(NULL, os->clk);
  715. if (IS_ERR(c)) {
  716. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  717. oh->name, os->clk);
  718. ret = -EINVAL;
  719. continue;
  720. }
  721. os->_clk = c;
  722. /*
  723. * HACK: This needs a re-visit once clk_prepare() is implemented
  724. * to do something meaningful. Today its just a no-op.
  725. * If clk_prepare() is used at some point to do things like
  726. * voltage scaling etc, then this would have to be moved to
  727. * some point where subsystems like i2c and pmic become
  728. * available.
  729. */
  730. clk_prepare(os->_clk);
  731. }
  732. return ret;
  733. }
  734. /**
  735. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  736. * @oh: struct omap_hwmod *
  737. *
  738. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  739. * clock pointers. Returns 0 on success or -EINVAL on error.
  740. */
  741. static int _init_opt_clks(struct omap_hwmod *oh)
  742. {
  743. struct omap_hwmod_opt_clk *oc;
  744. struct clk *c;
  745. int i;
  746. int ret = 0;
  747. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  748. c = clk_get(NULL, oc->clk);
  749. if (IS_ERR(c)) {
  750. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  751. oh->name, oc->clk);
  752. ret = -EINVAL;
  753. continue;
  754. }
  755. oc->_clk = c;
  756. /*
  757. * HACK: This needs a re-visit once clk_prepare() is implemented
  758. * to do something meaningful. Today its just a no-op.
  759. * If clk_prepare() is used at some point to do things like
  760. * voltage scaling etc, then this would have to be moved to
  761. * some point where subsystems like i2c and pmic become
  762. * available.
  763. */
  764. clk_prepare(oc->_clk);
  765. }
  766. return ret;
  767. }
  768. /**
  769. * _enable_clocks - enable hwmod main clock and interface clocks
  770. * @oh: struct omap_hwmod *
  771. *
  772. * Enables all clocks necessary for register reads and writes to succeed
  773. * on the hwmod @oh. Returns 0.
  774. */
  775. static int _enable_clocks(struct omap_hwmod *oh)
  776. {
  777. struct omap_hwmod_ocp_if *os;
  778. struct list_head *p;
  779. int i = 0;
  780. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  781. if (oh->_clk)
  782. clk_enable(oh->_clk);
  783. p = oh->slave_ports.next;
  784. while (i < oh->slaves_cnt) {
  785. os = _fetch_next_ocp_if(&p, &i);
  786. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  787. clk_enable(os->_clk);
  788. }
  789. /* The opt clocks are controlled by the device driver. */
  790. return 0;
  791. }
  792. /**
  793. * _disable_clocks - disable hwmod main clock and interface clocks
  794. * @oh: struct omap_hwmod *
  795. *
  796. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  797. */
  798. static int _disable_clocks(struct omap_hwmod *oh)
  799. {
  800. struct omap_hwmod_ocp_if *os;
  801. struct list_head *p;
  802. int i = 0;
  803. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  804. if (oh->_clk)
  805. clk_disable(oh->_clk);
  806. p = oh->slave_ports.next;
  807. while (i < oh->slaves_cnt) {
  808. os = _fetch_next_ocp_if(&p, &i);
  809. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  810. clk_disable(os->_clk);
  811. }
  812. /* The opt clocks are controlled by the device driver. */
  813. return 0;
  814. }
  815. static void _enable_optional_clocks(struct omap_hwmod *oh)
  816. {
  817. struct omap_hwmod_opt_clk *oc;
  818. int i;
  819. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  820. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  821. if (oc->_clk) {
  822. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  823. __clk_get_name(oc->_clk));
  824. clk_enable(oc->_clk);
  825. }
  826. }
  827. static void _disable_optional_clocks(struct omap_hwmod *oh)
  828. {
  829. struct omap_hwmod_opt_clk *oc;
  830. int i;
  831. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  832. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  833. if (oc->_clk) {
  834. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  835. __clk_get_name(oc->_clk));
  836. clk_disable(oc->_clk);
  837. }
  838. }
  839. /**
  840. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  841. * @oh: struct omap_hwmod *
  842. *
  843. * Enables the PRCM module mode related to the hwmod @oh.
  844. * No return value.
  845. */
  846. static void _omap4_enable_module(struct omap_hwmod *oh)
  847. {
  848. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  849. return;
  850. pr_debug("omap_hwmod: %s: %s: %d\n",
  851. oh->name, __func__, oh->prcm.omap4.modulemode);
  852. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  853. oh->clkdm->prcm_partition,
  854. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  855. }
  856. /**
  857. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  858. * @oh: struct omap_hwmod *
  859. *
  860. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  861. * does not have an IDLEST bit or if the module successfully enters
  862. * slave idle; otherwise, pass along the return value of the
  863. * appropriate *_cm*_wait_module_idle() function.
  864. */
  865. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  866. {
  867. if (!oh)
  868. return -EINVAL;
  869. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  870. return 0;
  871. if (oh->flags & HWMOD_NO_IDLEST)
  872. return 0;
  873. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  874. oh->clkdm->cm_inst,
  875. oh->prcm.omap4.clkctrl_offs, 0);
  876. }
  877. /**
  878. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  879. * @oh: struct omap_hwmod *oh
  880. *
  881. * Count and return the number of MPU IRQs associated with the hwmod
  882. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  883. * NULL.
  884. */
  885. static int _count_mpu_irqs(struct omap_hwmod *oh)
  886. {
  887. struct omap_hwmod_irq_info *ohii;
  888. int i = 0;
  889. if (!oh || !oh->mpu_irqs)
  890. return 0;
  891. do {
  892. ohii = &oh->mpu_irqs[i++];
  893. } while (ohii->irq != -1);
  894. return i-1;
  895. }
  896. /**
  897. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  898. * @oh: struct omap_hwmod *oh
  899. *
  900. * Count and return the number of SDMA request lines associated with
  901. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  902. * if @oh is NULL.
  903. */
  904. static int _count_sdma_reqs(struct omap_hwmod *oh)
  905. {
  906. struct omap_hwmod_dma_info *ohdi;
  907. int i = 0;
  908. if (!oh || !oh->sdma_reqs)
  909. return 0;
  910. do {
  911. ohdi = &oh->sdma_reqs[i++];
  912. } while (ohdi->dma_req != -1);
  913. return i-1;
  914. }
  915. /**
  916. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  917. * @oh: struct omap_hwmod *oh
  918. *
  919. * Count and return the number of address space ranges associated with
  920. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  921. * if @oh is NULL.
  922. */
  923. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  924. {
  925. struct omap_hwmod_addr_space *mem;
  926. int i = 0;
  927. if (!os || !os->addr)
  928. return 0;
  929. do {
  930. mem = &os->addr[i++];
  931. } while (mem->pa_start != mem->pa_end);
  932. return i-1;
  933. }
  934. /**
  935. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  936. * @oh: struct omap_hwmod * to operate on
  937. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  938. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  939. *
  940. * Retrieve a MPU hardware IRQ line number named by @name associated
  941. * with the IP block pointed to by @oh. The IRQ number will be filled
  942. * into the address pointed to by @dma. When @name is non-null, the
  943. * IRQ line number associated with the named entry will be returned.
  944. * If @name is null, the first matching entry will be returned. Data
  945. * order is not meaningful in hwmod data, so callers are strongly
  946. * encouraged to use a non-null @name whenever possible to avoid
  947. * unpredictable effects if hwmod data is later added that causes data
  948. * ordering to change. Returns 0 upon success or a negative error
  949. * code upon error.
  950. */
  951. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  952. unsigned int *irq)
  953. {
  954. int i;
  955. bool found = false;
  956. if (!oh->mpu_irqs)
  957. return -ENOENT;
  958. i = 0;
  959. while (oh->mpu_irqs[i].irq != -1) {
  960. if (name == oh->mpu_irqs[i].name ||
  961. !strcmp(name, oh->mpu_irqs[i].name)) {
  962. found = true;
  963. break;
  964. }
  965. i++;
  966. }
  967. if (!found)
  968. return -ENOENT;
  969. *irq = oh->mpu_irqs[i].irq;
  970. return 0;
  971. }
  972. /**
  973. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  974. * @oh: struct omap_hwmod * to operate on
  975. * @name: pointer to the name of the SDMA request line to fetch (optional)
  976. * @dma: pointer to an unsigned int to store the request line ID to
  977. *
  978. * Retrieve an SDMA request line ID named by @name on the IP block
  979. * pointed to by @oh. The ID will be filled into the address pointed
  980. * to by @dma. When @name is non-null, the request line ID associated
  981. * with the named entry will be returned. If @name is null, the first
  982. * matching entry will be returned. Data order is not meaningful in
  983. * hwmod data, so callers are strongly encouraged to use a non-null
  984. * @name whenever possible to avoid unpredictable effects if hwmod
  985. * data is later added that causes data ordering to change. Returns 0
  986. * upon success or a negative error code upon error.
  987. */
  988. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  989. unsigned int *dma)
  990. {
  991. int i;
  992. bool found = false;
  993. if (!oh->sdma_reqs)
  994. return -ENOENT;
  995. i = 0;
  996. while (oh->sdma_reqs[i].dma_req != -1) {
  997. if (name == oh->sdma_reqs[i].name ||
  998. !strcmp(name, oh->sdma_reqs[i].name)) {
  999. found = true;
  1000. break;
  1001. }
  1002. i++;
  1003. }
  1004. if (!found)
  1005. return -ENOENT;
  1006. *dma = oh->sdma_reqs[i].dma_req;
  1007. return 0;
  1008. }
  1009. /**
  1010. * _get_addr_space_by_name - fetch address space start & end by name
  1011. * @oh: struct omap_hwmod * to operate on
  1012. * @name: pointer to the name of the address space to fetch (optional)
  1013. * @pa_start: pointer to a u32 to store the starting address to
  1014. * @pa_end: pointer to a u32 to store the ending address to
  1015. *
  1016. * Retrieve address space start and end addresses for the IP block
  1017. * pointed to by @oh. The data will be filled into the addresses
  1018. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1019. * address space data associated with the named entry will be
  1020. * returned. If @name is null, the first matching entry will be
  1021. * returned. Data order is not meaningful in hwmod data, so callers
  1022. * are strongly encouraged to use a non-null @name whenever possible
  1023. * to avoid unpredictable effects if hwmod data is later added that
  1024. * causes data ordering to change. Returns 0 upon success or a
  1025. * negative error code upon error.
  1026. */
  1027. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1028. u32 *pa_start, u32 *pa_end)
  1029. {
  1030. int i, j;
  1031. struct omap_hwmod_ocp_if *os;
  1032. struct list_head *p = NULL;
  1033. bool found = false;
  1034. p = oh->slave_ports.next;
  1035. i = 0;
  1036. while (i < oh->slaves_cnt) {
  1037. os = _fetch_next_ocp_if(&p, &i);
  1038. if (!os->addr)
  1039. return -ENOENT;
  1040. j = 0;
  1041. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1042. if (name == os->addr[j].name ||
  1043. !strcmp(name, os->addr[j].name)) {
  1044. found = true;
  1045. break;
  1046. }
  1047. j++;
  1048. }
  1049. if (found)
  1050. break;
  1051. }
  1052. if (!found)
  1053. return -ENOENT;
  1054. *pa_start = os->addr[j].pa_start;
  1055. *pa_end = os->addr[j].pa_end;
  1056. return 0;
  1057. }
  1058. /**
  1059. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1060. * @oh: struct omap_hwmod *
  1061. *
  1062. * Determines the array index of the OCP slave port that the MPU uses
  1063. * to address the device, and saves it into the struct omap_hwmod.
  1064. * Intended to be called during hwmod registration only. No return
  1065. * value.
  1066. */
  1067. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1068. {
  1069. struct omap_hwmod_ocp_if *os = NULL;
  1070. struct list_head *p;
  1071. int i = 0;
  1072. if (!oh)
  1073. return;
  1074. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1075. p = oh->slave_ports.next;
  1076. while (i < oh->slaves_cnt) {
  1077. os = _fetch_next_ocp_if(&p, &i);
  1078. if (os->user & OCP_USER_MPU) {
  1079. oh->_mpu_port = os;
  1080. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1081. break;
  1082. }
  1083. }
  1084. return;
  1085. }
  1086. /**
  1087. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1088. * @oh: struct omap_hwmod *
  1089. *
  1090. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1091. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1092. * communicate with the IP block. This interface need not be directly
  1093. * connected to the MPU (and almost certainly is not), but is directly
  1094. * connected to the IP block represented by @oh. Returns a pointer
  1095. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1096. * error or if there does not appear to be a path from the MPU to this
  1097. * IP block.
  1098. */
  1099. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1100. {
  1101. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1102. return NULL;
  1103. return oh->_mpu_port;
  1104. };
  1105. /**
  1106. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1107. * @oh: struct omap_hwmod *
  1108. *
  1109. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1110. * the register target MPU address space; or returns NULL upon error.
  1111. */
  1112. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1113. {
  1114. struct omap_hwmod_ocp_if *os;
  1115. struct omap_hwmod_addr_space *mem;
  1116. int found = 0, i = 0;
  1117. os = _find_mpu_rt_port(oh);
  1118. if (!os || !os->addr)
  1119. return NULL;
  1120. do {
  1121. mem = &os->addr[i++];
  1122. if (mem->flags & ADDR_TYPE_RT)
  1123. found = 1;
  1124. } while (!found && mem->pa_start != mem->pa_end);
  1125. return (found) ? mem : NULL;
  1126. }
  1127. /**
  1128. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1129. * @oh: struct omap_hwmod *
  1130. *
  1131. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1132. * by @oh is set to indicate to the PRCM that the IP block is active.
  1133. * Usually this means placing the module into smart-idle mode and
  1134. * smart-standby, but if there is a bug in the automatic idle handling
  1135. * for the IP block, it may need to be placed into the force-idle or
  1136. * no-idle variants of these modes. No return value.
  1137. */
  1138. static void _enable_sysc(struct omap_hwmod *oh)
  1139. {
  1140. u8 idlemode, sf;
  1141. u32 v;
  1142. bool clkdm_act;
  1143. struct clockdomain *clkdm;
  1144. if (!oh->class->sysc)
  1145. return;
  1146. /*
  1147. * Wait until reset has completed, this is needed as the IP
  1148. * block is reset automatically by hardware in some cases
  1149. * (off-mode for example), and the drivers require the
  1150. * IP to be ready when they access it
  1151. */
  1152. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1153. _enable_optional_clocks(oh);
  1154. _wait_softreset_complete(oh);
  1155. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1156. _disable_optional_clocks(oh);
  1157. v = oh->_sysc_cache;
  1158. sf = oh->class->sysc->sysc_flags;
  1159. clkdm = _get_clkdm(oh);
  1160. if (sf & SYSC_HAS_SIDLEMODE) {
  1161. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1162. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1163. idlemode = HWMOD_IDLEMODE_NO;
  1164. } else {
  1165. if (sf & SYSC_HAS_ENAWAKEUP)
  1166. _enable_wakeup(oh, &v);
  1167. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1168. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1169. else
  1170. idlemode = HWMOD_IDLEMODE_SMART;
  1171. }
  1172. /*
  1173. * This is special handling for some IPs like
  1174. * 32k sync timer. Force them to idle!
  1175. */
  1176. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1177. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1178. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1179. idlemode = HWMOD_IDLEMODE_FORCE;
  1180. _set_slave_idlemode(oh, idlemode, &v);
  1181. }
  1182. if (sf & SYSC_HAS_MIDLEMODE) {
  1183. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1184. idlemode = HWMOD_IDLEMODE_FORCE;
  1185. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1186. idlemode = HWMOD_IDLEMODE_NO;
  1187. } else {
  1188. if (sf & SYSC_HAS_ENAWAKEUP)
  1189. _enable_wakeup(oh, &v);
  1190. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1191. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1192. else
  1193. idlemode = HWMOD_IDLEMODE_SMART;
  1194. }
  1195. _set_master_standbymode(oh, idlemode, &v);
  1196. }
  1197. /*
  1198. * XXX The clock framework should handle this, by
  1199. * calling into this code. But this must wait until the
  1200. * clock structures are tagged with omap_hwmod entries
  1201. */
  1202. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1203. (sf & SYSC_HAS_CLOCKACTIVITY))
  1204. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1205. /* If the cached value is the same as the new value, skip the write */
  1206. if (oh->_sysc_cache != v)
  1207. _write_sysconfig(v, oh);
  1208. /*
  1209. * Set the autoidle bit only after setting the smartidle bit
  1210. * Setting this will not have any impact on the other modules.
  1211. */
  1212. if (sf & SYSC_HAS_AUTOIDLE) {
  1213. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1214. 0 : 1;
  1215. _set_module_autoidle(oh, idlemode, &v);
  1216. _write_sysconfig(v, oh);
  1217. }
  1218. }
  1219. /**
  1220. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1221. * @oh: struct omap_hwmod *
  1222. *
  1223. * If module is marked as SWSUP_SIDLE, force the module into slave
  1224. * idle; otherwise, configure it for smart-idle. If module is marked
  1225. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1226. * configure it for smart-standby. No return value.
  1227. */
  1228. static void _idle_sysc(struct omap_hwmod *oh)
  1229. {
  1230. u8 idlemode, sf;
  1231. u32 v;
  1232. if (!oh->class->sysc)
  1233. return;
  1234. v = oh->_sysc_cache;
  1235. sf = oh->class->sysc->sysc_flags;
  1236. if (sf & SYSC_HAS_SIDLEMODE) {
  1237. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1238. idlemode = HWMOD_IDLEMODE_FORCE;
  1239. } else {
  1240. if (sf & SYSC_HAS_ENAWAKEUP)
  1241. _enable_wakeup(oh, &v);
  1242. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1243. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1244. else
  1245. idlemode = HWMOD_IDLEMODE_SMART;
  1246. }
  1247. _set_slave_idlemode(oh, idlemode, &v);
  1248. }
  1249. if (sf & SYSC_HAS_MIDLEMODE) {
  1250. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1251. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1252. idlemode = HWMOD_IDLEMODE_FORCE;
  1253. } else {
  1254. if (sf & SYSC_HAS_ENAWAKEUP)
  1255. _enable_wakeup(oh, &v);
  1256. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1257. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1258. else
  1259. idlemode = HWMOD_IDLEMODE_SMART;
  1260. }
  1261. _set_master_standbymode(oh, idlemode, &v);
  1262. }
  1263. _write_sysconfig(v, oh);
  1264. }
  1265. /**
  1266. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1267. * @oh: struct omap_hwmod *
  1268. *
  1269. * Force the module into slave idle and master suspend. No return
  1270. * value.
  1271. */
  1272. static void _shutdown_sysc(struct omap_hwmod *oh)
  1273. {
  1274. u32 v;
  1275. u8 sf;
  1276. if (!oh->class->sysc)
  1277. return;
  1278. v = oh->_sysc_cache;
  1279. sf = oh->class->sysc->sysc_flags;
  1280. if (sf & SYSC_HAS_SIDLEMODE)
  1281. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1282. if (sf & SYSC_HAS_MIDLEMODE)
  1283. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1284. if (sf & SYSC_HAS_AUTOIDLE)
  1285. _set_module_autoidle(oh, 1, &v);
  1286. _write_sysconfig(v, oh);
  1287. }
  1288. /**
  1289. * _lookup - find an omap_hwmod by name
  1290. * @name: find an omap_hwmod by name
  1291. *
  1292. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1293. */
  1294. static struct omap_hwmod *_lookup(const char *name)
  1295. {
  1296. struct omap_hwmod *oh, *temp_oh;
  1297. oh = NULL;
  1298. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1299. if (!strcmp(name, temp_oh->name)) {
  1300. oh = temp_oh;
  1301. break;
  1302. }
  1303. }
  1304. return oh;
  1305. }
  1306. /**
  1307. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1308. * @oh: struct omap_hwmod *
  1309. *
  1310. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1311. * clockdomain pointer, and save it into the struct omap_hwmod.
  1312. * Return -EINVAL if the clkdm_name lookup failed.
  1313. */
  1314. static int _init_clkdm(struct omap_hwmod *oh)
  1315. {
  1316. if (!oh->clkdm_name) {
  1317. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1318. return 0;
  1319. }
  1320. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1321. if (!oh->clkdm) {
  1322. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1323. oh->name, oh->clkdm_name);
  1324. return 0;
  1325. }
  1326. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1327. oh->name, oh->clkdm_name);
  1328. return 0;
  1329. }
  1330. /**
  1331. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1332. * well the clockdomain.
  1333. * @oh: struct omap_hwmod *
  1334. * @data: not used; pass NULL
  1335. *
  1336. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1337. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1338. * success, or a negative error code on failure.
  1339. */
  1340. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1341. {
  1342. int ret = 0;
  1343. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1344. return 0;
  1345. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1346. if (soc_ops.init_clkdm)
  1347. ret |= soc_ops.init_clkdm(oh);
  1348. ret |= _init_main_clk(oh);
  1349. ret |= _init_interface_clks(oh);
  1350. ret |= _init_opt_clks(oh);
  1351. if (!ret)
  1352. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1353. else
  1354. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1355. return ret;
  1356. }
  1357. /**
  1358. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1359. * @oh: struct omap_hwmod *
  1360. * @name: name of the reset line in the context of this hwmod
  1361. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1362. *
  1363. * Return the bit position of the reset line that match the
  1364. * input name. Return -ENOENT if not found.
  1365. */
  1366. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1367. struct omap_hwmod_rst_info *ohri)
  1368. {
  1369. int i;
  1370. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1371. const char *rst_line = oh->rst_lines[i].name;
  1372. if (!strcmp(rst_line, name)) {
  1373. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1374. ohri->st_shift = oh->rst_lines[i].st_shift;
  1375. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1376. oh->name, __func__, rst_line, ohri->rst_shift,
  1377. ohri->st_shift);
  1378. return 0;
  1379. }
  1380. }
  1381. return -ENOENT;
  1382. }
  1383. /**
  1384. * _assert_hardreset - assert the HW reset line of submodules
  1385. * contained in the hwmod module.
  1386. * @oh: struct omap_hwmod *
  1387. * @name: name of the reset line to lookup and assert
  1388. *
  1389. * Some IP like dsp, ipu or iva contain processor that require an HW
  1390. * reset line to be assert / deassert in order to enable fully the IP.
  1391. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1392. * asserting the hardreset line on the currently-booted SoC, or passes
  1393. * along the return value from _lookup_hardreset() or the SoC's
  1394. * assert_hardreset code.
  1395. */
  1396. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1397. {
  1398. struct omap_hwmod_rst_info ohri;
  1399. int ret = -EINVAL;
  1400. if (!oh)
  1401. return -EINVAL;
  1402. if (!soc_ops.assert_hardreset)
  1403. return -ENOSYS;
  1404. ret = _lookup_hardreset(oh, name, &ohri);
  1405. if (ret < 0)
  1406. return ret;
  1407. ret = soc_ops.assert_hardreset(oh, &ohri);
  1408. return ret;
  1409. }
  1410. /**
  1411. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1412. * in the hwmod module.
  1413. * @oh: struct omap_hwmod *
  1414. * @name: name of the reset line to look up and deassert
  1415. *
  1416. * Some IP like dsp, ipu or iva contain processor that require an HW
  1417. * reset line to be assert / deassert in order to enable fully the IP.
  1418. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1419. * deasserting the hardreset line on the currently-booted SoC, or passes
  1420. * along the return value from _lookup_hardreset() or the SoC's
  1421. * deassert_hardreset code.
  1422. */
  1423. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1424. {
  1425. struct omap_hwmod_rst_info ohri;
  1426. int ret = -EINVAL;
  1427. int hwsup = 0;
  1428. if (!oh)
  1429. return -EINVAL;
  1430. if (!soc_ops.deassert_hardreset)
  1431. return -ENOSYS;
  1432. ret = _lookup_hardreset(oh, name, &ohri);
  1433. if (ret < 0)
  1434. return ret;
  1435. if (oh->clkdm) {
  1436. /*
  1437. * A clockdomain must be in SW_SUP otherwise reset
  1438. * might not be completed. The clockdomain can be set
  1439. * in HW_AUTO only when the module become ready.
  1440. */
  1441. hwsup = clkdm_in_hwsup(oh->clkdm);
  1442. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1443. if (ret) {
  1444. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1445. oh->name, oh->clkdm->name, ret);
  1446. return ret;
  1447. }
  1448. }
  1449. _enable_clocks(oh);
  1450. if (soc_ops.enable_module)
  1451. soc_ops.enable_module(oh);
  1452. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1453. if (soc_ops.disable_module)
  1454. soc_ops.disable_module(oh);
  1455. _disable_clocks(oh);
  1456. if (ret == -EBUSY)
  1457. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1458. if (oh->clkdm) {
  1459. /*
  1460. * Set the clockdomain to HW_AUTO, assuming that the
  1461. * previous state was HW_AUTO.
  1462. */
  1463. if (hwsup)
  1464. clkdm_allow_idle(oh->clkdm);
  1465. clkdm_hwmod_disable(oh->clkdm, oh);
  1466. }
  1467. return ret;
  1468. }
  1469. /**
  1470. * _read_hardreset - read the HW reset line state of submodules
  1471. * contained in the hwmod module
  1472. * @oh: struct omap_hwmod *
  1473. * @name: name of the reset line to look up and read
  1474. *
  1475. * Return the state of the reset line. Returns -EINVAL if @oh is
  1476. * null, -ENOSYS if we have no way of reading the hardreset line
  1477. * status on the currently-booted SoC, or passes along the return
  1478. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1479. * code.
  1480. */
  1481. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1482. {
  1483. struct omap_hwmod_rst_info ohri;
  1484. int ret = -EINVAL;
  1485. if (!oh)
  1486. return -EINVAL;
  1487. if (!soc_ops.is_hardreset_asserted)
  1488. return -ENOSYS;
  1489. ret = _lookup_hardreset(oh, name, &ohri);
  1490. if (ret < 0)
  1491. return ret;
  1492. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1493. }
  1494. /**
  1495. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1496. * @oh: struct omap_hwmod *
  1497. *
  1498. * If all hardreset lines associated with @oh are asserted, then return true.
  1499. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1500. * associated with @oh are asserted, then return false.
  1501. * This function is used to avoid executing some parts of the IP block
  1502. * enable/disable sequence if its hardreset line is set.
  1503. */
  1504. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1505. {
  1506. int i, rst_cnt = 0;
  1507. if (oh->rst_lines_cnt == 0)
  1508. return false;
  1509. for (i = 0; i < oh->rst_lines_cnt; i++)
  1510. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1511. rst_cnt++;
  1512. if (oh->rst_lines_cnt == rst_cnt)
  1513. return true;
  1514. return false;
  1515. }
  1516. /**
  1517. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1518. * hard-reset
  1519. * @oh: struct omap_hwmod *
  1520. *
  1521. * If any hardreset lines associated with @oh are asserted, then
  1522. * return true. Otherwise, if no hardreset lines associated with @oh
  1523. * are asserted, or if @oh has no hardreset lines, then return false.
  1524. * This function is used to avoid executing some parts of the IP block
  1525. * enable/disable sequence if any hardreset line is set.
  1526. */
  1527. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1528. {
  1529. int rst_cnt = 0;
  1530. int i;
  1531. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1532. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1533. rst_cnt++;
  1534. return (rst_cnt) ? true : false;
  1535. }
  1536. /**
  1537. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1538. * @oh: struct omap_hwmod *
  1539. *
  1540. * Disable the PRCM module mode related to the hwmod @oh.
  1541. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1542. */
  1543. static int _omap4_disable_module(struct omap_hwmod *oh)
  1544. {
  1545. int v;
  1546. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1547. return -EINVAL;
  1548. /*
  1549. * Since integration code might still be doing something, only
  1550. * disable if all lines are under hardreset.
  1551. */
  1552. if (_are_any_hardreset_lines_asserted(oh))
  1553. return 0;
  1554. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1555. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1556. oh->prcm.omap4.clkctrl_offs);
  1557. v = _omap4_wait_target_disable(oh);
  1558. if (v)
  1559. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1560. oh->name);
  1561. return 0;
  1562. }
  1563. /**
  1564. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1565. * @oh: struct omap_hwmod *
  1566. *
  1567. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1568. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1569. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1570. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1571. *
  1572. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1573. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1574. * use the SYSCONFIG softreset bit to provide the status.
  1575. *
  1576. * Note that some IP like McBSP do have reset control but don't have
  1577. * reset status.
  1578. */
  1579. static int _ocp_softreset(struct omap_hwmod *oh)
  1580. {
  1581. u32 v;
  1582. int c = 0;
  1583. int ret = 0;
  1584. if (!oh->class->sysc ||
  1585. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1586. return -ENOENT;
  1587. /* clocks must be on for this operation */
  1588. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1589. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1590. oh->name);
  1591. return -EINVAL;
  1592. }
  1593. /* For some modules, all optionnal clocks need to be enabled as well */
  1594. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1595. _enable_optional_clocks(oh);
  1596. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1597. v = oh->_sysc_cache;
  1598. ret = _set_softreset(oh, &v);
  1599. if (ret)
  1600. goto dis_opt_clks;
  1601. _write_sysconfig(v, oh);
  1602. if (oh->class->sysc->srst_udelay)
  1603. udelay(oh->class->sysc->srst_udelay);
  1604. c = _wait_softreset_complete(oh);
  1605. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1606. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1607. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1608. ret = -ETIMEDOUT;
  1609. goto dis_opt_clks;
  1610. } else {
  1611. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1612. }
  1613. ret = _clear_softreset(oh, &v);
  1614. if (ret)
  1615. goto dis_opt_clks;
  1616. _write_sysconfig(v, oh);
  1617. /*
  1618. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1619. * _wait_target_ready() or _reset()
  1620. */
  1621. dis_opt_clks:
  1622. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1623. _disable_optional_clocks(oh);
  1624. return ret;
  1625. }
  1626. /**
  1627. * _reset - reset an omap_hwmod
  1628. * @oh: struct omap_hwmod *
  1629. *
  1630. * Resets an omap_hwmod @oh. If the module has a custom reset
  1631. * function pointer defined, then call it to reset the IP block, and
  1632. * pass along its return value to the caller. Otherwise, if the IP
  1633. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1634. * associated with it, call a function to reset the IP block via that
  1635. * method, and pass along the return value to the caller. Finally, if
  1636. * the IP block has some hardreset lines associated with it, assert
  1637. * all of those, but do _not_ deassert them. (This is because driver
  1638. * authors have expressed an apparent requirement to control the
  1639. * deassertion of the hardreset lines themselves.)
  1640. *
  1641. * The default software reset mechanism for most OMAP IP blocks is
  1642. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1643. * hwmods cannot be reset via this method. Some are not targets and
  1644. * therefore have no OCP header registers to access. Others (like the
  1645. * IVA) have idiosyncratic reset sequences. So for these relatively
  1646. * rare cases, custom reset code can be supplied in the struct
  1647. * omap_hwmod_class .reset function pointer.
  1648. *
  1649. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1650. * does not prevent idling of the system. This is necessary for cases
  1651. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1652. * kernel without disabling dma.
  1653. *
  1654. * Passes along the return value from either _ocp_softreset() or the
  1655. * custom reset function - these must return -EINVAL if the hwmod
  1656. * cannot be reset this way or if the hwmod is in the wrong state,
  1657. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1658. */
  1659. static int _reset(struct omap_hwmod *oh)
  1660. {
  1661. int i, r;
  1662. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1663. if (oh->class->reset) {
  1664. r = oh->class->reset(oh);
  1665. } else {
  1666. if (oh->rst_lines_cnt > 0) {
  1667. for (i = 0; i < oh->rst_lines_cnt; i++)
  1668. _assert_hardreset(oh, oh->rst_lines[i].name);
  1669. return 0;
  1670. } else {
  1671. r = _ocp_softreset(oh);
  1672. if (r == -ENOENT)
  1673. r = 0;
  1674. }
  1675. }
  1676. _set_dmadisable(oh);
  1677. /*
  1678. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1679. * softreset. The _enable() function should be split to avoid
  1680. * the rewrite of the OCP_SYSCONFIG register.
  1681. */
  1682. if (oh->class->sysc) {
  1683. _update_sysc_cache(oh);
  1684. _enable_sysc(oh);
  1685. }
  1686. return r;
  1687. }
  1688. /**
  1689. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1690. *
  1691. * Call the appropriate PRM function to clear any logged I/O chain
  1692. * wakeups and to reconfigure the chain. This apparently needs to be
  1693. * done upon every mux change. Since hwmods can be concurrently
  1694. * enabled and idled, hold a spinlock around the I/O chain
  1695. * reconfiguration sequence. No return value.
  1696. *
  1697. * XXX When the PRM code is moved to drivers, this function can be removed,
  1698. * as the PRM infrastructure should abstract this.
  1699. */
  1700. static void _reconfigure_io_chain(void)
  1701. {
  1702. unsigned long flags;
  1703. spin_lock_irqsave(&io_chain_lock, flags);
  1704. omap_prm_reconfigure_io_chain();
  1705. spin_unlock_irqrestore(&io_chain_lock, flags);
  1706. }
  1707. /**
  1708. * _omap4_update_context_lost - increment hwmod context loss counter if
  1709. * hwmod context was lost, and clear hardware context loss reg
  1710. * @oh: hwmod to check for context loss
  1711. *
  1712. * If the PRCM indicates that the hwmod @oh lost context, increment
  1713. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1714. * bits. No return value.
  1715. */
  1716. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1717. {
  1718. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1719. return;
  1720. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1721. oh->clkdm->pwrdm.ptr->prcm_offs,
  1722. oh->prcm.omap4.context_offs))
  1723. return;
  1724. oh->prcm.omap4.context_lost_counter++;
  1725. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1726. oh->clkdm->pwrdm.ptr->prcm_offs,
  1727. oh->prcm.omap4.context_offs);
  1728. }
  1729. /**
  1730. * _omap4_get_context_lost - get context loss counter for a hwmod
  1731. * @oh: hwmod to get context loss counter for
  1732. *
  1733. * Returns the in-memory context loss counter for a hwmod.
  1734. */
  1735. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1736. {
  1737. return oh->prcm.omap4.context_lost_counter;
  1738. }
  1739. /**
  1740. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1741. * @oh: struct omap_hwmod *
  1742. *
  1743. * Some IP blocks (such as AESS) require some additional programming
  1744. * after enable before they can enter idle. If a function pointer to
  1745. * do so is present in the hwmod data, then call it and pass along the
  1746. * return value; otherwise, return 0.
  1747. */
  1748. static int _enable_preprogram(struct omap_hwmod *oh)
  1749. {
  1750. if (!oh->class->enable_preprogram)
  1751. return 0;
  1752. return oh->class->enable_preprogram(oh);
  1753. }
  1754. /**
  1755. * _enable - enable an omap_hwmod
  1756. * @oh: struct omap_hwmod *
  1757. *
  1758. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1759. * register target. Returns -EINVAL if the hwmod is in the wrong
  1760. * state or passes along the return value of _wait_target_ready().
  1761. */
  1762. static int _enable(struct omap_hwmod *oh)
  1763. {
  1764. int r;
  1765. int hwsup = 0;
  1766. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1767. /*
  1768. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1769. * state at init. Now that someone is really trying to enable
  1770. * them, just ensure that the hwmod mux is set.
  1771. */
  1772. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1773. /*
  1774. * If the caller has mux data populated, do the mux'ing
  1775. * which wouldn't have been done as part of the _enable()
  1776. * done during setup.
  1777. */
  1778. if (oh->mux)
  1779. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1780. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1781. return 0;
  1782. }
  1783. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1784. oh->_state != _HWMOD_STATE_IDLE &&
  1785. oh->_state != _HWMOD_STATE_DISABLED) {
  1786. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1787. oh->name);
  1788. return -EINVAL;
  1789. }
  1790. /*
  1791. * If an IP block contains HW reset lines and all of them are
  1792. * asserted, we let integration code associated with that
  1793. * block handle the enable. We've received very little
  1794. * information on what those driver authors need, and until
  1795. * detailed information is provided and the driver code is
  1796. * posted to the public lists, this is probably the best we
  1797. * can do.
  1798. */
  1799. if (_are_all_hardreset_lines_asserted(oh))
  1800. return 0;
  1801. /* Mux pins for device runtime if populated */
  1802. if (oh->mux && (!oh->mux->enabled ||
  1803. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1804. oh->mux->pads_dynamic))) {
  1805. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1806. _reconfigure_io_chain();
  1807. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1808. _reconfigure_io_chain();
  1809. }
  1810. _add_initiator_dep(oh, mpu_oh);
  1811. if (oh->clkdm) {
  1812. /*
  1813. * A clockdomain must be in SW_SUP before enabling
  1814. * completely the module. The clockdomain can be set
  1815. * in HW_AUTO only when the module become ready.
  1816. */
  1817. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1818. !clkdm_missing_idle_reporting(oh->clkdm);
  1819. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1820. if (r) {
  1821. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1822. oh->name, oh->clkdm->name, r);
  1823. return r;
  1824. }
  1825. }
  1826. _enable_clocks(oh);
  1827. if (soc_ops.enable_module)
  1828. soc_ops.enable_module(oh);
  1829. if (oh->flags & HWMOD_BLOCK_WFI)
  1830. cpu_idle_poll_ctrl(true);
  1831. if (soc_ops.update_context_lost)
  1832. soc_ops.update_context_lost(oh);
  1833. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1834. -EINVAL;
  1835. if (!r) {
  1836. /*
  1837. * Set the clockdomain to HW_AUTO only if the target is ready,
  1838. * assuming that the previous state was HW_AUTO
  1839. */
  1840. if (oh->clkdm && hwsup)
  1841. clkdm_allow_idle(oh->clkdm);
  1842. oh->_state = _HWMOD_STATE_ENABLED;
  1843. /* Access the sysconfig only if the target is ready */
  1844. if (oh->class->sysc) {
  1845. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1846. _update_sysc_cache(oh);
  1847. _enable_sysc(oh);
  1848. }
  1849. r = _enable_preprogram(oh);
  1850. } else {
  1851. if (soc_ops.disable_module)
  1852. soc_ops.disable_module(oh);
  1853. _disable_clocks(oh);
  1854. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1855. oh->name, r);
  1856. if (oh->clkdm)
  1857. clkdm_hwmod_disable(oh->clkdm, oh);
  1858. }
  1859. return r;
  1860. }
  1861. /**
  1862. * _idle - idle an omap_hwmod
  1863. * @oh: struct omap_hwmod *
  1864. *
  1865. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1866. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1867. * state or returns 0.
  1868. */
  1869. static int _idle(struct omap_hwmod *oh)
  1870. {
  1871. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1872. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1873. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1874. oh->name);
  1875. return -EINVAL;
  1876. }
  1877. if (_are_all_hardreset_lines_asserted(oh))
  1878. return 0;
  1879. if (oh->class->sysc)
  1880. _idle_sysc(oh);
  1881. _del_initiator_dep(oh, mpu_oh);
  1882. if (oh->flags & HWMOD_BLOCK_WFI)
  1883. cpu_idle_poll_ctrl(false);
  1884. if (soc_ops.disable_module)
  1885. soc_ops.disable_module(oh);
  1886. /*
  1887. * The module must be in idle mode before disabling any parents
  1888. * clocks. Otherwise, the parent clock might be disabled before
  1889. * the module transition is done, and thus will prevent the
  1890. * transition to complete properly.
  1891. */
  1892. _disable_clocks(oh);
  1893. if (oh->clkdm)
  1894. clkdm_hwmod_disable(oh->clkdm, oh);
  1895. /* Mux pins for device idle if populated */
  1896. if (oh->mux && oh->mux->pads_dynamic) {
  1897. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1898. _reconfigure_io_chain();
  1899. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1900. _reconfigure_io_chain();
  1901. }
  1902. oh->_state = _HWMOD_STATE_IDLE;
  1903. return 0;
  1904. }
  1905. /**
  1906. * _shutdown - shutdown an omap_hwmod
  1907. * @oh: struct omap_hwmod *
  1908. *
  1909. * Shut down an omap_hwmod @oh. This should be called when the driver
  1910. * used for the hwmod is removed or unloaded or if the driver is not
  1911. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1912. * state or returns 0.
  1913. */
  1914. static int _shutdown(struct omap_hwmod *oh)
  1915. {
  1916. int ret, i;
  1917. u8 prev_state;
  1918. if (oh->_state != _HWMOD_STATE_IDLE &&
  1919. oh->_state != _HWMOD_STATE_ENABLED) {
  1920. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1921. oh->name);
  1922. return -EINVAL;
  1923. }
  1924. if (_are_all_hardreset_lines_asserted(oh))
  1925. return 0;
  1926. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1927. if (oh->class->pre_shutdown) {
  1928. prev_state = oh->_state;
  1929. if (oh->_state == _HWMOD_STATE_IDLE)
  1930. _enable(oh);
  1931. ret = oh->class->pre_shutdown(oh);
  1932. if (ret) {
  1933. if (prev_state == _HWMOD_STATE_IDLE)
  1934. _idle(oh);
  1935. return ret;
  1936. }
  1937. }
  1938. if (oh->class->sysc) {
  1939. if (oh->_state == _HWMOD_STATE_IDLE)
  1940. _enable(oh);
  1941. _shutdown_sysc(oh);
  1942. }
  1943. /* clocks and deps are already disabled in idle */
  1944. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1945. _del_initiator_dep(oh, mpu_oh);
  1946. /* XXX what about the other system initiators here? dma, dsp */
  1947. if (oh->flags & HWMOD_BLOCK_WFI)
  1948. cpu_idle_poll_ctrl(false);
  1949. if (soc_ops.disable_module)
  1950. soc_ops.disable_module(oh);
  1951. _disable_clocks(oh);
  1952. if (oh->clkdm)
  1953. clkdm_hwmod_disable(oh->clkdm, oh);
  1954. }
  1955. /* XXX Should this code also force-disable the optional clocks? */
  1956. for (i = 0; i < oh->rst_lines_cnt; i++)
  1957. _assert_hardreset(oh, oh->rst_lines[i].name);
  1958. /* Mux pins to safe mode or use populated off mode values */
  1959. if (oh->mux)
  1960. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1961. oh->_state = _HWMOD_STATE_DISABLED;
  1962. return 0;
  1963. }
  1964. static int of_dev_find_hwmod(struct device_node *np,
  1965. struct omap_hwmod *oh)
  1966. {
  1967. int count, i, res;
  1968. const char *p;
  1969. count = of_property_count_strings(np, "ti,hwmods");
  1970. if (count < 1)
  1971. return -ENODEV;
  1972. for (i = 0; i < count; i++) {
  1973. res = of_property_read_string_index(np, "ti,hwmods",
  1974. i, &p);
  1975. if (res)
  1976. continue;
  1977. if (!strcmp(p, oh->name)) {
  1978. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1979. np->name, i, oh->name);
  1980. return i;
  1981. }
  1982. }
  1983. return -ENODEV;
  1984. }
  1985. /**
  1986. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1987. * @np: struct device_node *
  1988. * @oh: struct omap_hwmod *
  1989. * @index: index of the entry found
  1990. * @found: struct device_node * found or NULL
  1991. *
  1992. * Parse the dt blob and find out needed hwmod. Recursive function is
  1993. * implemented to take care hierarchical dt blob parsing.
  1994. * Return: Returns 0 on success, -ENODEV when not found.
  1995. */
  1996. static int of_dev_hwmod_lookup(struct device_node *np,
  1997. struct omap_hwmod *oh,
  1998. int *index,
  1999. struct device_node **found)
  2000. {
  2001. struct device_node *np0 = NULL;
  2002. int res;
  2003. res = of_dev_find_hwmod(np, oh);
  2004. if (res >= 0) {
  2005. *found = np;
  2006. *index = res;
  2007. return 0;
  2008. }
  2009. for_each_child_of_node(np, np0) {
  2010. struct device_node *fc;
  2011. int i;
  2012. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2013. if (res == 0) {
  2014. *found = fc;
  2015. *index = i;
  2016. return 0;
  2017. }
  2018. }
  2019. *found = NULL;
  2020. *index = 0;
  2021. return -ENODEV;
  2022. }
  2023. /**
  2024. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2025. * @oh: struct omap_hwmod * to locate the virtual address
  2026. * @data: (unused, caller should pass NULL)
  2027. * @index: index of the reg entry iospace in device tree
  2028. * @np: struct device_node * of the IP block's device node in the DT data
  2029. *
  2030. * Cache the virtual address used by the MPU to access this IP block's
  2031. * registers. This address is needed early so the OCP registers that
  2032. * are part of the device's address space can be ioremapped properly.
  2033. *
  2034. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2035. * -ENXIO on absent or invalid register target address space.
  2036. */
  2037. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2038. int index, struct device_node *np)
  2039. {
  2040. struct omap_hwmod_addr_space *mem;
  2041. void __iomem *va_start = NULL;
  2042. if (!oh)
  2043. return -EINVAL;
  2044. _save_mpu_port_index(oh);
  2045. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2046. return -ENXIO;
  2047. mem = _find_mpu_rt_addr_space(oh);
  2048. if (!mem) {
  2049. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2050. oh->name);
  2051. /* Extract the IO space from device tree blob */
  2052. if (!np)
  2053. return -ENXIO;
  2054. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2055. } else {
  2056. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2057. }
  2058. if (!va_start) {
  2059. if (mem)
  2060. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2061. else
  2062. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2063. oh->name, index, np->full_name);
  2064. return -ENXIO;
  2065. }
  2066. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2067. oh->name, va_start);
  2068. oh->_mpu_rt_va = va_start;
  2069. return 0;
  2070. }
  2071. /**
  2072. * _init - initialize internal data for the hwmod @oh
  2073. * @oh: struct omap_hwmod *
  2074. * @n: (unused)
  2075. *
  2076. * Look up the clocks and the address space used by the MPU to access
  2077. * registers belonging to the hwmod @oh. @oh must already be
  2078. * registered at this point. This is the first of two phases for
  2079. * hwmod initialization. Code called here does not touch any hardware
  2080. * registers, it simply prepares internal data structures. Returns 0
  2081. * upon success or if the hwmod isn't registered or if the hwmod's
  2082. * address space is not defined, or -EINVAL upon failure.
  2083. */
  2084. static int __init _init(struct omap_hwmod *oh, void *data)
  2085. {
  2086. int r, index;
  2087. struct device_node *np = NULL;
  2088. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2089. return 0;
  2090. if (of_have_populated_dt()) {
  2091. struct device_node *bus;
  2092. bus = of_find_node_by_name(NULL, "ocp");
  2093. if (!bus)
  2094. return -ENODEV;
  2095. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2096. if (r)
  2097. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2098. else if (np && index)
  2099. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2100. oh->name, np->name);
  2101. }
  2102. if (oh->class->sysc) {
  2103. r = _init_mpu_rt_base(oh, NULL, index, np);
  2104. if (r < 0) {
  2105. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2106. oh->name);
  2107. return 0;
  2108. }
  2109. }
  2110. r = _init_clocks(oh, NULL);
  2111. if (r < 0) {
  2112. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2113. return -EINVAL;
  2114. }
  2115. if (np) {
  2116. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2117. oh->flags |= HWMOD_INIT_NO_RESET;
  2118. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2119. oh->flags |= HWMOD_INIT_NO_IDLE;
  2120. }
  2121. oh->_state = _HWMOD_STATE_INITIALIZED;
  2122. return 0;
  2123. }
  2124. /**
  2125. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2126. * @oh: struct omap_hwmod *
  2127. *
  2128. * Set up the module's interface clocks. XXX This function is still mostly
  2129. * a stub; implementing this properly requires iclk autoidle usecounting in
  2130. * the clock code. No return value.
  2131. */
  2132. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2133. {
  2134. struct omap_hwmod_ocp_if *os;
  2135. struct list_head *p;
  2136. int i = 0;
  2137. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2138. return;
  2139. p = oh->slave_ports.next;
  2140. while (i < oh->slaves_cnt) {
  2141. os = _fetch_next_ocp_if(&p, &i);
  2142. if (!os->_clk)
  2143. continue;
  2144. if (os->flags & OCPIF_SWSUP_IDLE) {
  2145. /* XXX omap_iclk_deny_idle(c); */
  2146. } else {
  2147. /* XXX omap_iclk_allow_idle(c); */
  2148. clk_enable(os->_clk);
  2149. }
  2150. }
  2151. return;
  2152. }
  2153. /**
  2154. * _setup_reset - reset an IP block during the setup process
  2155. * @oh: struct omap_hwmod *
  2156. *
  2157. * Reset the IP block corresponding to the hwmod @oh during the setup
  2158. * process. The IP block is first enabled so it can be successfully
  2159. * reset. Returns 0 upon success or a negative error code upon
  2160. * failure.
  2161. */
  2162. static int __init _setup_reset(struct omap_hwmod *oh)
  2163. {
  2164. int r;
  2165. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2166. return -EINVAL;
  2167. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2168. return -EPERM;
  2169. if (oh->rst_lines_cnt == 0) {
  2170. r = _enable(oh);
  2171. if (r) {
  2172. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2173. oh->name, oh->_state);
  2174. return -EINVAL;
  2175. }
  2176. }
  2177. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2178. r = _reset(oh);
  2179. return r;
  2180. }
  2181. /**
  2182. * _setup_postsetup - transition to the appropriate state after _setup
  2183. * @oh: struct omap_hwmod *
  2184. *
  2185. * Place an IP block represented by @oh into a "post-setup" state --
  2186. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2187. * this function is called at the end of _setup().) The postsetup
  2188. * state for an IP block can be changed by calling
  2189. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2190. * before one of the omap_hwmod_setup*() functions are called for the
  2191. * IP block.
  2192. *
  2193. * The IP block stays in this state until a PM runtime-based driver is
  2194. * loaded for that IP block. A post-setup state of IDLE is
  2195. * appropriate for almost all IP blocks with runtime PM-enabled
  2196. * drivers, since those drivers are able to enable the IP block. A
  2197. * post-setup state of ENABLED is appropriate for kernels with PM
  2198. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2199. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2200. * included, since the WDTIMER starts running on reset and will reset
  2201. * the MPU if left active.
  2202. *
  2203. * This post-setup mechanism is deprecated. Once all of the OMAP
  2204. * drivers have been converted to use PM runtime, and all of the IP
  2205. * block data and interconnect data is available to the hwmod code, it
  2206. * should be possible to replace this mechanism with a "lazy reset"
  2207. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2208. * when the driver first probes, then all remaining IP blocks without
  2209. * drivers are either shut down or enabled after the drivers have
  2210. * loaded. However, this cannot take place until the above
  2211. * preconditions have been met, since otherwise the late reset code
  2212. * has no way of knowing which IP blocks are in use by drivers, and
  2213. * which ones are unused.
  2214. *
  2215. * No return value.
  2216. */
  2217. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2218. {
  2219. u8 postsetup_state;
  2220. if (oh->rst_lines_cnt > 0)
  2221. return;
  2222. postsetup_state = oh->_postsetup_state;
  2223. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2224. postsetup_state = _HWMOD_STATE_ENABLED;
  2225. /*
  2226. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2227. * it should be set by the core code as a runtime flag during startup
  2228. */
  2229. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2230. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2231. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2232. postsetup_state = _HWMOD_STATE_ENABLED;
  2233. }
  2234. if (postsetup_state == _HWMOD_STATE_IDLE)
  2235. _idle(oh);
  2236. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2237. _shutdown(oh);
  2238. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2239. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2240. oh->name, postsetup_state);
  2241. return;
  2242. }
  2243. /**
  2244. * _setup - prepare IP block hardware for use
  2245. * @oh: struct omap_hwmod *
  2246. * @n: (unused, pass NULL)
  2247. *
  2248. * Configure the IP block represented by @oh. This may include
  2249. * enabling the IP block, resetting it, and placing it into a
  2250. * post-setup state, depending on the type of IP block and applicable
  2251. * flags. IP blocks are reset to prevent any previous configuration
  2252. * by the bootloader or previous operating system from interfering
  2253. * with power management or other parts of the system. The reset can
  2254. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2255. * two phases for hwmod initialization. Code called here generally
  2256. * affects the IP block hardware, or system integration hardware
  2257. * associated with the IP block. Returns 0.
  2258. */
  2259. static int __init _setup(struct omap_hwmod *oh, void *data)
  2260. {
  2261. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2262. return 0;
  2263. if (oh->parent_hwmod) {
  2264. int r;
  2265. r = _enable(oh->parent_hwmod);
  2266. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2267. oh->name, oh->parent_hwmod->name);
  2268. }
  2269. _setup_iclk_autoidle(oh);
  2270. if (!_setup_reset(oh))
  2271. _setup_postsetup(oh);
  2272. if (oh->parent_hwmod) {
  2273. u8 postsetup_state;
  2274. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2275. if (postsetup_state == _HWMOD_STATE_IDLE)
  2276. _idle(oh->parent_hwmod);
  2277. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2278. _shutdown(oh->parent_hwmod);
  2279. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2280. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2281. oh->parent_hwmod->name, postsetup_state);
  2282. }
  2283. return 0;
  2284. }
  2285. /**
  2286. * _register - register a struct omap_hwmod
  2287. * @oh: struct omap_hwmod *
  2288. *
  2289. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2290. * already has been registered by the same name; -EINVAL if the
  2291. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2292. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2293. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2294. * success.
  2295. *
  2296. * XXX The data should be copied into bootmem, so the original data
  2297. * should be marked __initdata and freed after init. This would allow
  2298. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2299. * that the copy process would be relatively complex due to the large number
  2300. * of substructures.
  2301. */
  2302. static int __init _register(struct omap_hwmod *oh)
  2303. {
  2304. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2305. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2306. return -EINVAL;
  2307. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2308. if (_lookup(oh->name))
  2309. return -EEXIST;
  2310. list_add_tail(&oh->node, &omap_hwmod_list);
  2311. INIT_LIST_HEAD(&oh->master_ports);
  2312. INIT_LIST_HEAD(&oh->slave_ports);
  2313. spin_lock_init(&oh->_lock);
  2314. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2315. oh->_state = _HWMOD_STATE_REGISTERED;
  2316. /*
  2317. * XXX Rather than doing a strcmp(), this should test a flag
  2318. * set in the hwmod data, inserted by the autogenerator code.
  2319. */
  2320. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2321. mpu_oh = oh;
  2322. return 0;
  2323. }
  2324. /**
  2325. * _alloc_links - return allocated memory for hwmod links
  2326. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2327. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2328. *
  2329. * Return pointers to two struct omap_hwmod_link records, via the
  2330. * addresses pointed to by @ml and @sl. Will first attempt to return
  2331. * memory allocated as part of a large initial block, but if that has
  2332. * been exhausted, will allocate memory itself. Since ideally this
  2333. * second allocation path will never occur, the number of these
  2334. * 'supplemental' allocations will be logged when debugging is
  2335. * enabled. Returns 0.
  2336. */
  2337. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2338. struct omap_hwmod_link **sl)
  2339. {
  2340. unsigned int sz;
  2341. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2342. *ml = &linkspace[free_ls++];
  2343. *sl = &linkspace[free_ls++];
  2344. return 0;
  2345. }
  2346. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2347. *sl = NULL;
  2348. *ml = memblock_virt_alloc(sz, 0);
  2349. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2350. ls_supp++;
  2351. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2352. ls_supp * LINKS_PER_OCP_IF);
  2353. return 0;
  2354. };
  2355. /**
  2356. * _add_link - add an interconnect between two IP blocks
  2357. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2358. *
  2359. * Add struct omap_hwmod_link records connecting the master IP block
  2360. * specified in @oi->master to @oi, and connecting the slave IP block
  2361. * specified in @oi->slave to @oi. This code is assumed to run before
  2362. * preemption or SMP has been enabled, thus avoiding the need for
  2363. * locking in this code. Changes to this assumption will require
  2364. * additional locking. Returns 0.
  2365. */
  2366. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2367. {
  2368. struct omap_hwmod_link *ml, *sl;
  2369. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2370. oi->slave->name);
  2371. _alloc_links(&ml, &sl);
  2372. ml->ocp_if = oi;
  2373. list_add(&ml->node, &oi->master->master_ports);
  2374. oi->master->masters_cnt++;
  2375. sl->ocp_if = oi;
  2376. list_add(&sl->node, &oi->slave->slave_ports);
  2377. oi->slave->slaves_cnt++;
  2378. return 0;
  2379. }
  2380. /**
  2381. * _register_link - register a struct omap_hwmod_ocp_if
  2382. * @oi: struct omap_hwmod_ocp_if *
  2383. *
  2384. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2385. * has already been registered; -EINVAL if @oi is NULL or if the
  2386. * record pointed to by @oi is missing required fields; or 0 upon
  2387. * success.
  2388. *
  2389. * XXX The data should be copied into bootmem, so the original data
  2390. * should be marked __initdata and freed after init. This would allow
  2391. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2392. */
  2393. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2394. {
  2395. if (!oi || !oi->master || !oi->slave || !oi->user)
  2396. return -EINVAL;
  2397. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2398. return -EEXIST;
  2399. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2400. oi->master->name, oi->slave->name);
  2401. /*
  2402. * Register the connected hwmods, if they haven't been
  2403. * registered already
  2404. */
  2405. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2406. _register(oi->master);
  2407. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2408. _register(oi->slave);
  2409. _add_link(oi);
  2410. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2411. return 0;
  2412. }
  2413. /**
  2414. * _alloc_linkspace - allocate large block of hwmod links
  2415. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2416. *
  2417. * Allocate a large block of struct omap_hwmod_link records. This
  2418. * improves boot time significantly by avoiding the need to allocate
  2419. * individual records one by one. If the number of records to
  2420. * allocate in the block hasn't been manually specified, this function
  2421. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2422. * and use that to determine the allocation size. For SoC families
  2423. * that require multiple list registrations, such as OMAP3xxx, this
  2424. * estimation process isn't optimal, so manual estimation is advised
  2425. * in those cases. Returns -EEXIST if the allocation has already occurred
  2426. * or 0 upon success.
  2427. */
  2428. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2429. {
  2430. unsigned int i = 0;
  2431. unsigned int sz;
  2432. if (linkspace) {
  2433. WARN(1, "linkspace already allocated\n");
  2434. return -EEXIST;
  2435. }
  2436. if (max_ls == 0)
  2437. while (ois[i++])
  2438. max_ls += LINKS_PER_OCP_IF;
  2439. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2440. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2441. __func__, sz, max_ls);
  2442. linkspace = memblock_virt_alloc(sz, 0);
  2443. return 0;
  2444. }
  2445. /* Static functions intended only for use in soc_ops field function pointers */
  2446. /**
  2447. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2448. * @oh: struct omap_hwmod *
  2449. *
  2450. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2451. * does not have an IDLEST bit or if the module successfully leaves
  2452. * slave idle; otherwise, pass along the return value of the
  2453. * appropriate *_cm*_wait_module_ready() function.
  2454. */
  2455. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2456. {
  2457. if (!oh)
  2458. return -EINVAL;
  2459. if (oh->flags & HWMOD_NO_IDLEST)
  2460. return 0;
  2461. if (!_find_mpu_rt_port(oh))
  2462. return 0;
  2463. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2464. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2465. oh->prcm.omap2.idlest_reg_id,
  2466. oh->prcm.omap2.idlest_idle_bit);
  2467. }
  2468. /**
  2469. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2470. * @oh: struct omap_hwmod *
  2471. *
  2472. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2473. * does not have an IDLEST bit or if the module successfully leaves
  2474. * slave idle; otherwise, pass along the return value of the
  2475. * appropriate *_cm*_wait_module_ready() function.
  2476. */
  2477. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2478. {
  2479. if (!oh)
  2480. return -EINVAL;
  2481. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2482. return 0;
  2483. if (!_find_mpu_rt_port(oh))
  2484. return 0;
  2485. /* XXX check module SIDLEMODE, hardreset status */
  2486. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2487. oh->clkdm->cm_inst,
  2488. oh->prcm.omap4.clkctrl_offs, 0);
  2489. }
  2490. /**
  2491. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2492. * @oh: struct omap_hwmod * to assert hardreset
  2493. * @ohri: hardreset line data
  2494. *
  2495. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2496. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2497. * use as an soc_ops function pointer. Passes along the return value
  2498. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2499. * for removal when the PRM code is moved into drivers/.
  2500. */
  2501. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2502. struct omap_hwmod_rst_info *ohri)
  2503. {
  2504. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2505. oh->prcm.omap2.module_offs, 0);
  2506. }
  2507. /**
  2508. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2509. * @oh: struct omap_hwmod * to deassert hardreset
  2510. * @ohri: hardreset line data
  2511. *
  2512. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2513. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2514. * use as an soc_ops function pointer. Passes along the return value
  2515. * from omap2_prm_deassert_hardreset(). XXX This function is
  2516. * scheduled for removal when the PRM code is moved into drivers/.
  2517. */
  2518. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2519. struct omap_hwmod_rst_info *ohri)
  2520. {
  2521. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2522. oh->prcm.omap2.module_offs, 0, 0);
  2523. }
  2524. /**
  2525. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2526. * @oh: struct omap_hwmod * to test hardreset
  2527. * @ohri: hardreset line data
  2528. *
  2529. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2530. * from the hwmod @oh and the hardreset line data @ohri. Only
  2531. * intended for use as an soc_ops function pointer. Passes along the
  2532. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2533. * function is scheduled for removal when the PRM code is moved into
  2534. * drivers/.
  2535. */
  2536. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2537. struct omap_hwmod_rst_info *ohri)
  2538. {
  2539. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2540. oh->prcm.omap2.module_offs, 0);
  2541. }
  2542. /**
  2543. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2544. * @oh: struct omap_hwmod * to assert hardreset
  2545. * @ohri: hardreset line data
  2546. *
  2547. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2548. * from the hwmod @oh and the hardreset line data @ohri. Only
  2549. * intended for use as an soc_ops function pointer. Passes along the
  2550. * return value from omap4_prminst_assert_hardreset(). XXX This
  2551. * function is scheduled for removal when the PRM code is moved into
  2552. * drivers/.
  2553. */
  2554. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2555. struct omap_hwmod_rst_info *ohri)
  2556. {
  2557. if (!oh->clkdm)
  2558. return -EINVAL;
  2559. return omap_prm_assert_hardreset(ohri->rst_shift,
  2560. oh->clkdm->pwrdm.ptr->prcm_partition,
  2561. oh->clkdm->pwrdm.ptr->prcm_offs,
  2562. oh->prcm.omap4.rstctrl_offs);
  2563. }
  2564. /**
  2565. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2566. * @oh: struct omap_hwmod * to deassert hardreset
  2567. * @ohri: hardreset line data
  2568. *
  2569. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2570. * from the hwmod @oh and the hardreset line data @ohri. Only
  2571. * intended for use as an soc_ops function pointer. Passes along the
  2572. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2573. * function is scheduled for removal when the PRM code is moved into
  2574. * drivers/.
  2575. */
  2576. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2577. struct omap_hwmod_rst_info *ohri)
  2578. {
  2579. if (!oh->clkdm)
  2580. return -EINVAL;
  2581. if (ohri->st_shift)
  2582. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2583. oh->name, ohri->name);
  2584. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2585. oh->clkdm->pwrdm.ptr->prcm_partition,
  2586. oh->clkdm->pwrdm.ptr->prcm_offs,
  2587. oh->prcm.omap4.rstctrl_offs,
  2588. oh->prcm.omap4.rstctrl_offs +
  2589. OMAP4_RST_CTRL_ST_OFFSET);
  2590. }
  2591. /**
  2592. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2593. * @oh: struct omap_hwmod * to test hardreset
  2594. * @ohri: hardreset line data
  2595. *
  2596. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2597. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2598. * Only intended for use as an soc_ops function pointer. Passes along
  2599. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2600. * This function is scheduled for removal when the PRM code is moved
  2601. * into drivers/.
  2602. */
  2603. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2604. struct omap_hwmod_rst_info *ohri)
  2605. {
  2606. if (!oh->clkdm)
  2607. return -EINVAL;
  2608. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2609. oh->clkdm->pwrdm.ptr->
  2610. prcm_partition,
  2611. oh->clkdm->pwrdm.ptr->prcm_offs,
  2612. oh->prcm.omap4.rstctrl_offs);
  2613. }
  2614. /**
  2615. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2616. * @oh: struct omap_hwmod * to deassert hardreset
  2617. * @ohri: hardreset line data
  2618. *
  2619. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2620. * from the hwmod @oh and the hardreset line data @ohri. Only
  2621. * intended for use as an soc_ops function pointer. Passes along the
  2622. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2623. * function is scheduled for removal when the PRM code is moved into
  2624. * drivers/.
  2625. */
  2626. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2627. struct omap_hwmod_rst_info *ohri)
  2628. {
  2629. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2630. oh->clkdm->pwrdm.ptr->prcm_partition,
  2631. oh->clkdm->pwrdm.ptr->prcm_offs,
  2632. oh->prcm.omap4.rstctrl_offs,
  2633. oh->prcm.omap4.rstst_offs);
  2634. }
  2635. /* Public functions */
  2636. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2637. {
  2638. if (oh->flags & HWMOD_16BIT_REG)
  2639. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2640. else
  2641. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2642. }
  2643. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2644. {
  2645. if (oh->flags & HWMOD_16BIT_REG)
  2646. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2647. else
  2648. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2649. }
  2650. /**
  2651. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2652. * @oh: struct omap_hwmod *
  2653. *
  2654. * This is a public function exposed to drivers. Some drivers may need to do
  2655. * some settings before and after resetting the device. Those drivers after
  2656. * doing the necessary settings could use this function to start a reset by
  2657. * setting the SYSCONFIG.SOFTRESET bit.
  2658. */
  2659. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2660. {
  2661. u32 v;
  2662. int ret;
  2663. if (!oh || !(oh->_sysc_cache))
  2664. return -EINVAL;
  2665. v = oh->_sysc_cache;
  2666. ret = _set_softreset(oh, &v);
  2667. if (ret)
  2668. goto error;
  2669. _write_sysconfig(v, oh);
  2670. ret = _clear_softreset(oh, &v);
  2671. if (ret)
  2672. goto error;
  2673. _write_sysconfig(v, oh);
  2674. error:
  2675. return ret;
  2676. }
  2677. /**
  2678. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2679. * @name: name of the omap_hwmod to look up
  2680. *
  2681. * Given a @name of an omap_hwmod, return a pointer to the registered
  2682. * struct omap_hwmod *, or NULL upon error.
  2683. */
  2684. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2685. {
  2686. struct omap_hwmod *oh;
  2687. if (!name)
  2688. return NULL;
  2689. oh = _lookup(name);
  2690. return oh;
  2691. }
  2692. /**
  2693. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2694. * @fn: pointer to a callback function
  2695. * @data: void * data to pass to callback function
  2696. *
  2697. * Call @fn for each registered omap_hwmod, passing @data to each
  2698. * function. @fn must return 0 for success or any other value for
  2699. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2700. * will stop and the non-zero return value will be passed to the
  2701. * caller of omap_hwmod_for_each(). @fn is called with
  2702. * omap_hwmod_for_each() held.
  2703. */
  2704. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2705. void *data)
  2706. {
  2707. struct omap_hwmod *temp_oh;
  2708. int ret = 0;
  2709. if (!fn)
  2710. return -EINVAL;
  2711. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2712. ret = (*fn)(temp_oh, data);
  2713. if (ret)
  2714. break;
  2715. }
  2716. return ret;
  2717. }
  2718. /**
  2719. * omap_hwmod_register_links - register an array of hwmod links
  2720. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2721. *
  2722. * Intended to be called early in boot before the clock framework is
  2723. * initialized. If @ois is not null, will register all omap_hwmods
  2724. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2725. * omap_hwmod_init() hasn't been called before calling this function,
  2726. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2727. * success.
  2728. */
  2729. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2730. {
  2731. int r, i;
  2732. if (!inited)
  2733. return -EINVAL;
  2734. if (!ois)
  2735. return 0;
  2736. if (ois[0] == NULL) /* Empty list */
  2737. return 0;
  2738. if (!linkspace) {
  2739. if (_alloc_linkspace(ois)) {
  2740. pr_err("omap_hwmod: could not allocate link space\n");
  2741. return -ENOMEM;
  2742. }
  2743. }
  2744. i = 0;
  2745. do {
  2746. r = _register_link(ois[i]);
  2747. WARN(r && r != -EEXIST,
  2748. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2749. ois[i]->master->name, ois[i]->slave->name, r);
  2750. } while (ois[++i]);
  2751. return 0;
  2752. }
  2753. /**
  2754. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2755. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2756. *
  2757. * If the hwmod data corresponding to the MPU subsystem IP block
  2758. * hasn't been initialized and set up yet, do so now. This must be
  2759. * done first since sleep dependencies may be added from other hwmods
  2760. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2761. * return value.
  2762. */
  2763. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2764. {
  2765. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2766. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2767. __func__, MPU_INITIATOR_NAME);
  2768. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2769. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2770. }
  2771. /**
  2772. * omap_hwmod_setup_one - set up a single hwmod
  2773. * @oh_name: const char * name of the already-registered hwmod to set up
  2774. *
  2775. * Initialize and set up a single hwmod. Intended to be used for a
  2776. * small number of early devices, such as the timer IP blocks used for
  2777. * the scheduler clock. Must be called after omap2_clk_init().
  2778. * Resolves the struct clk names to struct clk pointers for each
  2779. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2780. * -EINVAL upon error or 0 upon success.
  2781. */
  2782. int __init omap_hwmod_setup_one(const char *oh_name)
  2783. {
  2784. struct omap_hwmod *oh;
  2785. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2786. oh = _lookup(oh_name);
  2787. if (!oh) {
  2788. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2789. return -EINVAL;
  2790. }
  2791. _ensure_mpu_hwmod_is_setup(oh);
  2792. _init(oh, NULL);
  2793. _setup(oh, NULL);
  2794. return 0;
  2795. }
  2796. /**
  2797. * omap_hwmod_setup_all - set up all registered IP blocks
  2798. *
  2799. * Initialize and set up all IP blocks registered with the hwmod code.
  2800. * Must be called after omap2_clk_init(). Resolves the struct clk
  2801. * names to struct clk pointers for each registered omap_hwmod. Also
  2802. * calls _setup() on each hwmod. Returns 0 upon success.
  2803. */
  2804. static int __init omap_hwmod_setup_all(void)
  2805. {
  2806. _ensure_mpu_hwmod_is_setup(NULL);
  2807. omap_hwmod_for_each(_init, NULL);
  2808. omap_hwmod_for_each(_setup, NULL);
  2809. return 0;
  2810. }
  2811. omap_core_initcall(omap_hwmod_setup_all);
  2812. /**
  2813. * omap_hwmod_enable - enable an omap_hwmod
  2814. * @oh: struct omap_hwmod *
  2815. *
  2816. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2817. * Returns -EINVAL on error or passes along the return value from _enable().
  2818. */
  2819. int omap_hwmod_enable(struct omap_hwmod *oh)
  2820. {
  2821. int r;
  2822. unsigned long flags;
  2823. if (!oh)
  2824. return -EINVAL;
  2825. spin_lock_irqsave(&oh->_lock, flags);
  2826. r = _enable(oh);
  2827. spin_unlock_irqrestore(&oh->_lock, flags);
  2828. return r;
  2829. }
  2830. /**
  2831. * omap_hwmod_idle - idle an omap_hwmod
  2832. * @oh: struct omap_hwmod *
  2833. *
  2834. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2835. * Returns -EINVAL on error or passes along the return value from _idle().
  2836. */
  2837. int omap_hwmod_idle(struct omap_hwmod *oh)
  2838. {
  2839. int r;
  2840. unsigned long flags;
  2841. if (!oh)
  2842. return -EINVAL;
  2843. spin_lock_irqsave(&oh->_lock, flags);
  2844. r = _idle(oh);
  2845. spin_unlock_irqrestore(&oh->_lock, flags);
  2846. return r;
  2847. }
  2848. /**
  2849. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2850. * @oh: struct omap_hwmod *
  2851. *
  2852. * Shutdown an omap_hwmod @oh. Intended to be called by
  2853. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2854. * the return value from _shutdown().
  2855. */
  2856. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2857. {
  2858. int r;
  2859. unsigned long flags;
  2860. if (!oh)
  2861. return -EINVAL;
  2862. spin_lock_irqsave(&oh->_lock, flags);
  2863. r = _shutdown(oh);
  2864. spin_unlock_irqrestore(&oh->_lock, flags);
  2865. return r;
  2866. }
  2867. /*
  2868. * IP block data retrieval functions
  2869. */
  2870. /**
  2871. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2872. * @oh: struct omap_hwmod *
  2873. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2874. *
  2875. * Count the number of struct resource array elements necessary to
  2876. * contain omap_hwmod @oh resources. Intended to be called by code
  2877. * that registers omap_devices. Intended to be used to determine the
  2878. * size of a dynamically-allocated struct resource array, before
  2879. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2880. * resource array elements needed.
  2881. *
  2882. * XXX This code is not optimized. It could attempt to merge adjacent
  2883. * resource IDs.
  2884. *
  2885. */
  2886. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2887. {
  2888. int ret = 0;
  2889. if (flags & IORESOURCE_IRQ)
  2890. ret += _count_mpu_irqs(oh);
  2891. if (flags & IORESOURCE_DMA)
  2892. ret += _count_sdma_reqs(oh);
  2893. if (flags & IORESOURCE_MEM) {
  2894. int i = 0;
  2895. struct omap_hwmod_ocp_if *os;
  2896. struct list_head *p = oh->slave_ports.next;
  2897. while (i < oh->slaves_cnt) {
  2898. os = _fetch_next_ocp_if(&p, &i);
  2899. ret += _count_ocp_if_addr_spaces(os);
  2900. }
  2901. }
  2902. return ret;
  2903. }
  2904. /**
  2905. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2906. * @oh: struct omap_hwmod *
  2907. * @res: pointer to the first element of an array of struct resource to fill
  2908. *
  2909. * Fill the struct resource array @res with resource data from the
  2910. * omap_hwmod @oh. Intended to be called by code that registers
  2911. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2912. * number of array elements filled.
  2913. */
  2914. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2915. {
  2916. struct omap_hwmod_ocp_if *os;
  2917. struct list_head *p;
  2918. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2919. int r = 0;
  2920. /* For each IRQ, DMA, memory area, fill in array.*/
  2921. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2922. for (i = 0; i < mpu_irqs_cnt; i++) {
  2923. unsigned int irq;
  2924. if (oh->xlate_irq)
  2925. irq = oh->xlate_irq((oh->mpu_irqs + i)->irq);
  2926. else
  2927. irq = (oh->mpu_irqs + i)->irq;
  2928. (res + r)->name = (oh->mpu_irqs + i)->name;
  2929. (res + r)->start = irq;
  2930. (res + r)->end = irq;
  2931. (res + r)->flags = IORESOURCE_IRQ;
  2932. r++;
  2933. }
  2934. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2935. for (i = 0; i < sdma_reqs_cnt; i++) {
  2936. (res + r)->name = (oh->sdma_reqs + i)->name;
  2937. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2938. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2939. (res + r)->flags = IORESOURCE_DMA;
  2940. r++;
  2941. }
  2942. p = oh->slave_ports.next;
  2943. i = 0;
  2944. while (i < oh->slaves_cnt) {
  2945. os = _fetch_next_ocp_if(&p, &i);
  2946. addr_cnt = _count_ocp_if_addr_spaces(os);
  2947. for (j = 0; j < addr_cnt; j++) {
  2948. (res + r)->name = (os->addr + j)->name;
  2949. (res + r)->start = (os->addr + j)->pa_start;
  2950. (res + r)->end = (os->addr + j)->pa_end;
  2951. (res + r)->flags = IORESOURCE_MEM;
  2952. r++;
  2953. }
  2954. }
  2955. return r;
  2956. }
  2957. /**
  2958. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2959. * @oh: struct omap_hwmod *
  2960. * @res: pointer to the array of struct resource to fill
  2961. *
  2962. * Fill the struct resource array @res with dma resource data from the
  2963. * omap_hwmod @oh. Intended to be called by code that registers
  2964. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2965. * number of array elements filled.
  2966. */
  2967. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2968. {
  2969. int i, sdma_reqs_cnt;
  2970. int r = 0;
  2971. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2972. for (i = 0; i < sdma_reqs_cnt; i++) {
  2973. (res + r)->name = (oh->sdma_reqs + i)->name;
  2974. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2975. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2976. (res + r)->flags = IORESOURCE_DMA;
  2977. r++;
  2978. }
  2979. return r;
  2980. }
  2981. /**
  2982. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2983. * @oh: struct omap_hwmod * to operate on
  2984. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2985. * @name: pointer to the name of the data to fetch (optional)
  2986. * @rsrc: pointer to a struct resource, allocated by the caller
  2987. *
  2988. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2989. * data for the IP block pointed to by @oh. The data will be filled
  2990. * into a struct resource record pointed to by @rsrc. The struct
  2991. * resource must be allocated by the caller. When @name is non-null,
  2992. * the data associated with the matching entry in the IRQ/SDMA/address
  2993. * space hwmod data arrays will be returned. If @name is null, the
  2994. * first array entry will be returned. Data order is not meaningful
  2995. * in hwmod data, so callers are strongly encouraged to use a non-null
  2996. * @name whenever possible to avoid unpredictable effects if hwmod
  2997. * data is later added that causes data ordering to change. This
  2998. * function is only intended for use by OMAP core code. Device
  2999. * drivers should not call this function - the appropriate bus-related
  3000. * data accessor functions should be used instead. Returns 0 upon
  3001. * success or a negative error code upon error.
  3002. */
  3003. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3004. const char *name, struct resource *rsrc)
  3005. {
  3006. int r;
  3007. unsigned int irq, dma;
  3008. u32 pa_start, pa_end;
  3009. if (!oh || !rsrc)
  3010. return -EINVAL;
  3011. if (type == IORESOURCE_IRQ) {
  3012. r = _get_mpu_irq_by_name(oh, name, &irq);
  3013. if (r)
  3014. return r;
  3015. rsrc->start = irq;
  3016. rsrc->end = irq;
  3017. } else if (type == IORESOURCE_DMA) {
  3018. r = _get_sdma_req_by_name(oh, name, &dma);
  3019. if (r)
  3020. return r;
  3021. rsrc->start = dma;
  3022. rsrc->end = dma;
  3023. } else if (type == IORESOURCE_MEM) {
  3024. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3025. if (r)
  3026. return r;
  3027. rsrc->start = pa_start;
  3028. rsrc->end = pa_end;
  3029. } else {
  3030. return -EINVAL;
  3031. }
  3032. rsrc->flags = type;
  3033. rsrc->name = name;
  3034. return 0;
  3035. }
  3036. /**
  3037. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3038. * @oh: struct omap_hwmod *
  3039. *
  3040. * Return the powerdomain pointer associated with the OMAP module
  3041. * @oh's main clock. If @oh does not have a main clk, return the
  3042. * powerdomain associated with the interface clock associated with the
  3043. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3044. * instead?) Returns NULL on error, or a struct powerdomain * on
  3045. * success.
  3046. */
  3047. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3048. {
  3049. struct clk *c;
  3050. struct omap_hwmod_ocp_if *oi;
  3051. struct clockdomain *clkdm;
  3052. struct clk_hw_omap *clk;
  3053. if (!oh)
  3054. return NULL;
  3055. if (oh->clkdm)
  3056. return oh->clkdm->pwrdm.ptr;
  3057. if (oh->_clk) {
  3058. c = oh->_clk;
  3059. } else {
  3060. oi = _find_mpu_rt_port(oh);
  3061. if (!oi)
  3062. return NULL;
  3063. c = oi->_clk;
  3064. }
  3065. clk = to_clk_hw_omap(__clk_get_hw(c));
  3066. clkdm = clk->clkdm;
  3067. if (!clkdm)
  3068. return NULL;
  3069. return clkdm->pwrdm.ptr;
  3070. }
  3071. /**
  3072. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3073. * @oh: struct omap_hwmod *
  3074. *
  3075. * Returns the virtual address corresponding to the beginning of the
  3076. * module's register target, in the address range that is intended to
  3077. * be used by the MPU. Returns the virtual address upon success or NULL
  3078. * upon error.
  3079. */
  3080. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3081. {
  3082. if (!oh)
  3083. return NULL;
  3084. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3085. return NULL;
  3086. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3087. return NULL;
  3088. return oh->_mpu_rt_va;
  3089. }
  3090. /*
  3091. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3092. * for context save/restore operations?
  3093. */
  3094. /**
  3095. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3096. * @oh: struct omap_hwmod *
  3097. *
  3098. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3099. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3100. * this IP block if it has dynamic mux entries. Eventually this
  3101. * should set PRCM wakeup registers to cause the PRCM to receive
  3102. * wakeup events from the module. Does not set any wakeup routing
  3103. * registers beyond this point - if the module is to wake up any other
  3104. * module or subsystem, that must be set separately. Called by
  3105. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3106. */
  3107. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3108. {
  3109. unsigned long flags;
  3110. u32 v;
  3111. spin_lock_irqsave(&oh->_lock, flags);
  3112. if (oh->class->sysc &&
  3113. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3114. v = oh->_sysc_cache;
  3115. _enable_wakeup(oh, &v);
  3116. _write_sysconfig(v, oh);
  3117. }
  3118. _set_idle_ioring_wakeup(oh, true);
  3119. spin_unlock_irqrestore(&oh->_lock, flags);
  3120. return 0;
  3121. }
  3122. /**
  3123. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3124. * @oh: struct omap_hwmod *
  3125. *
  3126. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3127. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3128. * events for this IP block if it has dynamic mux entries. Eventually
  3129. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3130. * wakeup events from the module. Does not set any wakeup routing
  3131. * registers beyond this point - if the module is to wake up any other
  3132. * module or subsystem, that must be set separately. Called by
  3133. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3134. */
  3135. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3136. {
  3137. unsigned long flags;
  3138. u32 v;
  3139. spin_lock_irqsave(&oh->_lock, flags);
  3140. if (oh->class->sysc &&
  3141. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3142. v = oh->_sysc_cache;
  3143. _disable_wakeup(oh, &v);
  3144. _write_sysconfig(v, oh);
  3145. }
  3146. _set_idle_ioring_wakeup(oh, false);
  3147. spin_unlock_irqrestore(&oh->_lock, flags);
  3148. return 0;
  3149. }
  3150. /**
  3151. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3152. * contained in the hwmod module.
  3153. * @oh: struct omap_hwmod *
  3154. * @name: name of the reset line to lookup and assert
  3155. *
  3156. * Some IP like dsp, ipu or iva contain processor that require
  3157. * an HW reset line to be assert / deassert in order to enable fully
  3158. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3159. * yet supported on this OMAP; otherwise, passes along the return value
  3160. * from _assert_hardreset().
  3161. */
  3162. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3163. {
  3164. int ret;
  3165. unsigned long flags;
  3166. if (!oh)
  3167. return -EINVAL;
  3168. spin_lock_irqsave(&oh->_lock, flags);
  3169. ret = _assert_hardreset(oh, name);
  3170. spin_unlock_irqrestore(&oh->_lock, flags);
  3171. return ret;
  3172. }
  3173. /**
  3174. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3175. * contained in the hwmod module.
  3176. * @oh: struct omap_hwmod *
  3177. * @name: name of the reset line to look up and deassert
  3178. *
  3179. * Some IP like dsp, ipu or iva contain processor that require
  3180. * an HW reset line to be assert / deassert in order to enable fully
  3181. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3182. * yet supported on this OMAP; otherwise, passes along the return value
  3183. * from _deassert_hardreset().
  3184. */
  3185. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3186. {
  3187. int ret;
  3188. unsigned long flags;
  3189. if (!oh)
  3190. return -EINVAL;
  3191. spin_lock_irqsave(&oh->_lock, flags);
  3192. ret = _deassert_hardreset(oh, name);
  3193. spin_unlock_irqrestore(&oh->_lock, flags);
  3194. return ret;
  3195. }
  3196. /**
  3197. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3198. * @classname: struct omap_hwmod_class name to search for
  3199. * @fn: callback function pointer to call for each hwmod in class @classname
  3200. * @user: arbitrary context data to pass to the callback function
  3201. *
  3202. * For each omap_hwmod of class @classname, call @fn.
  3203. * If the callback function returns something other than
  3204. * zero, the iterator is terminated, and the callback function's return
  3205. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3206. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3207. */
  3208. int omap_hwmod_for_each_by_class(const char *classname,
  3209. int (*fn)(struct omap_hwmod *oh,
  3210. void *user),
  3211. void *user)
  3212. {
  3213. struct omap_hwmod *temp_oh;
  3214. int ret = 0;
  3215. if (!classname || !fn)
  3216. return -EINVAL;
  3217. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3218. __func__, classname);
  3219. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3220. if (!strcmp(temp_oh->class->name, classname)) {
  3221. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3222. __func__, temp_oh->name);
  3223. ret = (*fn)(temp_oh, user);
  3224. if (ret)
  3225. break;
  3226. }
  3227. }
  3228. if (ret)
  3229. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3230. __func__, ret);
  3231. return ret;
  3232. }
  3233. /**
  3234. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3235. * @oh: struct omap_hwmod *
  3236. * @state: state that _setup() should leave the hwmod in
  3237. *
  3238. * Sets the hwmod state that @oh will enter at the end of _setup()
  3239. * (called by omap_hwmod_setup_*()). See also the documentation
  3240. * for _setup_postsetup(), above. Returns 0 upon success or
  3241. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3242. * in the wrong state.
  3243. */
  3244. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3245. {
  3246. int ret;
  3247. unsigned long flags;
  3248. if (!oh)
  3249. return -EINVAL;
  3250. if (state != _HWMOD_STATE_DISABLED &&
  3251. state != _HWMOD_STATE_ENABLED &&
  3252. state != _HWMOD_STATE_IDLE)
  3253. return -EINVAL;
  3254. spin_lock_irqsave(&oh->_lock, flags);
  3255. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3256. ret = -EINVAL;
  3257. goto ohsps_unlock;
  3258. }
  3259. oh->_postsetup_state = state;
  3260. ret = 0;
  3261. ohsps_unlock:
  3262. spin_unlock_irqrestore(&oh->_lock, flags);
  3263. return ret;
  3264. }
  3265. /**
  3266. * omap_hwmod_get_context_loss_count - get lost context count
  3267. * @oh: struct omap_hwmod *
  3268. *
  3269. * Returns the context loss count of associated @oh
  3270. * upon success, or zero if no context loss data is available.
  3271. *
  3272. * On OMAP4, this queries the per-hwmod context loss register,
  3273. * assuming one exists. If not, or on OMAP2/3, this queries the
  3274. * enclosing powerdomain context loss count.
  3275. */
  3276. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3277. {
  3278. struct powerdomain *pwrdm;
  3279. int ret = 0;
  3280. if (soc_ops.get_context_lost)
  3281. return soc_ops.get_context_lost(oh);
  3282. pwrdm = omap_hwmod_get_pwrdm(oh);
  3283. if (pwrdm)
  3284. ret = pwrdm_get_context_loss_count(pwrdm);
  3285. return ret;
  3286. }
  3287. /**
  3288. * omap_hwmod_init - initialize the hwmod code
  3289. *
  3290. * Sets up some function pointers needed by the hwmod code to operate on the
  3291. * currently-booted SoC. Intended to be called once during kernel init
  3292. * before any hwmods are registered. No return value.
  3293. */
  3294. void __init omap_hwmod_init(void)
  3295. {
  3296. if (cpu_is_omap24xx()) {
  3297. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3298. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3299. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3300. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3301. } else if (cpu_is_omap34xx()) {
  3302. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3303. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3304. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3305. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3306. soc_ops.init_clkdm = _init_clkdm;
  3307. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3308. soc_ops.enable_module = _omap4_enable_module;
  3309. soc_ops.disable_module = _omap4_disable_module;
  3310. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3311. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3312. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3313. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3314. soc_ops.init_clkdm = _init_clkdm;
  3315. soc_ops.update_context_lost = _omap4_update_context_lost;
  3316. soc_ops.get_context_lost = _omap4_get_context_lost;
  3317. } else if (cpu_is_ti816x() || soc_is_am33xx() || soc_is_am43xx()) {
  3318. soc_ops.enable_module = _omap4_enable_module;
  3319. soc_ops.disable_module = _omap4_disable_module;
  3320. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3321. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3322. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3323. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3324. soc_ops.init_clkdm = _init_clkdm;
  3325. } else {
  3326. WARN(1, "omap_hwmod: unknown SoC type\n");
  3327. }
  3328. inited = true;
  3329. }
  3330. /**
  3331. * omap_hwmod_get_main_clk - get pointer to main clock name
  3332. * @oh: struct omap_hwmod *
  3333. *
  3334. * Returns the main clock name assocated with @oh upon success,
  3335. * or NULL if @oh is NULL.
  3336. */
  3337. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3338. {
  3339. if (!oh)
  3340. return NULL;
  3341. return oh->main_clk;
  3342. }