pci.c 158 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCI Bus Services, see include/linux/pci.h for further explanation.
  4. *
  5. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  6. * David Mosberger-Tang
  7. *
  8. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  9. */
  10. #include <linux/acpi.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/dmi.h>
  14. #include <linux/init.h>
  15. #include <linux/of.h>
  16. #include <linux/of_pci.h>
  17. #include <linux/pci.h>
  18. #include <linux/pm.h>
  19. #include <linux/slab.h>
  20. #include <linux/module.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/string.h>
  23. #include <linux/log2.h>
  24. #include <linux/logic_pio.h>
  25. #include <linux/pci-aspm.h>
  26. #include <linux/pm_wakeup.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/device.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/pci_hotplug.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/pci-ats.h>
  33. #include <asm/setup.h>
  34. #include <asm/dma.h>
  35. #include <linux/aer.h>
  36. #include "pci.h"
  37. const char *pci_power_names[] = {
  38. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  39. };
  40. EXPORT_SYMBOL_GPL(pci_power_names);
  41. int isa_dma_bridge_buggy;
  42. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  43. int pci_pci_problems;
  44. EXPORT_SYMBOL(pci_pci_problems);
  45. unsigned int pci_pm_d3_delay;
  46. static void pci_pme_list_scan(struct work_struct *work);
  47. static LIST_HEAD(pci_pme_list);
  48. static DEFINE_MUTEX(pci_pme_list_mutex);
  49. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  50. struct pci_pme_device {
  51. struct list_head list;
  52. struct pci_dev *dev;
  53. };
  54. #define PME_TIMEOUT 1000 /* How long between PME checks */
  55. static void pci_dev_d3_sleep(struct pci_dev *dev)
  56. {
  57. unsigned int delay = dev->d3_delay;
  58. if (delay < pci_pm_d3_delay)
  59. delay = pci_pm_d3_delay;
  60. if (delay)
  61. msleep(delay);
  62. }
  63. #ifdef CONFIG_PCI_DOMAINS
  64. int pci_domains_supported = 1;
  65. #endif
  66. #define DEFAULT_CARDBUS_IO_SIZE (256)
  67. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  68. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  69. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  70. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  71. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  72. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  73. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  74. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  75. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  76. #define DEFAULT_HOTPLUG_BUS_SIZE 1
  77. unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  78. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
  79. /*
  80. * The default CLS is used if arch didn't set CLS explicitly and not
  81. * all pci devices agree on the same value. Arch can override either
  82. * the dfl or actual value as it sees fit. Don't forget this is
  83. * measured in 32-bit words, not bytes.
  84. */
  85. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  86. u8 pci_cache_line_size;
  87. /*
  88. * If we set up a device for bus mastering, we need to check the latency
  89. * timer as certain BIOSes forget to set it properly.
  90. */
  91. unsigned int pcibios_max_latency = 255;
  92. /* If set, the PCIe ARI capability will not be used. */
  93. static bool pcie_ari_disabled;
  94. /* If set, the PCIe ATS capability will not be used. */
  95. static bool pcie_ats_disabled;
  96. bool pci_ats_disabled(void)
  97. {
  98. return pcie_ats_disabled;
  99. }
  100. /* Disable bridge_d3 for all PCIe ports */
  101. static bool pci_bridge_d3_disable;
  102. /* Force bridge_d3 for all PCIe ports */
  103. static bool pci_bridge_d3_force;
  104. static int __init pcie_port_pm_setup(char *str)
  105. {
  106. if (!strcmp(str, "off"))
  107. pci_bridge_d3_disable = true;
  108. else if (!strcmp(str, "force"))
  109. pci_bridge_d3_force = true;
  110. return 1;
  111. }
  112. __setup("pcie_port_pm=", pcie_port_pm_setup);
  113. /* Time to wait after a reset for device to become responsive */
  114. #define PCIE_RESET_READY_POLL_MS 60000
  115. /**
  116. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  117. * @bus: pointer to PCI bus structure to search
  118. *
  119. * Given a PCI bus, returns the highest PCI bus number present in the set
  120. * including the given PCI bus and its list of child PCI buses.
  121. */
  122. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  123. {
  124. struct pci_bus *tmp;
  125. unsigned char max, n;
  126. max = bus->busn_res.end;
  127. list_for_each_entry(tmp, &bus->children, node) {
  128. n = pci_bus_max_busnr(tmp);
  129. if (n > max)
  130. max = n;
  131. }
  132. return max;
  133. }
  134. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  135. #ifdef CONFIG_HAS_IOMEM
  136. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  137. {
  138. struct resource *res = &pdev->resource[bar];
  139. /*
  140. * Make sure the BAR is actually a memory resource, not an IO resource
  141. */
  142. if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
  143. pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
  144. return NULL;
  145. }
  146. return ioremap_nocache(res->start, resource_size(res));
  147. }
  148. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  149. void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
  150. {
  151. /*
  152. * Make sure the BAR is actually a memory resource, not an IO resource
  153. */
  154. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  155. WARN_ON(1);
  156. return NULL;
  157. }
  158. return ioremap_wc(pci_resource_start(pdev, bar),
  159. pci_resource_len(pdev, bar));
  160. }
  161. EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
  162. #endif
  163. /**
  164. * pci_dev_str_match_path - test if a path string matches a device
  165. * @dev: the PCI device to test
  166. * @p: string to match the device against
  167. * @endptr: pointer to the string after the match
  168. *
  169. * Test if a string (typically from a kernel parameter) formatted as a
  170. * path of device/function addresses matches a PCI device. The string must
  171. * be of the form:
  172. *
  173. * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
  174. *
  175. * A path for a device can be obtained using 'lspci -t'. Using a path
  176. * is more robust against bus renumbering than using only a single bus,
  177. * device and function address.
  178. *
  179. * Returns 1 if the string matches the device, 0 if it does not and
  180. * a negative error code if it fails to parse the string.
  181. */
  182. static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
  183. const char **endptr)
  184. {
  185. int ret;
  186. int seg, bus, slot, func;
  187. char *wpath, *p;
  188. char end;
  189. *endptr = strchrnul(path, ';');
  190. wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
  191. if (!wpath)
  192. return -ENOMEM;
  193. while (1) {
  194. p = strrchr(wpath, '/');
  195. if (!p)
  196. break;
  197. ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
  198. if (ret != 2) {
  199. ret = -EINVAL;
  200. goto free_and_exit;
  201. }
  202. if (dev->devfn != PCI_DEVFN(slot, func)) {
  203. ret = 0;
  204. goto free_and_exit;
  205. }
  206. /*
  207. * Note: we don't need to get a reference to the upstream
  208. * bridge because we hold a reference to the top level
  209. * device which should hold a reference to the bridge,
  210. * and so on.
  211. */
  212. dev = pci_upstream_bridge(dev);
  213. if (!dev) {
  214. ret = 0;
  215. goto free_and_exit;
  216. }
  217. *p = 0;
  218. }
  219. ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
  220. &func, &end);
  221. if (ret != 4) {
  222. seg = 0;
  223. ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
  224. if (ret != 3) {
  225. ret = -EINVAL;
  226. goto free_and_exit;
  227. }
  228. }
  229. ret = (seg == pci_domain_nr(dev->bus) &&
  230. bus == dev->bus->number &&
  231. dev->devfn == PCI_DEVFN(slot, func));
  232. free_and_exit:
  233. kfree(wpath);
  234. return ret;
  235. }
  236. /**
  237. * pci_dev_str_match - test if a string matches a device
  238. * @dev: the PCI device to test
  239. * @p: string to match the device against
  240. * @endptr: pointer to the string after the match
  241. *
  242. * Test if a string (typically from a kernel parameter) matches a specified
  243. * PCI device. The string may be of one of the following formats:
  244. *
  245. * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
  246. * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
  247. *
  248. * The first format specifies a PCI bus/device/function address which
  249. * may change if new hardware is inserted, if motherboard firmware changes,
  250. * or due to changes caused in kernel parameters. If the domain is
  251. * left unspecified, it is taken to be 0. In order to be robust against
  252. * bus renumbering issues, a path of PCI device/function numbers may be used
  253. * to address the specific device. The path for a device can be determined
  254. * through the use of 'lspci -t'.
  255. *
  256. * The second format matches devices using IDs in the configuration
  257. * space which may match multiple devices in the system. A value of 0
  258. * for any field will match all devices. (Note: this differs from
  259. * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
  260. * legacy reasons and convenience so users don't have to specify
  261. * FFFFFFFFs on the command line.)
  262. *
  263. * Returns 1 if the string matches the device, 0 if it does not and
  264. * a negative error code if the string cannot be parsed.
  265. */
  266. static int pci_dev_str_match(struct pci_dev *dev, const char *p,
  267. const char **endptr)
  268. {
  269. int ret;
  270. int count;
  271. unsigned short vendor, device, subsystem_vendor, subsystem_device;
  272. if (strncmp(p, "pci:", 4) == 0) {
  273. /* PCI vendor/device (subvendor/subdevice) IDs are specified */
  274. p += 4;
  275. ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
  276. &subsystem_vendor, &subsystem_device, &count);
  277. if (ret != 4) {
  278. ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
  279. if (ret != 2)
  280. return -EINVAL;
  281. subsystem_vendor = 0;
  282. subsystem_device = 0;
  283. }
  284. p += count;
  285. if ((!vendor || vendor == dev->vendor) &&
  286. (!device || device == dev->device) &&
  287. (!subsystem_vendor ||
  288. subsystem_vendor == dev->subsystem_vendor) &&
  289. (!subsystem_device ||
  290. subsystem_device == dev->subsystem_device))
  291. goto found;
  292. } else {
  293. /*
  294. * PCI Bus, Device, Function IDs are specified
  295. * (optionally, may include a path of devfns following it)
  296. */
  297. ret = pci_dev_str_match_path(dev, p, &p);
  298. if (ret < 0)
  299. return ret;
  300. else if (ret)
  301. goto found;
  302. }
  303. *endptr = p;
  304. return 0;
  305. found:
  306. *endptr = p;
  307. return 1;
  308. }
  309. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  310. u8 pos, int cap, int *ttl)
  311. {
  312. u8 id;
  313. u16 ent;
  314. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  315. while ((*ttl)--) {
  316. if (pos < 0x40)
  317. break;
  318. pos &= ~3;
  319. pci_bus_read_config_word(bus, devfn, pos, &ent);
  320. id = ent & 0xff;
  321. if (id == 0xff)
  322. break;
  323. if (id == cap)
  324. return pos;
  325. pos = (ent >> 8);
  326. }
  327. return 0;
  328. }
  329. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  330. u8 pos, int cap)
  331. {
  332. int ttl = PCI_FIND_CAP_TTL;
  333. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  334. }
  335. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  336. {
  337. return __pci_find_next_cap(dev->bus, dev->devfn,
  338. pos + PCI_CAP_LIST_NEXT, cap);
  339. }
  340. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  341. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  342. unsigned int devfn, u8 hdr_type)
  343. {
  344. u16 status;
  345. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  346. if (!(status & PCI_STATUS_CAP_LIST))
  347. return 0;
  348. switch (hdr_type) {
  349. case PCI_HEADER_TYPE_NORMAL:
  350. case PCI_HEADER_TYPE_BRIDGE:
  351. return PCI_CAPABILITY_LIST;
  352. case PCI_HEADER_TYPE_CARDBUS:
  353. return PCI_CB_CAPABILITY_LIST;
  354. }
  355. return 0;
  356. }
  357. /**
  358. * pci_find_capability - query for devices' capabilities
  359. * @dev: PCI device to query
  360. * @cap: capability code
  361. *
  362. * Tell if a device supports a given PCI capability.
  363. * Returns the address of the requested capability structure within the
  364. * device's PCI configuration space or 0 in case the device does not
  365. * support it. Possible values for @cap:
  366. *
  367. * %PCI_CAP_ID_PM Power Management
  368. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  369. * %PCI_CAP_ID_VPD Vital Product Data
  370. * %PCI_CAP_ID_SLOTID Slot Identification
  371. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  372. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  373. * %PCI_CAP_ID_PCIX PCI-X
  374. * %PCI_CAP_ID_EXP PCI Express
  375. */
  376. int pci_find_capability(struct pci_dev *dev, int cap)
  377. {
  378. int pos;
  379. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  380. if (pos)
  381. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  382. return pos;
  383. }
  384. EXPORT_SYMBOL(pci_find_capability);
  385. /**
  386. * pci_bus_find_capability - query for devices' capabilities
  387. * @bus: the PCI bus to query
  388. * @devfn: PCI device to query
  389. * @cap: capability code
  390. *
  391. * Like pci_find_capability() but works for pci devices that do not have a
  392. * pci_dev structure set up yet.
  393. *
  394. * Returns the address of the requested capability structure within the
  395. * device's PCI configuration space or 0 in case the device does not
  396. * support it.
  397. */
  398. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  399. {
  400. int pos;
  401. u8 hdr_type;
  402. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  403. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  404. if (pos)
  405. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  406. return pos;
  407. }
  408. EXPORT_SYMBOL(pci_bus_find_capability);
  409. /**
  410. * pci_find_next_ext_capability - Find an extended capability
  411. * @dev: PCI device to query
  412. * @start: address at which to start looking (0 to start at beginning of list)
  413. * @cap: capability code
  414. *
  415. * Returns the address of the next matching extended capability structure
  416. * within the device's PCI configuration space or 0 if the device does
  417. * not support it. Some capabilities can occur several times, e.g., the
  418. * vendor-specific capability, and this provides a way to find them all.
  419. */
  420. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  421. {
  422. u32 header;
  423. int ttl;
  424. int pos = PCI_CFG_SPACE_SIZE;
  425. /* minimum 8 bytes per capability */
  426. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  427. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  428. return 0;
  429. if (start)
  430. pos = start;
  431. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  432. return 0;
  433. /*
  434. * If we have no capabilities, this is indicated by cap ID,
  435. * cap version and next pointer all being 0.
  436. */
  437. if (header == 0)
  438. return 0;
  439. while (ttl-- > 0) {
  440. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  441. return pos;
  442. pos = PCI_EXT_CAP_NEXT(header);
  443. if (pos < PCI_CFG_SPACE_SIZE)
  444. break;
  445. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  446. break;
  447. }
  448. return 0;
  449. }
  450. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  451. /**
  452. * pci_find_ext_capability - Find an extended capability
  453. * @dev: PCI device to query
  454. * @cap: capability code
  455. *
  456. * Returns the address of the requested extended capability structure
  457. * within the device's PCI configuration space or 0 if the device does
  458. * not support it. Possible values for @cap:
  459. *
  460. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  461. * %PCI_EXT_CAP_ID_VC Virtual Channel
  462. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  463. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  464. */
  465. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  466. {
  467. return pci_find_next_ext_capability(dev, 0, cap);
  468. }
  469. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  470. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  471. {
  472. int rc, ttl = PCI_FIND_CAP_TTL;
  473. u8 cap, mask;
  474. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  475. mask = HT_3BIT_CAP_MASK;
  476. else
  477. mask = HT_5BIT_CAP_MASK;
  478. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  479. PCI_CAP_ID_HT, &ttl);
  480. while (pos) {
  481. rc = pci_read_config_byte(dev, pos + 3, &cap);
  482. if (rc != PCIBIOS_SUCCESSFUL)
  483. return 0;
  484. if ((cap & mask) == ht_cap)
  485. return pos;
  486. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  487. pos + PCI_CAP_LIST_NEXT,
  488. PCI_CAP_ID_HT, &ttl);
  489. }
  490. return 0;
  491. }
  492. /**
  493. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  494. * @dev: PCI device to query
  495. * @pos: Position from which to continue searching
  496. * @ht_cap: Hypertransport capability code
  497. *
  498. * To be used in conjunction with pci_find_ht_capability() to search for
  499. * all capabilities matching @ht_cap. @pos should always be a value returned
  500. * from pci_find_ht_capability().
  501. *
  502. * NB. To be 100% safe against broken PCI devices, the caller should take
  503. * steps to avoid an infinite loop.
  504. */
  505. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  506. {
  507. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  508. }
  509. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  510. /**
  511. * pci_find_ht_capability - query a device's Hypertransport capabilities
  512. * @dev: PCI device to query
  513. * @ht_cap: Hypertransport capability code
  514. *
  515. * Tell if a device supports a given Hypertransport capability.
  516. * Returns an address within the device's PCI configuration space
  517. * or 0 in case the device does not support the request capability.
  518. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  519. * which has a Hypertransport capability matching @ht_cap.
  520. */
  521. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  522. {
  523. int pos;
  524. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  525. if (pos)
  526. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  527. return pos;
  528. }
  529. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  530. /**
  531. * pci_find_parent_resource - return resource region of parent bus of given region
  532. * @dev: PCI device structure contains resources to be searched
  533. * @res: child resource record for which parent is sought
  534. *
  535. * For given resource region of given device, return the resource
  536. * region of parent bus the given region is contained in.
  537. */
  538. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  539. struct resource *res)
  540. {
  541. const struct pci_bus *bus = dev->bus;
  542. struct resource *r;
  543. int i;
  544. pci_bus_for_each_resource(bus, r, i) {
  545. if (!r)
  546. continue;
  547. if (resource_contains(r, res)) {
  548. /*
  549. * If the window is prefetchable but the BAR is
  550. * not, the allocator made a mistake.
  551. */
  552. if (r->flags & IORESOURCE_PREFETCH &&
  553. !(res->flags & IORESOURCE_PREFETCH))
  554. return NULL;
  555. /*
  556. * If we're below a transparent bridge, there may
  557. * be both a positively-decoded aperture and a
  558. * subtractively-decoded region that contain the BAR.
  559. * We want the positively-decoded one, so this depends
  560. * on pci_bus_for_each_resource() giving us those
  561. * first.
  562. */
  563. return r;
  564. }
  565. }
  566. return NULL;
  567. }
  568. EXPORT_SYMBOL(pci_find_parent_resource);
  569. /**
  570. * pci_find_resource - Return matching PCI device resource
  571. * @dev: PCI device to query
  572. * @res: Resource to look for
  573. *
  574. * Goes over standard PCI resources (BARs) and checks if the given resource
  575. * is partially or fully contained in any of them. In that case the
  576. * matching resource is returned, %NULL otherwise.
  577. */
  578. struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
  579. {
  580. int i;
  581. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  582. struct resource *r = &dev->resource[i];
  583. if (r->start && resource_contains(r, res))
  584. return r;
  585. }
  586. return NULL;
  587. }
  588. EXPORT_SYMBOL(pci_find_resource);
  589. /**
  590. * pci_find_pcie_root_port - return PCIe Root Port
  591. * @dev: PCI device to query
  592. *
  593. * Traverse up the parent chain and return the PCIe Root Port PCI Device
  594. * for a given PCI Device.
  595. */
  596. struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
  597. {
  598. struct pci_dev *bridge, *highest_pcie_bridge = dev;
  599. bridge = pci_upstream_bridge(dev);
  600. while (bridge && pci_is_pcie(bridge)) {
  601. highest_pcie_bridge = bridge;
  602. bridge = pci_upstream_bridge(bridge);
  603. }
  604. if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
  605. return NULL;
  606. return highest_pcie_bridge;
  607. }
  608. EXPORT_SYMBOL(pci_find_pcie_root_port);
  609. /**
  610. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  611. * @dev: the PCI device to operate on
  612. * @pos: config space offset of status word
  613. * @mask: mask of bit(s) to care about in status word
  614. *
  615. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  616. */
  617. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  618. {
  619. int i;
  620. /* Wait for Transaction Pending bit clean */
  621. for (i = 0; i < 4; i++) {
  622. u16 status;
  623. if (i)
  624. msleep((1 << (i - 1)) * 100);
  625. pci_read_config_word(dev, pos, &status);
  626. if (!(status & mask))
  627. return 1;
  628. }
  629. return 0;
  630. }
  631. /**
  632. * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
  633. * @dev: PCI device to have its BARs restored
  634. *
  635. * Restore the BAR values for a given device, so as to make it
  636. * accessible by its driver.
  637. */
  638. static void pci_restore_bars(struct pci_dev *dev)
  639. {
  640. int i;
  641. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  642. pci_update_resource(dev, i);
  643. }
  644. static const struct pci_platform_pm_ops *pci_platform_pm;
  645. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
  646. {
  647. if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
  648. !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
  649. return -EINVAL;
  650. pci_platform_pm = ops;
  651. return 0;
  652. }
  653. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  654. {
  655. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  656. }
  657. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  658. pci_power_t t)
  659. {
  660. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  661. }
  662. static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
  663. {
  664. return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
  665. }
  666. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  667. {
  668. return pci_platform_pm ?
  669. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  670. }
  671. static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
  672. {
  673. return pci_platform_pm ?
  674. pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
  675. }
  676. static inline bool platform_pci_need_resume(struct pci_dev *dev)
  677. {
  678. return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
  679. }
  680. /**
  681. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  682. * given PCI device
  683. * @dev: PCI device to handle.
  684. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  685. *
  686. * RETURN VALUE:
  687. * -EINVAL if the requested state is invalid.
  688. * -EIO if device does not support PCI PM or its PM capabilities register has a
  689. * wrong version, or device doesn't support the requested state.
  690. * 0 if device already is in the requested state.
  691. * 0 if device's power state has been successfully changed.
  692. */
  693. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  694. {
  695. u16 pmcsr;
  696. bool need_restore = false;
  697. /* Check if we're already there */
  698. if (dev->current_state == state)
  699. return 0;
  700. if (!dev->pm_cap)
  701. return -EIO;
  702. if (state < PCI_D0 || state > PCI_D3hot)
  703. return -EINVAL;
  704. /* Validate current state:
  705. * Can enter D0 from any state, but if we can only go deeper
  706. * to sleep if we're already in a low power state
  707. */
  708. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  709. && dev->current_state > state) {
  710. pci_err(dev, "invalid power transition (from state %d to %d)\n",
  711. dev->current_state, state);
  712. return -EINVAL;
  713. }
  714. /* check if this device supports the desired state */
  715. if ((state == PCI_D1 && !dev->d1_support)
  716. || (state == PCI_D2 && !dev->d2_support))
  717. return -EIO;
  718. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  719. /* If we're (effectively) in D3, force entire word to 0.
  720. * This doesn't affect PME_Status, disables PME_En, and
  721. * sets PowerState to 0.
  722. */
  723. switch (dev->current_state) {
  724. case PCI_D0:
  725. case PCI_D1:
  726. case PCI_D2:
  727. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  728. pmcsr |= state;
  729. break;
  730. case PCI_D3hot:
  731. case PCI_D3cold:
  732. case PCI_UNKNOWN: /* Boot-up */
  733. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  734. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  735. need_restore = true;
  736. /* Fall-through: force to D0 */
  737. default:
  738. pmcsr = 0;
  739. break;
  740. }
  741. /* enter specified state */
  742. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  743. /* Mandatory power management transition delays */
  744. /* see PCI PM 1.1 5.6.1 table 18 */
  745. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  746. pci_dev_d3_sleep(dev);
  747. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  748. udelay(PCI_PM_D2_DELAY);
  749. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  750. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  751. if (dev->current_state != state && printk_ratelimit())
  752. pci_info(dev, "Refused to change power state, currently in D%d\n",
  753. dev->current_state);
  754. /*
  755. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  756. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  757. * from D3hot to D0 _may_ perform an internal reset, thereby
  758. * going to "D0 Uninitialized" rather than "D0 Initialized".
  759. * For example, at least some versions of the 3c905B and the
  760. * 3c556B exhibit this behaviour.
  761. *
  762. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  763. * devices in a D3hot state at boot. Consequently, we need to
  764. * restore at least the BARs so that the device will be
  765. * accessible to its driver.
  766. */
  767. if (need_restore)
  768. pci_restore_bars(dev);
  769. if (dev->bus->self)
  770. pcie_aspm_pm_state_change(dev->bus->self);
  771. return 0;
  772. }
  773. /**
  774. * pci_update_current_state - Read power state of given device and cache it
  775. * @dev: PCI device to handle.
  776. * @state: State to cache in case the device doesn't have the PM capability
  777. *
  778. * The power state is read from the PMCSR register, which however is
  779. * inaccessible in D3cold. The platform firmware is therefore queried first
  780. * to detect accessibility of the register. In case the platform firmware
  781. * reports an incorrect state or the device isn't power manageable by the
  782. * platform at all, we try to detect D3cold by testing accessibility of the
  783. * vendor ID in config space.
  784. */
  785. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  786. {
  787. if (platform_pci_get_power_state(dev) == PCI_D3cold ||
  788. !pci_device_is_present(dev)) {
  789. dev->current_state = PCI_D3cold;
  790. } else if (dev->pm_cap) {
  791. u16 pmcsr;
  792. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  793. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  794. } else {
  795. dev->current_state = state;
  796. }
  797. }
  798. /**
  799. * pci_power_up - Put the given device into D0 forcibly
  800. * @dev: PCI device to power up
  801. */
  802. void pci_power_up(struct pci_dev *dev)
  803. {
  804. if (platform_pci_power_manageable(dev))
  805. platform_pci_set_power_state(dev, PCI_D0);
  806. pci_raw_set_power_state(dev, PCI_D0);
  807. pci_update_current_state(dev, PCI_D0);
  808. }
  809. /**
  810. * pci_platform_power_transition - Use platform to change device power state
  811. * @dev: PCI device to handle.
  812. * @state: State to put the device into.
  813. */
  814. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  815. {
  816. int error;
  817. if (platform_pci_power_manageable(dev)) {
  818. error = platform_pci_set_power_state(dev, state);
  819. if (!error)
  820. pci_update_current_state(dev, state);
  821. } else
  822. error = -ENODEV;
  823. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  824. dev->current_state = PCI_D0;
  825. return error;
  826. }
  827. /**
  828. * pci_wakeup - Wake up a PCI device
  829. * @pci_dev: Device to handle.
  830. * @ign: ignored parameter
  831. */
  832. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  833. {
  834. pci_wakeup_event(pci_dev);
  835. pm_request_resume(&pci_dev->dev);
  836. return 0;
  837. }
  838. /**
  839. * pci_wakeup_bus - Walk given bus and wake up devices on it
  840. * @bus: Top bus of the subtree to walk.
  841. */
  842. void pci_wakeup_bus(struct pci_bus *bus)
  843. {
  844. if (bus)
  845. pci_walk_bus(bus, pci_wakeup, NULL);
  846. }
  847. /**
  848. * __pci_start_power_transition - Start power transition of a PCI device
  849. * @dev: PCI device to handle.
  850. * @state: State to put the device into.
  851. */
  852. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  853. {
  854. if (state == PCI_D0) {
  855. pci_platform_power_transition(dev, PCI_D0);
  856. /*
  857. * Mandatory power management transition delays, see
  858. * PCI Express Base Specification Revision 2.0 Section
  859. * 6.6.1: Conventional Reset. Do not delay for
  860. * devices powered on/off by corresponding bridge,
  861. * because have already delayed for the bridge.
  862. */
  863. if (dev->runtime_d3cold) {
  864. if (dev->d3cold_delay)
  865. msleep(dev->d3cold_delay);
  866. /*
  867. * When powering on a bridge from D3cold, the
  868. * whole hierarchy may be powered on into
  869. * D0uninitialized state, resume them to give
  870. * them a chance to suspend again
  871. */
  872. pci_wakeup_bus(dev->subordinate);
  873. }
  874. }
  875. }
  876. /**
  877. * __pci_dev_set_current_state - Set current state of a PCI device
  878. * @dev: Device to handle
  879. * @data: pointer to state to be set
  880. */
  881. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  882. {
  883. pci_power_t state = *(pci_power_t *)data;
  884. dev->current_state = state;
  885. return 0;
  886. }
  887. /**
  888. * pci_bus_set_current_state - Walk given bus and set current state of devices
  889. * @bus: Top bus of the subtree to walk.
  890. * @state: state to be set
  891. */
  892. void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  893. {
  894. if (bus)
  895. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  896. }
  897. /**
  898. * __pci_complete_power_transition - Complete power transition of a PCI device
  899. * @dev: PCI device to handle.
  900. * @state: State to put the device into.
  901. *
  902. * This function should not be called directly by device drivers.
  903. */
  904. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  905. {
  906. int ret;
  907. if (state <= PCI_D0)
  908. return -EINVAL;
  909. ret = pci_platform_power_transition(dev, state);
  910. /* Power off the bridge may power off the whole hierarchy */
  911. if (!ret && state == PCI_D3cold)
  912. pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  913. return ret;
  914. }
  915. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  916. /**
  917. * pci_set_power_state - Set the power state of a PCI device
  918. * @dev: PCI device to handle.
  919. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  920. *
  921. * Transition a device to a new power state, using the platform firmware and/or
  922. * the device's PCI PM registers.
  923. *
  924. * RETURN VALUE:
  925. * -EINVAL if the requested state is invalid.
  926. * -EIO if device does not support PCI PM or its PM capabilities register has a
  927. * wrong version, or device doesn't support the requested state.
  928. * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
  929. * 0 if device already is in the requested state.
  930. * 0 if the transition is to D3 but D3 is not supported.
  931. * 0 if device's power state has been successfully changed.
  932. */
  933. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  934. {
  935. int error;
  936. /* bound the state we're entering */
  937. if (state > PCI_D3cold)
  938. state = PCI_D3cold;
  939. else if (state < PCI_D0)
  940. state = PCI_D0;
  941. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  942. /*
  943. * If the device or the parent bridge do not support PCI PM,
  944. * ignore the request if we're doing anything other than putting
  945. * it into D0 (which would only happen on boot).
  946. */
  947. return 0;
  948. /* Check if we're already there */
  949. if (dev->current_state == state)
  950. return 0;
  951. __pci_start_power_transition(dev, state);
  952. /* This device is quirked not to be put into D3, so
  953. don't put it in D3 */
  954. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  955. return 0;
  956. /*
  957. * To put device in D3cold, we put device into D3hot in native
  958. * way, then put device into D3cold with platform ops
  959. */
  960. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  961. PCI_D3hot : state);
  962. if (!__pci_complete_power_transition(dev, state))
  963. error = 0;
  964. return error;
  965. }
  966. EXPORT_SYMBOL(pci_set_power_state);
  967. /**
  968. * pci_choose_state - Choose the power state of a PCI device
  969. * @dev: PCI device to be suspended
  970. * @state: target sleep state for the whole system. This is the value
  971. * that is passed to suspend() function.
  972. *
  973. * Returns PCI power state suitable for given device and given system
  974. * message.
  975. */
  976. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  977. {
  978. pci_power_t ret;
  979. if (!dev->pm_cap)
  980. return PCI_D0;
  981. ret = platform_pci_choose_state(dev);
  982. if (ret != PCI_POWER_ERROR)
  983. return ret;
  984. switch (state.event) {
  985. case PM_EVENT_ON:
  986. return PCI_D0;
  987. case PM_EVENT_FREEZE:
  988. case PM_EVENT_PRETHAW:
  989. /* REVISIT both freeze and pre-thaw "should" use D0 */
  990. case PM_EVENT_SUSPEND:
  991. case PM_EVENT_HIBERNATE:
  992. return PCI_D3hot;
  993. default:
  994. pci_info(dev, "unrecognized suspend event %d\n",
  995. state.event);
  996. BUG();
  997. }
  998. return PCI_D0;
  999. }
  1000. EXPORT_SYMBOL(pci_choose_state);
  1001. #define PCI_EXP_SAVE_REGS 7
  1002. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  1003. u16 cap, bool extended)
  1004. {
  1005. struct pci_cap_saved_state *tmp;
  1006. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  1007. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  1008. return tmp;
  1009. }
  1010. return NULL;
  1011. }
  1012. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  1013. {
  1014. return _pci_find_saved_cap(dev, cap, false);
  1015. }
  1016. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  1017. {
  1018. return _pci_find_saved_cap(dev, cap, true);
  1019. }
  1020. static int pci_save_pcie_state(struct pci_dev *dev)
  1021. {
  1022. int i = 0;
  1023. struct pci_cap_saved_state *save_state;
  1024. u16 *cap;
  1025. if (!pci_is_pcie(dev))
  1026. return 0;
  1027. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  1028. if (!save_state) {
  1029. pci_err(dev, "buffer not found in %s\n", __func__);
  1030. return -ENOMEM;
  1031. }
  1032. cap = (u16 *)&save_state->cap.data[0];
  1033. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  1034. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  1035. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  1036. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  1037. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  1038. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  1039. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  1040. return 0;
  1041. }
  1042. static void pci_restore_pcie_state(struct pci_dev *dev)
  1043. {
  1044. int i = 0;
  1045. struct pci_cap_saved_state *save_state;
  1046. u16 *cap;
  1047. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  1048. if (!save_state)
  1049. return;
  1050. cap = (u16 *)&save_state->cap.data[0];
  1051. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  1052. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  1053. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  1054. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  1055. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  1056. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  1057. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  1058. }
  1059. static int pci_save_pcix_state(struct pci_dev *dev)
  1060. {
  1061. int pos;
  1062. struct pci_cap_saved_state *save_state;
  1063. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  1064. if (!pos)
  1065. return 0;
  1066. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  1067. if (!save_state) {
  1068. pci_err(dev, "buffer not found in %s\n", __func__);
  1069. return -ENOMEM;
  1070. }
  1071. pci_read_config_word(dev, pos + PCI_X_CMD,
  1072. (u16 *)save_state->cap.data);
  1073. return 0;
  1074. }
  1075. static void pci_restore_pcix_state(struct pci_dev *dev)
  1076. {
  1077. int i = 0, pos;
  1078. struct pci_cap_saved_state *save_state;
  1079. u16 *cap;
  1080. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  1081. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  1082. if (!save_state || !pos)
  1083. return;
  1084. cap = (u16 *)&save_state->cap.data[0];
  1085. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  1086. }
  1087. /**
  1088. * pci_save_state - save the PCI configuration space of a device before suspending
  1089. * @dev: - PCI device that we're dealing with
  1090. */
  1091. int pci_save_state(struct pci_dev *dev)
  1092. {
  1093. int i;
  1094. /* XXX: 100% dword access ok here? */
  1095. for (i = 0; i < 16; i++)
  1096. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  1097. dev->state_saved = true;
  1098. i = pci_save_pcie_state(dev);
  1099. if (i != 0)
  1100. return i;
  1101. i = pci_save_pcix_state(dev);
  1102. if (i != 0)
  1103. return i;
  1104. return pci_save_vc_state(dev);
  1105. }
  1106. EXPORT_SYMBOL(pci_save_state);
  1107. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  1108. u32 saved_val, int retry)
  1109. {
  1110. u32 val;
  1111. pci_read_config_dword(pdev, offset, &val);
  1112. if (val == saved_val)
  1113. return;
  1114. for (;;) {
  1115. pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  1116. offset, val, saved_val);
  1117. pci_write_config_dword(pdev, offset, saved_val);
  1118. if (retry-- <= 0)
  1119. return;
  1120. pci_read_config_dword(pdev, offset, &val);
  1121. if (val == saved_val)
  1122. return;
  1123. mdelay(1);
  1124. }
  1125. }
  1126. static void pci_restore_config_space_range(struct pci_dev *pdev,
  1127. int start, int end, int retry)
  1128. {
  1129. int index;
  1130. for (index = end; index >= start; index--)
  1131. pci_restore_config_dword(pdev, 4 * index,
  1132. pdev->saved_config_space[index],
  1133. retry);
  1134. }
  1135. static void pci_restore_config_space(struct pci_dev *pdev)
  1136. {
  1137. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  1138. pci_restore_config_space_range(pdev, 10, 15, 0);
  1139. /* Restore BARs before the command register. */
  1140. pci_restore_config_space_range(pdev, 4, 9, 10);
  1141. pci_restore_config_space_range(pdev, 0, 3, 0);
  1142. } else {
  1143. pci_restore_config_space_range(pdev, 0, 15, 0);
  1144. }
  1145. }
  1146. /**
  1147. * pci_restore_state - Restore the saved state of a PCI device
  1148. * @dev: - PCI device that we're dealing with
  1149. */
  1150. void pci_restore_state(struct pci_dev *dev)
  1151. {
  1152. if (!dev->state_saved)
  1153. return;
  1154. /* PCI Express register must be restored first */
  1155. pci_restore_pcie_state(dev);
  1156. pci_restore_pasid_state(dev);
  1157. pci_restore_pri_state(dev);
  1158. pci_restore_ats_state(dev);
  1159. pci_restore_vc_state(dev);
  1160. pci_cleanup_aer_error_status_regs(dev);
  1161. pci_restore_config_space(dev);
  1162. pci_restore_pcix_state(dev);
  1163. pci_restore_msi_state(dev);
  1164. /* Restore ACS and IOV configuration state */
  1165. pci_enable_acs(dev);
  1166. pci_restore_iov_state(dev);
  1167. dev->state_saved = false;
  1168. }
  1169. EXPORT_SYMBOL(pci_restore_state);
  1170. struct pci_saved_state {
  1171. u32 config_space[16];
  1172. struct pci_cap_saved_data cap[0];
  1173. };
  1174. /**
  1175. * pci_store_saved_state - Allocate and return an opaque struct containing
  1176. * the device saved state.
  1177. * @dev: PCI device that we're dealing with
  1178. *
  1179. * Return NULL if no state or error.
  1180. */
  1181. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  1182. {
  1183. struct pci_saved_state *state;
  1184. struct pci_cap_saved_state *tmp;
  1185. struct pci_cap_saved_data *cap;
  1186. size_t size;
  1187. if (!dev->state_saved)
  1188. return NULL;
  1189. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  1190. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  1191. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1192. state = kzalloc(size, GFP_KERNEL);
  1193. if (!state)
  1194. return NULL;
  1195. memcpy(state->config_space, dev->saved_config_space,
  1196. sizeof(state->config_space));
  1197. cap = state->cap;
  1198. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  1199. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1200. memcpy(cap, &tmp->cap, len);
  1201. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  1202. }
  1203. /* Empty cap_save terminates list */
  1204. return state;
  1205. }
  1206. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  1207. /**
  1208. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  1209. * @dev: PCI device that we're dealing with
  1210. * @state: Saved state returned from pci_store_saved_state()
  1211. */
  1212. int pci_load_saved_state(struct pci_dev *dev,
  1213. struct pci_saved_state *state)
  1214. {
  1215. struct pci_cap_saved_data *cap;
  1216. dev->state_saved = false;
  1217. if (!state)
  1218. return 0;
  1219. memcpy(dev->saved_config_space, state->config_space,
  1220. sizeof(state->config_space));
  1221. cap = state->cap;
  1222. while (cap->size) {
  1223. struct pci_cap_saved_state *tmp;
  1224. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  1225. if (!tmp || tmp->cap.size != cap->size)
  1226. return -EINVAL;
  1227. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  1228. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  1229. sizeof(struct pci_cap_saved_data) + cap->size);
  1230. }
  1231. dev->state_saved = true;
  1232. return 0;
  1233. }
  1234. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  1235. /**
  1236. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1237. * and free the memory allocated for it.
  1238. * @dev: PCI device that we're dealing with
  1239. * @state: Pointer to saved state returned from pci_store_saved_state()
  1240. */
  1241. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1242. struct pci_saved_state **state)
  1243. {
  1244. int ret = pci_load_saved_state(dev, *state);
  1245. kfree(*state);
  1246. *state = NULL;
  1247. return ret;
  1248. }
  1249. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1250. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1251. {
  1252. return pci_enable_resources(dev, bars);
  1253. }
  1254. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1255. {
  1256. int err;
  1257. struct pci_dev *bridge;
  1258. u16 cmd;
  1259. u8 pin;
  1260. err = pci_set_power_state(dev, PCI_D0);
  1261. if (err < 0 && err != -EIO)
  1262. return err;
  1263. bridge = pci_upstream_bridge(dev);
  1264. if (bridge)
  1265. pcie_aspm_powersave_config_link(bridge);
  1266. err = pcibios_enable_device(dev, bars);
  1267. if (err < 0)
  1268. return err;
  1269. pci_fixup_device(pci_fixup_enable, dev);
  1270. if (dev->msi_enabled || dev->msix_enabled)
  1271. return 0;
  1272. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1273. if (pin) {
  1274. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1275. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1276. pci_write_config_word(dev, PCI_COMMAND,
  1277. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1278. }
  1279. return 0;
  1280. }
  1281. /**
  1282. * pci_reenable_device - Resume abandoned device
  1283. * @dev: PCI device to be resumed
  1284. *
  1285. * Note this function is a backend of pci_default_resume and is not supposed
  1286. * to be called by normal code, write proper resume handler and use it instead.
  1287. */
  1288. int pci_reenable_device(struct pci_dev *dev)
  1289. {
  1290. if (pci_is_enabled(dev))
  1291. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1292. return 0;
  1293. }
  1294. EXPORT_SYMBOL(pci_reenable_device);
  1295. static void pci_enable_bridge(struct pci_dev *dev)
  1296. {
  1297. struct pci_dev *bridge;
  1298. int retval;
  1299. bridge = pci_upstream_bridge(dev);
  1300. if (bridge)
  1301. pci_enable_bridge(bridge);
  1302. if (pci_is_enabled(dev)) {
  1303. if (!dev->is_busmaster)
  1304. pci_set_master(dev);
  1305. return;
  1306. }
  1307. retval = pci_enable_device(dev);
  1308. if (retval)
  1309. pci_err(dev, "Error enabling bridge (%d), continuing\n",
  1310. retval);
  1311. pci_set_master(dev);
  1312. }
  1313. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1314. {
  1315. struct pci_dev *bridge;
  1316. int err;
  1317. int i, bars = 0;
  1318. /*
  1319. * Power state could be unknown at this point, either due to a fresh
  1320. * boot or a device removal call. So get the current power state
  1321. * so that things like MSI message writing will behave as expected
  1322. * (e.g. if the device really is in D0 at enable time).
  1323. */
  1324. if (dev->pm_cap) {
  1325. u16 pmcsr;
  1326. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1327. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1328. }
  1329. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1330. return 0; /* already enabled */
  1331. bridge = pci_upstream_bridge(dev);
  1332. if (bridge)
  1333. pci_enable_bridge(bridge);
  1334. /* only skip sriov related */
  1335. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1336. if (dev->resource[i].flags & flags)
  1337. bars |= (1 << i);
  1338. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1339. if (dev->resource[i].flags & flags)
  1340. bars |= (1 << i);
  1341. err = do_pci_enable_device(dev, bars);
  1342. if (err < 0)
  1343. atomic_dec(&dev->enable_cnt);
  1344. return err;
  1345. }
  1346. /**
  1347. * pci_enable_device_io - Initialize a device for use with IO space
  1348. * @dev: PCI device to be initialized
  1349. *
  1350. * Initialize device before it's used by a driver. Ask low-level code
  1351. * to enable I/O resources. Wake up the device if it was suspended.
  1352. * Beware, this function can fail.
  1353. */
  1354. int pci_enable_device_io(struct pci_dev *dev)
  1355. {
  1356. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1357. }
  1358. EXPORT_SYMBOL(pci_enable_device_io);
  1359. /**
  1360. * pci_enable_device_mem - Initialize a device for use with Memory space
  1361. * @dev: PCI device to be initialized
  1362. *
  1363. * Initialize device before it's used by a driver. Ask low-level code
  1364. * to enable Memory resources. Wake up the device if it was suspended.
  1365. * Beware, this function can fail.
  1366. */
  1367. int pci_enable_device_mem(struct pci_dev *dev)
  1368. {
  1369. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1370. }
  1371. EXPORT_SYMBOL(pci_enable_device_mem);
  1372. /**
  1373. * pci_enable_device - Initialize device before it's used by a driver.
  1374. * @dev: PCI device to be initialized
  1375. *
  1376. * Initialize device before it's used by a driver. Ask low-level code
  1377. * to enable I/O and memory. Wake up the device if it was suspended.
  1378. * Beware, this function can fail.
  1379. *
  1380. * Note we don't actually enable the device many times if we call
  1381. * this function repeatedly (we just increment the count).
  1382. */
  1383. int pci_enable_device(struct pci_dev *dev)
  1384. {
  1385. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1386. }
  1387. EXPORT_SYMBOL(pci_enable_device);
  1388. /*
  1389. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1390. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1391. * there's no need to track it separately. pci_devres is initialized
  1392. * when a device is enabled using managed PCI device enable interface.
  1393. */
  1394. struct pci_devres {
  1395. unsigned int enabled:1;
  1396. unsigned int pinned:1;
  1397. unsigned int orig_intx:1;
  1398. unsigned int restore_intx:1;
  1399. unsigned int mwi:1;
  1400. u32 region_mask;
  1401. };
  1402. static void pcim_release(struct device *gendev, void *res)
  1403. {
  1404. struct pci_dev *dev = to_pci_dev(gendev);
  1405. struct pci_devres *this = res;
  1406. int i;
  1407. if (dev->msi_enabled)
  1408. pci_disable_msi(dev);
  1409. if (dev->msix_enabled)
  1410. pci_disable_msix(dev);
  1411. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1412. if (this->region_mask & (1 << i))
  1413. pci_release_region(dev, i);
  1414. if (this->mwi)
  1415. pci_clear_mwi(dev);
  1416. if (this->restore_intx)
  1417. pci_intx(dev, this->orig_intx);
  1418. if (this->enabled && !this->pinned)
  1419. pci_disable_device(dev);
  1420. }
  1421. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1422. {
  1423. struct pci_devres *dr, *new_dr;
  1424. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1425. if (dr)
  1426. return dr;
  1427. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1428. if (!new_dr)
  1429. return NULL;
  1430. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1431. }
  1432. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1433. {
  1434. if (pci_is_managed(pdev))
  1435. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1436. return NULL;
  1437. }
  1438. /**
  1439. * pcim_enable_device - Managed pci_enable_device()
  1440. * @pdev: PCI device to be initialized
  1441. *
  1442. * Managed pci_enable_device().
  1443. */
  1444. int pcim_enable_device(struct pci_dev *pdev)
  1445. {
  1446. struct pci_devres *dr;
  1447. int rc;
  1448. dr = get_pci_dr(pdev);
  1449. if (unlikely(!dr))
  1450. return -ENOMEM;
  1451. if (dr->enabled)
  1452. return 0;
  1453. rc = pci_enable_device(pdev);
  1454. if (!rc) {
  1455. pdev->is_managed = 1;
  1456. dr->enabled = 1;
  1457. }
  1458. return rc;
  1459. }
  1460. EXPORT_SYMBOL(pcim_enable_device);
  1461. /**
  1462. * pcim_pin_device - Pin managed PCI device
  1463. * @pdev: PCI device to pin
  1464. *
  1465. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1466. * driver detach. @pdev must have been enabled with
  1467. * pcim_enable_device().
  1468. */
  1469. void pcim_pin_device(struct pci_dev *pdev)
  1470. {
  1471. struct pci_devres *dr;
  1472. dr = find_pci_dr(pdev);
  1473. WARN_ON(!dr || !dr->enabled);
  1474. if (dr)
  1475. dr->pinned = 1;
  1476. }
  1477. EXPORT_SYMBOL(pcim_pin_device);
  1478. /*
  1479. * pcibios_add_device - provide arch specific hooks when adding device dev
  1480. * @dev: the PCI device being added
  1481. *
  1482. * Permits the platform to provide architecture specific functionality when
  1483. * devices are added. This is the default implementation. Architecture
  1484. * implementations can override this.
  1485. */
  1486. int __weak pcibios_add_device(struct pci_dev *dev)
  1487. {
  1488. return 0;
  1489. }
  1490. /**
  1491. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1492. * @dev: the PCI device being released
  1493. *
  1494. * Permits the platform to provide architecture specific functionality when
  1495. * devices are released. This is the default implementation. Architecture
  1496. * implementations can override this.
  1497. */
  1498. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1499. /**
  1500. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1501. * @dev: the PCI device to disable
  1502. *
  1503. * Disables architecture specific PCI resources for the device. This
  1504. * is the default implementation. Architecture implementations can
  1505. * override this.
  1506. */
  1507. void __weak pcibios_disable_device(struct pci_dev *dev) {}
  1508. /**
  1509. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1510. * @irq: ISA IRQ to penalize
  1511. * @active: IRQ active or not
  1512. *
  1513. * Permits the platform to provide architecture-specific functionality when
  1514. * penalizing ISA IRQs. This is the default implementation. Architecture
  1515. * implementations can override this.
  1516. */
  1517. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1518. static void do_pci_disable_device(struct pci_dev *dev)
  1519. {
  1520. u16 pci_command;
  1521. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1522. if (pci_command & PCI_COMMAND_MASTER) {
  1523. pci_command &= ~PCI_COMMAND_MASTER;
  1524. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1525. }
  1526. pcibios_disable_device(dev);
  1527. }
  1528. /**
  1529. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1530. * @dev: PCI device to disable
  1531. *
  1532. * NOTE: This function is a backend of PCI power management routines and is
  1533. * not supposed to be called drivers.
  1534. */
  1535. void pci_disable_enabled_device(struct pci_dev *dev)
  1536. {
  1537. if (pci_is_enabled(dev))
  1538. do_pci_disable_device(dev);
  1539. }
  1540. /**
  1541. * pci_disable_device - Disable PCI device after use
  1542. * @dev: PCI device to be disabled
  1543. *
  1544. * Signal to the system that the PCI device is not in use by the system
  1545. * anymore. This only involves disabling PCI bus-mastering, if active.
  1546. *
  1547. * Note we don't actually disable the device until all callers of
  1548. * pci_enable_device() have called pci_disable_device().
  1549. */
  1550. void pci_disable_device(struct pci_dev *dev)
  1551. {
  1552. struct pci_devres *dr;
  1553. dr = find_pci_dr(dev);
  1554. if (dr)
  1555. dr->enabled = 0;
  1556. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1557. "disabling already-disabled device");
  1558. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1559. return;
  1560. do_pci_disable_device(dev);
  1561. dev->is_busmaster = 0;
  1562. }
  1563. EXPORT_SYMBOL(pci_disable_device);
  1564. /**
  1565. * pcibios_set_pcie_reset_state - set reset state for device dev
  1566. * @dev: the PCIe device reset
  1567. * @state: Reset state to enter into
  1568. *
  1569. *
  1570. * Sets the PCIe reset state for the device. This is the default
  1571. * implementation. Architecture implementations can override this.
  1572. */
  1573. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1574. enum pcie_reset_state state)
  1575. {
  1576. return -EINVAL;
  1577. }
  1578. /**
  1579. * pci_set_pcie_reset_state - set reset state for device dev
  1580. * @dev: the PCIe device reset
  1581. * @state: Reset state to enter into
  1582. *
  1583. *
  1584. * Sets the PCI reset state for the device.
  1585. */
  1586. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1587. {
  1588. return pcibios_set_pcie_reset_state(dev, state);
  1589. }
  1590. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1591. /**
  1592. * pcie_clear_root_pme_status - Clear root port PME interrupt status.
  1593. * @dev: PCIe root port or event collector.
  1594. */
  1595. void pcie_clear_root_pme_status(struct pci_dev *dev)
  1596. {
  1597. pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
  1598. }
  1599. /**
  1600. * pci_check_pme_status - Check if given device has generated PME.
  1601. * @dev: Device to check.
  1602. *
  1603. * Check the PME status of the device and if set, clear it and clear PME enable
  1604. * (if set). Return 'true' if PME status and PME enable were both set or
  1605. * 'false' otherwise.
  1606. */
  1607. bool pci_check_pme_status(struct pci_dev *dev)
  1608. {
  1609. int pmcsr_pos;
  1610. u16 pmcsr;
  1611. bool ret = false;
  1612. if (!dev->pm_cap)
  1613. return false;
  1614. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1615. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1616. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1617. return false;
  1618. /* Clear PME status. */
  1619. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1620. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1621. /* Disable PME to avoid interrupt flood. */
  1622. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1623. ret = true;
  1624. }
  1625. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1626. return ret;
  1627. }
  1628. /**
  1629. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1630. * @dev: Device to handle.
  1631. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1632. *
  1633. * Check if @dev has generated PME and queue a resume request for it in that
  1634. * case.
  1635. */
  1636. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1637. {
  1638. if (pme_poll_reset && dev->pme_poll)
  1639. dev->pme_poll = false;
  1640. if (pci_check_pme_status(dev)) {
  1641. pci_wakeup_event(dev);
  1642. pm_request_resume(&dev->dev);
  1643. }
  1644. return 0;
  1645. }
  1646. /**
  1647. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1648. * @bus: Top bus of the subtree to walk.
  1649. */
  1650. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1651. {
  1652. if (bus)
  1653. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1654. }
  1655. /**
  1656. * pci_pme_capable - check the capability of PCI device to generate PME#
  1657. * @dev: PCI device to handle.
  1658. * @state: PCI state from which device will issue PME#.
  1659. */
  1660. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1661. {
  1662. if (!dev->pm_cap)
  1663. return false;
  1664. return !!(dev->pme_support & (1 << state));
  1665. }
  1666. EXPORT_SYMBOL(pci_pme_capable);
  1667. static void pci_pme_list_scan(struct work_struct *work)
  1668. {
  1669. struct pci_pme_device *pme_dev, *n;
  1670. mutex_lock(&pci_pme_list_mutex);
  1671. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1672. if (pme_dev->dev->pme_poll) {
  1673. struct pci_dev *bridge;
  1674. bridge = pme_dev->dev->bus->self;
  1675. /*
  1676. * If bridge is in low power state, the
  1677. * configuration space of subordinate devices
  1678. * may be not accessible
  1679. */
  1680. if (bridge && bridge->current_state != PCI_D0)
  1681. continue;
  1682. pci_pme_wakeup(pme_dev->dev, NULL);
  1683. } else {
  1684. list_del(&pme_dev->list);
  1685. kfree(pme_dev);
  1686. }
  1687. }
  1688. if (!list_empty(&pci_pme_list))
  1689. queue_delayed_work(system_freezable_wq, &pci_pme_work,
  1690. msecs_to_jiffies(PME_TIMEOUT));
  1691. mutex_unlock(&pci_pme_list_mutex);
  1692. }
  1693. static void __pci_pme_active(struct pci_dev *dev, bool enable)
  1694. {
  1695. u16 pmcsr;
  1696. if (!dev->pme_support)
  1697. return;
  1698. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1699. /* Clear PME_Status by writing 1 to it and enable PME# */
  1700. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1701. if (!enable)
  1702. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1703. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1704. }
  1705. /**
  1706. * pci_pme_restore - Restore PME configuration after config space restore.
  1707. * @dev: PCI device to update.
  1708. */
  1709. void pci_pme_restore(struct pci_dev *dev)
  1710. {
  1711. u16 pmcsr;
  1712. if (!dev->pme_support)
  1713. return;
  1714. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1715. if (dev->wakeup_prepared) {
  1716. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  1717. pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
  1718. } else {
  1719. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1720. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1721. }
  1722. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1723. }
  1724. /**
  1725. * pci_pme_active - enable or disable PCI device's PME# function
  1726. * @dev: PCI device to handle.
  1727. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1728. *
  1729. * The caller must verify that the device is capable of generating PME# before
  1730. * calling this function with @enable equal to 'true'.
  1731. */
  1732. void pci_pme_active(struct pci_dev *dev, bool enable)
  1733. {
  1734. __pci_pme_active(dev, enable);
  1735. /*
  1736. * PCI (as opposed to PCIe) PME requires that the device have
  1737. * its PME# line hooked up correctly. Not all hardware vendors
  1738. * do this, so the PME never gets delivered and the device
  1739. * remains asleep. The easiest way around this is to
  1740. * periodically walk the list of suspended devices and check
  1741. * whether any have their PME flag set. The assumption is that
  1742. * we'll wake up often enough anyway that this won't be a huge
  1743. * hit, and the power savings from the devices will still be a
  1744. * win.
  1745. *
  1746. * Although PCIe uses in-band PME message instead of PME# line
  1747. * to report PME, PME does not work for some PCIe devices in
  1748. * reality. For example, there are devices that set their PME
  1749. * status bits, but don't really bother to send a PME message;
  1750. * there are PCI Express Root Ports that don't bother to
  1751. * trigger interrupts when they receive PME messages from the
  1752. * devices below. So PME poll is used for PCIe devices too.
  1753. */
  1754. if (dev->pme_poll) {
  1755. struct pci_pme_device *pme_dev;
  1756. if (enable) {
  1757. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1758. GFP_KERNEL);
  1759. if (!pme_dev) {
  1760. pci_warn(dev, "can't enable PME#\n");
  1761. return;
  1762. }
  1763. pme_dev->dev = dev;
  1764. mutex_lock(&pci_pme_list_mutex);
  1765. list_add(&pme_dev->list, &pci_pme_list);
  1766. if (list_is_singular(&pci_pme_list))
  1767. queue_delayed_work(system_freezable_wq,
  1768. &pci_pme_work,
  1769. msecs_to_jiffies(PME_TIMEOUT));
  1770. mutex_unlock(&pci_pme_list_mutex);
  1771. } else {
  1772. mutex_lock(&pci_pme_list_mutex);
  1773. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1774. if (pme_dev->dev == dev) {
  1775. list_del(&pme_dev->list);
  1776. kfree(pme_dev);
  1777. break;
  1778. }
  1779. }
  1780. mutex_unlock(&pci_pme_list_mutex);
  1781. }
  1782. }
  1783. pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1784. }
  1785. EXPORT_SYMBOL(pci_pme_active);
  1786. /**
  1787. * __pci_enable_wake - enable PCI device as wakeup event source
  1788. * @dev: PCI device affected
  1789. * @state: PCI state from which device will issue wakeup events
  1790. * @enable: True to enable event generation; false to disable
  1791. *
  1792. * This enables the device as a wakeup event source, or disables it.
  1793. * When such events involves platform-specific hooks, those hooks are
  1794. * called automatically by this routine.
  1795. *
  1796. * Devices with legacy power management (no standard PCI PM capabilities)
  1797. * always require such platform hooks.
  1798. *
  1799. * RETURN VALUE:
  1800. * 0 is returned on success
  1801. * -EINVAL is returned if device is not supposed to wake up the system
  1802. * Error code depending on the platform is returned if both the platform and
  1803. * the native mechanism fail to enable the generation of wake-up events
  1804. */
  1805. static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
  1806. {
  1807. int ret = 0;
  1808. /*
  1809. * Bridges can only signal wakeup on behalf of subordinate devices,
  1810. * but that is set up elsewhere, so skip them.
  1811. */
  1812. if (pci_has_subordinate(dev))
  1813. return 0;
  1814. /* Don't do the same thing twice in a row for one device. */
  1815. if (!!enable == !!dev->wakeup_prepared)
  1816. return 0;
  1817. /*
  1818. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1819. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1820. * enable. To disable wake-up we call the platform first, for symmetry.
  1821. */
  1822. if (enable) {
  1823. int error;
  1824. if (pci_pme_capable(dev, state))
  1825. pci_pme_active(dev, true);
  1826. else
  1827. ret = 1;
  1828. error = platform_pci_set_wakeup(dev, true);
  1829. if (ret)
  1830. ret = error;
  1831. if (!ret)
  1832. dev->wakeup_prepared = true;
  1833. } else {
  1834. platform_pci_set_wakeup(dev, false);
  1835. pci_pme_active(dev, false);
  1836. dev->wakeup_prepared = false;
  1837. }
  1838. return ret;
  1839. }
  1840. /**
  1841. * pci_enable_wake - change wakeup settings for a PCI device
  1842. * @pci_dev: Target device
  1843. * @state: PCI state from which device will issue wakeup events
  1844. * @enable: Whether or not to enable event generation
  1845. *
  1846. * If @enable is set, check device_may_wakeup() for the device before calling
  1847. * __pci_enable_wake() for it.
  1848. */
  1849. int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
  1850. {
  1851. if (enable && !device_may_wakeup(&pci_dev->dev))
  1852. return -EINVAL;
  1853. return __pci_enable_wake(pci_dev, state, enable);
  1854. }
  1855. EXPORT_SYMBOL(pci_enable_wake);
  1856. /**
  1857. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1858. * @dev: PCI device to prepare
  1859. * @enable: True to enable wake-up event generation; false to disable
  1860. *
  1861. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1862. * and this function allows them to set that up cleanly - pci_enable_wake()
  1863. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1864. * ordering constraints.
  1865. *
  1866. * This function only returns error code if the device is not allowed to wake
  1867. * up the system from sleep or it is not capable of generating PME# from both
  1868. * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
  1869. */
  1870. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1871. {
  1872. return pci_pme_capable(dev, PCI_D3cold) ?
  1873. pci_enable_wake(dev, PCI_D3cold, enable) :
  1874. pci_enable_wake(dev, PCI_D3hot, enable);
  1875. }
  1876. EXPORT_SYMBOL(pci_wake_from_d3);
  1877. /**
  1878. * pci_target_state - find an appropriate low power state for a given PCI dev
  1879. * @dev: PCI device
  1880. * @wakeup: Whether or not wakeup functionality will be enabled for the device.
  1881. *
  1882. * Use underlying platform code to find a supported low power state for @dev.
  1883. * If the platform can't manage @dev, return the deepest state from which it
  1884. * can generate wake events, based on any available PME info.
  1885. */
  1886. static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
  1887. {
  1888. pci_power_t target_state = PCI_D3hot;
  1889. if (platform_pci_power_manageable(dev)) {
  1890. /*
  1891. * Call the platform to find the target state for the device.
  1892. */
  1893. pci_power_t state = platform_pci_choose_state(dev);
  1894. switch (state) {
  1895. case PCI_POWER_ERROR:
  1896. case PCI_UNKNOWN:
  1897. break;
  1898. case PCI_D1:
  1899. case PCI_D2:
  1900. if (pci_no_d1d2(dev))
  1901. break;
  1902. default:
  1903. target_state = state;
  1904. }
  1905. return target_state;
  1906. }
  1907. if (!dev->pm_cap)
  1908. target_state = PCI_D0;
  1909. /*
  1910. * If the device is in D3cold even though it's not power-manageable by
  1911. * the platform, it may have been powered down by non-standard means.
  1912. * Best to let it slumber.
  1913. */
  1914. if (dev->current_state == PCI_D3cold)
  1915. target_state = PCI_D3cold;
  1916. if (wakeup) {
  1917. /*
  1918. * Find the deepest state from which the device can generate
  1919. * PME#.
  1920. */
  1921. if (dev->pme_support) {
  1922. while (target_state
  1923. && !(dev->pme_support & (1 << target_state)))
  1924. target_state--;
  1925. }
  1926. }
  1927. return target_state;
  1928. }
  1929. /**
  1930. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1931. * @dev: Device to handle.
  1932. *
  1933. * Choose the power state appropriate for the device depending on whether
  1934. * it can wake up the system and/or is power manageable by the platform
  1935. * (PCI_D3hot is the default) and put the device into that state.
  1936. */
  1937. int pci_prepare_to_sleep(struct pci_dev *dev)
  1938. {
  1939. bool wakeup = device_may_wakeup(&dev->dev);
  1940. pci_power_t target_state = pci_target_state(dev, wakeup);
  1941. int error;
  1942. if (target_state == PCI_POWER_ERROR)
  1943. return -EIO;
  1944. pci_enable_wake(dev, target_state, wakeup);
  1945. error = pci_set_power_state(dev, target_state);
  1946. if (error)
  1947. pci_enable_wake(dev, target_state, false);
  1948. return error;
  1949. }
  1950. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1951. /**
  1952. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1953. * @dev: Device to handle.
  1954. *
  1955. * Disable device's system wake-up capability and put it into D0.
  1956. */
  1957. int pci_back_from_sleep(struct pci_dev *dev)
  1958. {
  1959. pci_enable_wake(dev, PCI_D0, false);
  1960. return pci_set_power_state(dev, PCI_D0);
  1961. }
  1962. EXPORT_SYMBOL(pci_back_from_sleep);
  1963. /**
  1964. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1965. * @dev: PCI device being suspended.
  1966. *
  1967. * Prepare @dev to generate wake-up events at run time and put it into a low
  1968. * power state.
  1969. */
  1970. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1971. {
  1972. pci_power_t target_state;
  1973. int error;
  1974. target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
  1975. if (target_state == PCI_POWER_ERROR)
  1976. return -EIO;
  1977. dev->runtime_d3cold = target_state == PCI_D3cold;
  1978. __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
  1979. error = pci_set_power_state(dev, target_state);
  1980. if (error) {
  1981. pci_enable_wake(dev, target_state, false);
  1982. dev->runtime_d3cold = false;
  1983. }
  1984. return error;
  1985. }
  1986. /**
  1987. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1988. * @dev: Device to check.
  1989. *
  1990. * Return true if the device itself is capable of generating wake-up events
  1991. * (through the platform or using the native PCIe PME) or if the device supports
  1992. * PME and one of its upstream bridges can generate wake-up events.
  1993. */
  1994. bool pci_dev_run_wake(struct pci_dev *dev)
  1995. {
  1996. struct pci_bus *bus = dev->bus;
  1997. if (!dev->pme_support)
  1998. return false;
  1999. /* PME-capable in principle, but not from the target power state */
  2000. if (!pci_pme_capable(dev, pci_target_state(dev, true)))
  2001. return false;
  2002. if (device_can_wakeup(&dev->dev))
  2003. return true;
  2004. while (bus->parent) {
  2005. struct pci_dev *bridge = bus->self;
  2006. if (device_can_wakeup(&bridge->dev))
  2007. return true;
  2008. bus = bus->parent;
  2009. }
  2010. /* We have reached the root bus. */
  2011. if (bus->bridge)
  2012. return device_can_wakeup(bus->bridge);
  2013. return false;
  2014. }
  2015. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  2016. /**
  2017. * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
  2018. * @pci_dev: Device to check.
  2019. *
  2020. * Return 'true' if the device is runtime-suspended, it doesn't have to be
  2021. * reconfigured due to wakeup settings difference between system and runtime
  2022. * suspend and the current power state of it is suitable for the upcoming
  2023. * (system) transition.
  2024. *
  2025. * If the device is not configured for system wakeup, disable PME for it before
  2026. * returning 'true' to prevent it from waking up the system unnecessarily.
  2027. */
  2028. bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
  2029. {
  2030. struct device *dev = &pci_dev->dev;
  2031. bool wakeup = device_may_wakeup(dev);
  2032. if (!pm_runtime_suspended(dev)
  2033. || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
  2034. || platform_pci_need_resume(pci_dev))
  2035. return false;
  2036. /*
  2037. * At this point the device is good to go unless it's been configured
  2038. * to generate PME at the runtime suspend time, but it is not supposed
  2039. * to wake up the system. In that case, simply disable PME for it
  2040. * (it will have to be re-enabled on exit from system resume).
  2041. *
  2042. * If the device's power state is D3cold and the platform check above
  2043. * hasn't triggered, the device's configuration is suitable and we don't
  2044. * need to manipulate it at all.
  2045. */
  2046. spin_lock_irq(&dev->power.lock);
  2047. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
  2048. !wakeup)
  2049. __pci_pme_active(pci_dev, false);
  2050. spin_unlock_irq(&dev->power.lock);
  2051. return true;
  2052. }
  2053. /**
  2054. * pci_dev_complete_resume - Finalize resume from system sleep for a device.
  2055. * @pci_dev: Device to handle.
  2056. *
  2057. * If the device is runtime suspended and wakeup-capable, enable PME for it as
  2058. * it might have been disabled during the prepare phase of system suspend if
  2059. * the device was not configured for system wakeup.
  2060. */
  2061. void pci_dev_complete_resume(struct pci_dev *pci_dev)
  2062. {
  2063. struct device *dev = &pci_dev->dev;
  2064. if (!pci_dev_run_wake(pci_dev))
  2065. return;
  2066. spin_lock_irq(&dev->power.lock);
  2067. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
  2068. __pci_pme_active(pci_dev, true);
  2069. spin_unlock_irq(&dev->power.lock);
  2070. }
  2071. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  2072. {
  2073. struct device *dev = &pdev->dev;
  2074. struct device *parent = dev->parent;
  2075. if (parent)
  2076. pm_runtime_get_sync(parent);
  2077. pm_runtime_get_noresume(dev);
  2078. /*
  2079. * pdev->current_state is set to PCI_D3cold during suspending,
  2080. * so wait until suspending completes
  2081. */
  2082. pm_runtime_barrier(dev);
  2083. /*
  2084. * Only need to resume devices in D3cold, because config
  2085. * registers are still accessible for devices suspended but
  2086. * not in D3cold.
  2087. */
  2088. if (pdev->current_state == PCI_D3cold)
  2089. pm_runtime_resume(dev);
  2090. }
  2091. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  2092. {
  2093. struct device *dev = &pdev->dev;
  2094. struct device *parent = dev->parent;
  2095. pm_runtime_put(dev);
  2096. if (parent)
  2097. pm_runtime_put_sync(parent);
  2098. }
  2099. /**
  2100. * pci_bridge_d3_possible - Is it possible to put the bridge into D3
  2101. * @bridge: Bridge to check
  2102. *
  2103. * This function checks if it is possible to move the bridge to D3.
  2104. * Currently we only allow D3 for recent enough PCIe ports.
  2105. */
  2106. bool pci_bridge_d3_possible(struct pci_dev *bridge)
  2107. {
  2108. if (!pci_is_pcie(bridge))
  2109. return false;
  2110. switch (pci_pcie_type(bridge)) {
  2111. case PCI_EXP_TYPE_ROOT_PORT:
  2112. case PCI_EXP_TYPE_UPSTREAM:
  2113. case PCI_EXP_TYPE_DOWNSTREAM:
  2114. if (pci_bridge_d3_disable)
  2115. return false;
  2116. /*
  2117. * Hotplug interrupts cannot be delivered if the link is down,
  2118. * so parents of a hotplug port must stay awake. In addition,
  2119. * hotplug ports handled by firmware in System Management Mode
  2120. * may not be put into D3 by the OS (Thunderbolt on non-Macs).
  2121. * For simplicity, disallow in general for now.
  2122. */
  2123. if (bridge->is_hotplug_bridge)
  2124. return false;
  2125. if (pci_bridge_d3_force)
  2126. return true;
  2127. /*
  2128. * It should be safe to put PCIe ports from 2015 or newer
  2129. * to D3.
  2130. */
  2131. if (dmi_get_bios_year() >= 2015)
  2132. return true;
  2133. break;
  2134. }
  2135. return false;
  2136. }
  2137. static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
  2138. {
  2139. bool *d3cold_ok = data;
  2140. if (/* The device needs to be allowed to go D3cold ... */
  2141. dev->no_d3cold || !dev->d3cold_allowed ||
  2142. /* ... and if it is wakeup capable to do so from D3cold. */
  2143. (device_may_wakeup(&dev->dev) &&
  2144. !pci_pme_capable(dev, PCI_D3cold)) ||
  2145. /* If it is a bridge it must be allowed to go to D3. */
  2146. !pci_power_manageable(dev))
  2147. *d3cold_ok = false;
  2148. return !*d3cold_ok;
  2149. }
  2150. /*
  2151. * pci_bridge_d3_update - Update bridge D3 capabilities
  2152. * @dev: PCI device which is changed
  2153. *
  2154. * Update upstream bridge PM capabilities accordingly depending on if the
  2155. * device PM configuration was changed or the device is being removed. The
  2156. * change is also propagated upstream.
  2157. */
  2158. void pci_bridge_d3_update(struct pci_dev *dev)
  2159. {
  2160. bool remove = !device_is_registered(&dev->dev);
  2161. struct pci_dev *bridge;
  2162. bool d3cold_ok = true;
  2163. bridge = pci_upstream_bridge(dev);
  2164. if (!bridge || !pci_bridge_d3_possible(bridge))
  2165. return;
  2166. /*
  2167. * If D3 is currently allowed for the bridge, removing one of its
  2168. * children won't change that.
  2169. */
  2170. if (remove && bridge->bridge_d3)
  2171. return;
  2172. /*
  2173. * If D3 is currently allowed for the bridge and a child is added or
  2174. * changed, disallowance of D3 can only be caused by that child, so
  2175. * we only need to check that single device, not any of its siblings.
  2176. *
  2177. * If D3 is currently not allowed for the bridge, checking the device
  2178. * first may allow us to skip checking its siblings.
  2179. */
  2180. if (!remove)
  2181. pci_dev_check_d3cold(dev, &d3cold_ok);
  2182. /*
  2183. * If D3 is currently not allowed for the bridge, this may be caused
  2184. * either by the device being changed/removed or any of its siblings,
  2185. * so we need to go through all children to find out if one of them
  2186. * continues to block D3.
  2187. */
  2188. if (d3cold_ok && !bridge->bridge_d3)
  2189. pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
  2190. &d3cold_ok);
  2191. if (bridge->bridge_d3 != d3cold_ok) {
  2192. bridge->bridge_d3 = d3cold_ok;
  2193. /* Propagate change to upstream bridges */
  2194. pci_bridge_d3_update(bridge);
  2195. }
  2196. }
  2197. /**
  2198. * pci_d3cold_enable - Enable D3cold for device
  2199. * @dev: PCI device to handle
  2200. *
  2201. * This function can be used in drivers to enable D3cold from the device
  2202. * they handle. It also updates upstream PCI bridge PM capabilities
  2203. * accordingly.
  2204. */
  2205. void pci_d3cold_enable(struct pci_dev *dev)
  2206. {
  2207. if (dev->no_d3cold) {
  2208. dev->no_d3cold = false;
  2209. pci_bridge_d3_update(dev);
  2210. }
  2211. }
  2212. EXPORT_SYMBOL_GPL(pci_d3cold_enable);
  2213. /**
  2214. * pci_d3cold_disable - Disable D3cold for device
  2215. * @dev: PCI device to handle
  2216. *
  2217. * This function can be used in drivers to disable D3cold from the device
  2218. * they handle. It also updates upstream PCI bridge PM capabilities
  2219. * accordingly.
  2220. */
  2221. void pci_d3cold_disable(struct pci_dev *dev)
  2222. {
  2223. if (!dev->no_d3cold) {
  2224. dev->no_d3cold = true;
  2225. pci_bridge_d3_update(dev);
  2226. }
  2227. }
  2228. EXPORT_SYMBOL_GPL(pci_d3cold_disable);
  2229. /**
  2230. * pci_pm_init - Initialize PM functions of given PCI device
  2231. * @dev: PCI device to handle.
  2232. */
  2233. void pci_pm_init(struct pci_dev *dev)
  2234. {
  2235. int pm;
  2236. u16 pmc;
  2237. pm_runtime_forbid(&dev->dev);
  2238. pm_runtime_set_active(&dev->dev);
  2239. pm_runtime_enable(&dev->dev);
  2240. device_enable_async_suspend(&dev->dev);
  2241. dev->wakeup_prepared = false;
  2242. dev->pm_cap = 0;
  2243. dev->pme_support = 0;
  2244. /* find PCI PM capability in list */
  2245. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2246. if (!pm)
  2247. return;
  2248. /* Check device's ability to generate PME# */
  2249. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  2250. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  2251. pci_err(dev, "unsupported PM cap regs version (%u)\n",
  2252. pmc & PCI_PM_CAP_VER_MASK);
  2253. return;
  2254. }
  2255. dev->pm_cap = pm;
  2256. dev->d3_delay = PCI_PM_D3_WAIT;
  2257. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  2258. dev->bridge_d3 = pci_bridge_d3_possible(dev);
  2259. dev->d3cold_allowed = true;
  2260. dev->d1_support = false;
  2261. dev->d2_support = false;
  2262. if (!pci_no_d1d2(dev)) {
  2263. if (pmc & PCI_PM_CAP_D1)
  2264. dev->d1_support = true;
  2265. if (pmc & PCI_PM_CAP_D2)
  2266. dev->d2_support = true;
  2267. if (dev->d1_support || dev->d2_support)
  2268. pci_printk(KERN_DEBUG, dev, "supports%s%s\n",
  2269. dev->d1_support ? " D1" : "",
  2270. dev->d2_support ? " D2" : "");
  2271. }
  2272. pmc &= PCI_PM_CAP_PME_MASK;
  2273. if (pmc) {
  2274. pci_printk(KERN_DEBUG, dev, "PME# supported from%s%s%s%s%s\n",
  2275. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  2276. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  2277. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  2278. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  2279. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  2280. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  2281. dev->pme_poll = true;
  2282. /*
  2283. * Make device's PM flags reflect the wake-up capability, but
  2284. * let the user space enable it to wake up the system as needed.
  2285. */
  2286. device_set_wakeup_capable(&dev->dev, true);
  2287. /* Disable the PME# generation functionality */
  2288. pci_pme_active(dev, false);
  2289. }
  2290. }
  2291. static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
  2292. {
  2293. unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
  2294. switch (prop) {
  2295. case PCI_EA_P_MEM:
  2296. case PCI_EA_P_VF_MEM:
  2297. flags |= IORESOURCE_MEM;
  2298. break;
  2299. case PCI_EA_P_MEM_PREFETCH:
  2300. case PCI_EA_P_VF_MEM_PREFETCH:
  2301. flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  2302. break;
  2303. case PCI_EA_P_IO:
  2304. flags |= IORESOURCE_IO;
  2305. break;
  2306. default:
  2307. return 0;
  2308. }
  2309. return flags;
  2310. }
  2311. static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
  2312. u8 prop)
  2313. {
  2314. if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
  2315. return &dev->resource[bei];
  2316. #ifdef CONFIG_PCI_IOV
  2317. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
  2318. (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
  2319. return &dev->resource[PCI_IOV_RESOURCES +
  2320. bei - PCI_EA_BEI_VF_BAR0];
  2321. #endif
  2322. else if (bei == PCI_EA_BEI_ROM)
  2323. return &dev->resource[PCI_ROM_RESOURCE];
  2324. else
  2325. return NULL;
  2326. }
  2327. /* Read an Enhanced Allocation (EA) entry */
  2328. static int pci_ea_read(struct pci_dev *dev, int offset)
  2329. {
  2330. struct resource *res;
  2331. int ent_size, ent_offset = offset;
  2332. resource_size_t start, end;
  2333. unsigned long flags;
  2334. u32 dw0, bei, base, max_offset;
  2335. u8 prop;
  2336. bool support_64 = (sizeof(resource_size_t) >= 8);
  2337. pci_read_config_dword(dev, ent_offset, &dw0);
  2338. ent_offset += 4;
  2339. /* Entry size field indicates DWORDs after 1st */
  2340. ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
  2341. if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
  2342. goto out;
  2343. bei = (dw0 & PCI_EA_BEI) >> 4;
  2344. prop = (dw0 & PCI_EA_PP) >> 8;
  2345. /*
  2346. * If the Property is in the reserved range, try the Secondary
  2347. * Property instead.
  2348. */
  2349. if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
  2350. prop = (dw0 & PCI_EA_SP) >> 16;
  2351. if (prop > PCI_EA_P_BRIDGE_IO)
  2352. goto out;
  2353. res = pci_ea_get_resource(dev, bei, prop);
  2354. if (!res) {
  2355. pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
  2356. goto out;
  2357. }
  2358. flags = pci_ea_flags(dev, prop);
  2359. if (!flags) {
  2360. pci_err(dev, "Unsupported EA properties: %#x\n", prop);
  2361. goto out;
  2362. }
  2363. /* Read Base */
  2364. pci_read_config_dword(dev, ent_offset, &base);
  2365. start = (base & PCI_EA_FIELD_MASK);
  2366. ent_offset += 4;
  2367. /* Read MaxOffset */
  2368. pci_read_config_dword(dev, ent_offset, &max_offset);
  2369. ent_offset += 4;
  2370. /* Read Base MSBs (if 64-bit entry) */
  2371. if (base & PCI_EA_IS_64) {
  2372. u32 base_upper;
  2373. pci_read_config_dword(dev, ent_offset, &base_upper);
  2374. ent_offset += 4;
  2375. flags |= IORESOURCE_MEM_64;
  2376. /* entry starts above 32-bit boundary, can't use */
  2377. if (!support_64 && base_upper)
  2378. goto out;
  2379. if (support_64)
  2380. start |= ((u64)base_upper << 32);
  2381. }
  2382. end = start + (max_offset | 0x03);
  2383. /* Read MaxOffset MSBs (if 64-bit entry) */
  2384. if (max_offset & PCI_EA_IS_64) {
  2385. u32 max_offset_upper;
  2386. pci_read_config_dword(dev, ent_offset, &max_offset_upper);
  2387. ent_offset += 4;
  2388. flags |= IORESOURCE_MEM_64;
  2389. /* entry too big, can't use */
  2390. if (!support_64 && max_offset_upper)
  2391. goto out;
  2392. if (support_64)
  2393. end += ((u64)max_offset_upper << 32);
  2394. }
  2395. if (end < start) {
  2396. pci_err(dev, "EA Entry crosses address boundary\n");
  2397. goto out;
  2398. }
  2399. if (ent_size != ent_offset - offset) {
  2400. pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
  2401. ent_size, ent_offset - offset);
  2402. goto out;
  2403. }
  2404. res->name = pci_name(dev);
  2405. res->start = start;
  2406. res->end = end;
  2407. res->flags = flags;
  2408. if (bei <= PCI_EA_BEI_BAR5)
  2409. pci_printk(KERN_DEBUG, dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2410. bei, res, prop);
  2411. else if (bei == PCI_EA_BEI_ROM)
  2412. pci_printk(KERN_DEBUG, dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
  2413. res, prop);
  2414. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
  2415. pci_printk(KERN_DEBUG, dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2416. bei - PCI_EA_BEI_VF_BAR0, res, prop);
  2417. else
  2418. pci_printk(KERN_DEBUG, dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
  2419. bei, res, prop);
  2420. out:
  2421. return offset + ent_size;
  2422. }
  2423. /* Enhanced Allocation Initialization */
  2424. void pci_ea_init(struct pci_dev *dev)
  2425. {
  2426. int ea;
  2427. u8 num_ent;
  2428. int offset;
  2429. int i;
  2430. /* find PCI EA capability in list */
  2431. ea = pci_find_capability(dev, PCI_CAP_ID_EA);
  2432. if (!ea)
  2433. return;
  2434. /* determine the number of entries */
  2435. pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
  2436. &num_ent);
  2437. num_ent &= PCI_EA_NUM_ENT_MASK;
  2438. offset = ea + PCI_EA_FIRST_ENT;
  2439. /* Skip DWORD 2 for type 1 functions */
  2440. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2441. offset += 4;
  2442. /* parse each EA entry */
  2443. for (i = 0; i < num_ent; ++i)
  2444. offset = pci_ea_read(dev, offset);
  2445. }
  2446. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  2447. struct pci_cap_saved_state *new_cap)
  2448. {
  2449. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  2450. }
  2451. /**
  2452. * _pci_add_cap_save_buffer - allocate buffer for saving given
  2453. * capability registers
  2454. * @dev: the PCI device
  2455. * @cap: the capability to allocate the buffer for
  2456. * @extended: Standard or Extended capability ID
  2457. * @size: requested size of the buffer
  2458. */
  2459. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  2460. bool extended, unsigned int size)
  2461. {
  2462. int pos;
  2463. struct pci_cap_saved_state *save_state;
  2464. if (extended)
  2465. pos = pci_find_ext_capability(dev, cap);
  2466. else
  2467. pos = pci_find_capability(dev, cap);
  2468. if (!pos)
  2469. return 0;
  2470. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  2471. if (!save_state)
  2472. return -ENOMEM;
  2473. save_state->cap.cap_nr = cap;
  2474. save_state->cap.cap_extended = extended;
  2475. save_state->cap.size = size;
  2476. pci_add_saved_cap(dev, save_state);
  2477. return 0;
  2478. }
  2479. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  2480. {
  2481. return _pci_add_cap_save_buffer(dev, cap, false, size);
  2482. }
  2483. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  2484. {
  2485. return _pci_add_cap_save_buffer(dev, cap, true, size);
  2486. }
  2487. /**
  2488. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  2489. * @dev: the PCI device
  2490. */
  2491. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  2492. {
  2493. int error;
  2494. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  2495. PCI_EXP_SAVE_REGS * sizeof(u16));
  2496. if (error)
  2497. pci_err(dev, "unable to preallocate PCI Express save buffer\n");
  2498. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  2499. if (error)
  2500. pci_err(dev, "unable to preallocate PCI-X save buffer\n");
  2501. pci_allocate_vc_save_buffers(dev);
  2502. }
  2503. void pci_free_cap_save_buffers(struct pci_dev *dev)
  2504. {
  2505. struct pci_cap_saved_state *tmp;
  2506. struct hlist_node *n;
  2507. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  2508. kfree(tmp);
  2509. }
  2510. /**
  2511. * pci_configure_ari - enable or disable ARI forwarding
  2512. * @dev: the PCI device
  2513. *
  2514. * If @dev and its upstream bridge both support ARI, enable ARI in the
  2515. * bridge. Otherwise, disable ARI in the bridge.
  2516. */
  2517. void pci_configure_ari(struct pci_dev *dev)
  2518. {
  2519. u32 cap;
  2520. struct pci_dev *bridge;
  2521. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  2522. return;
  2523. bridge = dev->bus->self;
  2524. if (!bridge)
  2525. return;
  2526. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2527. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  2528. return;
  2529. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  2530. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  2531. PCI_EXP_DEVCTL2_ARI);
  2532. bridge->ari_enabled = 1;
  2533. } else {
  2534. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  2535. PCI_EXP_DEVCTL2_ARI);
  2536. bridge->ari_enabled = 0;
  2537. }
  2538. }
  2539. static int pci_acs_enable;
  2540. /**
  2541. * pci_request_acs - ask for ACS to be enabled if supported
  2542. */
  2543. void pci_request_acs(void)
  2544. {
  2545. pci_acs_enable = 1;
  2546. }
  2547. static const char *disable_acs_redir_param;
  2548. /**
  2549. * pci_disable_acs_redir - disable ACS redirect capabilities
  2550. * @dev: the PCI device
  2551. *
  2552. * For only devices specified in the disable_acs_redir parameter.
  2553. */
  2554. static void pci_disable_acs_redir(struct pci_dev *dev)
  2555. {
  2556. int ret = 0;
  2557. const char *p;
  2558. int pos;
  2559. u16 ctrl;
  2560. if (!disable_acs_redir_param)
  2561. return;
  2562. p = disable_acs_redir_param;
  2563. while (*p) {
  2564. ret = pci_dev_str_match(dev, p, &p);
  2565. if (ret < 0) {
  2566. pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
  2567. disable_acs_redir_param);
  2568. break;
  2569. } else if (ret == 1) {
  2570. /* Found a match */
  2571. break;
  2572. }
  2573. if (*p != ';' && *p != ',') {
  2574. /* End of param or invalid format */
  2575. break;
  2576. }
  2577. p++;
  2578. }
  2579. if (ret != 1)
  2580. return;
  2581. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2582. if (!pos) {
  2583. pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
  2584. return;
  2585. }
  2586. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2587. /* P2P Request & Completion Redirect */
  2588. ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
  2589. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2590. pci_info(dev, "disabled ACS redirect\n");
  2591. }
  2592. /**
  2593. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  2594. * @dev: the PCI device
  2595. */
  2596. static void pci_std_enable_acs(struct pci_dev *dev)
  2597. {
  2598. int pos;
  2599. u16 cap;
  2600. u16 ctrl;
  2601. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2602. if (!pos)
  2603. return;
  2604. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  2605. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2606. /* Source Validation */
  2607. ctrl |= (cap & PCI_ACS_SV);
  2608. /* P2P Request Redirect */
  2609. ctrl |= (cap & PCI_ACS_RR);
  2610. /* P2P Completion Redirect */
  2611. ctrl |= (cap & PCI_ACS_CR);
  2612. /* Upstream Forwarding */
  2613. ctrl |= (cap & PCI_ACS_UF);
  2614. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2615. }
  2616. /**
  2617. * pci_enable_acs - enable ACS if hardware support it
  2618. * @dev: the PCI device
  2619. */
  2620. void pci_enable_acs(struct pci_dev *dev)
  2621. {
  2622. if (!pci_acs_enable)
  2623. goto disable_acs_redir;
  2624. if (!pci_dev_specific_enable_acs(dev))
  2625. goto disable_acs_redir;
  2626. pci_std_enable_acs(dev);
  2627. disable_acs_redir:
  2628. /*
  2629. * Note: pci_disable_acs_redir() must be called even if ACS was not
  2630. * enabled by the kernel because it may have been enabled by
  2631. * platform firmware. So if we are told to disable it, we should
  2632. * always disable it after setting the kernel's default
  2633. * preferences.
  2634. */
  2635. pci_disable_acs_redir(dev);
  2636. }
  2637. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  2638. {
  2639. int pos;
  2640. u16 cap, ctrl;
  2641. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  2642. if (!pos)
  2643. return false;
  2644. /*
  2645. * Except for egress control, capabilities are either required
  2646. * or only required if controllable. Features missing from the
  2647. * capability field can therefore be assumed as hard-wired enabled.
  2648. */
  2649. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  2650. acs_flags &= (cap | PCI_ACS_EC);
  2651. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  2652. return (ctrl & acs_flags) == acs_flags;
  2653. }
  2654. /**
  2655. * pci_acs_enabled - test ACS against required flags for a given device
  2656. * @pdev: device to test
  2657. * @acs_flags: required PCI ACS flags
  2658. *
  2659. * Return true if the device supports the provided flags. Automatically
  2660. * filters out flags that are not implemented on multifunction devices.
  2661. *
  2662. * Note that this interface checks the effective ACS capabilities of the
  2663. * device rather than the actual capabilities. For instance, most single
  2664. * function endpoints are not required to support ACS because they have no
  2665. * opportunity for peer-to-peer access. We therefore return 'true'
  2666. * regardless of whether the device exposes an ACS capability. This makes
  2667. * it much easier for callers of this function to ignore the actual type
  2668. * or topology of the device when testing ACS support.
  2669. */
  2670. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  2671. {
  2672. int ret;
  2673. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  2674. if (ret >= 0)
  2675. return ret > 0;
  2676. /*
  2677. * Conventional PCI and PCI-X devices never support ACS, either
  2678. * effectively or actually. The shared bus topology implies that
  2679. * any device on the bus can receive or snoop DMA.
  2680. */
  2681. if (!pci_is_pcie(pdev))
  2682. return false;
  2683. switch (pci_pcie_type(pdev)) {
  2684. /*
  2685. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2686. * but since their primary interface is PCI/X, we conservatively
  2687. * handle them as we would a non-PCIe device.
  2688. */
  2689. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2690. /*
  2691. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2692. * applicable... must never implement an ACS Extended Capability...".
  2693. * This seems arbitrary, but we take a conservative interpretation
  2694. * of this statement.
  2695. */
  2696. case PCI_EXP_TYPE_PCI_BRIDGE:
  2697. case PCI_EXP_TYPE_RC_EC:
  2698. return false;
  2699. /*
  2700. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2701. * implement ACS in order to indicate their peer-to-peer capabilities,
  2702. * regardless of whether they are single- or multi-function devices.
  2703. */
  2704. case PCI_EXP_TYPE_DOWNSTREAM:
  2705. case PCI_EXP_TYPE_ROOT_PORT:
  2706. return pci_acs_flags_enabled(pdev, acs_flags);
  2707. /*
  2708. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2709. * implemented by the remaining PCIe types to indicate peer-to-peer
  2710. * capabilities, but only when they are part of a multifunction
  2711. * device. The footnote for section 6.12 indicates the specific
  2712. * PCIe types included here.
  2713. */
  2714. case PCI_EXP_TYPE_ENDPOINT:
  2715. case PCI_EXP_TYPE_UPSTREAM:
  2716. case PCI_EXP_TYPE_LEG_END:
  2717. case PCI_EXP_TYPE_RC_END:
  2718. if (!pdev->multifunction)
  2719. break;
  2720. return pci_acs_flags_enabled(pdev, acs_flags);
  2721. }
  2722. /*
  2723. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2724. * to single function devices with the exception of downstream ports.
  2725. */
  2726. return true;
  2727. }
  2728. /**
  2729. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2730. * @start: starting downstream device
  2731. * @end: ending upstream device or NULL to search to the root bus
  2732. * @acs_flags: required flags
  2733. *
  2734. * Walk up a device tree from start to end testing PCI ACS support. If
  2735. * any step along the way does not support the required flags, return false.
  2736. */
  2737. bool pci_acs_path_enabled(struct pci_dev *start,
  2738. struct pci_dev *end, u16 acs_flags)
  2739. {
  2740. struct pci_dev *pdev, *parent = start;
  2741. do {
  2742. pdev = parent;
  2743. if (!pci_acs_enabled(pdev, acs_flags))
  2744. return false;
  2745. if (pci_is_root_bus(pdev->bus))
  2746. return (end == NULL);
  2747. parent = pdev->bus->self;
  2748. } while (pdev != end);
  2749. return true;
  2750. }
  2751. /**
  2752. * pci_rebar_find_pos - find position of resize ctrl reg for BAR
  2753. * @pdev: PCI device
  2754. * @bar: BAR to find
  2755. *
  2756. * Helper to find the position of the ctrl register for a BAR.
  2757. * Returns -ENOTSUPP if resizable BARs are not supported at all.
  2758. * Returns -ENOENT if no ctrl register for the BAR could be found.
  2759. */
  2760. static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
  2761. {
  2762. unsigned int pos, nbars, i;
  2763. u32 ctrl;
  2764. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
  2765. if (!pos)
  2766. return -ENOTSUPP;
  2767. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2768. nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
  2769. PCI_REBAR_CTRL_NBAR_SHIFT;
  2770. for (i = 0; i < nbars; i++, pos += 8) {
  2771. int bar_idx;
  2772. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2773. bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
  2774. if (bar_idx == bar)
  2775. return pos;
  2776. }
  2777. return -ENOENT;
  2778. }
  2779. /**
  2780. * pci_rebar_get_possible_sizes - get possible sizes for BAR
  2781. * @pdev: PCI device
  2782. * @bar: BAR to query
  2783. *
  2784. * Get the possible sizes of a resizable BAR as bitmask defined in the spec
  2785. * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
  2786. */
  2787. u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
  2788. {
  2789. int pos;
  2790. u32 cap;
  2791. pos = pci_rebar_find_pos(pdev, bar);
  2792. if (pos < 0)
  2793. return 0;
  2794. pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
  2795. return (cap & PCI_REBAR_CAP_SIZES) >> 4;
  2796. }
  2797. /**
  2798. * pci_rebar_get_current_size - get the current size of a BAR
  2799. * @pdev: PCI device
  2800. * @bar: BAR to set size to
  2801. *
  2802. * Read the size of a BAR from the resizable BAR config.
  2803. * Returns size if found or negative error code.
  2804. */
  2805. int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
  2806. {
  2807. int pos;
  2808. u32 ctrl;
  2809. pos = pci_rebar_find_pos(pdev, bar);
  2810. if (pos < 0)
  2811. return pos;
  2812. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2813. return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
  2814. }
  2815. /**
  2816. * pci_rebar_set_size - set a new size for a BAR
  2817. * @pdev: PCI device
  2818. * @bar: BAR to set size to
  2819. * @size: new size as defined in the spec (0=1MB, 19=512GB)
  2820. *
  2821. * Set the new size of a BAR as defined in the spec.
  2822. * Returns zero if resizing was successful, error code otherwise.
  2823. */
  2824. int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
  2825. {
  2826. int pos;
  2827. u32 ctrl;
  2828. pos = pci_rebar_find_pos(pdev, bar);
  2829. if (pos < 0)
  2830. return pos;
  2831. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2832. ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
  2833. ctrl |= size << 8;
  2834. pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
  2835. return 0;
  2836. }
  2837. /**
  2838. * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
  2839. * @dev: the PCI device
  2840. * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
  2841. * PCI_EXP_DEVCAP2_ATOMIC_COMP32
  2842. * PCI_EXP_DEVCAP2_ATOMIC_COMP64
  2843. * PCI_EXP_DEVCAP2_ATOMIC_COMP128
  2844. *
  2845. * Return 0 if all upstream bridges support AtomicOp routing, egress
  2846. * blocking is disabled on all upstream ports, and the root port supports
  2847. * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
  2848. * AtomicOp completion), or negative otherwise.
  2849. */
  2850. int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
  2851. {
  2852. struct pci_bus *bus = dev->bus;
  2853. struct pci_dev *bridge;
  2854. u32 cap, ctl2;
  2855. if (!pci_is_pcie(dev))
  2856. return -EINVAL;
  2857. /*
  2858. * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
  2859. * AtomicOp requesters. For now, we only support endpoints as
  2860. * requesters and root ports as completers. No endpoints as
  2861. * completers, and no peer-to-peer.
  2862. */
  2863. switch (pci_pcie_type(dev)) {
  2864. case PCI_EXP_TYPE_ENDPOINT:
  2865. case PCI_EXP_TYPE_LEG_END:
  2866. case PCI_EXP_TYPE_RC_END:
  2867. break;
  2868. default:
  2869. return -EINVAL;
  2870. }
  2871. while (bus->parent) {
  2872. bridge = bus->self;
  2873. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2874. switch (pci_pcie_type(bridge)) {
  2875. /* Ensure switch ports support AtomicOp routing */
  2876. case PCI_EXP_TYPE_UPSTREAM:
  2877. case PCI_EXP_TYPE_DOWNSTREAM:
  2878. if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
  2879. return -EINVAL;
  2880. break;
  2881. /* Ensure root port supports all the sizes we care about */
  2882. case PCI_EXP_TYPE_ROOT_PORT:
  2883. if ((cap & cap_mask) != cap_mask)
  2884. return -EINVAL;
  2885. break;
  2886. }
  2887. /* Ensure upstream ports don't block AtomicOps on egress */
  2888. if (!bridge->has_secondary_link) {
  2889. pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
  2890. &ctl2);
  2891. if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
  2892. return -EINVAL;
  2893. }
  2894. bus = bus->parent;
  2895. }
  2896. pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
  2897. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  2898. return 0;
  2899. }
  2900. EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
  2901. /**
  2902. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2903. * @dev: the PCI device
  2904. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2905. *
  2906. * Perform INTx swizzling for a device behind one level of bridge. This is
  2907. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2908. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2909. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2910. * the PCI Express Base Specification, Revision 2.1)
  2911. */
  2912. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2913. {
  2914. int slot;
  2915. if (pci_ari_enabled(dev->bus))
  2916. slot = 0;
  2917. else
  2918. slot = PCI_SLOT(dev->devfn);
  2919. return (((pin - 1) + slot) % 4) + 1;
  2920. }
  2921. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2922. {
  2923. u8 pin;
  2924. pin = dev->pin;
  2925. if (!pin)
  2926. return -1;
  2927. while (!pci_is_root_bus(dev->bus)) {
  2928. pin = pci_swizzle_interrupt_pin(dev, pin);
  2929. dev = dev->bus->self;
  2930. }
  2931. *bridge = dev;
  2932. return pin;
  2933. }
  2934. /**
  2935. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2936. * @dev: the PCI device
  2937. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2938. *
  2939. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2940. * bridges all the way up to a PCI root bus.
  2941. */
  2942. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2943. {
  2944. u8 pin = *pinp;
  2945. while (!pci_is_root_bus(dev->bus)) {
  2946. pin = pci_swizzle_interrupt_pin(dev, pin);
  2947. dev = dev->bus->self;
  2948. }
  2949. *pinp = pin;
  2950. return PCI_SLOT(dev->devfn);
  2951. }
  2952. EXPORT_SYMBOL_GPL(pci_common_swizzle);
  2953. /**
  2954. * pci_release_region - Release a PCI bar
  2955. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2956. * @bar: BAR to release
  2957. *
  2958. * Releases the PCI I/O and memory resources previously reserved by a
  2959. * successful call to pci_request_region. Call this function only
  2960. * after all use of the PCI regions has ceased.
  2961. */
  2962. void pci_release_region(struct pci_dev *pdev, int bar)
  2963. {
  2964. struct pci_devres *dr;
  2965. if (pci_resource_len(pdev, bar) == 0)
  2966. return;
  2967. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2968. release_region(pci_resource_start(pdev, bar),
  2969. pci_resource_len(pdev, bar));
  2970. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2971. release_mem_region(pci_resource_start(pdev, bar),
  2972. pci_resource_len(pdev, bar));
  2973. dr = find_pci_dr(pdev);
  2974. if (dr)
  2975. dr->region_mask &= ~(1 << bar);
  2976. }
  2977. EXPORT_SYMBOL(pci_release_region);
  2978. /**
  2979. * __pci_request_region - Reserved PCI I/O and memory resource
  2980. * @pdev: PCI device whose resources are to be reserved
  2981. * @bar: BAR to be reserved
  2982. * @res_name: Name to be associated with resource.
  2983. * @exclusive: whether the region access is exclusive or not
  2984. *
  2985. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2986. * being reserved by owner @res_name. Do not access any
  2987. * address inside the PCI regions unless this call returns
  2988. * successfully.
  2989. *
  2990. * If @exclusive is set, then the region is marked so that userspace
  2991. * is explicitly not allowed to map the resource via /dev/mem or
  2992. * sysfs MMIO access.
  2993. *
  2994. * Returns 0 on success, or %EBUSY on error. A warning
  2995. * message is also printed on failure.
  2996. */
  2997. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2998. const char *res_name, int exclusive)
  2999. {
  3000. struct pci_devres *dr;
  3001. if (pci_resource_len(pdev, bar) == 0)
  3002. return 0;
  3003. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  3004. if (!request_region(pci_resource_start(pdev, bar),
  3005. pci_resource_len(pdev, bar), res_name))
  3006. goto err_out;
  3007. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  3008. if (!__request_mem_region(pci_resource_start(pdev, bar),
  3009. pci_resource_len(pdev, bar), res_name,
  3010. exclusive))
  3011. goto err_out;
  3012. }
  3013. dr = find_pci_dr(pdev);
  3014. if (dr)
  3015. dr->region_mask |= 1 << bar;
  3016. return 0;
  3017. err_out:
  3018. pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
  3019. &pdev->resource[bar]);
  3020. return -EBUSY;
  3021. }
  3022. /**
  3023. * pci_request_region - Reserve PCI I/O and memory resource
  3024. * @pdev: PCI device whose resources are to be reserved
  3025. * @bar: BAR to be reserved
  3026. * @res_name: Name to be associated with resource
  3027. *
  3028. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  3029. * being reserved by owner @res_name. Do not access any
  3030. * address inside the PCI regions unless this call returns
  3031. * successfully.
  3032. *
  3033. * Returns 0 on success, or %EBUSY on error. A warning
  3034. * message is also printed on failure.
  3035. */
  3036. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  3037. {
  3038. return __pci_request_region(pdev, bar, res_name, 0);
  3039. }
  3040. EXPORT_SYMBOL(pci_request_region);
  3041. /**
  3042. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  3043. * @pdev: PCI device whose resources are to be reserved
  3044. * @bar: BAR to be reserved
  3045. * @res_name: Name to be associated with resource.
  3046. *
  3047. * Mark the PCI region associated with PCI device @pdev BR @bar as
  3048. * being reserved by owner @res_name. Do not access any
  3049. * address inside the PCI regions unless this call returns
  3050. * successfully.
  3051. *
  3052. * Returns 0 on success, or %EBUSY on error. A warning
  3053. * message is also printed on failure.
  3054. *
  3055. * The key difference that _exclusive makes it that userspace is
  3056. * explicitly not allowed to map the resource via /dev/mem or
  3057. * sysfs.
  3058. */
  3059. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  3060. const char *res_name)
  3061. {
  3062. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  3063. }
  3064. EXPORT_SYMBOL(pci_request_region_exclusive);
  3065. /**
  3066. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  3067. * @pdev: PCI device whose resources were previously reserved
  3068. * @bars: Bitmask of BARs to be released
  3069. *
  3070. * Release selected PCI I/O and memory resources previously reserved.
  3071. * Call this function only after all use of the PCI regions has ceased.
  3072. */
  3073. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  3074. {
  3075. int i;
  3076. for (i = 0; i < 6; i++)
  3077. if (bars & (1 << i))
  3078. pci_release_region(pdev, i);
  3079. }
  3080. EXPORT_SYMBOL(pci_release_selected_regions);
  3081. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  3082. const char *res_name, int excl)
  3083. {
  3084. int i;
  3085. for (i = 0; i < 6; i++)
  3086. if (bars & (1 << i))
  3087. if (__pci_request_region(pdev, i, res_name, excl))
  3088. goto err_out;
  3089. return 0;
  3090. err_out:
  3091. while (--i >= 0)
  3092. if (bars & (1 << i))
  3093. pci_release_region(pdev, i);
  3094. return -EBUSY;
  3095. }
  3096. /**
  3097. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  3098. * @pdev: PCI device whose resources are to be reserved
  3099. * @bars: Bitmask of BARs to be requested
  3100. * @res_name: Name to be associated with resource
  3101. */
  3102. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  3103. const char *res_name)
  3104. {
  3105. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  3106. }
  3107. EXPORT_SYMBOL(pci_request_selected_regions);
  3108. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  3109. const char *res_name)
  3110. {
  3111. return __pci_request_selected_regions(pdev, bars, res_name,
  3112. IORESOURCE_EXCLUSIVE);
  3113. }
  3114. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  3115. /**
  3116. * pci_release_regions - Release reserved PCI I/O and memory resources
  3117. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  3118. *
  3119. * Releases all PCI I/O and memory resources previously reserved by a
  3120. * successful call to pci_request_regions. Call this function only
  3121. * after all use of the PCI regions has ceased.
  3122. */
  3123. void pci_release_regions(struct pci_dev *pdev)
  3124. {
  3125. pci_release_selected_regions(pdev, (1 << 6) - 1);
  3126. }
  3127. EXPORT_SYMBOL(pci_release_regions);
  3128. /**
  3129. * pci_request_regions - Reserved PCI I/O and memory resources
  3130. * @pdev: PCI device whose resources are to be reserved
  3131. * @res_name: Name to be associated with resource.
  3132. *
  3133. * Mark all PCI regions associated with PCI device @pdev as
  3134. * being reserved by owner @res_name. Do not access any
  3135. * address inside the PCI regions unless this call returns
  3136. * successfully.
  3137. *
  3138. * Returns 0 on success, or %EBUSY on error. A warning
  3139. * message is also printed on failure.
  3140. */
  3141. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  3142. {
  3143. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  3144. }
  3145. EXPORT_SYMBOL(pci_request_regions);
  3146. /**
  3147. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  3148. * @pdev: PCI device whose resources are to be reserved
  3149. * @res_name: Name to be associated with resource.
  3150. *
  3151. * Mark all PCI regions associated with PCI device @pdev as
  3152. * being reserved by owner @res_name. Do not access any
  3153. * address inside the PCI regions unless this call returns
  3154. * successfully.
  3155. *
  3156. * pci_request_regions_exclusive() will mark the region so that
  3157. * /dev/mem and the sysfs MMIO access will not be allowed.
  3158. *
  3159. * Returns 0 on success, or %EBUSY on error. A warning
  3160. * message is also printed on failure.
  3161. */
  3162. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  3163. {
  3164. return pci_request_selected_regions_exclusive(pdev,
  3165. ((1 << 6) - 1), res_name);
  3166. }
  3167. EXPORT_SYMBOL(pci_request_regions_exclusive);
  3168. /*
  3169. * Record the PCI IO range (expressed as CPU physical address + size).
  3170. * Return a negative value if an error has occured, zero otherwise
  3171. */
  3172. int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
  3173. resource_size_t size)
  3174. {
  3175. int ret = 0;
  3176. #ifdef PCI_IOBASE
  3177. struct logic_pio_hwaddr *range;
  3178. if (!size || addr + size < addr)
  3179. return -EINVAL;
  3180. range = kzalloc(sizeof(*range), GFP_ATOMIC);
  3181. if (!range)
  3182. return -ENOMEM;
  3183. range->fwnode = fwnode;
  3184. range->size = size;
  3185. range->hw_start = addr;
  3186. range->flags = LOGIC_PIO_CPU_MMIO;
  3187. ret = logic_pio_register_range(range);
  3188. if (ret)
  3189. kfree(range);
  3190. #endif
  3191. return ret;
  3192. }
  3193. phys_addr_t pci_pio_to_address(unsigned long pio)
  3194. {
  3195. phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
  3196. #ifdef PCI_IOBASE
  3197. if (pio >= MMIO_UPPER_LIMIT)
  3198. return address;
  3199. address = logic_pio_to_hwaddr(pio);
  3200. #endif
  3201. return address;
  3202. }
  3203. unsigned long __weak pci_address_to_pio(phys_addr_t address)
  3204. {
  3205. #ifdef PCI_IOBASE
  3206. return logic_pio_trans_cpuaddr(address);
  3207. #else
  3208. if (address > IO_SPACE_LIMIT)
  3209. return (unsigned long)-1;
  3210. return (unsigned long) address;
  3211. #endif
  3212. }
  3213. /**
  3214. * pci_remap_iospace - Remap the memory mapped I/O space
  3215. * @res: Resource describing the I/O space
  3216. * @phys_addr: physical address of range to be mapped
  3217. *
  3218. * Remap the memory mapped I/O space described by the @res
  3219. * and the CPU physical address @phys_addr into virtual address space.
  3220. * Only architectures that have memory mapped IO functions defined
  3221. * (and the PCI_IOBASE value defined) should call this function.
  3222. */
  3223. int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  3224. {
  3225. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3226. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3227. if (!(res->flags & IORESOURCE_IO))
  3228. return -EINVAL;
  3229. if (res->end > IO_SPACE_LIMIT)
  3230. return -EINVAL;
  3231. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  3232. pgprot_device(PAGE_KERNEL));
  3233. #else
  3234. /* this architecture does not have memory mapped I/O space,
  3235. so this function should never be called */
  3236. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  3237. return -ENODEV;
  3238. #endif
  3239. }
  3240. EXPORT_SYMBOL(pci_remap_iospace);
  3241. /**
  3242. * pci_unmap_iospace - Unmap the memory mapped I/O space
  3243. * @res: resource to be unmapped
  3244. *
  3245. * Unmap the CPU virtual address @res from virtual address space.
  3246. * Only architectures that have memory mapped IO functions defined
  3247. * (and the PCI_IOBASE value defined) should call this function.
  3248. */
  3249. void pci_unmap_iospace(struct resource *res)
  3250. {
  3251. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3252. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3253. unmap_kernel_range(vaddr, resource_size(res));
  3254. #endif
  3255. }
  3256. EXPORT_SYMBOL(pci_unmap_iospace);
  3257. /**
  3258. * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
  3259. * @dev: Generic device to remap IO address for
  3260. * @offset: Resource address to map
  3261. * @size: Size of map
  3262. *
  3263. * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
  3264. * detach.
  3265. */
  3266. void __iomem *devm_pci_remap_cfgspace(struct device *dev,
  3267. resource_size_t offset,
  3268. resource_size_t size)
  3269. {
  3270. void __iomem **ptr, *addr;
  3271. ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
  3272. if (!ptr)
  3273. return NULL;
  3274. addr = pci_remap_cfgspace(offset, size);
  3275. if (addr) {
  3276. *ptr = addr;
  3277. devres_add(dev, ptr);
  3278. } else
  3279. devres_free(ptr);
  3280. return addr;
  3281. }
  3282. EXPORT_SYMBOL(devm_pci_remap_cfgspace);
  3283. /**
  3284. * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
  3285. * @dev: generic device to handle the resource for
  3286. * @res: configuration space resource to be handled
  3287. *
  3288. * Checks that a resource is a valid memory region, requests the memory
  3289. * region and ioremaps with pci_remap_cfgspace() API that ensures the
  3290. * proper PCI configuration space memory attributes are guaranteed.
  3291. *
  3292. * All operations are managed and will be undone on driver detach.
  3293. *
  3294. * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
  3295. * on failure. Usage example::
  3296. *
  3297. * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  3298. * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
  3299. * if (IS_ERR(base))
  3300. * return PTR_ERR(base);
  3301. */
  3302. void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
  3303. struct resource *res)
  3304. {
  3305. resource_size_t size;
  3306. const char *name;
  3307. void __iomem *dest_ptr;
  3308. BUG_ON(!dev);
  3309. if (!res || resource_type(res) != IORESOURCE_MEM) {
  3310. dev_err(dev, "invalid resource\n");
  3311. return IOMEM_ERR_PTR(-EINVAL);
  3312. }
  3313. size = resource_size(res);
  3314. name = res->name ?: dev_name(dev);
  3315. if (!devm_request_mem_region(dev, res->start, size, name)) {
  3316. dev_err(dev, "can't request region for resource %pR\n", res);
  3317. return IOMEM_ERR_PTR(-EBUSY);
  3318. }
  3319. dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
  3320. if (!dest_ptr) {
  3321. dev_err(dev, "ioremap failed for resource %pR\n", res);
  3322. devm_release_mem_region(dev, res->start, size);
  3323. dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
  3324. }
  3325. return dest_ptr;
  3326. }
  3327. EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
  3328. static void __pci_set_master(struct pci_dev *dev, bool enable)
  3329. {
  3330. u16 old_cmd, cmd;
  3331. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  3332. if (enable)
  3333. cmd = old_cmd | PCI_COMMAND_MASTER;
  3334. else
  3335. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  3336. if (cmd != old_cmd) {
  3337. pci_dbg(dev, "%s bus mastering\n",
  3338. enable ? "enabling" : "disabling");
  3339. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3340. }
  3341. dev->is_busmaster = enable;
  3342. }
  3343. /**
  3344. * pcibios_setup - process "pci=" kernel boot arguments
  3345. * @str: string used to pass in "pci=" kernel boot arguments
  3346. *
  3347. * Process kernel boot arguments. This is the default implementation.
  3348. * Architecture specific implementations can override this as necessary.
  3349. */
  3350. char * __weak __init pcibios_setup(char *str)
  3351. {
  3352. return str;
  3353. }
  3354. /**
  3355. * pcibios_set_master - enable PCI bus-mastering for device dev
  3356. * @dev: the PCI device to enable
  3357. *
  3358. * Enables PCI bus-mastering for the device. This is the default
  3359. * implementation. Architecture specific implementations can override
  3360. * this if necessary.
  3361. */
  3362. void __weak pcibios_set_master(struct pci_dev *dev)
  3363. {
  3364. u8 lat;
  3365. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  3366. if (pci_is_pcie(dev))
  3367. return;
  3368. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  3369. if (lat < 16)
  3370. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  3371. else if (lat > pcibios_max_latency)
  3372. lat = pcibios_max_latency;
  3373. else
  3374. return;
  3375. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  3376. }
  3377. /**
  3378. * pci_set_master - enables bus-mastering for device dev
  3379. * @dev: the PCI device to enable
  3380. *
  3381. * Enables bus-mastering on the device and calls pcibios_set_master()
  3382. * to do the needed arch specific settings.
  3383. */
  3384. void pci_set_master(struct pci_dev *dev)
  3385. {
  3386. __pci_set_master(dev, true);
  3387. pcibios_set_master(dev);
  3388. }
  3389. EXPORT_SYMBOL(pci_set_master);
  3390. /**
  3391. * pci_clear_master - disables bus-mastering for device dev
  3392. * @dev: the PCI device to disable
  3393. */
  3394. void pci_clear_master(struct pci_dev *dev)
  3395. {
  3396. __pci_set_master(dev, false);
  3397. }
  3398. EXPORT_SYMBOL(pci_clear_master);
  3399. /**
  3400. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  3401. * @dev: the PCI device for which MWI is to be enabled
  3402. *
  3403. * Helper function for pci_set_mwi.
  3404. * Originally copied from drivers/net/acenic.c.
  3405. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  3406. *
  3407. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3408. */
  3409. int pci_set_cacheline_size(struct pci_dev *dev)
  3410. {
  3411. u8 cacheline_size;
  3412. if (!pci_cache_line_size)
  3413. return -EINVAL;
  3414. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  3415. equal to or multiple of the right value. */
  3416. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3417. if (cacheline_size >= pci_cache_line_size &&
  3418. (cacheline_size % pci_cache_line_size) == 0)
  3419. return 0;
  3420. /* Write the correct value. */
  3421. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  3422. /* Read it back. */
  3423. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3424. if (cacheline_size == pci_cache_line_size)
  3425. return 0;
  3426. pci_printk(KERN_DEBUG, dev, "cache line size of %d is not supported\n",
  3427. pci_cache_line_size << 2);
  3428. return -EINVAL;
  3429. }
  3430. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  3431. /**
  3432. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  3433. * @dev: the PCI device for which MWI is enabled
  3434. *
  3435. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3436. *
  3437. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3438. */
  3439. int pci_set_mwi(struct pci_dev *dev)
  3440. {
  3441. #ifdef PCI_DISABLE_MWI
  3442. return 0;
  3443. #else
  3444. int rc;
  3445. u16 cmd;
  3446. rc = pci_set_cacheline_size(dev);
  3447. if (rc)
  3448. return rc;
  3449. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3450. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  3451. pci_dbg(dev, "enabling Mem-Wr-Inval\n");
  3452. cmd |= PCI_COMMAND_INVALIDATE;
  3453. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3454. }
  3455. return 0;
  3456. #endif
  3457. }
  3458. EXPORT_SYMBOL(pci_set_mwi);
  3459. /**
  3460. * pcim_set_mwi - a device-managed pci_set_mwi()
  3461. * @dev: the PCI device for which MWI is enabled
  3462. *
  3463. * Managed pci_set_mwi().
  3464. *
  3465. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3466. */
  3467. int pcim_set_mwi(struct pci_dev *dev)
  3468. {
  3469. struct pci_devres *dr;
  3470. dr = find_pci_dr(dev);
  3471. if (!dr)
  3472. return -ENOMEM;
  3473. dr->mwi = 1;
  3474. return pci_set_mwi(dev);
  3475. }
  3476. EXPORT_SYMBOL(pcim_set_mwi);
  3477. /**
  3478. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  3479. * @dev: the PCI device for which MWI is enabled
  3480. *
  3481. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3482. * Callers are not required to check the return value.
  3483. *
  3484. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3485. */
  3486. int pci_try_set_mwi(struct pci_dev *dev)
  3487. {
  3488. #ifdef PCI_DISABLE_MWI
  3489. return 0;
  3490. #else
  3491. return pci_set_mwi(dev);
  3492. #endif
  3493. }
  3494. EXPORT_SYMBOL(pci_try_set_mwi);
  3495. /**
  3496. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  3497. * @dev: the PCI device to disable
  3498. *
  3499. * Disables PCI Memory-Write-Invalidate transaction on the device
  3500. */
  3501. void pci_clear_mwi(struct pci_dev *dev)
  3502. {
  3503. #ifndef PCI_DISABLE_MWI
  3504. u16 cmd;
  3505. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3506. if (cmd & PCI_COMMAND_INVALIDATE) {
  3507. cmd &= ~PCI_COMMAND_INVALIDATE;
  3508. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3509. }
  3510. #endif
  3511. }
  3512. EXPORT_SYMBOL(pci_clear_mwi);
  3513. /**
  3514. * pci_intx - enables/disables PCI INTx for device dev
  3515. * @pdev: the PCI device to operate on
  3516. * @enable: boolean: whether to enable or disable PCI INTx
  3517. *
  3518. * Enables/disables PCI INTx for device dev
  3519. */
  3520. void pci_intx(struct pci_dev *pdev, int enable)
  3521. {
  3522. u16 pci_command, new;
  3523. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  3524. if (enable)
  3525. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  3526. else
  3527. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  3528. if (new != pci_command) {
  3529. struct pci_devres *dr;
  3530. pci_write_config_word(pdev, PCI_COMMAND, new);
  3531. dr = find_pci_dr(pdev);
  3532. if (dr && !dr->restore_intx) {
  3533. dr->restore_intx = 1;
  3534. dr->orig_intx = !enable;
  3535. }
  3536. }
  3537. }
  3538. EXPORT_SYMBOL_GPL(pci_intx);
  3539. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  3540. {
  3541. struct pci_bus *bus = dev->bus;
  3542. bool mask_updated = true;
  3543. u32 cmd_status_dword;
  3544. u16 origcmd, newcmd;
  3545. unsigned long flags;
  3546. bool irq_pending;
  3547. /*
  3548. * We do a single dword read to retrieve both command and status.
  3549. * Document assumptions that make this possible.
  3550. */
  3551. BUILD_BUG_ON(PCI_COMMAND % 4);
  3552. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  3553. raw_spin_lock_irqsave(&pci_lock, flags);
  3554. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  3555. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  3556. /*
  3557. * Check interrupt status register to see whether our device
  3558. * triggered the interrupt (when masking) or the next IRQ is
  3559. * already pending (when unmasking).
  3560. */
  3561. if (mask != irq_pending) {
  3562. mask_updated = false;
  3563. goto done;
  3564. }
  3565. origcmd = cmd_status_dword;
  3566. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  3567. if (mask)
  3568. newcmd |= PCI_COMMAND_INTX_DISABLE;
  3569. if (newcmd != origcmd)
  3570. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  3571. done:
  3572. raw_spin_unlock_irqrestore(&pci_lock, flags);
  3573. return mask_updated;
  3574. }
  3575. /**
  3576. * pci_check_and_mask_intx - mask INTx on pending interrupt
  3577. * @dev: the PCI device to operate on
  3578. *
  3579. * Check if the device dev has its INTx line asserted, mask it and
  3580. * return true in that case. False is returned if no interrupt was
  3581. * pending.
  3582. */
  3583. bool pci_check_and_mask_intx(struct pci_dev *dev)
  3584. {
  3585. return pci_check_and_set_intx_mask(dev, true);
  3586. }
  3587. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  3588. /**
  3589. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  3590. * @dev: the PCI device to operate on
  3591. *
  3592. * Check if the device dev has its INTx line asserted, unmask it if not
  3593. * and return true. False is returned and the mask remains active if
  3594. * there was still an interrupt pending.
  3595. */
  3596. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  3597. {
  3598. return pci_check_and_set_intx_mask(dev, false);
  3599. }
  3600. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  3601. /**
  3602. * pci_wait_for_pending_transaction - waits for pending transaction
  3603. * @dev: the PCI device to operate on
  3604. *
  3605. * Return 0 if transaction is pending 1 otherwise.
  3606. */
  3607. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  3608. {
  3609. if (!pci_is_pcie(dev))
  3610. return 1;
  3611. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  3612. PCI_EXP_DEVSTA_TRPND);
  3613. }
  3614. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  3615. static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
  3616. {
  3617. int delay = 1;
  3618. u32 id;
  3619. /*
  3620. * After reset, the device should not silently discard config
  3621. * requests, but it may still indicate that it needs more time by
  3622. * responding to them with CRS completions. The Root Port will
  3623. * generally synthesize ~0 data to complete the read (except when
  3624. * CRS SV is enabled and the read was for the Vendor ID; in that
  3625. * case it synthesizes 0x0001 data).
  3626. *
  3627. * Wait for the device to return a non-CRS completion. Read the
  3628. * Command register instead of Vendor ID so we don't have to
  3629. * contend with the CRS SV value.
  3630. */
  3631. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3632. while (id == ~0) {
  3633. if (delay > timeout) {
  3634. pci_warn(dev, "not ready %dms after %s; giving up\n",
  3635. delay - 1, reset_type);
  3636. return -ENOTTY;
  3637. }
  3638. if (delay > 1000)
  3639. pci_info(dev, "not ready %dms after %s; waiting\n",
  3640. delay - 1, reset_type);
  3641. msleep(delay);
  3642. delay *= 2;
  3643. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3644. }
  3645. if (delay > 1000)
  3646. pci_info(dev, "ready %dms after %s\n", delay - 1,
  3647. reset_type);
  3648. return 0;
  3649. }
  3650. /**
  3651. * pcie_has_flr - check if a device supports function level resets
  3652. * @dev: device to check
  3653. *
  3654. * Returns true if the device advertises support for PCIe function level
  3655. * resets.
  3656. */
  3657. static bool pcie_has_flr(struct pci_dev *dev)
  3658. {
  3659. u32 cap;
  3660. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3661. return false;
  3662. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  3663. return cap & PCI_EXP_DEVCAP_FLR;
  3664. }
  3665. /**
  3666. * pcie_flr - initiate a PCIe function level reset
  3667. * @dev: device to reset
  3668. *
  3669. * Initiate a function level reset on @dev. The caller should ensure the
  3670. * device supports FLR before calling this function, e.g. by using the
  3671. * pcie_has_flr() helper.
  3672. */
  3673. int pcie_flr(struct pci_dev *dev)
  3674. {
  3675. if (!pci_wait_for_pending_transaction(dev))
  3676. pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  3677. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3678. /*
  3679. * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
  3680. * 100ms, but may silently discard requests while the FLR is in
  3681. * progress. Wait 100ms before trying to access the device.
  3682. */
  3683. msleep(100);
  3684. return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
  3685. }
  3686. EXPORT_SYMBOL_GPL(pcie_flr);
  3687. static int pci_af_flr(struct pci_dev *dev, int probe)
  3688. {
  3689. int pos;
  3690. u8 cap;
  3691. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  3692. if (!pos)
  3693. return -ENOTTY;
  3694. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3695. return -ENOTTY;
  3696. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  3697. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  3698. return -ENOTTY;
  3699. if (probe)
  3700. return 0;
  3701. /*
  3702. * Wait for Transaction Pending bit to clear. A word-aligned test
  3703. * is used, so we use the conrol offset rather than status and shift
  3704. * the test bit to match.
  3705. */
  3706. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  3707. PCI_AF_STATUS_TP << 8))
  3708. pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  3709. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  3710. /*
  3711. * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
  3712. * updated 27 July 2006; a device must complete an FLR within
  3713. * 100ms, but may silently discard requests while the FLR is in
  3714. * progress. Wait 100ms before trying to access the device.
  3715. */
  3716. msleep(100);
  3717. return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
  3718. }
  3719. /**
  3720. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  3721. * @dev: Device to reset.
  3722. * @probe: If set, only check if the device can be reset this way.
  3723. *
  3724. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  3725. * unset, it will be reinitialized internally when going from PCI_D3hot to
  3726. * PCI_D0. If that's the case and the device is not in a low-power state
  3727. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  3728. *
  3729. * NOTE: This causes the caller to sleep for twice the device power transition
  3730. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  3731. * by default (i.e. unless the @dev's d3_delay field has a different value).
  3732. * Moreover, only devices in D0 can be reset by this function.
  3733. */
  3734. static int pci_pm_reset(struct pci_dev *dev, int probe)
  3735. {
  3736. u16 csr;
  3737. if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
  3738. return -ENOTTY;
  3739. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  3740. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  3741. return -ENOTTY;
  3742. if (probe)
  3743. return 0;
  3744. if (dev->current_state != PCI_D0)
  3745. return -EINVAL;
  3746. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3747. csr |= PCI_D3hot;
  3748. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3749. pci_dev_d3_sleep(dev);
  3750. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3751. csr |= PCI_D0;
  3752. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3753. pci_dev_d3_sleep(dev);
  3754. return pci_dev_wait(dev, "PM D3->D0", PCIE_RESET_READY_POLL_MS);
  3755. }
  3756. /**
  3757. * pcie_wait_for_link - Wait until link is active or inactive
  3758. * @pdev: Bridge device
  3759. * @active: waiting for active or inactive?
  3760. *
  3761. * Use this to wait till link becomes active or inactive.
  3762. */
  3763. bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
  3764. {
  3765. int timeout = 1000;
  3766. bool ret;
  3767. u16 lnk_status;
  3768. for (;;) {
  3769. pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
  3770. ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
  3771. if (ret == active)
  3772. return true;
  3773. if (timeout <= 0)
  3774. break;
  3775. msleep(10);
  3776. timeout -= 10;
  3777. }
  3778. pci_info(pdev, "Data Link Layer Link Active not %s in 1000 msec\n",
  3779. active ? "set" : "cleared");
  3780. return false;
  3781. }
  3782. void pci_reset_secondary_bus(struct pci_dev *dev)
  3783. {
  3784. u16 ctrl;
  3785. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  3786. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  3787. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3788. /*
  3789. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  3790. * this to 2ms to ensure that we meet the minimum requirement.
  3791. */
  3792. msleep(2);
  3793. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  3794. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3795. /*
  3796. * Trhfa for conventional PCI is 2^25 clock cycles.
  3797. * Assuming a minimum 33MHz clock this results in a 1s
  3798. * delay before we can consider subordinate devices to
  3799. * be re-initialized. PCIe has some ways to shorten this,
  3800. * but we don't make use of them yet.
  3801. */
  3802. ssleep(1);
  3803. }
  3804. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  3805. {
  3806. pci_reset_secondary_bus(dev);
  3807. }
  3808. /**
  3809. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  3810. * @dev: Bridge device
  3811. *
  3812. * Use the bridge control register to assert reset on the secondary bus.
  3813. * Devices on the secondary bus are left in power-on state.
  3814. */
  3815. int pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  3816. {
  3817. pcibios_reset_secondary_bus(dev);
  3818. return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
  3819. }
  3820. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  3821. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  3822. {
  3823. struct pci_dev *pdev;
  3824. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  3825. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3826. return -ENOTTY;
  3827. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3828. if (pdev != dev)
  3829. return -ENOTTY;
  3830. if (probe)
  3831. return 0;
  3832. pci_reset_bridge_secondary_bus(dev->bus->self);
  3833. return 0;
  3834. }
  3835. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  3836. {
  3837. int rc = -ENOTTY;
  3838. if (!hotplug || !try_module_get(hotplug->ops->owner))
  3839. return rc;
  3840. if (hotplug->ops->reset_slot)
  3841. rc = hotplug->ops->reset_slot(hotplug, probe);
  3842. module_put(hotplug->ops->owner);
  3843. return rc;
  3844. }
  3845. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  3846. {
  3847. struct pci_dev *pdev;
  3848. if (dev->subordinate || !dev->slot ||
  3849. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3850. return -ENOTTY;
  3851. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3852. if (pdev != dev && pdev->slot == dev->slot)
  3853. return -ENOTTY;
  3854. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  3855. }
  3856. static void pci_dev_lock(struct pci_dev *dev)
  3857. {
  3858. pci_cfg_access_lock(dev);
  3859. /* block PM suspend, driver probe, etc. */
  3860. device_lock(&dev->dev);
  3861. }
  3862. /* Return 1 on successful lock, 0 on contention */
  3863. static int pci_dev_trylock(struct pci_dev *dev)
  3864. {
  3865. if (pci_cfg_access_trylock(dev)) {
  3866. if (device_trylock(&dev->dev))
  3867. return 1;
  3868. pci_cfg_access_unlock(dev);
  3869. }
  3870. return 0;
  3871. }
  3872. static void pci_dev_unlock(struct pci_dev *dev)
  3873. {
  3874. device_unlock(&dev->dev);
  3875. pci_cfg_access_unlock(dev);
  3876. }
  3877. static void pci_dev_save_and_disable(struct pci_dev *dev)
  3878. {
  3879. const struct pci_error_handlers *err_handler =
  3880. dev->driver ? dev->driver->err_handler : NULL;
  3881. /*
  3882. * dev->driver->err_handler->reset_prepare() is protected against
  3883. * races with ->remove() by the device lock, which must be held by
  3884. * the caller.
  3885. */
  3886. if (err_handler && err_handler->reset_prepare)
  3887. err_handler->reset_prepare(dev);
  3888. /*
  3889. * Wake-up device prior to save. PM registers default to D0 after
  3890. * reset and a simple register restore doesn't reliably return
  3891. * to a non-D0 state anyway.
  3892. */
  3893. pci_set_power_state(dev, PCI_D0);
  3894. pci_save_state(dev);
  3895. /*
  3896. * Disable the device by clearing the Command register, except for
  3897. * INTx-disable which is set. This not only disables MMIO and I/O port
  3898. * BARs, but also prevents the device from being Bus Master, preventing
  3899. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  3900. * compliant devices, INTx-disable prevents legacy interrupts.
  3901. */
  3902. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  3903. }
  3904. static void pci_dev_restore(struct pci_dev *dev)
  3905. {
  3906. const struct pci_error_handlers *err_handler =
  3907. dev->driver ? dev->driver->err_handler : NULL;
  3908. pci_restore_state(dev);
  3909. /*
  3910. * dev->driver->err_handler->reset_done() is protected against
  3911. * races with ->remove() by the device lock, which must be held by
  3912. * the caller.
  3913. */
  3914. if (err_handler && err_handler->reset_done)
  3915. err_handler->reset_done(dev);
  3916. }
  3917. /**
  3918. * __pci_reset_function_locked - reset a PCI device function while holding
  3919. * the @dev mutex lock.
  3920. * @dev: PCI device to reset
  3921. *
  3922. * Some devices allow an individual function to be reset without affecting
  3923. * other functions in the same device. The PCI device must be responsive
  3924. * to PCI config space in order to use this function.
  3925. *
  3926. * The device function is presumed to be unused and the caller is holding
  3927. * the device mutex lock when this function is called.
  3928. * Resetting the device will make the contents of PCI configuration space
  3929. * random, so any caller of this must be prepared to reinitialise the
  3930. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3931. * etc.
  3932. *
  3933. * Returns 0 if the device function was successfully reset or negative if the
  3934. * device doesn't support resetting a single function.
  3935. */
  3936. int __pci_reset_function_locked(struct pci_dev *dev)
  3937. {
  3938. int rc;
  3939. might_sleep();
  3940. /*
  3941. * A reset method returns -ENOTTY if it doesn't support this device
  3942. * and we should try the next method.
  3943. *
  3944. * If it returns 0 (success), we're finished. If it returns any
  3945. * other error, we're also finished: this indicates that further
  3946. * reset mechanisms might be broken on the device.
  3947. */
  3948. rc = pci_dev_specific_reset(dev, 0);
  3949. if (rc != -ENOTTY)
  3950. return rc;
  3951. if (pcie_has_flr(dev)) {
  3952. rc = pcie_flr(dev);
  3953. if (rc != -ENOTTY)
  3954. return rc;
  3955. }
  3956. rc = pci_af_flr(dev, 0);
  3957. if (rc != -ENOTTY)
  3958. return rc;
  3959. rc = pci_pm_reset(dev, 0);
  3960. if (rc != -ENOTTY)
  3961. return rc;
  3962. rc = pci_dev_reset_slot_function(dev, 0);
  3963. if (rc != -ENOTTY)
  3964. return rc;
  3965. return pci_parent_bus_reset(dev, 0);
  3966. }
  3967. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  3968. /**
  3969. * pci_probe_reset_function - check whether the device can be safely reset
  3970. * @dev: PCI device to reset
  3971. *
  3972. * Some devices allow an individual function to be reset without affecting
  3973. * other functions in the same device. The PCI device must be responsive
  3974. * to PCI config space in order to use this function.
  3975. *
  3976. * Returns 0 if the device function can be reset or negative if the
  3977. * device doesn't support resetting a single function.
  3978. */
  3979. int pci_probe_reset_function(struct pci_dev *dev)
  3980. {
  3981. int rc;
  3982. might_sleep();
  3983. rc = pci_dev_specific_reset(dev, 1);
  3984. if (rc != -ENOTTY)
  3985. return rc;
  3986. if (pcie_has_flr(dev))
  3987. return 0;
  3988. rc = pci_af_flr(dev, 1);
  3989. if (rc != -ENOTTY)
  3990. return rc;
  3991. rc = pci_pm_reset(dev, 1);
  3992. if (rc != -ENOTTY)
  3993. return rc;
  3994. rc = pci_dev_reset_slot_function(dev, 1);
  3995. if (rc != -ENOTTY)
  3996. return rc;
  3997. return pci_parent_bus_reset(dev, 1);
  3998. }
  3999. /**
  4000. * pci_reset_function - quiesce and reset a PCI device function
  4001. * @dev: PCI device to reset
  4002. *
  4003. * Some devices allow an individual function to be reset without affecting
  4004. * other functions in the same device. The PCI device must be responsive
  4005. * to PCI config space in order to use this function.
  4006. *
  4007. * This function does not just reset the PCI portion of a device, but
  4008. * clears all the state associated with the device. This function differs
  4009. * from __pci_reset_function_locked() in that it saves and restores device state
  4010. * over the reset and takes the PCI device lock.
  4011. *
  4012. * Returns 0 if the device function was successfully reset or negative if the
  4013. * device doesn't support resetting a single function.
  4014. */
  4015. int pci_reset_function(struct pci_dev *dev)
  4016. {
  4017. int rc;
  4018. if (!dev->reset_fn)
  4019. return -ENOTTY;
  4020. pci_dev_lock(dev);
  4021. pci_dev_save_and_disable(dev);
  4022. rc = __pci_reset_function_locked(dev);
  4023. pci_dev_restore(dev);
  4024. pci_dev_unlock(dev);
  4025. return rc;
  4026. }
  4027. EXPORT_SYMBOL_GPL(pci_reset_function);
  4028. /**
  4029. * pci_reset_function_locked - quiesce and reset a PCI device function
  4030. * @dev: PCI device to reset
  4031. *
  4032. * Some devices allow an individual function to be reset without affecting
  4033. * other functions in the same device. The PCI device must be responsive
  4034. * to PCI config space in order to use this function.
  4035. *
  4036. * This function does not just reset the PCI portion of a device, but
  4037. * clears all the state associated with the device. This function differs
  4038. * from __pci_reset_function_locked() in that it saves and restores device state
  4039. * over the reset. It also differs from pci_reset_function() in that it
  4040. * requires the PCI device lock to be held.
  4041. *
  4042. * Returns 0 if the device function was successfully reset or negative if the
  4043. * device doesn't support resetting a single function.
  4044. */
  4045. int pci_reset_function_locked(struct pci_dev *dev)
  4046. {
  4047. int rc;
  4048. if (!dev->reset_fn)
  4049. return -ENOTTY;
  4050. pci_dev_save_and_disable(dev);
  4051. rc = __pci_reset_function_locked(dev);
  4052. pci_dev_restore(dev);
  4053. return rc;
  4054. }
  4055. EXPORT_SYMBOL_GPL(pci_reset_function_locked);
  4056. /**
  4057. * pci_try_reset_function - quiesce and reset a PCI device function
  4058. * @dev: PCI device to reset
  4059. *
  4060. * Same as above, except return -EAGAIN if unable to lock device.
  4061. */
  4062. int pci_try_reset_function(struct pci_dev *dev)
  4063. {
  4064. int rc;
  4065. if (!dev->reset_fn)
  4066. return -ENOTTY;
  4067. if (!pci_dev_trylock(dev))
  4068. return -EAGAIN;
  4069. pci_dev_save_and_disable(dev);
  4070. rc = __pci_reset_function_locked(dev);
  4071. pci_dev_restore(dev);
  4072. pci_dev_unlock(dev);
  4073. return rc;
  4074. }
  4075. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  4076. /* Do any devices on or below this bus prevent a bus reset? */
  4077. static bool pci_bus_resetable(struct pci_bus *bus)
  4078. {
  4079. struct pci_dev *dev;
  4080. if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  4081. return false;
  4082. list_for_each_entry(dev, &bus->devices, bus_list) {
  4083. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  4084. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  4085. return false;
  4086. }
  4087. return true;
  4088. }
  4089. /* Lock devices from the top of the tree down */
  4090. static void pci_bus_lock(struct pci_bus *bus)
  4091. {
  4092. struct pci_dev *dev;
  4093. list_for_each_entry(dev, &bus->devices, bus_list) {
  4094. pci_dev_lock(dev);
  4095. if (dev->subordinate)
  4096. pci_bus_lock(dev->subordinate);
  4097. }
  4098. }
  4099. /* Unlock devices from the bottom of the tree up */
  4100. static void pci_bus_unlock(struct pci_bus *bus)
  4101. {
  4102. struct pci_dev *dev;
  4103. list_for_each_entry(dev, &bus->devices, bus_list) {
  4104. if (dev->subordinate)
  4105. pci_bus_unlock(dev->subordinate);
  4106. pci_dev_unlock(dev);
  4107. }
  4108. }
  4109. /* Return 1 on successful lock, 0 on contention */
  4110. static int pci_bus_trylock(struct pci_bus *bus)
  4111. {
  4112. struct pci_dev *dev;
  4113. list_for_each_entry(dev, &bus->devices, bus_list) {
  4114. if (!pci_dev_trylock(dev))
  4115. goto unlock;
  4116. if (dev->subordinate) {
  4117. if (!pci_bus_trylock(dev->subordinate)) {
  4118. pci_dev_unlock(dev);
  4119. goto unlock;
  4120. }
  4121. }
  4122. }
  4123. return 1;
  4124. unlock:
  4125. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  4126. if (dev->subordinate)
  4127. pci_bus_unlock(dev->subordinate);
  4128. pci_dev_unlock(dev);
  4129. }
  4130. return 0;
  4131. }
  4132. /* Do any devices on or below this slot prevent a bus reset? */
  4133. static bool pci_slot_resetable(struct pci_slot *slot)
  4134. {
  4135. struct pci_dev *dev;
  4136. if (slot->bus->self &&
  4137. (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  4138. return false;
  4139. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4140. if (!dev->slot || dev->slot != slot)
  4141. continue;
  4142. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  4143. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  4144. return false;
  4145. }
  4146. return true;
  4147. }
  4148. /* Lock devices from the top of the tree down */
  4149. static void pci_slot_lock(struct pci_slot *slot)
  4150. {
  4151. struct pci_dev *dev;
  4152. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4153. if (!dev->slot || dev->slot != slot)
  4154. continue;
  4155. pci_dev_lock(dev);
  4156. if (dev->subordinate)
  4157. pci_bus_lock(dev->subordinate);
  4158. }
  4159. }
  4160. /* Unlock devices from the bottom of the tree up */
  4161. static void pci_slot_unlock(struct pci_slot *slot)
  4162. {
  4163. struct pci_dev *dev;
  4164. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4165. if (!dev->slot || dev->slot != slot)
  4166. continue;
  4167. if (dev->subordinate)
  4168. pci_bus_unlock(dev->subordinate);
  4169. pci_dev_unlock(dev);
  4170. }
  4171. }
  4172. /* Return 1 on successful lock, 0 on contention */
  4173. static int pci_slot_trylock(struct pci_slot *slot)
  4174. {
  4175. struct pci_dev *dev;
  4176. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4177. if (!dev->slot || dev->slot != slot)
  4178. continue;
  4179. if (!pci_dev_trylock(dev))
  4180. goto unlock;
  4181. if (dev->subordinate) {
  4182. if (!pci_bus_trylock(dev->subordinate)) {
  4183. pci_dev_unlock(dev);
  4184. goto unlock;
  4185. }
  4186. }
  4187. }
  4188. return 1;
  4189. unlock:
  4190. list_for_each_entry_continue_reverse(dev,
  4191. &slot->bus->devices, bus_list) {
  4192. if (!dev->slot || dev->slot != slot)
  4193. continue;
  4194. if (dev->subordinate)
  4195. pci_bus_unlock(dev->subordinate);
  4196. pci_dev_unlock(dev);
  4197. }
  4198. return 0;
  4199. }
  4200. /* Save and disable devices from the top of the tree down */
  4201. static void pci_bus_save_and_disable(struct pci_bus *bus)
  4202. {
  4203. struct pci_dev *dev;
  4204. list_for_each_entry(dev, &bus->devices, bus_list) {
  4205. pci_dev_lock(dev);
  4206. pci_dev_save_and_disable(dev);
  4207. pci_dev_unlock(dev);
  4208. if (dev->subordinate)
  4209. pci_bus_save_and_disable(dev->subordinate);
  4210. }
  4211. }
  4212. /*
  4213. * Restore devices from top of the tree down - parent bridges need to be
  4214. * restored before we can get to subordinate devices.
  4215. */
  4216. static void pci_bus_restore(struct pci_bus *bus)
  4217. {
  4218. struct pci_dev *dev;
  4219. list_for_each_entry(dev, &bus->devices, bus_list) {
  4220. pci_dev_lock(dev);
  4221. pci_dev_restore(dev);
  4222. pci_dev_unlock(dev);
  4223. if (dev->subordinate)
  4224. pci_bus_restore(dev->subordinate);
  4225. }
  4226. }
  4227. /* Save and disable devices from the top of the tree down */
  4228. static void pci_slot_save_and_disable(struct pci_slot *slot)
  4229. {
  4230. struct pci_dev *dev;
  4231. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4232. if (!dev->slot || dev->slot != slot)
  4233. continue;
  4234. pci_dev_save_and_disable(dev);
  4235. if (dev->subordinate)
  4236. pci_bus_save_and_disable(dev->subordinate);
  4237. }
  4238. }
  4239. /*
  4240. * Restore devices from top of the tree down - parent bridges need to be
  4241. * restored before we can get to subordinate devices.
  4242. */
  4243. static void pci_slot_restore(struct pci_slot *slot)
  4244. {
  4245. struct pci_dev *dev;
  4246. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4247. if (!dev->slot || dev->slot != slot)
  4248. continue;
  4249. pci_dev_lock(dev);
  4250. pci_dev_restore(dev);
  4251. pci_dev_unlock(dev);
  4252. if (dev->subordinate)
  4253. pci_bus_restore(dev->subordinate);
  4254. }
  4255. }
  4256. static int pci_slot_reset(struct pci_slot *slot, int probe)
  4257. {
  4258. int rc;
  4259. if (!slot || !pci_slot_resetable(slot))
  4260. return -ENOTTY;
  4261. if (!probe)
  4262. pci_slot_lock(slot);
  4263. might_sleep();
  4264. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  4265. if (!probe)
  4266. pci_slot_unlock(slot);
  4267. return rc;
  4268. }
  4269. /**
  4270. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  4271. * @slot: PCI slot to probe
  4272. *
  4273. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  4274. */
  4275. int pci_probe_reset_slot(struct pci_slot *slot)
  4276. {
  4277. return pci_slot_reset(slot, 1);
  4278. }
  4279. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  4280. /**
  4281. * pci_reset_slot - reset a PCI slot
  4282. * @slot: PCI slot to reset
  4283. *
  4284. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  4285. * independent of other slots. For instance, some slots may support slot power
  4286. * control. In the case of a 1:1 bus to slot architecture, this function may
  4287. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  4288. * Generally a slot reset should be attempted before a bus reset. All of the
  4289. * function of the slot and any subordinate buses behind the slot are reset
  4290. * through this function. PCI config space of all devices in the slot and
  4291. * behind the slot is saved before and restored after reset.
  4292. *
  4293. * Return 0 on success, non-zero on error.
  4294. */
  4295. int pci_reset_slot(struct pci_slot *slot)
  4296. {
  4297. int rc;
  4298. rc = pci_slot_reset(slot, 1);
  4299. if (rc)
  4300. return rc;
  4301. pci_slot_save_and_disable(slot);
  4302. rc = pci_slot_reset(slot, 0);
  4303. pci_slot_restore(slot);
  4304. return rc;
  4305. }
  4306. EXPORT_SYMBOL_GPL(pci_reset_slot);
  4307. /**
  4308. * pci_try_reset_slot - Try to reset a PCI slot
  4309. * @slot: PCI slot to reset
  4310. *
  4311. * Same as above except return -EAGAIN if the slot cannot be locked
  4312. */
  4313. int pci_try_reset_slot(struct pci_slot *slot)
  4314. {
  4315. int rc;
  4316. rc = pci_slot_reset(slot, 1);
  4317. if (rc)
  4318. return rc;
  4319. pci_slot_save_and_disable(slot);
  4320. if (pci_slot_trylock(slot)) {
  4321. might_sleep();
  4322. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  4323. pci_slot_unlock(slot);
  4324. } else
  4325. rc = -EAGAIN;
  4326. pci_slot_restore(slot);
  4327. return rc;
  4328. }
  4329. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  4330. static int pci_bus_reset(struct pci_bus *bus, int probe)
  4331. {
  4332. if (!bus->self || !pci_bus_resetable(bus))
  4333. return -ENOTTY;
  4334. if (probe)
  4335. return 0;
  4336. pci_bus_lock(bus);
  4337. might_sleep();
  4338. pci_reset_bridge_secondary_bus(bus->self);
  4339. pci_bus_unlock(bus);
  4340. return 0;
  4341. }
  4342. /**
  4343. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  4344. * @bus: PCI bus to probe
  4345. *
  4346. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  4347. */
  4348. int pci_probe_reset_bus(struct pci_bus *bus)
  4349. {
  4350. return pci_bus_reset(bus, 1);
  4351. }
  4352. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  4353. /**
  4354. * pci_reset_bus - reset a PCI bus
  4355. * @bus: top level PCI bus to reset
  4356. *
  4357. * Do a bus reset on the given bus and any subordinate buses, saving
  4358. * and restoring state of all devices.
  4359. *
  4360. * Return 0 on success, non-zero on error.
  4361. */
  4362. int pci_reset_bus(struct pci_bus *bus)
  4363. {
  4364. int rc;
  4365. rc = pci_bus_reset(bus, 1);
  4366. if (rc)
  4367. return rc;
  4368. pci_bus_save_and_disable(bus);
  4369. rc = pci_bus_reset(bus, 0);
  4370. pci_bus_restore(bus);
  4371. return rc;
  4372. }
  4373. EXPORT_SYMBOL_GPL(pci_reset_bus);
  4374. /**
  4375. * pci_try_reset_bus - Try to reset a PCI bus
  4376. * @bus: top level PCI bus to reset
  4377. *
  4378. * Same as above except return -EAGAIN if the bus cannot be locked
  4379. */
  4380. int pci_try_reset_bus(struct pci_bus *bus)
  4381. {
  4382. int rc;
  4383. rc = pci_bus_reset(bus, 1);
  4384. if (rc)
  4385. return rc;
  4386. pci_bus_save_and_disable(bus);
  4387. if (pci_bus_trylock(bus)) {
  4388. might_sleep();
  4389. pci_reset_bridge_secondary_bus(bus->self);
  4390. pci_bus_unlock(bus);
  4391. } else
  4392. rc = -EAGAIN;
  4393. pci_bus_restore(bus);
  4394. return rc;
  4395. }
  4396. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  4397. /**
  4398. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  4399. * @dev: PCI device to query
  4400. *
  4401. * Returns mmrbc: maximum designed memory read count in bytes
  4402. * or appropriate error value.
  4403. */
  4404. int pcix_get_max_mmrbc(struct pci_dev *dev)
  4405. {
  4406. int cap;
  4407. u32 stat;
  4408. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4409. if (!cap)
  4410. return -EINVAL;
  4411. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4412. return -EINVAL;
  4413. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  4414. }
  4415. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  4416. /**
  4417. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  4418. * @dev: PCI device to query
  4419. *
  4420. * Returns mmrbc: maximum memory read count in bytes
  4421. * or appropriate error value.
  4422. */
  4423. int pcix_get_mmrbc(struct pci_dev *dev)
  4424. {
  4425. int cap;
  4426. u16 cmd;
  4427. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4428. if (!cap)
  4429. return -EINVAL;
  4430. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4431. return -EINVAL;
  4432. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  4433. }
  4434. EXPORT_SYMBOL(pcix_get_mmrbc);
  4435. /**
  4436. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  4437. * @dev: PCI device to query
  4438. * @mmrbc: maximum memory read count in bytes
  4439. * valid values are 512, 1024, 2048, 4096
  4440. *
  4441. * If possible sets maximum memory read byte count, some bridges have erratas
  4442. * that prevent this.
  4443. */
  4444. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  4445. {
  4446. int cap;
  4447. u32 stat, v, o;
  4448. u16 cmd;
  4449. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  4450. return -EINVAL;
  4451. v = ffs(mmrbc) - 10;
  4452. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4453. if (!cap)
  4454. return -EINVAL;
  4455. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4456. return -EINVAL;
  4457. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  4458. return -E2BIG;
  4459. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4460. return -EINVAL;
  4461. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  4462. if (o != v) {
  4463. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  4464. return -EIO;
  4465. cmd &= ~PCI_X_CMD_MAX_READ;
  4466. cmd |= v << 2;
  4467. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  4468. return -EIO;
  4469. }
  4470. return 0;
  4471. }
  4472. EXPORT_SYMBOL(pcix_set_mmrbc);
  4473. /**
  4474. * pcie_get_readrq - get PCI Express read request size
  4475. * @dev: PCI device to query
  4476. *
  4477. * Returns maximum memory read request in bytes
  4478. * or appropriate error value.
  4479. */
  4480. int pcie_get_readrq(struct pci_dev *dev)
  4481. {
  4482. u16 ctl;
  4483. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4484. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  4485. }
  4486. EXPORT_SYMBOL(pcie_get_readrq);
  4487. /**
  4488. * pcie_set_readrq - set PCI Express maximum memory read request
  4489. * @dev: PCI device to query
  4490. * @rq: maximum memory read count in bytes
  4491. * valid values are 128, 256, 512, 1024, 2048, 4096
  4492. *
  4493. * If possible sets maximum memory read request in bytes
  4494. */
  4495. int pcie_set_readrq(struct pci_dev *dev, int rq)
  4496. {
  4497. u16 v;
  4498. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  4499. return -EINVAL;
  4500. /*
  4501. * If using the "performance" PCIe config, we clamp the
  4502. * read rq size to the max packet size to prevent the
  4503. * host bridge generating requests larger than we can
  4504. * cope with
  4505. */
  4506. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  4507. int mps = pcie_get_mps(dev);
  4508. if (mps < rq)
  4509. rq = mps;
  4510. }
  4511. v = (ffs(rq) - 8) << 12;
  4512. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4513. PCI_EXP_DEVCTL_READRQ, v);
  4514. }
  4515. EXPORT_SYMBOL(pcie_set_readrq);
  4516. /**
  4517. * pcie_get_mps - get PCI Express maximum payload size
  4518. * @dev: PCI device to query
  4519. *
  4520. * Returns maximum payload size in bytes
  4521. */
  4522. int pcie_get_mps(struct pci_dev *dev)
  4523. {
  4524. u16 ctl;
  4525. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4526. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  4527. }
  4528. EXPORT_SYMBOL(pcie_get_mps);
  4529. /**
  4530. * pcie_set_mps - set PCI Express maximum payload size
  4531. * @dev: PCI device to query
  4532. * @mps: maximum payload size in bytes
  4533. * valid values are 128, 256, 512, 1024, 2048, 4096
  4534. *
  4535. * If possible sets maximum payload size
  4536. */
  4537. int pcie_set_mps(struct pci_dev *dev, int mps)
  4538. {
  4539. u16 v;
  4540. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  4541. return -EINVAL;
  4542. v = ffs(mps) - 8;
  4543. if (v > dev->pcie_mpss)
  4544. return -EINVAL;
  4545. v <<= 5;
  4546. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4547. PCI_EXP_DEVCTL_PAYLOAD, v);
  4548. }
  4549. EXPORT_SYMBOL(pcie_set_mps);
  4550. /**
  4551. * pcie_bandwidth_available - determine minimum link settings of a PCIe
  4552. * device and its bandwidth limitation
  4553. * @dev: PCI device to query
  4554. * @limiting_dev: storage for device causing the bandwidth limitation
  4555. * @speed: storage for speed of limiting device
  4556. * @width: storage for width of limiting device
  4557. *
  4558. * Walk up the PCI device chain and find the point where the minimum
  4559. * bandwidth is available. Return the bandwidth available there and (if
  4560. * limiting_dev, speed, and width pointers are supplied) information about
  4561. * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
  4562. * raw bandwidth.
  4563. */
  4564. u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
  4565. enum pci_bus_speed *speed,
  4566. enum pcie_link_width *width)
  4567. {
  4568. u16 lnksta;
  4569. enum pci_bus_speed next_speed;
  4570. enum pcie_link_width next_width;
  4571. u32 bw, next_bw;
  4572. if (speed)
  4573. *speed = PCI_SPEED_UNKNOWN;
  4574. if (width)
  4575. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4576. bw = 0;
  4577. while (dev) {
  4578. pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4579. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4580. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4581. PCI_EXP_LNKSTA_NLW_SHIFT;
  4582. next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
  4583. /* Check if current device limits the total bandwidth */
  4584. if (!bw || next_bw <= bw) {
  4585. bw = next_bw;
  4586. if (limiting_dev)
  4587. *limiting_dev = dev;
  4588. if (speed)
  4589. *speed = next_speed;
  4590. if (width)
  4591. *width = next_width;
  4592. }
  4593. dev = pci_upstream_bridge(dev);
  4594. }
  4595. return bw;
  4596. }
  4597. EXPORT_SYMBOL(pcie_bandwidth_available);
  4598. /**
  4599. * pcie_get_speed_cap - query for the PCI device's link speed capability
  4600. * @dev: PCI device to query
  4601. *
  4602. * Query the PCI device speed capability. Return the maximum link speed
  4603. * supported by the device.
  4604. */
  4605. enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
  4606. {
  4607. u32 lnkcap2, lnkcap;
  4608. /*
  4609. * PCIe r4.0 sec 7.5.3.18 recommends using the Supported Link
  4610. * Speeds Vector in Link Capabilities 2 when supported, falling
  4611. * back to Max Link Speed in Link Capabilities otherwise.
  4612. */
  4613. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
  4614. if (lnkcap2) { /* PCIe r3.0-compliant */
  4615. if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_16_0GB)
  4616. return PCIE_SPEED_16_0GT;
  4617. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
  4618. return PCIE_SPEED_8_0GT;
  4619. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
  4620. return PCIE_SPEED_5_0GT;
  4621. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
  4622. return PCIE_SPEED_2_5GT;
  4623. return PCI_SPEED_UNKNOWN;
  4624. }
  4625. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
  4626. if (lnkcap) {
  4627. if (lnkcap & PCI_EXP_LNKCAP_SLS_16_0GB)
  4628. return PCIE_SPEED_16_0GT;
  4629. else if (lnkcap & PCI_EXP_LNKCAP_SLS_8_0GB)
  4630. return PCIE_SPEED_8_0GT;
  4631. else if (lnkcap & PCI_EXP_LNKCAP_SLS_5_0GB)
  4632. return PCIE_SPEED_5_0GT;
  4633. else if (lnkcap & PCI_EXP_LNKCAP_SLS_2_5GB)
  4634. return PCIE_SPEED_2_5GT;
  4635. }
  4636. return PCI_SPEED_UNKNOWN;
  4637. }
  4638. /**
  4639. * pcie_get_width_cap - query for the PCI device's link width capability
  4640. * @dev: PCI device to query
  4641. *
  4642. * Query the PCI device width capability. Return the maximum link width
  4643. * supported by the device.
  4644. */
  4645. enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
  4646. {
  4647. u32 lnkcap;
  4648. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
  4649. if (lnkcap)
  4650. return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
  4651. return PCIE_LNK_WIDTH_UNKNOWN;
  4652. }
  4653. /**
  4654. * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
  4655. * @dev: PCI device
  4656. * @speed: storage for link speed
  4657. * @width: storage for link width
  4658. *
  4659. * Calculate a PCI device's link bandwidth by querying for its link speed
  4660. * and width, multiplying them, and applying encoding overhead. The result
  4661. * is in Mb/s, i.e., megabits/second of raw bandwidth.
  4662. */
  4663. u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
  4664. enum pcie_link_width *width)
  4665. {
  4666. *speed = pcie_get_speed_cap(dev);
  4667. *width = pcie_get_width_cap(dev);
  4668. if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
  4669. return 0;
  4670. return *width * PCIE_SPEED2MBS_ENC(*speed);
  4671. }
  4672. /**
  4673. * pcie_print_link_status - Report the PCI device's link speed and width
  4674. * @dev: PCI device to query
  4675. *
  4676. * Report the available bandwidth at the device. If this is less than the
  4677. * device is capable of, report the device's maximum possible bandwidth and
  4678. * the upstream link that limits its performance to less than that.
  4679. */
  4680. void pcie_print_link_status(struct pci_dev *dev)
  4681. {
  4682. enum pcie_link_width width, width_cap;
  4683. enum pci_bus_speed speed, speed_cap;
  4684. struct pci_dev *limiting_dev = NULL;
  4685. u32 bw_avail, bw_cap;
  4686. bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
  4687. bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
  4688. if (bw_avail >= bw_cap)
  4689. pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
  4690. bw_cap / 1000, bw_cap % 1000,
  4691. PCIE_SPEED2STR(speed_cap), width_cap);
  4692. else
  4693. pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
  4694. bw_avail / 1000, bw_avail % 1000,
  4695. PCIE_SPEED2STR(speed), width,
  4696. limiting_dev ? pci_name(limiting_dev) : "<unknown>",
  4697. bw_cap / 1000, bw_cap % 1000,
  4698. PCIE_SPEED2STR(speed_cap), width_cap);
  4699. }
  4700. EXPORT_SYMBOL(pcie_print_link_status);
  4701. /**
  4702. * pci_select_bars - Make BAR mask from the type of resource
  4703. * @dev: the PCI device for which BAR mask is made
  4704. * @flags: resource type mask to be selected
  4705. *
  4706. * This helper routine makes bar mask from the type of resource.
  4707. */
  4708. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  4709. {
  4710. int i, bars = 0;
  4711. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  4712. if (pci_resource_flags(dev, i) & flags)
  4713. bars |= (1 << i);
  4714. return bars;
  4715. }
  4716. EXPORT_SYMBOL(pci_select_bars);
  4717. /* Some architectures require additional programming to enable VGA */
  4718. static arch_set_vga_state_t arch_set_vga_state;
  4719. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  4720. {
  4721. arch_set_vga_state = func; /* NULL disables */
  4722. }
  4723. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  4724. unsigned int command_bits, u32 flags)
  4725. {
  4726. if (arch_set_vga_state)
  4727. return arch_set_vga_state(dev, decode, command_bits,
  4728. flags);
  4729. return 0;
  4730. }
  4731. /**
  4732. * pci_set_vga_state - set VGA decode state on device and parents if requested
  4733. * @dev: the PCI device
  4734. * @decode: true = enable decoding, false = disable decoding
  4735. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  4736. * @flags: traverse ancestors and change bridges
  4737. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  4738. */
  4739. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  4740. unsigned int command_bits, u32 flags)
  4741. {
  4742. struct pci_bus *bus;
  4743. struct pci_dev *bridge;
  4744. u16 cmd;
  4745. int rc;
  4746. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  4747. /* ARCH specific VGA enables */
  4748. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  4749. if (rc)
  4750. return rc;
  4751. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  4752. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  4753. if (decode == true)
  4754. cmd |= command_bits;
  4755. else
  4756. cmd &= ~command_bits;
  4757. pci_write_config_word(dev, PCI_COMMAND, cmd);
  4758. }
  4759. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  4760. return 0;
  4761. bus = dev->bus;
  4762. while (bus) {
  4763. bridge = bus->self;
  4764. if (bridge) {
  4765. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  4766. &cmd);
  4767. if (decode == true)
  4768. cmd |= PCI_BRIDGE_CTL_VGA;
  4769. else
  4770. cmd &= ~PCI_BRIDGE_CTL_VGA;
  4771. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  4772. cmd);
  4773. }
  4774. bus = bus->parent;
  4775. }
  4776. return 0;
  4777. }
  4778. /**
  4779. * pci_add_dma_alias - Add a DMA devfn alias for a device
  4780. * @dev: the PCI device for which alias is added
  4781. * @devfn: alias slot and function
  4782. *
  4783. * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
  4784. * It should be called early, preferably as PCI fixup header quirk.
  4785. */
  4786. void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
  4787. {
  4788. if (!dev->dma_alias_mask)
  4789. dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
  4790. sizeof(long), GFP_KERNEL);
  4791. if (!dev->dma_alias_mask) {
  4792. pci_warn(dev, "Unable to allocate DMA alias mask\n");
  4793. return;
  4794. }
  4795. set_bit(devfn, dev->dma_alias_mask);
  4796. pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
  4797. PCI_SLOT(devfn), PCI_FUNC(devfn));
  4798. }
  4799. bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
  4800. {
  4801. return (dev1->dma_alias_mask &&
  4802. test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
  4803. (dev2->dma_alias_mask &&
  4804. test_bit(dev1->devfn, dev2->dma_alias_mask));
  4805. }
  4806. bool pci_device_is_present(struct pci_dev *pdev)
  4807. {
  4808. u32 v;
  4809. if (pci_dev_is_disconnected(pdev))
  4810. return false;
  4811. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  4812. }
  4813. EXPORT_SYMBOL_GPL(pci_device_is_present);
  4814. void pci_ignore_hotplug(struct pci_dev *dev)
  4815. {
  4816. struct pci_dev *bridge = dev->bus->self;
  4817. dev->ignore_hotplug = 1;
  4818. /* Propagate the "ignore hotplug" setting to the parent bridge. */
  4819. if (bridge)
  4820. bridge->ignore_hotplug = 1;
  4821. }
  4822. EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
  4823. resource_size_t __weak pcibios_default_alignment(void)
  4824. {
  4825. return 0;
  4826. }
  4827. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  4828. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  4829. static DEFINE_SPINLOCK(resource_alignment_lock);
  4830. /**
  4831. * pci_specified_resource_alignment - get resource alignment specified by user.
  4832. * @dev: the PCI device to get
  4833. * @resize: whether or not to change resources' size when reassigning alignment
  4834. *
  4835. * RETURNS: Resource alignment if it is specified.
  4836. * Zero if it is not specified.
  4837. */
  4838. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
  4839. bool *resize)
  4840. {
  4841. int align_order, count;
  4842. resource_size_t align = pcibios_default_alignment();
  4843. const char *p;
  4844. int ret;
  4845. spin_lock(&resource_alignment_lock);
  4846. p = resource_alignment_param;
  4847. if (!*p && !align)
  4848. goto out;
  4849. if (pci_has_flag(PCI_PROBE_ONLY)) {
  4850. align = 0;
  4851. pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
  4852. goto out;
  4853. }
  4854. while (*p) {
  4855. count = 0;
  4856. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  4857. p[count] == '@') {
  4858. p += count + 1;
  4859. } else {
  4860. align_order = -1;
  4861. }
  4862. ret = pci_dev_str_match(dev, p, &p);
  4863. if (ret == 1) {
  4864. *resize = true;
  4865. if (align_order == -1)
  4866. align = PAGE_SIZE;
  4867. else
  4868. align = 1 << align_order;
  4869. break;
  4870. } else if (ret < 0) {
  4871. pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
  4872. p);
  4873. break;
  4874. }
  4875. if (*p != ';' && *p != ',') {
  4876. /* End of param or invalid format */
  4877. break;
  4878. }
  4879. p++;
  4880. }
  4881. out:
  4882. spin_unlock(&resource_alignment_lock);
  4883. return align;
  4884. }
  4885. static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
  4886. resource_size_t align, bool resize)
  4887. {
  4888. struct resource *r = &dev->resource[bar];
  4889. resource_size_t size;
  4890. if (!(r->flags & IORESOURCE_MEM))
  4891. return;
  4892. if (r->flags & IORESOURCE_PCI_FIXED) {
  4893. pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
  4894. bar, r, (unsigned long long)align);
  4895. return;
  4896. }
  4897. size = resource_size(r);
  4898. if (size >= align)
  4899. return;
  4900. /*
  4901. * Increase the alignment of the resource. There are two ways we
  4902. * can do this:
  4903. *
  4904. * 1) Increase the size of the resource. BARs are aligned on their
  4905. * size, so when we reallocate space for this resource, we'll
  4906. * allocate it with the larger alignment. This also prevents
  4907. * assignment of any other BARs inside the alignment region, so
  4908. * if we're requesting page alignment, this means no other BARs
  4909. * will share the page.
  4910. *
  4911. * The disadvantage is that this makes the resource larger than
  4912. * the hardware BAR, which may break drivers that compute things
  4913. * based on the resource size, e.g., to find registers at a
  4914. * fixed offset before the end of the BAR.
  4915. *
  4916. * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
  4917. * set r->start to the desired alignment. By itself this
  4918. * doesn't prevent other BARs being put inside the alignment
  4919. * region, but if we realign *every* resource of every device in
  4920. * the system, none of them will share an alignment region.
  4921. *
  4922. * When the user has requested alignment for only some devices via
  4923. * the "pci=resource_alignment" argument, "resize" is true and we
  4924. * use the first method. Otherwise we assume we're aligning all
  4925. * devices and we use the second.
  4926. */
  4927. pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
  4928. bar, r, (unsigned long long)align);
  4929. if (resize) {
  4930. r->start = 0;
  4931. r->end = align - 1;
  4932. } else {
  4933. r->flags &= ~IORESOURCE_SIZEALIGN;
  4934. r->flags |= IORESOURCE_STARTALIGN;
  4935. r->start = align;
  4936. r->end = r->start + size - 1;
  4937. }
  4938. r->flags |= IORESOURCE_UNSET;
  4939. }
  4940. /*
  4941. * This function disables memory decoding and releases memory resources
  4942. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  4943. * It also rounds up size to specified alignment.
  4944. * Later on, the kernel will assign page-aligned memory resource back
  4945. * to the device.
  4946. */
  4947. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  4948. {
  4949. int i;
  4950. struct resource *r;
  4951. resource_size_t align;
  4952. u16 command;
  4953. bool resize = false;
  4954. /*
  4955. * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
  4956. * 3.4.1.11. Their resources are allocated from the space
  4957. * described by the VF BARx register in the PF's SR-IOV capability.
  4958. * We can't influence their alignment here.
  4959. */
  4960. if (dev->is_virtfn)
  4961. return;
  4962. /* check if specified PCI is target device to reassign */
  4963. align = pci_specified_resource_alignment(dev, &resize);
  4964. if (!align)
  4965. return;
  4966. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  4967. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  4968. pci_warn(dev, "Can't reassign resources to host bridge\n");
  4969. return;
  4970. }
  4971. pci_read_config_word(dev, PCI_COMMAND, &command);
  4972. command &= ~PCI_COMMAND_MEMORY;
  4973. pci_write_config_word(dev, PCI_COMMAND, command);
  4974. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  4975. pci_request_resource_alignment(dev, i, align, resize);
  4976. /*
  4977. * Need to disable bridge's resource window,
  4978. * to enable the kernel to reassign new resource
  4979. * window later on.
  4980. */
  4981. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  4982. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  4983. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  4984. r = &dev->resource[i];
  4985. if (!(r->flags & IORESOURCE_MEM))
  4986. continue;
  4987. r->flags |= IORESOURCE_UNSET;
  4988. r->end = resource_size(r) - 1;
  4989. r->start = 0;
  4990. }
  4991. pci_disable_bridge_window(dev);
  4992. }
  4993. }
  4994. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  4995. {
  4996. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  4997. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  4998. spin_lock(&resource_alignment_lock);
  4999. strncpy(resource_alignment_param, buf, count);
  5000. resource_alignment_param[count] = '\0';
  5001. spin_unlock(&resource_alignment_lock);
  5002. return count;
  5003. }
  5004. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  5005. {
  5006. size_t count;
  5007. spin_lock(&resource_alignment_lock);
  5008. count = snprintf(buf, size, "%s", resource_alignment_param);
  5009. spin_unlock(&resource_alignment_lock);
  5010. return count;
  5011. }
  5012. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  5013. {
  5014. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  5015. }
  5016. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  5017. const char *buf, size_t count)
  5018. {
  5019. return pci_set_resource_alignment_param(buf, count);
  5020. }
  5021. static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  5022. pci_resource_alignment_store);
  5023. static int __init pci_resource_alignment_sysfs_init(void)
  5024. {
  5025. return bus_create_file(&pci_bus_type,
  5026. &bus_attr_resource_alignment);
  5027. }
  5028. late_initcall(pci_resource_alignment_sysfs_init);
  5029. static void pci_no_domains(void)
  5030. {
  5031. #ifdef CONFIG_PCI_DOMAINS
  5032. pci_domains_supported = 0;
  5033. #endif
  5034. }
  5035. #ifdef CONFIG_PCI_DOMAINS_GENERIC
  5036. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  5037. static int pci_get_new_domain_nr(void)
  5038. {
  5039. return atomic_inc_return(&__domain_nr);
  5040. }
  5041. static int of_pci_bus_find_domain_nr(struct device *parent)
  5042. {
  5043. static int use_dt_domains = -1;
  5044. int domain = -1;
  5045. if (parent)
  5046. domain = of_get_pci_domain_nr(parent->of_node);
  5047. /*
  5048. * Check DT domain and use_dt_domains values.
  5049. *
  5050. * If DT domain property is valid (domain >= 0) and
  5051. * use_dt_domains != 0, the DT assignment is valid since this means
  5052. * we have not previously allocated a domain number by using
  5053. * pci_get_new_domain_nr(); we should also update use_dt_domains to
  5054. * 1, to indicate that we have just assigned a domain number from
  5055. * DT.
  5056. *
  5057. * If DT domain property value is not valid (ie domain < 0), and we
  5058. * have not previously assigned a domain number from DT
  5059. * (use_dt_domains != 1) we should assign a domain number by
  5060. * using the:
  5061. *
  5062. * pci_get_new_domain_nr()
  5063. *
  5064. * API and update the use_dt_domains value to keep track of method we
  5065. * are using to assign domain numbers (use_dt_domains = 0).
  5066. *
  5067. * All other combinations imply we have a platform that is trying
  5068. * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
  5069. * which is a recipe for domain mishandling and it is prevented by
  5070. * invalidating the domain value (domain = -1) and printing a
  5071. * corresponding error.
  5072. */
  5073. if (domain >= 0 && use_dt_domains) {
  5074. use_dt_domains = 1;
  5075. } else if (domain < 0 && use_dt_domains != 1) {
  5076. use_dt_domains = 0;
  5077. domain = pci_get_new_domain_nr();
  5078. } else {
  5079. if (parent)
  5080. pr_err("Node %pOF has ", parent->of_node);
  5081. pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
  5082. domain = -1;
  5083. }
  5084. return domain;
  5085. }
  5086. int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
  5087. {
  5088. return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
  5089. acpi_pci_bus_find_domain_nr(bus);
  5090. }
  5091. #endif
  5092. /**
  5093. * pci_ext_cfg_avail - can we access extended PCI config space?
  5094. *
  5095. * Returns 1 if we can access PCI extended config space (offsets
  5096. * greater than 0xff). This is the default implementation. Architecture
  5097. * implementations can override this.
  5098. */
  5099. int __weak pci_ext_cfg_avail(void)
  5100. {
  5101. return 1;
  5102. }
  5103. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  5104. {
  5105. }
  5106. EXPORT_SYMBOL(pci_fixup_cardbus);
  5107. static int __init pci_setup(char *str)
  5108. {
  5109. while (str) {
  5110. char *k = strchr(str, ',');
  5111. if (k)
  5112. *k++ = 0;
  5113. if (*str && (str = pcibios_setup(str)) && *str) {
  5114. if (!strcmp(str, "nomsi")) {
  5115. pci_no_msi();
  5116. } else if (!strncmp(str, "noats", 5)) {
  5117. pr_info("PCIe: ATS is disabled\n");
  5118. pcie_ats_disabled = true;
  5119. } else if (!strcmp(str, "noaer")) {
  5120. pci_no_aer();
  5121. } else if (!strncmp(str, "realloc=", 8)) {
  5122. pci_realloc_get_opt(str + 8);
  5123. } else if (!strncmp(str, "realloc", 7)) {
  5124. pci_realloc_get_opt("on");
  5125. } else if (!strcmp(str, "nodomains")) {
  5126. pci_no_domains();
  5127. } else if (!strncmp(str, "noari", 5)) {
  5128. pcie_ari_disabled = true;
  5129. } else if (!strncmp(str, "cbiosize=", 9)) {
  5130. pci_cardbus_io_size = memparse(str + 9, &str);
  5131. } else if (!strncmp(str, "cbmemsize=", 10)) {
  5132. pci_cardbus_mem_size = memparse(str + 10, &str);
  5133. } else if (!strncmp(str, "resource_alignment=", 19)) {
  5134. pci_set_resource_alignment_param(str + 19,
  5135. strlen(str + 19));
  5136. } else if (!strncmp(str, "ecrc=", 5)) {
  5137. pcie_ecrc_get_policy(str + 5);
  5138. } else if (!strncmp(str, "hpiosize=", 9)) {
  5139. pci_hotplug_io_size = memparse(str + 9, &str);
  5140. } else if (!strncmp(str, "hpmemsize=", 10)) {
  5141. pci_hotplug_mem_size = memparse(str + 10, &str);
  5142. } else if (!strncmp(str, "hpbussize=", 10)) {
  5143. pci_hotplug_bus_size =
  5144. simple_strtoul(str + 10, &str, 0);
  5145. if (pci_hotplug_bus_size > 0xff)
  5146. pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  5147. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  5148. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  5149. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  5150. pcie_bus_config = PCIE_BUS_SAFE;
  5151. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  5152. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  5153. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  5154. pcie_bus_config = PCIE_BUS_PEER2PEER;
  5155. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  5156. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  5157. } else if (!strncmp(str, "disable_acs_redir=", 18)) {
  5158. disable_acs_redir_param = str + 18;
  5159. } else {
  5160. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  5161. str);
  5162. }
  5163. }
  5164. str = k;
  5165. }
  5166. return 0;
  5167. }
  5168. early_param("pci", pci_setup);