dce_v11_0.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_11_0_d.h"
  35. #include "dce/dce_11_0_sh_mask.h"
  36. #include "dce/dce_11_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET,
  70. DIG7_REGISTER_OFFSET,
  71. DIG8_REGISTER_OFFSET
  72. };
  73. static const struct {
  74. uint32_t reg;
  75. uint32_t vblank;
  76. uint32_t vline;
  77. uint32_t hpd;
  78. } interrupt_status_offsets[] = { {
  79. .reg = mmDISP_INTERRUPT_STATUS,
  80. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  81. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  82. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  83. }, {
  84. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  85. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  86. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  87. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  88. }, {
  89. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  90. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  91. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  92. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  93. }, {
  94. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  95. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  96. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  97. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  98. }, {
  99. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  100. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  101. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  102. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  103. }, {
  104. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  105. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  106. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  107. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  108. } };
  109. static const u32 cz_golden_settings_a11[] =
  110. {
  111. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  112. mmFBC_MISC, 0x1f311fff, 0x14300000,
  113. };
  114. static const u32 cz_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static const u32 stoney_golden_settings_a11[] =
  120. {
  121. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  122. mmFBC_MISC, 0x1f311fff, 0x14302000,
  123. };
  124. static void dce_v11_0_init_golden_registers(struct amdgpu_device *adev)
  125. {
  126. switch (adev->asic_type) {
  127. case CHIP_CARRIZO:
  128. amdgpu_program_register_sequence(adev,
  129. cz_mgcg_cgcg_init,
  130. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  131. amdgpu_program_register_sequence(adev,
  132. cz_golden_settings_a11,
  133. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  134. break;
  135. case CHIP_STONEY:
  136. amdgpu_program_register_sequence(adev,
  137. stoney_golden_settings_a11,
  138. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  139. break;
  140. default:
  141. break;
  142. }
  143. }
  144. static u32 dce_v11_0_audio_endpt_rreg(struct amdgpu_device *adev,
  145. u32 block_offset, u32 reg)
  146. {
  147. unsigned long flags;
  148. u32 r;
  149. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  150. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  151. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  152. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  153. return r;
  154. }
  155. static void dce_v11_0_audio_endpt_wreg(struct amdgpu_device *adev,
  156. u32 block_offset, u32 reg, u32 v)
  157. {
  158. unsigned long flags;
  159. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  160. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  161. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  162. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  163. }
  164. static bool dce_v11_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  165. {
  166. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  167. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  168. return true;
  169. else
  170. return false;
  171. }
  172. static bool dce_v11_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  173. {
  174. u32 pos1, pos2;
  175. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  176. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  177. if (pos1 != pos2)
  178. return true;
  179. else
  180. return false;
  181. }
  182. /**
  183. * dce_v11_0_vblank_wait - vblank wait asic callback.
  184. *
  185. * @adev: amdgpu_device pointer
  186. * @crtc: crtc to wait for vblank on
  187. *
  188. * Wait for vblank on the requested crtc (evergreen+).
  189. */
  190. static void dce_v11_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  191. {
  192. unsigned i = 100;
  193. if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
  194. return;
  195. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  196. return;
  197. /* depending on when we hit vblank, we may be close to active; if so,
  198. * wait for another frame.
  199. */
  200. while (dce_v11_0_is_in_vblank(adev, crtc)) {
  201. if (i++ == 100) {
  202. i = 0;
  203. if (!dce_v11_0_is_counter_moving(adev, crtc))
  204. break;
  205. }
  206. }
  207. while (!dce_v11_0_is_in_vblank(adev, crtc)) {
  208. if (i++ == 100) {
  209. i = 0;
  210. if (!dce_v11_0_is_counter_moving(adev, crtc))
  211. break;
  212. }
  213. }
  214. }
  215. static u32 dce_v11_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  216. {
  217. if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
  218. return 0;
  219. else
  220. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  221. }
  222. static void dce_v11_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  223. {
  224. unsigned i;
  225. /* Enable pflip interrupts */
  226. for (i = 0; i < adev->mode_info.num_crtc; i++)
  227. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  228. }
  229. static void dce_v11_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  230. {
  231. unsigned i;
  232. /* Disable pflip interrupts */
  233. for (i = 0; i < adev->mode_info.num_crtc; i++)
  234. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  235. }
  236. /**
  237. * dce_v11_0_page_flip - pageflip callback.
  238. *
  239. * @adev: amdgpu_device pointer
  240. * @crtc_id: crtc to cleanup pageflip on
  241. * @crtc_base: new address of the crtc (GPU MC address)
  242. *
  243. * Triggers the actual pageflip by updating the primary
  244. * surface base address.
  245. */
  246. static void dce_v11_0_page_flip(struct amdgpu_device *adev,
  247. int crtc_id, u64 crtc_base)
  248. {
  249. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  250. /* update the scanout addresses */
  251. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  252. upper_32_bits(crtc_base));
  253. /* writing to the low address triggers the update */
  254. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  255. lower_32_bits(crtc_base));
  256. /* post the write */
  257. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  258. }
  259. static int dce_v11_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  260. u32 *vbl, u32 *position)
  261. {
  262. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  263. return -EINVAL;
  264. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  265. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  266. return 0;
  267. }
  268. /**
  269. * dce_v11_0_hpd_sense - hpd sense callback.
  270. *
  271. * @adev: amdgpu_device pointer
  272. * @hpd: hpd (hotplug detect) pin
  273. *
  274. * Checks if a digital monitor is connected (evergreen+).
  275. * Returns true if connected, false if not connected.
  276. */
  277. static bool dce_v11_0_hpd_sense(struct amdgpu_device *adev,
  278. enum amdgpu_hpd_id hpd)
  279. {
  280. int idx;
  281. bool connected = false;
  282. switch (hpd) {
  283. case AMDGPU_HPD_1:
  284. idx = 0;
  285. break;
  286. case AMDGPU_HPD_2:
  287. idx = 1;
  288. break;
  289. case AMDGPU_HPD_3:
  290. idx = 2;
  291. break;
  292. case AMDGPU_HPD_4:
  293. idx = 3;
  294. break;
  295. case AMDGPU_HPD_5:
  296. idx = 4;
  297. break;
  298. case AMDGPU_HPD_6:
  299. idx = 5;
  300. break;
  301. default:
  302. return connected;
  303. }
  304. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  305. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  306. connected = true;
  307. return connected;
  308. }
  309. /**
  310. * dce_v11_0_hpd_set_polarity - hpd set polarity callback.
  311. *
  312. * @adev: amdgpu_device pointer
  313. * @hpd: hpd (hotplug detect) pin
  314. *
  315. * Set the polarity of the hpd pin (evergreen+).
  316. */
  317. static void dce_v11_0_hpd_set_polarity(struct amdgpu_device *adev,
  318. enum amdgpu_hpd_id hpd)
  319. {
  320. u32 tmp;
  321. bool connected = dce_v11_0_hpd_sense(adev, hpd);
  322. int idx;
  323. switch (hpd) {
  324. case AMDGPU_HPD_1:
  325. idx = 0;
  326. break;
  327. case AMDGPU_HPD_2:
  328. idx = 1;
  329. break;
  330. case AMDGPU_HPD_3:
  331. idx = 2;
  332. break;
  333. case AMDGPU_HPD_4:
  334. idx = 3;
  335. break;
  336. case AMDGPU_HPD_5:
  337. idx = 4;
  338. break;
  339. case AMDGPU_HPD_6:
  340. idx = 5;
  341. break;
  342. default:
  343. return;
  344. }
  345. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  346. if (connected)
  347. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  348. else
  349. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  350. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  351. }
  352. /**
  353. * dce_v11_0_hpd_init - hpd setup callback.
  354. *
  355. * @adev: amdgpu_device pointer
  356. *
  357. * Setup the hpd pins used by the card (evergreen+).
  358. * Enable the pin, set the polarity, and enable the hpd interrupts.
  359. */
  360. static void dce_v11_0_hpd_init(struct amdgpu_device *adev)
  361. {
  362. struct drm_device *dev = adev->ddev;
  363. struct drm_connector *connector;
  364. u32 tmp;
  365. int idx;
  366. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  367. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  368. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  369. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  370. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  371. * aux dp channel on imac and help (but not completely fix)
  372. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  373. * also avoid interrupt storms during dpms.
  374. */
  375. continue;
  376. }
  377. switch (amdgpu_connector->hpd.hpd) {
  378. case AMDGPU_HPD_1:
  379. idx = 0;
  380. break;
  381. case AMDGPU_HPD_2:
  382. idx = 1;
  383. break;
  384. case AMDGPU_HPD_3:
  385. idx = 2;
  386. break;
  387. case AMDGPU_HPD_4:
  388. idx = 3;
  389. break;
  390. case AMDGPU_HPD_5:
  391. idx = 4;
  392. break;
  393. case AMDGPU_HPD_6:
  394. idx = 5;
  395. break;
  396. default:
  397. continue;
  398. }
  399. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  400. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  401. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  402. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  403. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  404. DC_HPD_CONNECT_INT_DELAY,
  405. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  406. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  407. DC_HPD_DISCONNECT_INT_DELAY,
  408. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  409. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  410. dce_v11_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  411. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  412. }
  413. }
  414. /**
  415. * dce_v11_0_hpd_fini - hpd tear down callback.
  416. *
  417. * @adev: amdgpu_device pointer
  418. *
  419. * Tear down the hpd pins used by the card (evergreen+).
  420. * Disable the hpd interrupts.
  421. */
  422. static void dce_v11_0_hpd_fini(struct amdgpu_device *adev)
  423. {
  424. struct drm_device *dev = adev->ddev;
  425. struct drm_connector *connector;
  426. u32 tmp;
  427. int idx;
  428. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  429. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  430. switch (amdgpu_connector->hpd.hpd) {
  431. case AMDGPU_HPD_1:
  432. idx = 0;
  433. break;
  434. case AMDGPU_HPD_2:
  435. idx = 1;
  436. break;
  437. case AMDGPU_HPD_3:
  438. idx = 2;
  439. break;
  440. case AMDGPU_HPD_4:
  441. idx = 3;
  442. break;
  443. case AMDGPU_HPD_5:
  444. idx = 4;
  445. break;
  446. case AMDGPU_HPD_6:
  447. idx = 5;
  448. break;
  449. default:
  450. continue;
  451. }
  452. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  453. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  454. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  455. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  456. }
  457. }
  458. static u32 dce_v11_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  459. {
  460. return mmDC_GPIO_HPD_A;
  461. }
  462. static bool dce_v11_0_is_display_hung(struct amdgpu_device *adev)
  463. {
  464. u32 crtc_hung = 0;
  465. u32 crtc_status[6];
  466. u32 i, j, tmp;
  467. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  468. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  469. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  470. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  471. crtc_hung |= (1 << i);
  472. }
  473. }
  474. for (j = 0; j < 10; j++) {
  475. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  476. if (crtc_hung & (1 << i)) {
  477. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  478. if (tmp != crtc_status[i])
  479. crtc_hung &= ~(1 << i);
  480. }
  481. }
  482. if (crtc_hung == 0)
  483. return false;
  484. udelay(100);
  485. }
  486. return true;
  487. }
  488. static void dce_v11_0_stop_mc_access(struct amdgpu_device *adev,
  489. struct amdgpu_mode_mc_save *save)
  490. {
  491. u32 crtc_enabled, tmp;
  492. int i;
  493. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  494. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  495. /* disable VGA render */
  496. tmp = RREG32(mmVGA_RENDER_CONTROL);
  497. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  498. WREG32(mmVGA_RENDER_CONTROL, tmp);
  499. /* blank the display controllers */
  500. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  501. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  502. CRTC_CONTROL, CRTC_MASTER_EN);
  503. if (crtc_enabled) {
  504. #if 0
  505. u32 frame_count;
  506. int j;
  507. save->crtc_enabled[i] = true;
  508. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  509. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  510. amdgpu_display_vblank_wait(adev, i);
  511. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  512. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  513. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  514. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  515. }
  516. /* wait for the next frame */
  517. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  518. for (j = 0; j < adev->usec_timeout; j++) {
  519. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  520. break;
  521. udelay(1);
  522. }
  523. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  524. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  525. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  526. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  527. }
  528. tmp = RREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  529. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  530. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  531. WREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  532. }
  533. #else
  534. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  535. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  536. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  537. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  538. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  539. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  540. save->crtc_enabled[i] = false;
  541. /* ***** */
  542. #endif
  543. } else {
  544. save->crtc_enabled[i] = false;
  545. }
  546. }
  547. }
  548. static void dce_v11_0_resume_mc_access(struct amdgpu_device *adev,
  549. struct amdgpu_mode_mc_save *save)
  550. {
  551. u32 tmp, frame_count;
  552. int i, j;
  553. /* update crtc base addresses */
  554. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  555. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  556. upper_32_bits(adev->mc.vram_start));
  557. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  558. upper_32_bits(adev->mc.vram_start));
  559. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  560. (u32)adev->mc.vram_start);
  561. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  562. (u32)adev->mc.vram_start);
  563. if (save->crtc_enabled[i]) {
  564. tmp = RREG32(mmCRTC_MASTER_UPDATE_MODE + crtc_offsets[i]);
  565. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  566. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  567. WREG32(mmCRTC_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  568. }
  569. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  570. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  571. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  572. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  573. }
  574. tmp = RREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  575. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  576. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  577. WREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  578. }
  579. for (j = 0; j < adev->usec_timeout; j++) {
  580. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  581. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  582. break;
  583. udelay(1);
  584. }
  585. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  586. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  587. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  588. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  589. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  590. /* wait for the next frame */
  591. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  592. for (j = 0; j < adev->usec_timeout; j++) {
  593. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  594. break;
  595. udelay(1);
  596. }
  597. }
  598. }
  599. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  600. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  601. /* Unlock vga access */
  602. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  603. mdelay(1);
  604. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  605. }
  606. static void dce_v11_0_set_vga_render_state(struct amdgpu_device *adev,
  607. bool render)
  608. {
  609. u32 tmp;
  610. /* Lockout access through VGA aperture*/
  611. tmp = RREG32(mmVGA_HDP_CONTROL);
  612. if (render)
  613. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  614. else
  615. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  616. WREG32(mmVGA_HDP_CONTROL, tmp);
  617. /* disable VGA render */
  618. tmp = RREG32(mmVGA_RENDER_CONTROL);
  619. if (render)
  620. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  621. else
  622. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  623. WREG32(mmVGA_RENDER_CONTROL, tmp);
  624. }
  625. static void dce_v11_0_program_fmt(struct drm_encoder *encoder)
  626. {
  627. struct drm_device *dev = encoder->dev;
  628. struct amdgpu_device *adev = dev->dev_private;
  629. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  630. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  631. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  632. int bpc = 0;
  633. u32 tmp = 0;
  634. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  635. if (connector) {
  636. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  637. bpc = amdgpu_connector_get_monitor_bpc(connector);
  638. dither = amdgpu_connector->dither;
  639. }
  640. /* LVDS/eDP FMT is set up by atom */
  641. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  642. return;
  643. /* not needed for analog */
  644. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  645. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  646. return;
  647. if (bpc == 0)
  648. return;
  649. switch (bpc) {
  650. case 6:
  651. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  652. /* XXX sort out optimal dither settings */
  653. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  654. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  655. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  656. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  657. } else {
  658. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  659. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  660. }
  661. break;
  662. case 8:
  663. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  664. /* XXX sort out optimal dither settings */
  665. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  666. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  667. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  668. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  669. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  670. } else {
  671. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  672. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  673. }
  674. break;
  675. case 10:
  676. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  677. /* XXX sort out optimal dither settings */
  678. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  679. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  680. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  681. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  682. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  683. } else {
  684. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  685. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  686. }
  687. break;
  688. default:
  689. /* not needed */
  690. break;
  691. }
  692. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  693. }
  694. /* display watermark setup */
  695. /**
  696. * dce_v11_0_line_buffer_adjust - Set up the line buffer
  697. *
  698. * @adev: amdgpu_device pointer
  699. * @amdgpu_crtc: the selected display controller
  700. * @mode: the current display mode on the selected display
  701. * controller
  702. *
  703. * Setup up the line buffer allocation for
  704. * the selected display controller (CIK).
  705. * Returns the line buffer size in pixels.
  706. */
  707. static u32 dce_v11_0_line_buffer_adjust(struct amdgpu_device *adev,
  708. struct amdgpu_crtc *amdgpu_crtc,
  709. struct drm_display_mode *mode)
  710. {
  711. u32 tmp, buffer_alloc, i, mem_cfg;
  712. u32 pipe_offset = amdgpu_crtc->crtc_id;
  713. /*
  714. * Line Buffer Setup
  715. * There are 6 line buffers, one for each display controllers.
  716. * There are 3 partitions per LB. Select the number of partitions
  717. * to enable based on the display width. For display widths larger
  718. * than 4096, you need use to use 2 display controllers and combine
  719. * them using the stereo blender.
  720. */
  721. if (amdgpu_crtc->base.enabled && mode) {
  722. if (mode->crtc_hdisplay < 1920) {
  723. mem_cfg = 1;
  724. buffer_alloc = 2;
  725. } else if (mode->crtc_hdisplay < 2560) {
  726. mem_cfg = 2;
  727. buffer_alloc = 2;
  728. } else if (mode->crtc_hdisplay < 4096) {
  729. mem_cfg = 0;
  730. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  731. } else {
  732. DRM_DEBUG_KMS("Mode too big for LB!\n");
  733. mem_cfg = 0;
  734. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  735. }
  736. } else {
  737. mem_cfg = 1;
  738. buffer_alloc = 0;
  739. }
  740. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  741. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  742. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  743. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  744. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  745. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  746. for (i = 0; i < adev->usec_timeout; i++) {
  747. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  748. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  749. break;
  750. udelay(1);
  751. }
  752. if (amdgpu_crtc->base.enabled && mode) {
  753. switch (mem_cfg) {
  754. case 0:
  755. default:
  756. return 4096 * 2;
  757. case 1:
  758. return 1920 * 2;
  759. case 2:
  760. return 2560 * 2;
  761. }
  762. }
  763. /* controller not enabled, so no lb used */
  764. return 0;
  765. }
  766. /**
  767. * cik_get_number_of_dram_channels - get the number of dram channels
  768. *
  769. * @adev: amdgpu_device pointer
  770. *
  771. * Look up the number of video ram channels (CIK).
  772. * Used for display watermark bandwidth calculations
  773. * Returns the number of dram channels
  774. */
  775. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  776. {
  777. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  778. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  779. case 0:
  780. default:
  781. return 1;
  782. case 1:
  783. return 2;
  784. case 2:
  785. return 4;
  786. case 3:
  787. return 8;
  788. case 4:
  789. return 3;
  790. case 5:
  791. return 6;
  792. case 6:
  793. return 10;
  794. case 7:
  795. return 12;
  796. case 8:
  797. return 16;
  798. }
  799. }
  800. struct dce10_wm_params {
  801. u32 dram_channels; /* number of dram channels */
  802. u32 yclk; /* bandwidth per dram data pin in kHz */
  803. u32 sclk; /* engine clock in kHz */
  804. u32 disp_clk; /* display clock in kHz */
  805. u32 src_width; /* viewport width */
  806. u32 active_time; /* active display time in ns */
  807. u32 blank_time; /* blank time in ns */
  808. bool interlaced; /* mode is interlaced */
  809. fixed20_12 vsc; /* vertical scale ratio */
  810. u32 num_heads; /* number of active crtcs */
  811. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  812. u32 lb_size; /* line buffer allocated to pipe */
  813. u32 vtaps; /* vertical scaler taps */
  814. };
  815. /**
  816. * dce_v11_0_dram_bandwidth - get the dram bandwidth
  817. *
  818. * @wm: watermark calculation data
  819. *
  820. * Calculate the raw dram bandwidth (CIK).
  821. * Used for display watermark bandwidth calculations
  822. * Returns the dram bandwidth in MBytes/s
  823. */
  824. static u32 dce_v11_0_dram_bandwidth(struct dce10_wm_params *wm)
  825. {
  826. /* Calculate raw DRAM Bandwidth */
  827. fixed20_12 dram_efficiency; /* 0.7 */
  828. fixed20_12 yclk, dram_channels, bandwidth;
  829. fixed20_12 a;
  830. a.full = dfixed_const(1000);
  831. yclk.full = dfixed_const(wm->yclk);
  832. yclk.full = dfixed_div(yclk, a);
  833. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  834. a.full = dfixed_const(10);
  835. dram_efficiency.full = dfixed_const(7);
  836. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  837. bandwidth.full = dfixed_mul(dram_channels, yclk);
  838. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  839. return dfixed_trunc(bandwidth);
  840. }
  841. /**
  842. * dce_v11_0_dram_bandwidth_for_display - get the dram bandwidth for display
  843. *
  844. * @wm: watermark calculation data
  845. *
  846. * Calculate the dram bandwidth used for display (CIK).
  847. * Used for display watermark bandwidth calculations
  848. * Returns the dram bandwidth for display in MBytes/s
  849. */
  850. static u32 dce_v11_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  851. {
  852. /* Calculate DRAM Bandwidth and the part allocated to display. */
  853. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  854. fixed20_12 yclk, dram_channels, bandwidth;
  855. fixed20_12 a;
  856. a.full = dfixed_const(1000);
  857. yclk.full = dfixed_const(wm->yclk);
  858. yclk.full = dfixed_div(yclk, a);
  859. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  860. a.full = dfixed_const(10);
  861. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  862. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  863. bandwidth.full = dfixed_mul(dram_channels, yclk);
  864. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  865. return dfixed_trunc(bandwidth);
  866. }
  867. /**
  868. * dce_v11_0_data_return_bandwidth - get the data return bandwidth
  869. *
  870. * @wm: watermark calculation data
  871. *
  872. * Calculate the data return bandwidth used for display (CIK).
  873. * Used for display watermark bandwidth calculations
  874. * Returns the data return bandwidth in MBytes/s
  875. */
  876. static u32 dce_v11_0_data_return_bandwidth(struct dce10_wm_params *wm)
  877. {
  878. /* Calculate the display Data return Bandwidth */
  879. fixed20_12 return_efficiency; /* 0.8 */
  880. fixed20_12 sclk, bandwidth;
  881. fixed20_12 a;
  882. a.full = dfixed_const(1000);
  883. sclk.full = dfixed_const(wm->sclk);
  884. sclk.full = dfixed_div(sclk, a);
  885. a.full = dfixed_const(10);
  886. return_efficiency.full = dfixed_const(8);
  887. return_efficiency.full = dfixed_div(return_efficiency, a);
  888. a.full = dfixed_const(32);
  889. bandwidth.full = dfixed_mul(a, sclk);
  890. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  891. return dfixed_trunc(bandwidth);
  892. }
  893. /**
  894. * dce_v11_0_dmif_request_bandwidth - get the dmif bandwidth
  895. *
  896. * @wm: watermark calculation data
  897. *
  898. * Calculate the dmif bandwidth used for display (CIK).
  899. * Used for display watermark bandwidth calculations
  900. * Returns the dmif bandwidth in MBytes/s
  901. */
  902. static u32 dce_v11_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  903. {
  904. /* Calculate the DMIF Request Bandwidth */
  905. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  906. fixed20_12 disp_clk, bandwidth;
  907. fixed20_12 a, b;
  908. a.full = dfixed_const(1000);
  909. disp_clk.full = dfixed_const(wm->disp_clk);
  910. disp_clk.full = dfixed_div(disp_clk, a);
  911. a.full = dfixed_const(32);
  912. b.full = dfixed_mul(a, disp_clk);
  913. a.full = dfixed_const(10);
  914. disp_clk_request_efficiency.full = dfixed_const(8);
  915. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  916. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  917. return dfixed_trunc(bandwidth);
  918. }
  919. /**
  920. * dce_v11_0_available_bandwidth - get the min available bandwidth
  921. *
  922. * @wm: watermark calculation data
  923. *
  924. * Calculate the min available bandwidth used for display (CIK).
  925. * Used for display watermark bandwidth calculations
  926. * Returns the min available bandwidth in MBytes/s
  927. */
  928. static u32 dce_v11_0_available_bandwidth(struct dce10_wm_params *wm)
  929. {
  930. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  931. u32 dram_bandwidth = dce_v11_0_dram_bandwidth(wm);
  932. u32 data_return_bandwidth = dce_v11_0_data_return_bandwidth(wm);
  933. u32 dmif_req_bandwidth = dce_v11_0_dmif_request_bandwidth(wm);
  934. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  935. }
  936. /**
  937. * dce_v11_0_average_bandwidth - get the average available bandwidth
  938. *
  939. * @wm: watermark calculation data
  940. *
  941. * Calculate the average available bandwidth used for display (CIK).
  942. * Used for display watermark bandwidth calculations
  943. * Returns the average available bandwidth in MBytes/s
  944. */
  945. static u32 dce_v11_0_average_bandwidth(struct dce10_wm_params *wm)
  946. {
  947. /* Calculate the display mode Average Bandwidth
  948. * DisplayMode should contain the source and destination dimensions,
  949. * timing, etc.
  950. */
  951. fixed20_12 bpp;
  952. fixed20_12 line_time;
  953. fixed20_12 src_width;
  954. fixed20_12 bandwidth;
  955. fixed20_12 a;
  956. a.full = dfixed_const(1000);
  957. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  958. line_time.full = dfixed_div(line_time, a);
  959. bpp.full = dfixed_const(wm->bytes_per_pixel);
  960. src_width.full = dfixed_const(wm->src_width);
  961. bandwidth.full = dfixed_mul(src_width, bpp);
  962. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  963. bandwidth.full = dfixed_div(bandwidth, line_time);
  964. return dfixed_trunc(bandwidth);
  965. }
  966. /**
  967. * dce_v11_0_latency_watermark - get the latency watermark
  968. *
  969. * @wm: watermark calculation data
  970. *
  971. * Calculate the latency watermark (CIK).
  972. * Used for display watermark bandwidth calculations
  973. * Returns the latency watermark in ns
  974. */
  975. static u32 dce_v11_0_latency_watermark(struct dce10_wm_params *wm)
  976. {
  977. /* First calculate the latency in ns */
  978. u32 mc_latency = 2000; /* 2000 ns. */
  979. u32 available_bandwidth = dce_v11_0_available_bandwidth(wm);
  980. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  981. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  982. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  983. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  984. (wm->num_heads * cursor_line_pair_return_time);
  985. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  986. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  987. u32 tmp, dmif_size = 12288;
  988. fixed20_12 a, b, c;
  989. if (wm->num_heads == 0)
  990. return 0;
  991. a.full = dfixed_const(2);
  992. b.full = dfixed_const(1);
  993. if ((wm->vsc.full > a.full) ||
  994. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  995. (wm->vtaps >= 5) ||
  996. ((wm->vsc.full >= a.full) && wm->interlaced))
  997. max_src_lines_per_dst_line = 4;
  998. else
  999. max_src_lines_per_dst_line = 2;
  1000. a.full = dfixed_const(available_bandwidth);
  1001. b.full = dfixed_const(wm->num_heads);
  1002. a.full = dfixed_div(a, b);
  1003. b.full = dfixed_const(mc_latency + 512);
  1004. c.full = dfixed_const(wm->disp_clk);
  1005. b.full = dfixed_div(b, c);
  1006. c.full = dfixed_const(dmif_size);
  1007. b.full = dfixed_div(c, b);
  1008. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1009. b.full = dfixed_const(1000);
  1010. c.full = dfixed_const(wm->disp_clk);
  1011. b.full = dfixed_div(c, b);
  1012. c.full = dfixed_const(wm->bytes_per_pixel);
  1013. b.full = dfixed_mul(b, c);
  1014. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1015. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1016. b.full = dfixed_const(1000);
  1017. c.full = dfixed_const(lb_fill_bw);
  1018. b.full = dfixed_div(c, b);
  1019. a.full = dfixed_div(a, b);
  1020. line_fill_time = dfixed_trunc(a);
  1021. if (line_fill_time < wm->active_time)
  1022. return latency;
  1023. else
  1024. return latency + (line_fill_time - wm->active_time);
  1025. }
  1026. /**
  1027. * dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1028. * average and available dram bandwidth
  1029. *
  1030. * @wm: watermark calculation data
  1031. *
  1032. * Check if the display average bandwidth fits in the display
  1033. * dram bandwidth (CIK).
  1034. * Used for display watermark bandwidth calculations
  1035. * Returns true if the display fits, false if not.
  1036. */
  1037. static bool dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1038. {
  1039. if (dce_v11_0_average_bandwidth(wm) <=
  1040. (dce_v11_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1041. return true;
  1042. else
  1043. return false;
  1044. }
  1045. /**
  1046. * dce_v11_0_average_bandwidth_vs_available_bandwidth - check
  1047. * average and available bandwidth
  1048. *
  1049. * @wm: watermark calculation data
  1050. *
  1051. * Check if the display average bandwidth fits in the display
  1052. * available bandwidth (CIK).
  1053. * Used for display watermark bandwidth calculations
  1054. * Returns true if the display fits, false if not.
  1055. */
  1056. static bool dce_v11_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1057. {
  1058. if (dce_v11_0_average_bandwidth(wm) <=
  1059. (dce_v11_0_available_bandwidth(wm) / wm->num_heads))
  1060. return true;
  1061. else
  1062. return false;
  1063. }
  1064. /**
  1065. * dce_v11_0_check_latency_hiding - check latency hiding
  1066. *
  1067. * @wm: watermark calculation data
  1068. *
  1069. * Check latency hiding (CIK).
  1070. * Used for display watermark bandwidth calculations
  1071. * Returns true if the display fits, false if not.
  1072. */
  1073. static bool dce_v11_0_check_latency_hiding(struct dce10_wm_params *wm)
  1074. {
  1075. u32 lb_partitions = wm->lb_size / wm->src_width;
  1076. u32 line_time = wm->active_time + wm->blank_time;
  1077. u32 latency_tolerant_lines;
  1078. u32 latency_hiding;
  1079. fixed20_12 a;
  1080. a.full = dfixed_const(1);
  1081. if (wm->vsc.full > a.full)
  1082. latency_tolerant_lines = 1;
  1083. else {
  1084. if (lb_partitions <= (wm->vtaps + 1))
  1085. latency_tolerant_lines = 1;
  1086. else
  1087. latency_tolerant_lines = 2;
  1088. }
  1089. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1090. if (dce_v11_0_latency_watermark(wm) <= latency_hiding)
  1091. return true;
  1092. else
  1093. return false;
  1094. }
  1095. /**
  1096. * dce_v11_0_program_watermarks - program display watermarks
  1097. *
  1098. * @adev: amdgpu_device pointer
  1099. * @amdgpu_crtc: the selected display controller
  1100. * @lb_size: line buffer size
  1101. * @num_heads: number of display controllers in use
  1102. *
  1103. * Calculate and program the display watermarks for the
  1104. * selected display controller (CIK).
  1105. */
  1106. static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,
  1107. struct amdgpu_crtc *amdgpu_crtc,
  1108. u32 lb_size, u32 num_heads)
  1109. {
  1110. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1111. struct dce10_wm_params wm_low, wm_high;
  1112. u32 pixel_period;
  1113. u32 line_time = 0;
  1114. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1115. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1116. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1117. pixel_period = 1000000 / (u32)mode->clock;
  1118. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1119. /* watermark for high clocks */
  1120. if (adev->pm.dpm_enabled) {
  1121. wm_high.yclk =
  1122. amdgpu_dpm_get_mclk(adev, false) * 10;
  1123. wm_high.sclk =
  1124. amdgpu_dpm_get_sclk(adev, false) * 10;
  1125. } else {
  1126. wm_high.yclk = adev->pm.current_mclk * 10;
  1127. wm_high.sclk = adev->pm.current_sclk * 10;
  1128. }
  1129. wm_high.disp_clk = mode->clock;
  1130. wm_high.src_width = mode->crtc_hdisplay;
  1131. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1132. wm_high.blank_time = line_time - wm_high.active_time;
  1133. wm_high.interlaced = false;
  1134. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1135. wm_high.interlaced = true;
  1136. wm_high.vsc = amdgpu_crtc->vsc;
  1137. wm_high.vtaps = 1;
  1138. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1139. wm_high.vtaps = 2;
  1140. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1141. wm_high.lb_size = lb_size;
  1142. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1143. wm_high.num_heads = num_heads;
  1144. /* set for high clocks */
  1145. latency_watermark_a = min(dce_v11_0_latency_watermark(&wm_high), (u32)65535);
  1146. /* possibly force display priority to high */
  1147. /* should really do this at mode validation time... */
  1148. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1149. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1150. !dce_v11_0_check_latency_hiding(&wm_high) ||
  1151. (adev->mode_info.disp_priority == 2)) {
  1152. DRM_DEBUG_KMS("force priority to high\n");
  1153. }
  1154. /* watermark for low clocks */
  1155. if (adev->pm.dpm_enabled) {
  1156. wm_low.yclk =
  1157. amdgpu_dpm_get_mclk(adev, true) * 10;
  1158. wm_low.sclk =
  1159. amdgpu_dpm_get_sclk(adev, true) * 10;
  1160. } else {
  1161. wm_low.yclk = adev->pm.current_mclk * 10;
  1162. wm_low.sclk = adev->pm.current_sclk * 10;
  1163. }
  1164. wm_low.disp_clk = mode->clock;
  1165. wm_low.src_width = mode->crtc_hdisplay;
  1166. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1167. wm_low.blank_time = line_time - wm_low.active_time;
  1168. wm_low.interlaced = false;
  1169. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1170. wm_low.interlaced = true;
  1171. wm_low.vsc = amdgpu_crtc->vsc;
  1172. wm_low.vtaps = 1;
  1173. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1174. wm_low.vtaps = 2;
  1175. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1176. wm_low.lb_size = lb_size;
  1177. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1178. wm_low.num_heads = num_heads;
  1179. /* set for low clocks */
  1180. latency_watermark_b = min(dce_v11_0_latency_watermark(&wm_low), (u32)65535);
  1181. /* possibly force display priority to high */
  1182. /* should really do this at mode validation time... */
  1183. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1184. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1185. !dce_v11_0_check_latency_hiding(&wm_low) ||
  1186. (adev->mode_info.disp_priority == 2)) {
  1187. DRM_DEBUG_KMS("force priority to high\n");
  1188. }
  1189. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1190. }
  1191. /* select wm A */
  1192. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1193. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1194. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1195. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1196. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1197. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1198. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1199. /* select wm B */
  1200. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1201. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1202. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1203. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1204. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1205. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1206. /* restore original selection */
  1207. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1208. /* save values for DPM */
  1209. amdgpu_crtc->line_time = line_time;
  1210. amdgpu_crtc->wm_high = latency_watermark_a;
  1211. amdgpu_crtc->wm_low = latency_watermark_b;
  1212. /* Save number of lines the linebuffer leads before the scanout */
  1213. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1214. }
  1215. /**
  1216. * dce_v11_0_bandwidth_update - program display watermarks
  1217. *
  1218. * @adev: amdgpu_device pointer
  1219. *
  1220. * Calculate and program the display watermarks and line
  1221. * buffer allocation (CIK).
  1222. */
  1223. static void dce_v11_0_bandwidth_update(struct amdgpu_device *adev)
  1224. {
  1225. struct drm_display_mode *mode = NULL;
  1226. u32 num_heads = 0, lb_size;
  1227. int i;
  1228. amdgpu_update_display_priority(adev);
  1229. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1230. if (adev->mode_info.crtcs[i]->base.enabled)
  1231. num_heads++;
  1232. }
  1233. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1234. mode = &adev->mode_info.crtcs[i]->base.mode;
  1235. lb_size = dce_v11_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1236. dce_v11_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1237. lb_size, num_heads);
  1238. }
  1239. }
  1240. static void dce_v11_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1241. {
  1242. int i;
  1243. u32 offset, tmp;
  1244. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1245. offset = adev->mode_info.audio.pin[i].offset;
  1246. tmp = RREG32_AUDIO_ENDPT(offset,
  1247. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1248. if (((tmp &
  1249. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1250. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1251. adev->mode_info.audio.pin[i].connected = false;
  1252. else
  1253. adev->mode_info.audio.pin[i].connected = true;
  1254. }
  1255. }
  1256. static struct amdgpu_audio_pin *dce_v11_0_audio_get_pin(struct amdgpu_device *adev)
  1257. {
  1258. int i;
  1259. dce_v11_0_audio_get_connected_pins(adev);
  1260. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1261. if (adev->mode_info.audio.pin[i].connected)
  1262. return &adev->mode_info.audio.pin[i];
  1263. }
  1264. DRM_ERROR("No connected audio pins found!\n");
  1265. return NULL;
  1266. }
  1267. static void dce_v11_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1268. {
  1269. struct amdgpu_device *adev = encoder->dev->dev_private;
  1270. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1271. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1272. u32 tmp;
  1273. if (!dig || !dig->afmt || !dig->afmt->pin)
  1274. return;
  1275. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1276. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1277. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1278. }
  1279. static void dce_v11_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1280. struct drm_display_mode *mode)
  1281. {
  1282. struct amdgpu_device *adev = encoder->dev->dev_private;
  1283. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1284. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1285. struct drm_connector *connector;
  1286. struct amdgpu_connector *amdgpu_connector = NULL;
  1287. u32 tmp;
  1288. int interlace = 0;
  1289. if (!dig || !dig->afmt || !dig->afmt->pin)
  1290. return;
  1291. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1292. if (connector->encoder == encoder) {
  1293. amdgpu_connector = to_amdgpu_connector(connector);
  1294. break;
  1295. }
  1296. }
  1297. if (!amdgpu_connector) {
  1298. DRM_ERROR("Couldn't find encoder's connector\n");
  1299. return;
  1300. }
  1301. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1302. interlace = 1;
  1303. if (connector->latency_present[interlace]) {
  1304. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1305. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1306. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1307. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1308. } else {
  1309. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1310. VIDEO_LIPSYNC, 0);
  1311. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1312. AUDIO_LIPSYNC, 0);
  1313. }
  1314. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1315. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1316. }
  1317. static void dce_v11_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1318. {
  1319. struct amdgpu_device *adev = encoder->dev->dev_private;
  1320. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1321. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1322. struct drm_connector *connector;
  1323. struct amdgpu_connector *amdgpu_connector = NULL;
  1324. u32 tmp;
  1325. u8 *sadb = NULL;
  1326. int sad_count;
  1327. if (!dig || !dig->afmt || !dig->afmt->pin)
  1328. return;
  1329. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1330. if (connector->encoder == encoder) {
  1331. amdgpu_connector = to_amdgpu_connector(connector);
  1332. break;
  1333. }
  1334. }
  1335. if (!amdgpu_connector) {
  1336. DRM_ERROR("Couldn't find encoder's connector\n");
  1337. return;
  1338. }
  1339. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1340. if (sad_count < 0) {
  1341. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1342. sad_count = 0;
  1343. }
  1344. /* program the speaker allocation */
  1345. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1346. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1347. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1348. DP_CONNECTION, 0);
  1349. /* set HDMI mode */
  1350. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1351. HDMI_CONNECTION, 1);
  1352. if (sad_count)
  1353. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1354. SPEAKER_ALLOCATION, sadb[0]);
  1355. else
  1356. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1357. SPEAKER_ALLOCATION, 5); /* stereo */
  1358. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1359. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1360. kfree(sadb);
  1361. }
  1362. static void dce_v11_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1363. {
  1364. struct amdgpu_device *adev = encoder->dev->dev_private;
  1365. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1366. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1367. struct drm_connector *connector;
  1368. struct amdgpu_connector *amdgpu_connector = NULL;
  1369. struct cea_sad *sads;
  1370. int i, sad_count;
  1371. static const u16 eld_reg_to_type[][2] = {
  1372. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1373. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1374. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1375. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1376. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1377. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1378. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1379. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1380. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1381. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1382. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1383. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1384. };
  1385. if (!dig || !dig->afmt || !dig->afmt->pin)
  1386. return;
  1387. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1388. if (connector->encoder == encoder) {
  1389. amdgpu_connector = to_amdgpu_connector(connector);
  1390. break;
  1391. }
  1392. }
  1393. if (!amdgpu_connector) {
  1394. DRM_ERROR("Couldn't find encoder's connector\n");
  1395. return;
  1396. }
  1397. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1398. if (sad_count <= 0) {
  1399. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1400. return;
  1401. }
  1402. BUG_ON(!sads);
  1403. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1404. u32 tmp = 0;
  1405. u8 stereo_freqs = 0;
  1406. int max_channels = -1;
  1407. int j;
  1408. for (j = 0; j < sad_count; j++) {
  1409. struct cea_sad *sad = &sads[j];
  1410. if (sad->format == eld_reg_to_type[i][1]) {
  1411. if (sad->channels > max_channels) {
  1412. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1413. MAX_CHANNELS, sad->channels);
  1414. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1415. DESCRIPTOR_BYTE_2, sad->byte2);
  1416. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1417. SUPPORTED_FREQUENCIES, sad->freq);
  1418. max_channels = sad->channels;
  1419. }
  1420. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1421. stereo_freqs |= sad->freq;
  1422. else
  1423. break;
  1424. }
  1425. }
  1426. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1427. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1428. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1429. }
  1430. kfree(sads);
  1431. }
  1432. static void dce_v11_0_audio_enable(struct amdgpu_device *adev,
  1433. struct amdgpu_audio_pin *pin,
  1434. bool enable)
  1435. {
  1436. if (!pin)
  1437. return;
  1438. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1439. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1440. }
  1441. static const u32 pin_offsets[] =
  1442. {
  1443. AUD0_REGISTER_OFFSET,
  1444. AUD1_REGISTER_OFFSET,
  1445. AUD2_REGISTER_OFFSET,
  1446. AUD3_REGISTER_OFFSET,
  1447. AUD4_REGISTER_OFFSET,
  1448. AUD5_REGISTER_OFFSET,
  1449. AUD6_REGISTER_OFFSET,
  1450. };
  1451. static int dce_v11_0_audio_init(struct amdgpu_device *adev)
  1452. {
  1453. int i;
  1454. if (!amdgpu_audio)
  1455. return 0;
  1456. adev->mode_info.audio.enabled = true;
  1457. adev->mode_info.audio.num_pins = 7;
  1458. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1459. adev->mode_info.audio.pin[i].channels = -1;
  1460. adev->mode_info.audio.pin[i].rate = -1;
  1461. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1462. adev->mode_info.audio.pin[i].status_bits = 0;
  1463. adev->mode_info.audio.pin[i].category_code = 0;
  1464. adev->mode_info.audio.pin[i].connected = false;
  1465. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1466. adev->mode_info.audio.pin[i].id = i;
  1467. /* disable audio. it will be set up later */
  1468. /* XXX remove once we switch to ip funcs */
  1469. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1470. }
  1471. return 0;
  1472. }
  1473. static void dce_v11_0_audio_fini(struct amdgpu_device *adev)
  1474. {
  1475. int i;
  1476. if (!adev->mode_info.audio.enabled)
  1477. return;
  1478. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1479. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1480. adev->mode_info.audio.enabled = false;
  1481. }
  1482. /*
  1483. * update the N and CTS parameters for a given pixel clock rate
  1484. */
  1485. static void dce_v11_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1486. {
  1487. struct drm_device *dev = encoder->dev;
  1488. struct amdgpu_device *adev = dev->dev_private;
  1489. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1490. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1491. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1492. u32 tmp;
  1493. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1494. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1495. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1496. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1497. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1498. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1499. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1500. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1501. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1502. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1503. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1504. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1505. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1506. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1507. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1508. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1509. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1510. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1511. }
  1512. /*
  1513. * build a HDMI Video Info Frame
  1514. */
  1515. static void dce_v11_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1516. void *buffer, size_t size)
  1517. {
  1518. struct drm_device *dev = encoder->dev;
  1519. struct amdgpu_device *adev = dev->dev_private;
  1520. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1521. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1522. uint8_t *frame = buffer + 3;
  1523. uint8_t *header = buffer;
  1524. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1525. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1526. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1527. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1528. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1529. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1530. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1531. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1532. }
  1533. static void dce_v11_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1534. {
  1535. struct drm_device *dev = encoder->dev;
  1536. struct amdgpu_device *adev = dev->dev_private;
  1537. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1538. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1539. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1540. u32 dto_phase = 24 * 1000;
  1541. u32 dto_modulo = clock;
  1542. u32 tmp;
  1543. if (!dig || !dig->afmt)
  1544. return;
  1545. /* XXX two dtos; generally use dto0 for hdmi */
  1546. /* Express [24MHz / target pixel clock] as an exact rational
  1547. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1548. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1549. */
  1550. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1551. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1552. amdgpu_crtc->crtc_id);
  1553. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1554. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1555. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1556. }
  1557. /*
  1558. * update the info frames with the data from the current display mode
  1559. */
  1560. static void dce_v11_0_afmt_setmode(struct drm_encoder *encoder,
  1561. struct drm_display_mode *mode)
  1562. {
  1563. struct drm_device *dev = encoder->dev;
  1564. struct amdgpu_device *adev = dev->dev_private;
  1565. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1566. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1567. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1568. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1569. struct hdmi_avi_infoframe frame;
  1570. ssize_t err;
  1571. u32 tmp;
  1572. int bpc = 8;
  1573. if (!dig || !dig->afmt)
  1574. return;
  1575. /* Silent, r600_hdmi_enable will raise WARN for us */
  1576. if (!dig->afmt->enabled)
  1577. return;
  1578. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1579. if (encoder->crtc) {
  1580. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1581. bpc = amdgpu_crtc->bpc;
  1582. }
  1583. /* disable audio prior to setting up hw */
  1584. dig->afmt->pin = dce_v11_0_audio_get_pin(adev);
  1585. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1586. dce_v11_0_audio_set_dto(encoder, mode->clock);
  1587. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1588. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1589. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1590. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1591. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1592. switch (bpc) {
  1593. case 0:
  1594. case 6:
  1595. case 8:
  1596. case 16:
  1597. default:
  1598. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1599. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1600. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1601. connector->name, bpc);
  1602. break;
  1603. case 10:
  1604. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1605. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1606. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1607. connector->name);
  1608. break;
  1609. case 12:
  1610. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1611. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1612. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1613. connector->name);
  1614. break;
  1615. }
  1616. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1617. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1618. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1619. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1620. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1621. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1622. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1623. /* enable audio info frames (frames won't be set until audio is enabled) */
  1624. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1625. /* required for audio info values to be updated */
  1626. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1627. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1628. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1629. /* required for audio info values to be updated */
  1630. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1631. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1632. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1633. /* anything other than 0 */
  1634. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1635. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1636. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1637. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1638. /* set the default audio delay */
  1639. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1640. /* should be suffient for all audio modes and small enough for all hblanks */
  1641. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1642. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1643. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1644. /* allow 60958 channel status fields to be updated */
  1645. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1646. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1647. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1648. if (bpc > 8)
  1649. /* clear SW CTS value */
  1650. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1651. else
  1652. /* select SW CTS value */
  1653. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1654. /* allow hw to sent ACR packets when required */
  1655. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1656. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1657. dce_v11_0_afmt_update_ACR(encoder, mode->clock);
  1658. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1659. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1660. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1661. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1662. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1663. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1664. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1665. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1666. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1667. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1668. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1669. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1670. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1671. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1672. dce_v11_0_audio_write_speaker_allocation(encoder);
  1673. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1674. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1675. dce_v11_0_afmt_audio_select_pin(encoder);
  1676. dce_v11_0_audio_write_sad_regs(encoder);
  1677. dce_v11_0_audio_write_latency_fields(encoder, mode);
  1678. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1679. if (err < 0) {
  1680. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1681. return;
  1682. }
  1683. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1684. if (err < 0) {
  1685. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1686. return;
  1687. }
  1688. dce_v11_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1689. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1690. /* enable AVI info frames */
  1691. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1692. /* required for audio info values to be updated */
  1693. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1694. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1695. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1696. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1697. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1698. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1699. /* send audio packets */
  1700. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1701. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1702. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1703. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1704. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1705. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1706. /* enable audio after to setting up hw */
  1707. dce_v11_0_audio_enable(adev, dig->afmt->pin, true);
  1708. }
  1709. static void dce_v11_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1710. {
  1711. struct drm_device *dev = encoder->dev;
  1712. struct amdgpu_device *adev = dev->dev_private;
  1713. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1714. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1715. if (!dig || !dig->afmt)
  1716. return;
  1717. /* Silent, r600_hdmi_enable will raise WARN for us */
  1718. if (enable && dig->afmt->enabled)
  1719. return;
  1720. if (!enable && !dig->afmt->enabled)
  1721. return;
  1722. if (!enable && dig->afmt->pin) {
  1723. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1724. dig->afmt->pin = NULL;
  1725. }
  1726. dig->afmt->enabled = enable;
  1727. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1728. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1729. }
  1730. static void dce_v11_0_afmt_init(struct amdgpu_device *adev)
  1731. {
  1732. int i;
  1733. for (i = 0; i < adev->mode_info.num_dig; i++)
  1734. adev->mode_info.afmt[i] = NULL;
  1735. /* DCE11 has audio blocks tied to DIG encoders */
  1736. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1737. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1738. if (adev->mode_info.afmt[i]) {
  1739. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1740. adev->mode_info.afmt[i]->id = i;
  1741. }
  1742. }
  1743. }
  1744. static void dce_v11_0_afmt_fini(struct amdgpu_device *adev)
  1745. {
  1746. int i;
  1747. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1748. kfree(adev->mode_info.afmt[i]);
  1749. adev->mode_info.afmt[i] = NULL;
  1750. }
  1751. }
  1752. static const u32 vga_control_regs[6] =
  1753. {
  1754. mmD1VGA_CONTROL,
  1755. mmD2VGA_CONTROL,
  1756. mmD3VGA_CONTROL,
  1757. mmD4VGA_CONTROL,
  1758. mmD5VGA_CONTROL,
  1759. mmD6VGA_CONTROL,
  1760. };
  1761. static void dce_v11_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1762. {
  1763. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1764. struct drm_device *dev = crtc->dev;
  1765. struct amdgpu_device *adev = dev->dev_private;
  1766. u32 vga_control;
  1767. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1768. if (enable)
  1769. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1770. else
  1771. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1772. }
  1773. static void dce_v11_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1774. {
  1775. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1776. struct drm_device *dev = crtc->dev;
  1777. struct amdgpu_device *adev = dev->dev_private;
  1778. if (enable)
  1779. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1780. else
  1781. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1782. }
  1783. static int dce_v11_0_crtc_do_set_base(struct drm_crtc *crtc,
  1784. struct drm_framebuffer *fb,
  1785. int x, int y, int atomic)
  1786. {
  1787. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1788. struct drm_device *dev = crtc->dev;
  1789. struct amdgpu_device *adev = dev->dev_private;
  1790. struct amdgpu_framebuffer *amdgpu_fb;
  1791. struct drm_framebuffer *target_fb;
  1792. struct drm_gem_object *obj;
  1793. struct amdgpu_bo *rbo;
  1794. uint64_t fb_location, tiling_flags;
  1795. uint32_t fb_format, fb_pitch_pixels;
  1796. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1797. u32 pipe_config;
  1798. u32 tmp, viewport_w, viewport_h;
  1799. int r;
  1800. bool bypass_lut = false;
  1801. /* no fb bound */
  1802. if (!atomic && !crtc->primary->fb) {
  1803. DRM_DEBUG_KMS("No FB bound\n");
  1804. return 0;
  1805. }
  1806. if (atomic) {
  1807. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1808. target_fb = fb;
  1809. }
  1810. else {
  1811. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1812. target_fb = crtc->primary->fb;
  1813. }
  1814. /* If atomic, assume fb object is pinned & idle & fenced and
  1815. * just update base pointers
  1816. */
  1817. obj = amdgpu_fb->obj;
  1818. rbo = gem_to_amdgpu_bo(obj);
  1819. r = amdgpu_bo_reserve(rbo, false);
  1820. if (unlikely(r != 0))
  1821. return r;
  1822. if (atomic)
  1823. fb_location = amdgpu_bo_gpu_offset(rbo);
  1824. else {
  1825. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1826. if (unlikely(r != 0)) {
  1827. amdgpu_bo_unreserve(rbo);
  1828. return -EINVAL;
  1829. }
  1830. }
  1831. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1832. amdgpu_bo_unreserve(rbo);
  1833. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1834. switch (target_fb->pixel_format) {
  1835. case DRM_FORMAT_C8:
  1836. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1837. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1838. break;
  1839. case DRM_FORMAT_XRGB4444:
  1840. case DRM_FORMAT_ARGB4444:
  1841. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1842. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1843. #ifdef __BIG_ENDIAN
  1844. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1845. ENDIAN_8IN16);
  1846. #endif
  1847. break;
  1848. case DRM_FORMAT_XRGB1555:
  1849. case DRM_FORMAT_ARGB1555:
  1850. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1851. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1852. #ifdef __BIG_ENDIAN
  1853. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1854. ENDIAN_8IN16);
  1855. #endif
  1856. break;
  1857. case DRM_FORMAT_BGRX5551:
  1858. case DRM_FORMAT_BGRA5551:
  1859. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1860. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1861. #ifdef __BIG_ENDIAN
  1862. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1863. ENDIAN_8IN16);
  1864. #endif
  1865. break;
  1866. case DRM_FORMAT_RGB565:
  1867. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1868. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1869. #ifdef __BIG_ENDIAN
  1870. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1871. ENDIAN_8IN16);
  1872. #endif
  1873. break;
  1874. case DRM_FORMAT_XRGB8888:
  1875. case DRM_FORMAT_ARGB8888:
  1876. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1877. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1878. #ifdef __BIG_ENDIAN
  1879. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1880. ENDIAN_8IN32);
  1881. #endif
  1882. break;
  1883. case DRM_FORMAT_XRGB2101010:
  1884. case DRM_FORMAT_ARGB2101010:
  1885. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1886. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1887. #ifdef __BIG_ENDIAN
  1888. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1889. ENDIAN_8IN32);
  1890. #endif
  1891. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1892. bypass_lut = true;
  1893. break;
  1894. case DRM_FORMAT_BGRX1010102:
  1895. case DRM_FORMAT_BGRA1010102:
  1896. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1897. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1898. #ifdef __BIG_ENDIAN
  1899. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1900. ENDIAN_8IN32);
  1901. #endif
  1902. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1903. bypass_lut = true;
  1904. break;
  1905. default:
  1906. DRM_ERROR("Unsupported screen format %s\n",
  1907. drm_get_format_name(target_fb->pixel_format));
  1908. return -EINVAL;
  1909. }
  1910. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1911. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1912. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1913. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1914. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1915. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1916. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1917. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1918. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1919. ARRAY_2D_TILED_THIN1);
  1920. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1921. tile_split);
  1922. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1923. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1924. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1925. mtaspect);
  1926. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1927. ADDR_SURF_MICRO_TILING_DISPLAY);
  1928. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1929. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1930. ARRAY_1D_TILED_THIN1);
  1931. }
  1932. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1933. pipe_config);
  1934. dce_v11_0_vga_enable(crtc, false);
  1935. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1936. upper_32_bits(fb_location));
  1937. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1938. upper_32_bits(fb_location));
  1939. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1940. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1941. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1942. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1943. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1944. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1945. /*
  1946. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1947. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1948. * retain the full precision throughout the pipeline.
  1949. */
  1950. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1951. if (bypass_lut)
  1952. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1953. else
  1954. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1955. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1956. if (bypass_lut)
  1957. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1958. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1959. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1960. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1961. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1962. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1963. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1964. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1965. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1966. dce_v11_0_grph_enable(crtc, true);
  1967. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1968. target_fb->height);
  1969. x &= ~3;
  1970. y &= ~1;
  1971. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1972. (x << 16) | y);
  1973. viewport_w = crtc->mode.hdisplay;
  1974. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1975. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1976. (viewport_w << 16) | viewport_h);
  1977. /* pageflip setup */
  1978. /* make sure flip is at vb rather than hb */
  1979. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1980. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1981. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1982. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1983. /* set pageflip to happen only at start of vblank interval (front porch) */
  1984. WREG32(mmCRTC_MASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1985. if (!atomic && fb && fb != crtc->primary->fb) {
  1986. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1987. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1988. r = amdgpu_bo_reserve(rbo, false);
  1989. if (unlikely(r != 0))
  1990. return r;
  1991. amdgpu_bo_unpin(rbo);
  1992. amdgpu_bo_unreserve(rbo);
  1993. }
  1994. /* Bytes per pixel may have changed */
  1995. dce_v11_0_bandwidth_update(adev);
  1996. return 0;
  1997. }
  1998. static void dce_v11_0_set_interleave(struct drm_crtc *crtc,
  1999. struct drm_display_mode *mode)
  2000. {
  2001. struct drm_device *dev = crtc->dev;
  2002. struct amdgpu_device *adev = dev->dev_private;
  2003. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2004. u32 tmp;
  2005. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2006. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2007. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2008. else
  2009. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2010. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2011. }
  2012. static void dce_v11_0_crtc_load_lut(struct drm_crtc *crtc)
  2013. {
  2014. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2015. struct drm_device *dev = crtc->dev;
  2016. struct amdgpu_device *adev = dev->dev_private;
  2017. int i;
  2018. u32 tmp;
  2019. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2020. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2021. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2022. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2023. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2024. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2025. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2026. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2027. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2028. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2029. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2030. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2031. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2032. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2033. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2034. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2035. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2036. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2037. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2038. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2039. for (i = 0; i < 256; i++) {
  2040. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2041. (amdgpu_crtc->lut_r[i] << 20) |
  2042. (amdgpu_crtc->lut_g[i] << 10) |
  2043. (amdgpu_crtc->lut_b[i] << 0));
  2044. }
  2045. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2046. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2047. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2048. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR2_DEGAMMA_MODE, 0);
  2049. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2050. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2051. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2052. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2053. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2054. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2055. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2056. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2057. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2058. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2059. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2060. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2061. /* XXX this only needs to be programmed once per crtc at startup,
  2062. * not sure where the best place for it is
  2063. */
  2064. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2065. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2066. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2067. }
  2068. static int dce_v11_0_pick_dig_encoder(struct drm_encoder *encoder)
  2069. {
  2070. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2071. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2072. switch (amdgpu_encoder->encoder_id) {
  2073. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2074. if (dig->linkb)
  2075. return 1;
  2076. else
  2077. return 0;
  2078. break;
  2079. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2080. if (dig->linkb)
  2081. return 3;
  2082. else
  2083. return 2;
  2084. break;
  2085. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2086. if (dig->linkb)
  2087. return 5;
  2088. else
  2089. return 4;
  2090. break;
  2091. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2092. return 6;
  2093. break;
  2094. default:
  2095. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2096. return 0;
  2097. }
  2098. }
  2099. /**
  2100. * dce_v11_0_pick_pll - Allocate a PPLL for use by the crtc.
  2101. *
  2102. * @crtc: drm crtc
  2103. *
  2104. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2105. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2106. * monitors a dedicated PPLL must be used. If a particular board has
  2107. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2108. * as there is no need to program the PLL itself. If we are not able to
  2109. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2110. * avoid messing up an existing monitor.
  2111. *
  2112. * Asic specific PLL information
  2113. *
  2114. * DCE 10.x
  2115. * Tonga
  2116. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2117. * CI
  2118. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2119. *
  2120. */
  2121. static u32 dce_v11_0_pick_pll(struct drm_crtc *crtc)
  2122. {
  2123. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2124. struct drm_device *dev = crtc->dev;
  2125. struct amdgpu_device *adev = dev->dev_private;
  2126. u32 pll_in_use;
  2127. int pll;
  2128. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2129. if (adev->clock.dp_extclk)
  2130. /* skip PPLL programming if using ext clock */
  2131. return ATOM_PPLL_INVALID;
  2132. else {
  2133. /* use the same PPLL for all DP monitors */
  2134. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2135. if (pll != ATOM_PPLL_INVALID)
  2136. return pll;
  2137. }
  2138. } else {
  2139. /* use the same PPLL for all monitors with the same clock */
  2140. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2141. if (pll != ATOM_PPLL_INVALID)
  2142. return pll;
  2143. }
  2144. /* XXX need to determine what plls are available on each DCE11 part */
  2145. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2146. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY) {
  2147. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2148. return ATOM_PPLL1;
  2149. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2150. return ATOM_PPLL0;
  2151. DRM_ERROR("unable to allocate a PPLL\n");
  2152. return ATOM_PPLL_INVALID;
  2153. } else {
  2154. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2155. return ATOM_PPLL2;
  2156. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2157. return ATOM_PPLL1;
  2158. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2159. return ATOM_PPLL0;
  2160. DRM_ERROR("unable to allocate a PPLL\n");
  2161. return ATOM_PPLL_INVALID;
  2162. }
  2163. return ATOM_PPLL_INVALID;
  2164. }
  2165. static void dce_v11_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2166. {
  2167. struct amdgpu_device *adev = crtc->dev->dev_private;
  2168. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2169. uint32_t cur_lock;
  2170. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2171. if (lock)
  2172. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2173. else
  2174. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2175. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2176. }
  2177. static void dce_v11_0_hide_cursor(struct drm_crtc *crtc)
  2178. {
  2179. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2180. struct amdgpu_device *adev = crtc->dev->dev_private;
  2181. u32 tmp;
  2182. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2183. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2184. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2185. }
  2186. static void dce_v11_0_show_cursor(struct drm_crtc *crtc)
  2187. {
  2188. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2189. struct amdgpu_device *adev = crtc->dev->dev_private;
  2190. u32 tmp;
  2191. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2192. upper_32_bits(amdgpu_crtc->cursor_addr));
  2193. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2194. lower_32_bits(amdgpu_crtc->cursor_addr));
  2195. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2196. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2197. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2198. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2199. }
  2200. static int dce_v11_0_cursor_move_locked(struct drm_crtc *crtc,
  2201. int x, int y)
  2202. {
  2203. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2204. struct amdgpu_device *adev = crtc->dev->dev_private;
  2205. int xorigin = 0, yorigin = 0;
  2206. /* avivo cursor are offset into the total surface */
  2207. x += crtc->x;
  2208. y += crtc->y;
  2209. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2210. if (x < 0) {
  2211. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2212. x = 0;
  2213. }
  2214. if (y < 0) {
  2215. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2216. y = 0;
  2217. }
  2218. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2219. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2220. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2221. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2222. amdgpu_crtc->cursor_x = x;
  2223. amdgpu_crtc->cursor_y = y;
  2224. return 0;
  2225. }
  2226. static int dce_v11_0_crtc_cursor_move(struct drm_crtc *crtc,
  2227. int x, int y)
  2228. {
  2229. int ret;
  2230. dce_v11_0_lock_cursor(crtc, true);
  2231. ret = dce_v11_0_cursor_move_locked(crtc, x, y);
  2232. dce_v11_0_lock_cursor(crtc, false);
  2233. return ret;
  2234. }
  2235. static int dce_v11_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2236. struct drm_file *file_priv,
  2237. uint32_t handle,
  2238. uint32_t width,
  2239. uint32_t height,
  2240. int32_t hot_x,
  2241. int32_t hot_y)
  2242. {
  2243. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2244. struct drm_gem_object *obj;
  2245. struct amdgpu_bo *aobj;
  2246. int ret;
  2247. if (!handle) {
  2248. /* turn off cursor */
  2249. dce_v11_0_hide_cursor(crtc);
  2250. obj = NULL;
  2251. goto unpin;
  2252. }
  2253. if ((width > amdgpu_crtc->max_cursor_width) ||
  2254. (height > amdgpu_crtc->max_cursor_height)) {
  2255. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2256. return -EINVAL;
  2257. }
  2258. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2259. if (!obj) {
  2260. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2261. return -ENOENT;
  2262. }
  2263. aobj = gem_to_amdgpu_bo(obj);
  2264. ret = amdgpu_bo_reserve(aobj, false);
  2265. if (ret != 0) {
  2266. drm_gem_object_unreference_unlocked(obj);
  2267. return ret;
  2268. }
  2269. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2270. amdgpu_bo_unreserve(aobj);
  2271. if (ret) {
  2272. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2273. drm_gem_object_unreference_unlocked(obj);
  2274. return ret;
  2275. }
  2276. amdgpu_crtc->cursor_width = width;
  2277. amdgpu_crtc->cursor_height = height;
  2278. dce_v11_0_lock_cursor(crtc, true);
  2279. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2280. hot_y != amdgpu_crtc->cursor_hot_y) {
  2281. int x, y;
  2282. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2283. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2284. dce_v11_0_cursor_move_locked(crtc, x, y);
  2285. amdgpu_crtc->cursor_hot_x = hot_x;
  2286. amdgpu_crtc->cursor_hot_y = hot_y;
  2287. }
  2288. dce_v11_0_show_cursor(crtc);
  2289. dce_v11_0_lock_cursor(crtc, false);
  2290. unpin:
  2291. if (amdgpu_crtc->cursor_bo) {
  2292. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2293. ret = amdgpu_bo_reserve(aobj, false);
  2294. if (likely(ret == 0)) {
  2295. amdgpu_bo_unpin(aobj);
  2296. amdgpu_bo_unreserve(aobj);
  2297. }
  2298. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2299. }
  2300. amdgpu_crtc->cursor_bo = obj;
  2301. return 0;
  2302. }
  2303. static void dce_v11_0_cursor_reset(struct drm_crtc *crtc)
  2304. {
  2305. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2306. if (amdgpu_crtc->cursor_bo) {
  2307. dce_v11_0_lock_cursor(crtc, true);
  2308. dce_v11_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2309. amdgpu_crtc->cursor_y);
  2310. dce_v11_0_show_cursor(crtc);
  2311. dce_v11_0_lock_cursor(crtc, false);
  2312. }
  2313. }
  2314. static void dce_v11_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2315. u16 *blue, uint32_t start, uint32_t size)
  2316. {
  2317. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2318. int end = (start + size > 256) ? 256 : start + size, i;
  2319. /* userspace palettes are always correct as is */
  2320. for (i = start; i < end; i++) {
  2321. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2322. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2323. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2324. }
  2325. dce_v11_0_crtc_load_lut(crtc);
  2326. }
  2327. static void dce_v11_0_crtc_destroy(struct drm_crtc *crtc)
  2328. {
  2329. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2330. drm_crtc_cleanup(crtc);
  2331. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2332. kfree(amdgpu_crtc);
  2333. }
  2334. static const struct drm_crtc_funcs dce_v11_0_crtc_funcs = {
  2335. .cursor_set2 = dce_v11_0_crtc_cursor_set2,
  2336. .cursor_move = dce_v11_0_crtc_cursor_move,
  2337. .gamma_set = dce_v11_0_crtc_gamma_set,
  2338. .set_config = amdgpu_crtc_set_config,
  2339. .destroy = dce_v11_0_crtc_destroy,
  2340. .page_flip = amdgpu_crtc_page_flip,
  2341. };
  2342. static void dce_v11_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2343. {
  2344. struct drm_device *dev = crtc->dev;
  2345. struct amdgpu_device *adev = dev->dev_private;
  2346. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2347. unsigned type;
  2348. switch (mode) {
  2349. case DRM_MODE_DPMS_ON:
  2350. amdgpu_crtc->enabled = true;
  2351. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2352. dce_v11_0_vga_enable(crtc, true);
  2353. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2354. dce_v11_0_vga_enable(crtc, false);
  2355. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2356. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2357. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2358. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2359. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2360. dce_v11_0_crtc_load_lut(crtc);
  2361. break;
  2362. case DRM_MODE_DPMS_STANDBY:
  2363. case DRM_MODE_DPMS_SUSPEND:
  2364. case DRM_MODE_DPMS_OFF:
  2365. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2366. if (amdgpu_crtc->enabled) {
  2367. dce_v11_0_vga_enable(crtc, true);
  2368. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2369. dce_v11_0_vga_enable(crtc, false);
  2370. }
  2371. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2372. amdgpu_crtc->enabled = false;
  2373. break;
  2374. }
  2375. /* adjust pm to dpms */
  2376. amdgpu_pm_compute_clocks(adev);
  2377. }
  2378. static void dce_v11_0_crtc_prepare(struct drm_crtc *crtc)
  2379. {
  2380. /* disable crtc pair power gating before programming */
  2381. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2382. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2383. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2384. }
  2385. static void dce_v11_0_crtc_commit(struct drm_crtc *crtc)
  2386. {
  2387. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2388. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2389. }
  2390. static void dce_v11_0_crtc_disable(struct drm_crtc *crtc)
  2391. {
  2392. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2393. struct drm_device *dev = crtc->dev;
  2394. struct amdgpu_device *adev = dev->dev_private;
  2395. struct amdgpu_atom_ss ss;
  2396. int i;
  2397. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2398. if (crtc->primary->fb) {
  2399. int r;
  2400. struct amdgpu_framebuffer *amdgpu_fb;
  2401. struct amdgpu_bo *rbo;
  2402. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2403. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2404. r = amdgpu_bo_reserve(rbo, false);
  2405. if (unlikely(r))
  2406. DRM_ERROR("failed to reserve rbo before unpin\n");
  2407. else {
  2408. amdgpu_bo_unpin(rbo);
  2409. amdgpu_bo_unreserve(rbo);
  2410. }
  2411. }
  2412. /* disable the GRPH */
  2413. dce_v11_0_grph_enable(crtc, false);
  2414. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2415. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2416. if (adev->mode_info.crtcs[i] &&
  2417. adev->mode_info.crtcs[i]->enabled &&
  2418. i != amdgpu_crtc->crtc_id &&
  2419. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2420. /* one other crtc is using this pll don't turn
  2421. * off the pll
  2422. */
  2423. goto done;
  2424. }
  2425. }
  2426. switch (amdgpu_crtc->pll_id) {
  2427. case ATOM_PPLL0:
  2428. case ATOM_PPLL1:
  2429. case ATOM_PPLL2:
  2430. /* disable the ppll */
  2431. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2432. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2433. break;
  2434. default:
  2435. break;
  2436. }
  2437. done:
  2438. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2439. amdgpu_crtc->adjusted_clock = 0;
  2440. amdgpu_crtc->encoder = NULL;
  2441. amdgpu_crtc->connector = NULL;
  2442. }
  2443. static int dce_v11_0_crtc_mode_set(struct drm_crtc *crtc,
  2444. struct drm_display_mode *mode,
  2445. struct drm_display_mode *adjusted_mode,
  2446. int x, int y, struct drm_framebuffer *old_fb)
  2447. {
  2448. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2449. if (!amdgpu_crtc->adjusted_clock)
  2450. return -EINVAL;
  2451. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2452. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2453. dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2454. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2455. amdgpu_atombios_crtc_scaler_setup(crtc);
  2456. dce_v11_0_cursor_reset(crtc);
  2457. /* update the hw version fpr dpm */
  2458. amdgpu_crtc->hw_mode = *adjusted_mode;
  2459. return 0;
  2460. }
  2461. static bool dce_v11_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2462. const struct drm_display_mode *mode,
  2463. struct drm_display_mode *adjusted_mode)
  2464. {
  2465. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2466. struct drm_device *dev = crtc->dev;
  2467. struct drm_encoder *encoder;
  2468. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2469. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2470. if (encoder->crtc == crtc) {
  2471. amdgpu_crtc->encoder = encoder;
  2472. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2473. break;
  2474. }
  2475. }
  2476. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2477. amdgpu_crtc->encoder = NULL;
  2478. amdgpu_crtc->connector = NULL;
  2479. return false;
  2480. }
  2481. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2482. return false;
  2483. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2484. return false;
  2485. /* pick pll */
  2486. amdgpu_crtc->pll_id = dce_v11_0_pick_pll(crtc);
  2487. /* if we can't get a PPLL for a non-DP encoder, fail */
  2488. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2489. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2490. return false;
  2491. return true;
  2492. }
  2493. static int dce_v11_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2494. struct drm_framebuffer *old_fb)
  2495. {
  2496. return dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2497. }
  2498. static int dce_v11_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2499. struct drm_framebuffer *fb,
  2500. int x, int y, enum mode_set_atomic state)
  2501. {
  2502. return dce_v11_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2503. }
  2504. static const struct drm_crtc_helper_funcs dce_v11_0_crtc_helper_funcs = {
  2505. .dpms = dce_v11_0_crtc_dpms,
  2506. .mode_fixup = dce_v11_0_crtc_mode_fixup,
  2507. .mode_set = dce_v11_0_crtc_mode_set,
  2508. .mode_set_base = dce_v11_0_crtc_set_base,
  2509. .mode_set_base_atomic = dce_v11_0_crtc_set_base_atomic,
  2510. .prepare = dce_v11_0_crtc_prepare,
  2511. .commit = dce_v11_0_crtc_commit,
  2512. .load_lut = dce_v11_0_crtc_load_lut,
  2513. .disable = dce_v11_0_crtc_disable,
  2514. };
  2515. static int dce_v11_0_crtc_init(struct amdgpu_device *adev, int index)
  2516. {
  2517. struct amdgpu_crtc *amdgpu_crtc;
  2518. int i;
  2519. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2520. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2521. if (amdgpu_crtc == NULL)
  2522. return -ENOMEM;
  2523. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v11_0_crtc_funcs);
  2524. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2525. amdgpu_crtc->crtc_id = index;
  2526. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2527. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2528. amdgpu_crtc->max_cursor_width = 128;
  2529. amdgpu_crtc->max_cursor_height = 128;
  2530. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2531. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2532. for (i = 0; i < 256; i++) {
  2533. amdgpu_crtc->lut_r[i] = i << 2;
  2534. amdgpu_crtc->lut_g[i] = i << 2;
  2535. amdgpu_crtc->lut_b[i] = i << 2;
  2536. }
  2537. switch (amdgpu_crtc->crtc_id) {
  2538. case 0:
  2539. default:
  2540. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2541. break;
  2542. case 1:
  2543. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2544. break;
  2545. case 2:
  2546. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2547. break;
  2548. case 3:
  2549. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2550. break;
  2551. case 4:
  2552. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2553. break;
  2554. case 5:
  2555. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2556. break;
  2557. }
  2558. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2559. amdgpu_crtc->adjusted_clock = 0;
  2560. amdgpu_crtc->encoder = NULL;
  2561. amdgpu_crtc->connector = NULL;
  2562. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v11_0_crtc_helper_funcs);
  2563. return 0;
  2564. }
  2565. static int dce_v11_0_early_init(void *handle)
  2566. {
  2567. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2568. adev->audio_endpt_rreg = &dce_v11_0_audio_endpt_rreg;
  2569. adev->audio_endpt_wreg = &dce_v11_0_audio_endpt_wreg;
  2570. dce_v11_0_set_display_funcs(adev);
  2571. dce_v11_0_set_irq_funcs(adev);
  2572. switch (adev->asic_type) {
  2573. case CHIP_CARRIZO:
  2574. adev->mode_info.num_crtc = 3;
  2575. adev->mode_info.num_hpd = 6;
  2576. adev->mode_info.num_dig = 9;
  2577. break;
  2578. case CHIP_STONEY:
  2579. adev->mode_info.num_crtc = 2;
  2580. adev->mode_info.num_hpd = 6;
  2581. adev->mode_info.num_dig = 9;
  2582. break;
  2583. default:
  2584. /* FIXME: not supported yet */
  2585. return -EINVAL;
  2586. }
  2587. return 0;
  2588. }
  2589. static int dce_v11_0_sw_init(void *handle)
  2590. {
  2591. int r, i;
  2592. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2593. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2594. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2595. if (r)
  2596. return r;
  2597. }
  2598. for (i = 8; i < 20; i += 2) {
  2599. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2600. if (r)
  2601. return r;
  2602. }
  2603. /* HPD hotplug */
  2604. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2605. if (r)
  2606. return r;
  2607. adev->mode_info.mode_config_initialized = true;
  2608. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2609. adev->ddev->mode_config.max_width = 16384;
  2610. adev->ddev->mode_config.max_height = 16384;
  2611. adev->ddev->mode_config.preferred_depth = 24;
  2612. adev->ddev->mode_config.prefer_shadow = 1;
  2613. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2614. r = amdgpu_modeset_create_props(adev);
  2615. if (r)
  2616. return r;
  2617. adev->ddev->mode_config.max_width = 16384;
  2618. adev->ddev->mode_config.max_height = 16384;
  2619. /* allocate crtcs */
  2620. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2621. r = dce_v11_0_crtc_init(adev, i);
  2622. if (r)
  2623. return r;
  2624. }
  2625. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2626. amdgpu_print_display_setup(adev->ddev);
  2627. else
  2628. return -EINVAL;
  2629. /* setup afmt */
  2630. dce_v11_0_afmt_init(adev);
  2631. r = dce_v11_0_audio_init(adev);
  2632. if (r)
  2633. return r;
  2634. drm_kms_helper_poll_init(adev->ddev);
  2635. return r;
  2636. }
  2637. static int dce_v11_0_sw_fini(void *handle)
  2638. {
  2639. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2640. kfree(adev->mode_info.bios_hardcoded_edid);
  2641. drm_kms_helper_poll_fini(adev->ddev);
  2642. dce_v11_0_audio_fini(adev);
  2643. dce_v11_0_afmt_fini(adev);
  2644. adev->mode_info.mode_config_initialized = false;
  2645. return 0;
  2646. }
  2647. static int dce_v11_0_hw_init(void *handle)
  2648. {
  2649. int i;
  2650. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2651. dce_v11_0_init_golden_registers(adev);
  2652. /* init dig PHYs, disp eng pll */
  2653. amdgpu_atombios_crtc_powergate_init(adev);
  2654. amdgpu_atombios_encoder_init_dig(adev);
  2655. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2656. /* initialize hpd */
  2657. dce_v11_0_hpd_init(adev);
  2658. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2659. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2660. }
  2661. dce_v11_0_pageflip_interrupt_init(adev);
  2662. return 0;
  2663. }
  2664. static int dce_v11_0_hw_fini(void *handle)
  2665. {
  2666. int i;
  2667. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2668. dce_v11_0_hpd_fini(adev);
  2669. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2670. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2671. }
  2672. dce_v11_0_pageflip_interrupt_fini(adev);
  2673. return 0;
  2674. }
  2675. static int dce_v11_0_suspend(void *handle)
  2676. {
  2677. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2678. amdgpu_atombios_scratch_regs_save(adev);
  2679. return dce_v11_0_hw_fini(handle);
  2680. }
  2681. static int dce_v11_0_resume(void *handle)
  2682. {
  2683. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2684. int ret;
  2685. ret = dce_v11_0_hw_init(handle);
  2686. amdgpu_atombios_scratch_regs_restore(adev);
  2687. /* turn on the BL */
  2688. if (adev->mode_info.bl_encoder) {
  2689. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2690. adev->mode_info.bl_encoder);
  2691. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2692. bl_level);
  2693. }
  2694. return ret;
  2695. }
  2696. static bool dce_v11_0_is_idle(void *handle)
  2697. {
  2698. return true;
  2699. }
  2700. static int dce_v11_0_wait_for_idle(void *handle)
  2701. {
  2702. return 0;
  2703. }
  2704. static void dce_v11_0_print_status(void *handle)
  2705. {
  2706. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2707. dev_info(adev->dev, "DCE 10.x registers\n");
  2708. /* XXX todo */
  2709. }
  2710. static int dce_v11_0_soft_reset(void *handle)
  2711. {
  2712. u32 srbm_soft_reset = 0, tmp;
  2713. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2714. if (dce_v11_0_is_display_hung(adev))
  2715. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2716. if (srbm_soft_reset) {
  2717. dce_v11_0_print_status((void *)adev);
  2718. tmp = RREG32(mmSRBM_SOFT_RESET);
  2719. tmp |= srbm_soft_reset;
  2720. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2721. WREG32(mmSRBM_SOFT_RESET, tmp);
  2722. tmp = RREG32(mmSRBM_SOFT_RESET);
  2723. udelay(50);
  2724. tmp &= ~srbm_soft_reset;
  2725. WREG32(mmSRBM_SOFT_RESET, tmp);
  2726. tmp = RREG32(mmSRBM_SOFT_RESET);
  2727. /* Wait a little for things to settle down */
  2728. udelay(50);
  2729. dce_v11_0_print_status((void *)adev);
  2730. }
  2731. return 0;
  2732. }
  2733. static void dce_v11_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2734. int crtc,
  2735. enum amdgpu_interrupt_state state)
  2736. {
  2737. u32 lb_interrupt_mask;
  2738. if (crtc >= adev->mode_info.num_crtc) {
  2739. DRM_DEBUG("invalid crtc %d\n", crtc);
  2740. return;
  2741. }
  2742. switch (state) {
  2743. case AMDGPU_IRQ_STATE_DISABLE:
  2744. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2745. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2746. VBLANK_INTERRUPT_MASK, 0);
  2747. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2748. break;
  2749. case AMDGPU_IRQ_STATE_ENABLE:
  2750. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2751. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2752. VBLANK_INTERRUPT_MASK, 1);
  2753. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2754. break;
  2755. default:
  2756. break;
  2757. }
  2758. }
  2759. static void dce_v11_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2760. int crtc,
  2761. enum amdgpu_interrupt_state state)
  2762. {
  2763. u32 lb_interrupt_mask;
  2764. if (crtc >= adev->mode_info.num_crtc) {
  2765. DRM_DEBUG("invalid crtc %d\n", crtc);
  2766. return;
  2767. }
  2768. switch (state) {
  2769. case AMDGPU_IRQ_STATE_DISABLE:
  2770. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2771. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2772. VLINE_INTERRUPT_MASK, 0);
  2773. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2774. break;
  2775. case AMDGPU_IRQ_STATE_ENABLE:
  2776. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2777. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2778. VLINE_INTERRUPT_MASK, 1);
  2779. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2780. break;
  2781. default:
  2782. break;
  2783. }
  2784. }
  2785. static int dce_v11_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2786. struct amdgpu_irq_src *source,
  2787. unsigned hpd,
  2788. enum amdgpu_interrupt_state state)
  2789. {
  2790. u32 tmp;
  2791. if (hpd >= adev->mode_info.num_hpd) {
  2792. DRM_DEBUG("invalid hdp %d\n", hpd);
  2793. return 0;
  2794. }
  2795. switch (state) {
  2796. case AMDGPU_IRQ_STATE_DISABLE:
  2797. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2798. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2799. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2800. break;
  2801. case AMDGPU_IRQ_STATE_ENABLE:
  2802. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2803. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2804. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2805. break;
  2806. default:
  2807. break;
  2808. }
  2809. return 0;
  2810. }
  2811. static int dce_v11_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2812. struct amdgpu_irq_src *source,
  2813. unsigned type,
  2814. enum amdgpu_interrupt_state state)
  2815. {
  2816. switch (type) {
  2817. case AMDGPU_CRTC_IRQ_VBLANK1:
  2818. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2819. break;
  2820. case AMDGPU_CRTC_IRQ_VBLANK2:
  2821. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2822. break;
  2823. case AMDGPU_CRTC_IRQ_VBLANK3:
  2824. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2825. break;
  2826. case AMDGPU_CRTC_IRQ_VBLANK4:
  2827. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2828. break;
  2829. case AMDGPU_CRTC_IRQ_VBLANK5:
  2830. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2831. break;
  2832. case AMDGPU_CRTC_IRQ_VBLANK6:
  2833. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2834. break;
  2835. case AMDGPU_CRTC_IRQ_VLINE1:
  2836. dce_v11_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2837. break;
  2838. case AMDGPU_CRTC_IRQ_VLINE2:
  2839. dce_v11_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2840. break;
  2841. case AMDGPU_CRTC_IRQ_VLINE3:
  2842. dce_v11_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2843. break;
  2844. case AMDGPU_CRTC_IRQ_VLINE4:
  2845. dce_v11_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2846. break;
  2847. case AMDGPU_CRTC_IRQ_VLINE5:
  2848. dce_v11_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2849. break;
  2850. case AMDGPU_CRTC_IRQ_VLINE6:
  2851. dce_v11_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2852. break;
  2853. default:
  2854. break;
  2855. }
  2856. return 0;
  2857. }
  2858. static int dce_v11_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2859. struct amdgpu_irq_src *src,
  2860. unsigned type,
  2861. enum amdgpu_interrupt_state state)
  2862. {
  2863. u32 reg;
  2864. if (type >= adev->mode_info.num_crtc) {
  2865. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2866. return -EINVAL;
  2867. }
  2868. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2869. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2870. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2871. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2872. else
  2873. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2874. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2875. return 0;
  2876. }
  2877. static int dce_v11_0_pageflip_irq(struct amdgpu_device *adev,
  2878. struct amdgpu_irq_src *source,
  2879. struct amdgpu_iv_entry *entry)
  2880. {
  2881. unsigned long flags;
  2882. unsigned crtc_id;
  2883. struct amdgpu_crtc *amdgpu_crtc;
  2884. struct amdgpu_flip_work *works;
  2885. crtc_id = (entry->src_id - 8) >> 1;
  2886. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2887. if (crtc_id >= adev->mode_info.num_crtc) {
  2888. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2889. return -EINVAL;
  2890. }
  2891. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2892. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2893. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2894. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2895. /* IRQ could occur when in initial stage */
  2896. if(amdgpu_crtc == NULL)
  2897. return 0;
  2898. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2899. works = amdgpu_crtc->pflip_works;
  2900. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2901. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2902. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2903. amdgpu_crtc->pflip_status,
  2904. AMDGPU_FLIP_SUBMITTED);
  2905. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2906. return 0;
  2907. }
  2908. /* page flip completed. clean up */
  2909. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2910. amdgpu_crtc->pflip_works = NULL;
  2911. /* wakeup usersapce */
  2912. if(works->event)
  2913. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2914. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2915. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2916. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2917. return 0;
  2918. }
  2919. static void dce_v11_0_hpd_int_ack(struct amdgpu_device *adev,
  2920. int hpd)
  2921. {
  2922. u32 tmp;
  2923. if (hpd >= adev->mode_info.num_hpd) {
  2924. DRM_DEBUG("invalid hdp %d\n", hpd);
  2925. return;
  2926. }
  2927. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2928. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2929. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2930. }
  2931. static void dce_v11_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2932. int crtc)
  2933. {
  2934. u32 tmp;
  2935. if (crtc < 0 || crtc >= adev->mode_info.num_crtc) {
  2936. DRM_DEBUG("invalid crtc %d\n", crtc);
  2937. return;
  2938. }
  2939. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2940. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2941. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2942. }
  2943. static void dce_v11_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2944. int crtc)
  2945. {
  2946. u32 tmp;
  2947. if (crtc < 0 || crtc >= adev->mode_info.num_crtc) {
  2948. DRM_DEBUG("invalid crtc %d\n", crtc);
  2949. return;
  2950. }
  2951. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2952. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2953. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2954. }
  2955. static int dce_v11_0_crtc_irq(struct amdgpu_device *adev,
  2956. struct amdgpu_irq_src *source,
  2957. struct amdgpu_iv_entry *entry)
  2958. {
  2959. unsigned crtc = entry->src_id - 1;
  2960. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2961. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2962. switch (entry->src_data) {
  2963. case 0: /* vblank */
  2964. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2965. dce_v11_0_crtc_vblank_int_ack(adev, crtc);
  2966. else
  2967. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2968. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2969. drm_handle_vblank(adev->ddev, crtc);
  2970. }
  2971. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2972. break;
  2973. case 1: /* vline */
  2974. if (disp_int & interrupt_status_offsets[crtc].vline)
  2975. dce_v11_0_crtc_vline_int_ack(adev, crtc);
  2976. else
  2977. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2978. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2979. break;
  2980. default:
  2981. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2982. break;
  2983. }
  2984. return 0;
  2985. }
  2986. static int dce_v11_0_hpd_irq(struct amdgpu_device *adev,
  2987. struct amdgpu_irq_src *source,
  2988. struct amdgpu_iv_entry *entry)
  2989. {
  2990. uint32_t disp_int, mask;
  2991. unsigned hpd;
  2992. if (entry->src_data >= adev->mode_info.num_hpd) {
  2993. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2994. return 0;
  2995. }
  2996. hpd = entry->src_data;
  2997. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2998. mask = interrupt_status_offsets[hpd].hpd;
  2999. if (disp_int & mask) {
  3000. dce_v11_0_hpd_int_ack(adev, hpd);
  3001. schedule_work(&adev->hotplug_work);
  3002. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3003. }
  3004. return 0;
  3005. }
  3006. static int dce_v11_0_set_clockgating_state(void *handle,
  3007. enum amd_clockgating_state state)
  3008. {
  3009. return 0;
  3010. }
  3011. static int dce_v11_0_set_powergating_state(void *handle,
  3012. enum amd_powergating_state state)
  3013. {
  3014. return 0;
  3015. }
  3016. const struct amd_ip_funcs dce_v11_0_ip_funcs = {
  3017. .early_init = dce_v11_0_early_init,
  3018. .late_init = NULL,
  3019. .sw_init = dce_v11_0_sw_init,
  3020. .sw_fini = dce_v11_0_sw_fini,
  3021. .hw_init = dce_v11_0_hw_init,
  3022. .hw_fini = dce_v11_0_hw_fini,
  3023. .suspend = dce_v11_0_suspend,
  3024. .resume = dce_v11_0_resume,
  3025. .is_idle = dce_v11_0_is_idle,
  3026. .wait_for_idle = dce_v11_0_wait_for_idle,
  3027. .soft_reset = dce_v11_0_soft_reset,
  3028. .print_status = dce_v11_0_print_status,
  3029. .set_clockgating_state = dce_v11_0_set_clockgating_state,
  3030. .set_powergating_state = dce_v11_0_set_powergating_state,
  3031. };
  3032. static void
  3033. dce_v11_0_encoder_mode_set(struct drm_encoder *encoder,
  3034. struct drm_display_mode *mode,
  3035. struct drm_display_mode *adjusted_mode)
  3036. {
  3037. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3038. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3039. /* need to call this here rather than in prepare() since we need some crtc info */
  3040. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3041. /* set scaler clears this on some chips */
  3042. dce_v11_0_set_interleave(encoder->crtc, mode);
  3043. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3044. dce_v11_0_afmt_enable(encoder, true);
  3045. dce_v11_0_afmt_setmode(encoder, adjusted_mode);
  3046. }
  3047. }
  3048. static void dce_v11_0_encoder_prepare(struct drm_encoder *encoder)
  3049. {
  3050. struct amdgpu_device *adev = encoder->dev->dev_private;
  3051. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3052. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3053. if ((amdgpu_encoder->active_device &
  3054. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3055. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3056. ENCODER_OBJECT_ID_NONE)) {
  3057. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3058. if (dig) {
  3059. dig->dig_encoder = dce_v11_0_pick_dig_encoder(encoder);
  3060. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3061. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3062. }
  3063. }
  3064. amdgpu_atombios_scratch_regs_lock(adev, true);
  3065. if (connector) {
  3066. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3067. /* select the clock/data port if it uses a router */
  3068. if (amdgpu_connector->router.cd_valid)
  3069. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3070. /* turn eDP panel on for mode set */
  3071. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3072. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3073. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3074. }
  3075. /* this is needed for the pll/ss setup to work correctly in some cases */
  3076. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3077. /* set up the FMT blocks */
  3078. dce_v11_0_program_fmt(encoder);
  3079. }
  3080. static void dce_v11_0_encoder_commit(struct drm_encoder *encoder)
  3081. {
  3082. struct drm_device *dev = encoder->dev;
  3083. struct amdgpu_device *adev = dev->dev_private;
  3084. /* need to call this here as we need the crtc set up */
  3085. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3086. amdgpu_atombios_scratch_regs_lock(adev, false);
  3087. }
  3088. static void dce_v11_0_encoder_disable(struct drm_encoder *encoder)
  3089. {
  3090. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3091. struct amdgpu_encoder_atom_dig *dig;
  3092. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3093. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3094. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3095. dce_v11_0_afmt_enable(encoder, false);
  3096. dig = amdgpu_encoder->enc_priv;
  3097. dig->dig_encoder = -1;
  3098. }
  3099. amdgpu_encoder->active_device = 0;
  3100. }
  3101. /* these are handled by the primary encoders */
  3102. static void dce_v11_0_ext_prepare(struct drm_encoder *encoder)
  3103. {
  3104. }
  3105. static void dce_v11_0_ext_commit(struct drm_encoder *encoder)
  3106. {
  3107. }
  3108. static void
  3109. dce_v11_0_ext_mode_set(struct drm_encoder *encoder,
  3110. struct drm_display_mode *mode,
  3111. struct drm_display_mode *adjusted_mode)
  3112. {
  3113. }
  3114. static void dce_v11_0_ext_disable(struct drm_encoder *encoder)
  3115. {
  3116. }
  3117. static void
  3118. dce_v11_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3119. {
  3120. }
  3121. static bool dce_v11_0_ext_mode_fixup(struct drm_encoder *encoder,
  3122. const struct drm_display_mode *mode,
  3123. struct drm_display_mode *adjusted_mode)
  3124. {
  3125. return true;
  3126. }
  3127. static const struct drm_encoder_helper_funcs dce_v11_0_ext_helper_funcs = {
  3128. .dpms = dce_v11_0_ext_dpms,
  3129. .mode_fixup = dce_v11_0_ext_mode_fixup,
  3130. .prepare = dce_v11_0_ext_prepare,
  3131. .mode_set = dce_v11_0_ext_mode_set,
  3132. .commit = dce_v11_0_ext_commit,
  3133. .disable = dce_v11_0_ext_disable,
  3134. /* no detect for TMDS/LVDS yet */
  3135. };
  3136. static const struct drm_encoder_helper_funcs dce_v11_0_dig_helper_funcs = {
  3137. .dpms = amdgpu_atombios_encoder_dpms,
  3138. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3139. .prepare = dce_v11_0_encoder_prepare,
  3140. .mode_set = dce_v11_0_encoder_mode_set,
  3141. .commit = dce_v11_0_encoder_commit,
  3142. .disable = dce_v11_0_encoder_disable,
  3143. .detect = amdgpu_atombios_encoder_dig_detect,
  3144. };
  3145. static const struct drm_encoder_helper_funcs dce_v11_0_dac_helper_funcs = {
  3146. .dpms = amdgpu_atombios_encoder_dpms,
  3147. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3148. .prepare = dce_v11_0_encoder_prepare,
  3149. .mode_set = dce_v11_0_encoder_mode_set,
  3150. .commit = dce_v11_0_encoder_commit,
  3151. .detect = amdgpu_atombios_encoder_dac_detect,
  3152. };
  3153. static void dce_v11_0_encoder_destroy(struct drm_encoder *encoder)
  3154. {
  3155. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3156. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3157. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3158. kfree(amdgpu_encoder->enc_priv);
  3159. drm_encoder_cleanup(encoder);
  3160. kfree(amdgpu_encoder);
  3161. }
  3162. static const struct drm_encoder_funcs dce_v11_0_encoder_funcs = {
  3163. .destroy = dce_v11_0_encoder_destroy,
  3164. };
  3165. static void dce_v11_0_encoder_add(struct amdgpu_device *adev,
  3166. uint32_t encoder_enum,
  3167. uint32_t supported_device,
  3168. u16 caps)
  3169. {
  3170. struct drm_device *dev = adev->ddev;
  3171. struct drm_encoder *encoder;
  3172. struct amdgpu_encoder *amdgpu_encoder;
  3173. /* see if we already added it */
  3174. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3175. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3176. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3177. amdgpu_encoder->devices |= supported_device;
  3178. return;
  3179. }
  3180. }
  3181. /* add a new one */
  3182. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3183. if (!amdgpu_encoder)
  3184. return;
  3185. encoder = &amdgpu_encoder->base;
  3186. switch (adev->mode_info.num_crtc) {
  3187. case 1:
  3188. encoder->possible_crtcs = 0x1;
  3189. break;
  3190. case 2:
  3191. default:
  3192. encoder->possible_crtcs = 0x3;
  3193. break;
  3194. case 4:
  3195. encoder->possible_crtcs = 0xf;
  3196. break;
  3197. case 6:
  3198. encoder->possible_crtcs = 0x3f;
  3199. break;
  3200. }
  3201. amdgpu_encoder->enc_priv = NULL;
  3202. amdgpu_encoder->encoder_enum = encoder_enum;
  3203. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3204. amdgpu_encoder->devices = supported_device;
  3205. amdgpu_encoder->rmx_type = RMX_OFF;
  3206. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3207. amdgpu_encoder->is_ext_encoder = false;
  3208. amdgpu_encoder->caps = caps;
  3209. switch (amdgpu_encoder->encoder_id) {
  3210. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3211. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3212. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3213. DRM_MODE_ENCODER_DAC, NULL);
  3214. drm_encoder_helper_add(encoder, &dce_v11_0_dac_helper_funcs);
  3215. break;
  3216. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3217. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3218. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3219. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3220. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3221. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3222. amdgpu_encoder->rmx_type = RMX_FULL;
  3223. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3224. DRM_MODE_ENCODER_LVDS, NULL);
  3225. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3226. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3227. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3228. DRM_MODE_ENCODER_DAC, NULL);
  3229. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3230. } else {
  3231. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3232. DRM_MODE_ENCODER_TMDS, NULL);
  3233. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3234. }
  3235. drm_encoder_helper_add(encoder, &dce_v11_0_dig_helper_funcs);
  3236. break;
  3237. case ENCODER_OBJECT_ID_SI170B:
  3238. case ENCODER_OBJECT_ID_CH7303:
  3239. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3240. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3241. case ENCODER_OBJECT_ID_TITFP513:
  3242. case ENCODER_OBJECT_ID_VT1623:
  3243. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3244. case ENCODER_OBJECT_ID_TRAVIS:
  3245. case ENCODER_OBJECT_ID_NUTMEG:
  3246. /* these are handled by the primary encoders */
  3247. amdgpu_encoder->is_ext_encoder = true;
  3248. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3249. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3250. DRM_MODE_ENCODER_LVDS, NULL);
  3251. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3252. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3253. DRM_MODE_ENCODER_DAC, NULL);
  3254. else
  3255. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3256. DRM_MODE_ENCODER_TMDS, NULL);
  3257. drm_encoder_helper_add(encoder, &dce_v11_0_ext_helper_funcs);
  3258. break;
  3259. }
  3260. }
  3261. static const struct amdgpu_display_funcs dce_v11_0_display_funcs = {
  3262. .set_vga_render_state = &dce_v11_0_set_vga_render_state,
  3263. .bandwidth_update = &dce_v11_0_bandwidth_update,
  3264. .vblank_get_counter = &dce_v11_0_vblank_get_counter,
  3265. .vblank_wait = &dce_v11_0_vblank_wait,
  3266. .is_display_hung = &dce_v11_0_is_display_hung,
  3267. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3268. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3269. .hpd_sense = &dce_v11_0_hpd_sense,
  3270. .hpd_set_polarity = &dce_v11_0_hpd_set_polarity,
  3271. .hpd_get_gpio_reg = &dce_v11_0_hpd_get_gpio_reg,
  3272. .page_flip = &dce_v11_0_page_flip,
  3273. .page_flip_get_scanoutpos = &dce_v11_0_crtc_get_scanoutpos,
  3274. .add_encoder = &dce_v11_0_encoder_add,
  3275. .add_connector = &amdgpu_connector_add,
  3276. .stop_mc_access = &dce_v11_0_stop_mc_access,
  3277. .resume_mc_access = &dce_v11_0_resume_mc_access,
  3278. };
  3279. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev)
  3280. {
  3281. if (adev->mode_info.funcs == NULL)
  3282. adev->mode_info.funcs = &dce_v11_0_display_funcs;
  3283. }
  3284. static const struct amdgpu_irq_src_funcs dce_v11_0_crtc_irq_funcs = {
  3285. .set = dce_v11_0_set_crtc_irq_state,
  3286. .process = dce_v11_0_crtc_irq,
  3287. };
  3288. static const struct amdgpu_irq_src_funcs dce_v11_0_pageflip_irq_funcs = {
  3289. .set = dce_v11_0_set_pageflip_irq_state,
  3290. .process = dce_v11_0_pageflip_irq,
  3291. };
  3292. static const struct amdgpu_irq_src_funcs dce_v11_0_hpd_irq_funcs = {
  3293. .set = dce_v11_0_set_hpd_irq_state,
  3294. .process = dce_v11_0_hpd_irq,
  3295. };
  3296. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev)
  3297. {
  3298. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3299. adev->crtc_irq.funcs = &dce_v11_0_crtc_irq_funcs;
  3300. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3301. adev->pageflip_irq.funcs = &dce_v11_0_pageflip_irq_funcs;
  3302. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3303. adev->hpd_irq.funcs = &dce_v11_0_hpd_irq_funcs;
  3304. }