amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. amdgpu_mn_unregister(robj);
  38. amdgpu_bo_unref(&robj);
  39. }
  40. }
  41. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  42. int alignment, u32 initial_domain,
  43. u64 flags, enum ttm_bo_type type,
  44. struct reservation_object *resv,
  45. struct drm_gem_object **obj)
  46. {
  47. struct amdgpu_bo *bo;
  48. struct amdgpu_bo_param bp;
  49. int r;
  50. memset(&bp, 0, sizeof(bp));
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. bp.size = size;
  57. bp.byte_align = alignment;
  58. bp.type = type;
  59. bp.resv = resv;
  60. bp.preferred_domain = initial_domain;
  61. retry:
  62. bp.flags = flags;
  63. bp.domain = initial_domain;
  64. r = amdgpu_bo_create(adev, &bp, &bo);
  65. if (r) {
  66. if (r != -ERESTARTSYS) {
  67. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
  68. flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  69. goto retry;
  70. }
  71. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  72. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  73. goto retry;
  74. }
  75. DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  76. size, initial_domain, alignment, r);
  77. }
  78. return r;
  79. }
  80. *obj = &bo->gem_base;
  81. return 0;
  82. }
  83. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  84. {
  85. struct drm_device *ddev = adev->ddev;
  86. struct drm_file *file;
  87. mutex_lock(&ddev->filelist_mutex);
  88. list_for_each_entry(file, &ddev->filelist, lhead) {
  89. struct drm_gem_object *gobj;
  90. int handle;
  91. WARN_ONCE(1, "Still active user space clients!\n");
  92. spin_lock(&file->table_lock);
  93. idr_for_each_entry(&file->object_idr, gobj, handle) {
  94. WARN_ONCE(1, "And also active allocations!\n");
  95. drm_gem_object_put_unlocked(gobj);
  96. }
  97. idr_destroy(&file->object_idr);
  98. spin_unlock(&file->table_lock);
  99. }
  100. mutex_unlock(&ddev->filelist_mutex);
  101. }
  102. /*
  103. * Call from drm_gem_handle_create which appear in both new and open ioctl
  104. * case.
  105. */
  106. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  107. struct drm_file *file_priv)
  108. {
  109. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  110. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  111. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  112. struct amdgpu_vm *vm = &fpriv->vm;
  113. struct amdgpu_bo_va *bo_va;
  114. struct mm_struct *mm;
  115. int r;
  116. mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
  117. if (mm && mm != current->mm)
  118. return -EPERM;
  119. if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
  120. abo->tbo.resv != vm->root.base.bo->tbo.resv)
  121. return -EPERM;
  122. r = amdgpu_bo_reserve(abo, false);
  123. if (r)
  124. return r;
  125. bo_va = amdgpu_vm_bo_find(vm, abo);
  126. if (!bo_va) {
  127. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  128. } else {
  129. ++bo_va->ref_count;
  130. }
  131. amdgpu_bo_unreserve(abo);
  132. return 0;
  133. }
  134. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  135. struct drm_file *file_priv)
  136. {
  137. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  138. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  139. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  140. struct amdgpu_vm *vm = &fpriv->vm;
  141. struct amdgpu_bo_list_entry vm_pd;
  142. struct list_head list, duplicates;
  143. struct ttm_validate_buffer tv;
  144. struct ww_acquire_ctx ticket;
  145. struct amdgpu_bo_va *bo_va;
  146. int r;
  147. INIT_LIST_HEAD(&list);
  148. INIT_LIST_HEAD(&duplicates);
  149. tv.bo = &bo->tbo;
  150. tv.shared = true;
  151. list_add(&tv.head, &list);
  152. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  153. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  154. if (r) {
  155. dev_err(adev->dev, "leaking bo va because "
  156. "we fail to reserve bo (%d)\n", r);
  157. return;
  158. }
  159. bo_va = amdgpu_vm_bo_find(vm, bo);
  160. if (bo_va && --bo_va->ref_count == 0) {
  161. amdgpu_vm_bo_rmv(adev, bo_va);
  162. if (amdgpu_vm_ready(vm)) {
  163. struct dma_fence *fence = NULL;
  164. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  165. if (unlikely(r)) {
  166. dev_err(adev->dev, "failed to clear page "
  167. "tables on GEM object close (%d)\n", r);
  168. }
  169. if (fence) {
  170. amdgpu_bo_fence(bo, fence, true);
  171. dma_fence_put(fence);
  172. }
  173. }
  174. }
  175. ttm_eu_backoff_reservation(&ticket, &list);
  176. }
  177. /*
  178. * GEM ioctls.
  179. */
  180. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  181. struct drm_file *filp)
  182. {
  183. struct amdgpu_device *adev = dev->dev_private;
  184. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  185. struct amdgpu_vm *vm = &fpriv->vm;
  186. union drm_amdgpu_gem_create *args = data;
  187. uint64_t flags = args->in.domain_flags;
  188. uint64_t size = args->in.bo_size;
  189. struct reservation_object *resv = NULL;
  190. struct drm_gem_object *gobj;
  191. uint32_t handle;
  192. int r;
  193. /* reject invalid gem flags */
  194. if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  195. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  196. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  197. AMDGPU_GEM_CREATE_VRAM_CLEARED |
  198. AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
  199. AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
  200. return -EINVAL;
  201. /* reject invalid gem domains */
  202. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  203. AMDGPU_GEM_DOMAIN_GTT |
  204. AMDGPU_GEM_DOMAIN_VRAM |
  205. AMDGPU_GEM_DOMAIN_GDS |
  206. AMDGPU_GEM_DOMAIN_GWS |
  207. AMDGPU_GEM_DOMAIN_OA))
  208. return -EINVAL;
  209. /* create a gem object to contain this object in */
  210. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  211. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  212. flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  213. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  214. size = size << AMDGPU_GDS_SHIFT;
  215. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  216. size = size << AMDGPU_GWS_SHIFT;
  217. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  218. size = size << AMDGPU_OA_SHIFT;
  219. else
  220. return -EINVAL;
  221. }
  222. size = roundup(size, PAGE_SIZE);
  223. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  224. r = amdgpu_bo_reserve(vm->root.base.bo, false);
  225. if (r)
  226. return r;
  227. resv = vm->root.base.bo->tbo.resv;
  228. }
  229. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  230. (u32)(0xffffffff & args->in.domains),
  231. flags, false, resv, &gobj);
  232. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  233. if (!r) {
  234. struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
  235. abo->parent = amdgpu_bo_ref(vm->root.base.bo);
  236. }
  237. amdgpu_bo_unreserve(vm->root.base.bo);
  238. }
  239. if (r)
  240. return r;
  241. r = drm_gem_handle_create(filp, gobj, &handle);
  242. /* drop reference from allocate - handle holds it now */
  243. drm_gem_object_put_unlocked(gobj);
  244. if (r)
  245. return r;
  246. memset(args, 0, sizeof(*args));
  247. args->out.handle = handle;
  248. return 0;
  249. }
  250. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  251. struct drm_file *filp)
  252. {
  253. struct ttm_operation_ctx ctx = { true, false };
  254. struct amdgpu_device *adev = dev->dev_private;
  255. struct drm_amdgpu_gem_userptr *args = data;
  256. struct drm_gem_object *gobj;
  257. struct amdgpu_bo *bo;
  258. uint32_t handle;
  259. int r;
  260. if (offset_in_page(args->addr | args->size))
  261. return -EINVAL;
  262. /* reject unknown flag values */
  263. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  264. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  265. AMDGPU_GEM_USERPTR_REGISTER))
  266. return -EINVAL;
  267. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  268. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  269. /* if we want to write to it we must install a MMU notifier */
  270. return -EACCES;
  271. }
  272. /* create a gem object to contain this object in */
  273. r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
  274. 0, 0, NULL, &gobj);
  275. if (r)
  276. return r;
  277. bo = gem_to_amdgpu_bo(gobj);
  278. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  279. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  280. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  281. if (r)
  282. goto release_object;
  283. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  284. r = amdgpu_mn_register(bo, args->addr);
  285. if (r)
  286. goto release_object;
  287. }
  288. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  289. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  290. bo->tbo.ttm->pages);
  291. if (r)
  292. goto release_object;
  293. r = amdgpu_bo_reserve(bo, true);
  294. if (r)
  295. goto free_pages;
  296. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  297. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  298. amdgpu_bo_unreserve(bo);
  299. if (r)
  300. goto free_pages;
  301. }
  302. r = drm_gem_handle_create(filp, gobj, &handle);
  303. /* drop reference from allocate - handle holds it now */
  304. drm_gem_object_put_unlocked(gobj);
  305. if (r)
  306. return r;
  307. args->handle = handle;
  308. return 0;
  309. free_pages:
  310. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
  311. release_object:
  312. drm_gem_object_put_unlocked(gobj);
  313. return r;
  314. }
  315. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  316. struct drm_device *dev,
  317. uint32_t handle, uint64_t *offset_p)
  318. {
  319. struct drm_gem_object *gobj;
  320. struct amdgpu_bo *robj;
  321. gobj = drm_gem_object_lookup(filp, handle);
  322. if (gobj == NULL) {
  323. return -ENOENT;
  324. }
  325. robj = gem_to_amdgpu_bo(gobj);
  326. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  327. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  328. drm_gem_object_put_unlocked(gobj);
  329. return -EPERM;
  330. }
  331. *offset_p = amdgpu_bo_mmap_offset(robj);
  332. drm_gem_object_put_unlocked(gobj);
  333. return 0;
  334. }
  335. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  336. struct drm_file *filp)
  337. {
  338. union drm_amdgpu_gem_mmap *args = data;
  339. uint32_t handle = args->in.handle;
  340. memset(args, 0, sizeof(*args));
  341. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  342. }
  343. /**
  344. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  345. *
  346. * @timeout_ns: timeout in ns
  347. *
  348. * Calculate the timeout in jiffies from an absolute timeout in ns.
  349. */
  350. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  351. {
  352. unsigned long timeout_jiffies;
  353. ktime_t timeout;
  354. /* clamp timeout if it's to large */
  355. if (((int64_t)timeout_ns) < 0)
  356. return MAX_SCHEDULE_TIMEOUT;
  357. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  358. if (ktime_to_ns(timeout) < 0)
  359. return 0;
  360. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  361. /* clamp timeout to avoid unsigned-> signed overflow */
  362. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  363. return MAX_SCHEDULE_TIMEOUT - 1;
  364. return timeout_jiffies;
  365. }
  366. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  367. struct drm_file *filp)
  368. {
  369. union drm_amdgpu_gem_wait_idle *args = data;
  370. struct drm_gem_object *gobj;
  371. struct amdgpu_bo *robj;
  372. uint32_t handle = args->in.handle;
  373. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  374. int r = 0;
  375. long ret;
  376. gobj = drm_gem_object_lookup(filp, handle);
  377. if (gobj == NULL) {
  378. return -ENOENT;
  379. }
  380. robj = gem_to_amdgpu_bo(gobj);
  381. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  382. timeout);
  383. /* ret == 0 means not signaled,
  384. * ret > 0 means signaled
  385. * ret < 0 means interrupted before timeout
  386. */
  387. if (ret >= 0) {
  388. memset(args, 0, sizeof(*args));
  389. args->out.status = (ret == 0);
  390. } else
  391. r = ret;
  392. drm_gem_object_put_unlocked(gobj);
  393. return r;
  394. }
  395. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  396. struct drm_file *filp)
  397. {
  398. struct drm_amdgpu_gem_metadata *args = data;
  399. struct drm_gem_object *gobj;
  400. struct amdgpu_bo *robj;
  401. int r = -1;
  402. DRM_DEBUG("%d \n", args->handle);
  403. gobj = drm_gem_object_lookup(filp, args->handle);
  404. if (gobj == NULL)
  405. return -ENOENT;
  406. robj = gem_to_amdgpu_bo(gobj);
  407. r = amdgpu_bo_reserve(robj, false);
  408. if (unlikely(r != 0))
  409. goto out;
  410. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  411. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  412. r = amdgpu_bo_get_metadata(robj, args->data.data,
  413. sizeof(args->data.data),
  414. &args->data.data_size_bytes,
  415. &args->data.flags);
  416. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  417. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  418. r = -EINVAL;
  419. goto unreserve;
  420. }
  421. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  422. if (!r)
  423. r = amdgpu_bo_set_metadata(robj, args->data.data,
  424. args->data.data_size_bytes,
  425. args->data.flags);
  426. }
  427. unreserve:
  428. amdgpu_bo_unreserve(robj);
  429. out:
  430. drm_gem_object_put_unlocked(gobj);
  431. return r;
  432. }
  433. /**
  434. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  435. *
  436. * @adev: amdgpu_device pointer
  437. * @vm: vm to update
  438. * @bo_va: bo_va to update
  439. * @list: validation list
  440. * @operation: map, unmap or clear
  441. *
  442. * Update the bo_va directly after setting its address. Errors are not
  443. * vital here, so they are not reported back to userspace.
  444. */
  445. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  446. struct amdgpu_vm *vm,
  447. struct amdgpu_bo_va *bo_va,
  448. struct list_head *list,
  449. uint32_t operation)
  450. {
  451. int r;
  452. if (!amdgpu_vm_ready(vm))
  453. return;
  454. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  455. if (r)
  456. goto error;
  457. if (operation == AMDGPU_VA_OP_MAP ||
  458. operation == AMDGPU_VA_OP_REPLACE) {
  459. r = amdgpu_vm_bo_update(adev, bo_va, false);
  460. if (r)
  461. goto error;
  462. }
  463. r = amdgpu_vm_update_directories(adev, vm);
  464. error:
  465. if (r && r != -ERESTARTSYS)
  466. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  467. }
  468. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  469. struct drm_file *filp)
  470. {
  471. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  472. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  473. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  474. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  475. AMDGPU_VM_PAGE_PRT;
  476. struct drm_amdgpu_gem_va *args = data;
  477. struct drm_gem_object *gobj;
  478. struct amdgpu_device *adev = dev->dev_private;
  479. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  480. struct amdgpu_bo *abo;
  481. struct amdgpu_bo_va *bo_va;
  482. struct amdgpu_bo_list_entry vm_pd;
  483. struct ttm_validate_buffer tv;
  484. struct ww_acquire_ctx ticket;
  485. struct list_head list, duplicates;
  486. uint64_t va_flags;
  487. int r = 0;
  488. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  489. dev_dbg(&dev->pdev->dev,
  490. "va_address 0x%LX is in reserved area 0x%LX\n",
  491. args->va_address, AMDGPU_VA_RESERVED_SIZE);
  492. return -EINVAL;
  493. }
  494. if (args->va_address >= AMDGPU_VA_HOLE_START &&
  495. args->va_address < AMDGPU_VA_HOLE_END) {
  496. dev_dbg(&dev->pdev->dev,
  497. "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
  498. args->va_address, AMDGPU_VA_HOLE_START,
  499. AMDGPU_VA_HOLE_END);
  500. return -EINVAL;
  501. }
  502. args->va_address &= AMDGPU_VA_HOLE_MASK;
  503. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  504. dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  505. args->flags);
  506. return -EINVAL;
  507. }
  508. switch (args->operation) {
  509. case AMDGPU_VA_OP_MAP:
  510. case AMDGPU_VA_OP_UNMAP:
  511. case AMDGPU_VA_OP_CLEAR:
  512. case AMDGPU_VA_OP_REPLACE:
  513. break;
  514. default:
  515. dev_dbg(&dev->pdev->dev, "unsupported operation %d\n",
  516. args->operation);
  517. return -EINVAL;
  518. }
  519. INIT_LIST_HEAD(&list);
  520. INIT_LIST_HEAD(&duplicates);
  521. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  522. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  523. gobj = drm_gem_object_lookup(filp, args->handle);
  524. if (gobj == NULL)
  525. return -ENOENT;
  526. abo = gem_to_amdgpu_bo(gobj);
  527. tv.bo = &abo->tbo;
  528. tv.shared = false;
  529. list_add(&tv.head, &list);
  530. } else {
  531. gobj = NULL;
  532. abo = NULL;
  533. }
  534. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  535. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  536. if (r)
  537. goto error_unref;
  538. if (abo) {
  539. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  540. if (!bo_va) {
  541. r = -ENOENT;
  542. goto error_backoff;
  543. }
  544. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  545. bo_va = fpriv->prt_va;
  546. } else {
  547. bo_va = NULL;
  548. }
  549. switch (args->operation) {
  550. case AMDGPU_VA_OP_MAP:
  551. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  552. args->map_size);
  553. if (r)
  554. goto error_backoff;
  555. va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
  556. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  557. args->offset_in_bo, args->map_size,
  558. va_flags);
  559. break;
  560. case AMDGPU_VA_OP_UNMAP:
  561. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  562. break;
  563. case AMDGPU_VA_OP_CLEAR:
  564. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  565. args->va_address,
  566. args->map_size);
  567. break;
  568. case AMDGPU_VA_OP_REPLACE:
  569. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  570. args->map_size);
  571. if (r)
  572. goto error_backoff;
  573. va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
  574. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  575. args->offset_in_bo, args->map_size,
  576. va_flags);
  577. break;
  578. default:
  579. break;
  580. }
  581. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  582. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  583. args->operation);
  584. error_backoff:
  585. ttm_eu_backoff_reservation(&ticket, &list);
  586. error_unref:
  587. drm_gem_object_put_unlocked(gobj);
  588. return r;
  589. }
  590. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  591. struct drm_file *filp)
  592. {
  593. struct amdgpu_device *adev = dev->dev_private;
  594. struct drm_amdgpu_gem_op *args = data;
  595. struct drm_gem_object *gobj;
  596. struct amdgpu_bo *robj;
  597. int r;
  598. gobj = drm_gem_object_lookup(filp, args->handle);
  599. if (gobj == NULL) {
  600. return -ENOENT;
  601. }
  602. robj = gem_to_amdgpu_bo(gobj);
  603. r = amdgpu_bo_reserve(robj, false);
  604. if (unlikely(r))
  605. goto out;
  606. switch (args->op) {
  607. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  608. struct drm_amdgpu_gem_create_in info;
  609. void __user *out = u64_to_user_ptr(args->value);
  610. info.bo_size = robj->gem_base.size;
  611. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  612. info.domains = robj->preferred_domains;
  613. info.domain_flags = robj->flags;
  614. amdgpu_bo_unreserve(robj);
  615. if (copy_to_user(out, &info, sizeof(info)))
  616. r = -EFAULT;
  617. break;
  618. }
  619. case AMDGPU_GEM_OP_SET_PLACEMENT:
  620. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  621. r = -EINVAL;
  622. amdgpu_bo_unreserve(robj);
  623. break;
  624. }
  625. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  626. r = -EPERM;
  627. amdgpu_bo_unreserve(robj);
  628. break;
  629. }
  630. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  631. AMDGPU_GEM_DOMAIN_GTT |
  632. AMDGPU_GEM_DOMAIN_CPU);
  633. robj->allowed_domains = robj->preferred_domains;
  634. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  635. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  636. if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
  637. amdgpu_vm_bo_invalidate(adev, robj, true);
  638. amdgpu_bo_unreserve(robj);
  639. break;
  640. default:
  641. amdgpu_bo_unreserve(robj);
  642. r = -EINVAL;
  643. }
  644. out:
  645. drm_gem_object_put_unlocked(gobj);
  646. return r;
  647. }
  648. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  649. struct drm_device *dev,
  650. struct drm_mode_create_dumb *args)
  651. {
  652. struct amdgpu_device *adev = dev->dev_private;
  653. struct drm_gem_object *gobj;
  654. uint32_t handle;
  655. int r;
  656. args->pitch = amdgpu_align_pitch(adev, args->width,
  657. DIV_ROUND_UP(args->bpp, 8), 0);
  658. args->size = (u64)args->pitch * args->height;
  659. args->size = ALIGN(args->size, PAGE_SIZE);
  660. r = amdgpu_gem_object_create(adev, args->size, 0,
  661. AMDGPU_GEM_DOMAIN_VRAM,
  662. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  663. false, NULL, &gobj);
  664. if (r)
  665. return -ENOMEM;
  666. r = drm_gem_handle_create(file_priv, gobj, &handle);
  667. /* drop reference from allocate - handle holds it now */
  668. drm_gem_object_put_unlocked(gobj);
  669. if (r) {
  670. return r;
  671. }
  672. args->handle = handle;
  673. return 0;
  674. }
  675. #if defined(CONFIG_DEBUG_FS)
  676. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  677. {
  678. struct drm_gem_object *gobj = ptr;
  679. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  680. struct seq_file *m = data;
  681. unsigned domain;
  682. const char *placement;
  683. unsigned pin_count;
  684. uint64_t offset;
  685. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  686. switch (domain) {
  687. case AMDGPU_GEM_DOMAIN_VRAM:
  688. placement = "VRAM";
  689. break;
  690. case AMDGPU_GEM_DOMAIN_GTT:
  691. placement = " GTT";
  692. break;
  693. case AMDGPU_GEM_DOMAIN_CPU:
  694. default:
  695. placement = " CPU";
  696. break;
  697. }
  698. seq_printf(m, "\t0x%08x: %12ld byte %s",
  699. id, amdgpu_bo_size(bo), placement);
  700. offset = READ_ONCE(bo->tbo.mem.start);
  701. if (offset != AMDGPU_BO_INVALID_OFFSET)
  702. seq_printf(m, " @ 0x%010Lx", offset);
  703. pin_count = READ_ONCE(bo->pin_count);
  704. if (pin_count)
  705. seq_printf(m, " pin count %d", pin_count);
  706. seq_printf(m, "\n");
  707. return 0;
  708. }
  709. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  710. {
  711. struct drm_info_node *node = (struct drm_info_node *)m->private;
  712. struct drm_device *dev = node->minor->dev;
  713. struct drm_file *file;
  714. int r;
  715. r = mutex_lock_interruptible(&dev->filelist_mutex);
  716. if (r)
  717. return r;
  718. list_for_each_entry(file, &dev->filelist, lhead) {
  719. struct task_struct *task;
  720. /*
  721. * Although we have a valid reference on file->pid, that does
  722. * not guarantee that the task_struct who called get_pid() is
  723. * still alive (e.g. get_pid(current) => fork() => exit()).
  724. * Therefore, we need to protect this ->comm access using RCU.
  725. */
  726. rcu_read_lock();
  727. task = pid_task(file->pid, PIDTYPE_PID);
  728. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  729. task ? task->comm : "<unknown>");
  730. rcu_read_unlock();
  731. spin_lock(&file->table_lock);
  732. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  733. spin_unlock(&file->table_lock);
  734. }
  735. mutex_unlock(&dev->filelist_mutex);
  736. return 0;
  737. }
  738. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  739. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  740. };
  741. #endif
  742. int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
  743. {
  744. #if defined(CONFIG_DEBUG_FS)
  745. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  746. #endif
  747. return 0;
  748. }