amdgpu.h 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_ttm.h"
  51. #include "amdgpu_psp.h"
  52. #include "amdgpu_gds.h"
  53. #include "amdgpu_sync.h"
  54. #include "amdgpu_ring.h"
  55. #include "amdgpu_vm.h"
  56. #include "amd_powerplay.h"
  57. #include "amdgpu_dpm.h"
  58. #include "amdgpu_acp.h"
  59. #include "amdgpu_uvd.h"
  60. #include "amdgpu_vce.h"
  61. #include "gpu_scheduler.h"
  62. #include "amdgpu_virt.h"
  63. /*
  64. * Modules parameters.
  65. */
  66. extern int amdgpu_modeset;
  67. extern int amdgpu_vram_limit;
  68. extern int amdgpu_gart_size;
  69. extern int amdgpu_moverate;
  70. extern int amdgpu_benchmarking;
  71. extern int amdgpu_testing;
  72. extern int amdgpu_audio;
  73. extern int amdgpu_disp_priority;
  74. extern int amdgpu_hw_i2c;
  75. extern int amdgpu_pcie_gen2;
  76. extern int amdgpu_msi;
  77. extern int amdgpu_lockup_timeout;
  78. extern int amdgpu_dpm;
  79. extern int amdgpu_fw_load_type;
  80. extern int amdgpu_aspm;
  81. extern int amdgpu_runtime_pm;
  82. extern unsigned amdgpu_ip_block_mask;
  83. extern int amdgpu_bapm;
  84. extern int amdgpu_deep_color;
  85. extern int amdgpu_vm_size;
  86. extern int amdgpu_vm_block_size;
  87. extern int amdgpu_vm_fault_stop;
  88. extern int amdgpu_vm_debug;
  89. extern int amdgpu_sched_jobs;
  90. extern int amdgpu_sched_hw_submission;
  91. extern int amdgpu_no_evict;
  92. extern int amdgpu_direct_gma_size;
  93. extern unsigned amdgpu_pcie_gen_cap;
  94. extern unsigned amdgpu_pcie_lane_cap;
  95. extern unsigned amdgpu_cg_mask;
  96. extern unsigned amdgpu_pg_mask;
  97. extern char *amdgpu_disable_cu;
  98. extern char *amdgpu_virtual_display;
  99. extern unsigned amdgpu_pp_feature_mask;
  100. extern int amdgpu_vram_page_split;
  101. extern int amdgpu_ngg;
  102. extern int amdgpu_prim_buf_per_se;
  103. extern int amdgpu_pos_buf_per_se;
  104. extern int amdgpu_cntl_sb_buf_per_se;
  105. extern int amdgpu_param_buf_per_se;
  106. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  107. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  108. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  109. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  110. #define AMDGPU_IB_POOL_SIZE 16
  111. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  112. #define AMDGPUFB_CONN_LIMIT 4
  113. #define AMDGPU_BIOS_NUM_SCRATCH 16
  114. /* max number of IP instances */
  115. #define AMDGPU_MAX_SDMA_INSTANCES 2
  116. /* max number of VMHUB */
  117. #define AMDGPU_MAX_VMHUBS 2
  118. #define AMDGPU_MMHUB 0
  119. #define AMDGPU_GFXHUB 1
  120. /* hardcode that limit for now */
  121. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  122. /* hard reset data */
  123. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  124. /* reset flags */
  125. #define AMDGPU_RESET_GFX (1 << 0)
  126. #define AMDGPU_RESET_COMPUTE (1 << 1)
  127. #define AMDGPU_RESET_DMA (1 << 2)
  128. #define AMDGPU_RESET_CP (1 << 3)
  129. #define AMDGPU_RESET_GRBM (1 << 4)
  130. #define AMDGPU_RESET_DMA1 (1 << 5)
  131. #define AMDGPU_RESET_RLC (1 << 6)
  132. #define AMDGPU_RESET_SEM (1 << 7)
  133. #define AMDGPU_RESET_IH (1 << 8)
  134. #define AMDGPU_RESET_VMC (1 << 9)
  135. #define AMDGPU_RESET_MC (1 << 10)
  136. #define AMDGPU_RESET_DISPLAY (1 << 11)
  137. #define AMDGPU_RESET_UVD (1 << 12)
  138. #define AMDGPU_RESET_VCE (1 << 13)
  139. #define AMDGPU_RESET_VCE1 (1 << 14)
  140. /* GFX current status */
  141. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  142. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  143. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  144. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  145. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  146. /* max cursor sizes (in pixels) */
  147. #define CIK_CURSOR_WIDTH 128
  148. #define CIK_CURSOR_HEIGHT 128
  149. struct amdgpu_device;
  150. struct amdgpu_ib;
  151. struct amdgpu_cs_parser;
  152. struct amdgpu_job;
  153. struct amdgpu_irq_src;
  154. struct amdgpu_fpriv;
  155. enum amdgpu_cp_irq {
  156. AMDGPU_CP_IRQ_GFX_EOP = 0,
  157. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  158. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  159. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  160. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  161. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  162. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  163. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  164. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  165. AMDGPU_CP_IRQ_LAST
  166. };
  167. enum amdgpu_sdma_irq {
  168. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  169. AMDGPU_SDMA_IRQ_TRAP1,
  170. AMDGPU_SDMA_IRQ_LAST
  171. };
  172. enum amdgpu_thermal_irq {
  173. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  174. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  175. AMDGPU_THERMAL_IRQ_LAST
  176. };
  177. enum amdgpu_kiq_irq {
  178. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  179. AMDGPU_CP_KIQ_IRQ_LAST
  180. };
  181. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  182. enum amd_ip_block_type block_type,
  183. enum amd_clockgating_state state);
  184. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  185. enum amd_ip_block_type block_type,
  186. enum amd_powergating_state state);
  187. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  188. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  189. enum amd_ip_block_type block_type);
  190. bool amdgpu_is_idle(struct amdgpu_device *adev,
  191. enum amd_ip_block_type block_type);
  192. #define AMDGPU_MAX_IP_NUM 16
  193. struct amdgpu_ip_block_status {
  194. bool valid;
  195. bool sw;
  196. bool hw;
  197. bool late_initialized;
  198. bool hang;
  199. };
  200. struct amdgpu_ip_block_version {
  201. const enum amd_ip_block_type type;
  202. const u32 major;
  203. const u32 minor;
  204. const u32 rev;
  205. const struct amd_ip_funcs *funcs;
  206. };
  207. struct amdgpu_ip_block {
  208. struct amdgpu_ip_block_status status;
  209. const struct amdgpu_ip_block_version *version;
  210. };
  211. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  212. enum amd_ip_block_type type,
  213. u32 major, u32 minor);
  214. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  215. enum amd_ip_block_type type);
  216. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  217. const struct amdgpu_ip_block_version *ip_block_version);
  218. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  219. struct amdgpu_buffer_funcs {
  220. /* maximum bytes in a single operation */
  221. uint32_t copy_max_bytes;
  222. /* number of dw to reserve per operation */
  223. unsigned copy_num_dw;
  224. /* used for buffer migration */
  225. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  226. /* src addr in bytes */
  227. uint64_t src_offset,
  228. /* dst addr in bytes */
  229. uint64_t dst_offset,
  230. /* number of byte to transfer */
  231. uint32_t byte_count);
  232. /* maximum bytes in a single operation */
  233. uint32_t fill_max_bytes;
  234. /* number of dw to reserve per operation */
  235. unsigned fill_num_dw;
  236. /* used for buffer clearing */
  237. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  238. /* value to write to memory */
  239. uint32_t src_data,
  240. /* dst addr in bytes */
  241. uint64_t dst_offset,
  242. /* number of byte to fill */
  243. uint32_t byte_count);
  244. };
  245. /* provided by hw blocks that can write ptes, e.g., sdma */
  246. struct amdgpu_vm_pte_funcs {
  247. /* copy pte entries from GART */
  248. void (*copy_pte)(struct amdgpu_ib *ib,
  249. uint64_t pe, uint64_t src,
  250. unsigned count);
  251. /* write pte one entry at a time with addr mapping */
  252. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  253. uint64_t value, unsigned count,
  254. uint32_t incr);
  255. /* for linear pte/pde updates without addr mapping */
  256. void (*set_pte_pde)(struct amdgpu_ib *ib,
  257. uint64_t pe,
  258. uint64_t addr, unsigned count,
  259. uint32_t incr, uint64_t flags);
  260. };
  261. /* provided by the gmc block */
  262. struct amdgpu_gart_funcs {
  263. /* flush the vm tlb via mmio */
  264. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  265. uint32_t vmid);
  266. /* write pte/pde updates using the cpu */
  267. int (*set_pte_pde)(struct amdgpu_device *adev,
  268. void *cpu_pt_addr, /* cpu addr of page table */
  269. uint32_t gpu_page_idx, /* pte/pde to update */
  270. uint64_t addr, /* addr to write into pte/pde */
  271. uint64_t flags); /* access flags */
  272. /* enable/disable PRT support */
  273. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  274. /* set pte flags based per asic */
  275. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  276. uint32_t flags);
  277. };
  278. /* provided by the mc block */
  279. struct amdgpu_mc_funcs {
  280. /* adjust mc addr in fb for APU case */
  281. u64 (*adjust_mc_addr)(struct amdgpu_device *adev, u64 addr);
  282. };
  283. /* provided by the ih block */
  284. struct amdgpu_ih_funcs {
  285. /* ring read/write ptr handling, called from interrupt context */
  286. u32 (*get_wptr)(struct amdgpu_device *adev);
  287. void (*decode_iv)(struct amdgpu_device *adev,
  288. struct amdgpu_iv_entry *entry);
  289. void (*set_rptr)(struct amdgpu_device *adev);
  290. };
  291. /*
  292. * BIOS.
  293. */
  294. bool amdgpu_get_bios(struct amdgpu_device *adev);
  295. bool amdgpu_read_bios(struct amdgpu_device *adev);
  296. /*
  297. * Dummy page
  298. */
  299. struct amdgpu_dummy_page {
  300. struct page *page;
  301. dma_addr_t addr;
  302. };
  303. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  304. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  305. /*
  306. * Clocks
  307. */
  308. #define AMDGPU_MAX_PPLL 3
  309. struct amdgpu_clock {
  310. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  311. struct amdgpu_pll spll;
  312. struct amdgpu_pll mpll;
  313. /* 10 Khz units */
  314. uint32_t default_mclk;
  315. uint32_t default_sclk;
  316. uint32_t default_dispclk;
  317. uint32_t current_dispclk;
  318. uint32_t dp_extclk;
  319. uint32_t max_pixel_clock;
  320. };
  321. /*
  322. * BO.
  323. */
  324. struct amdgpu_bo_list_entry {
  325. struct amdgpu_bo *robj;
  326. struct ttm_validate_buffer tv;
  327. struct amdgpu_bo_va *bo_va;
  328. uint32_t priority;
  329. struct page **user_pages;
  330. int user_invalidated;
  331. };
  332. struct amdgpu_bo_va_mapping {
  333. struct list_head list;
  334. struct rb_node rb;
  335. uint64_t start;
  336. uint64_t last;
  337. uint64_t __subtree_last;
  338. uint64_t offset;
  339. uint64_t flags;
  340. };
  341. /* bo virtual addresses in a specific vm */
  342. struct amdgpu_bo_va {
  343. /* protected by bo being reserved */
  344. struct list_head bo_list;
  345. struct dma_fence *last_pt_update;
  346. unsigned ref_count;
  347. /* protected by vm mutex and spinlock */
  348. struct list_head vm_status;
  349. /* mappings for this bo_va */
  350. struct list_head invalids;
  351. struct list_head valids;
  352. /* constant after initialization */
  353. struct amdgpu_vm *vm;
  354. struct amdgpu_bo *bo;
  355. };
  356. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  357. struct amdgpu_bo {
  358. /* Protected by tbo.reserved */
  359. u32 prefered_domains;
  360. u32 allowed_domains;
  361. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  362. struct ttm_placement placement;
  363. struct ttm_buffer_object tbo;
  364. struct ttm_bo_kmap_obj kmap;
  365. u64 flags;
  366. unsigned pin_count;
  367. void *kptr;
  368. u64 tiling_flags;
  369. u64 metadata_flags;
  370. void *metadata;
  371. u32 metadata_size;
  372. unsigned prime_shared_count;
  373. /* list of all virtual address to which this bo
  374. * is associated to
  375. */
  376. struct list_head va;
  377. /* Constant after initialization */
  378. struct drm_gem_object gem_base;
  379. struct amdgpu_bo *parent;
  380. struct amdgpu_bo *shadow;
  381. struct ttm_bo_kmap_obj dma_buf_vmap;
  382. struct amdgpu_mn *mn;
  383. struct list_head mn_list;
  384. struct list_head shadow_list;
  385. };
  386. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  387. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  388. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  389. struct drm_file *file_priv);
  390. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  391. struct drm_file *file_priv);
  392. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  393. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  394. struct drm_gem_object *
  395. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  396. struct dma_buf_attachment *attach,
  397. struct sg_table *sg);
  398. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  399. struct drm_gem_object *gobj,
  400. int flags);
  401. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  402. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  403. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  404. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  405. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  406. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  407. /* sub-allocation manager, it has to be protected by another lock.
  408. * By conception this is an helper for other part of the driver
  409. * like the indirect buffer or semaphore, which both have their
  410. * locking.
  411. *
  412. * Principe is simple, we keep a list of sub allocation in offset
  413. * order (first entry has offset == 0, last entry has the highest
  414. * offset).
  415. *
  416. * When allocating new object we first check if there is room at
  417. * the end total_size - (last_object_offset + last_object_size) >=
  418. * alloc_size. If so we allocate new object there.
  419. *
  420. * When there is not enough room at the end, we start waiting for
  421. * each sub object until we reach object_offset+object_size >=
  422. * alloc_size, this object then become the sub object we return.
  423. *
  424. * Alignment can't be bigger than page size.
  425. *
  426. * Hole are not considered for allocation to keep things simple.
  427. * Assumption is that there won't be hole (all object on same
  428. * alignment).
  429. */
  430. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  431. struct amdgpu_sa_manager {
  432. wait_queue_head_t wq;
  433. struct amdgpu_bo *bo;
  434. struct list_head *hole;
  435. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  436. struct list_head olist;
  437. unsigned size;
  438. uint64_t gpu_addr;
  439. void *cpu_ptr;
  440. uint32_t domain;
  441. uint32_t align;
  442. };
  443. /* sub-allocation buffer */
  444. struct amdgpu_sa_bo {
  445. struct list_head olist;
  446. struct list_head flist;
  447. struct amdgpu_sa_manager *manager;
  448. unsigned soffset;
  449. unsigned eoffset;
  450. struct dma_fence *fence;
  451. };
  452. /*
  453. * GEM objects.
  454. */
  455. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  456. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  457. int alignment, u32 initial_domain,
  458. u64 flags, bool kernel,
  459. struct drm_gem_object **obj);
  460. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  461. struct drm_device *dev,
  462. struct drm_mode_create_dumb *args);
  463. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  464. struct drm_device *dev,
  465. uint32_t handle, uint64_t *offset_p);
  466. int amdgpu_fence_slab_init(void);
  467. void amdgpu_fence_slab_fini(void);
  468. /*
  469. * GART structures, functions & helpers
  470. */
  471. struct amdgpu_mc;
  472. #define AMDGPU_GPU_PAGE_SIZE 4096
  473. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  474. #define AMDGPU_GPU_PAGE_SHIFT 12
  475. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  476. struct amdgpu_gart {
  477. dma_addr_t table_addr;
  478. struct amdgpu_bo *robj;
  479. void *ptr;
  480. unsigned num_gpu_pages;
  481. unsigned num_cpu_pages;
  482. unsigned table_size;
  483. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  484. struct page **pages;
  485. #endif
  486. bool ready;
  487. /* Asic default pte flags */
  488. uint64_t gart_pte_flags;
  489. const struct amdgpu_gart_funcs *gart_funcs;
  490. };
  491. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  492. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  493. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  494. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  495. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  496. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  497. int amdgpu_gart_init(struct amdgpu_device *adev);
  498. void amdgpu_gart_fini(struct amdgpu_device *adev);
  499. void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
  500. int pages);
  501. int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
  502. int pages, struct page **pagelist,
  503. dma_addr_t *dma_addr, uint64_t flags);
  504. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
  505. /*
  506. * VMHUB structures, functions & helpers
  507. */
  508. struct amdgpu_vmhub {
  509. uint32_t ctx0_ptb_addr_lo32;
  510. uint32_t ctx0_ptb_addr_hi32;
  511. uint32_t vm_inv_eng0_req;
  512. uint32_t vm_inv_eng0_ack;
  513. uint32_t vm_context0_cntl;
  514. uint32_t vm_l2_pro_fault_status;
  515. uint32_t vm_l2_pro_fault_cntl;
  516. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  517. uint32_t (*get_vm_protection_bits)(void);
  518. };
  519. /*
  520. * GPU MC structures, functions & helpers
  521. */
  522. struct amdgpu_mc {
  523. resource_size_t aper_size;
  524. resource_size_t aper_base;
  525. resource_size_t agp_base;
  526. /* for some chips with <= 32MB we need to lie
  527. * about vram size near mc fb location */
  528. u64 mc_vram_size;
  529. u64 visible_vram_size;
  530. u64 gtt_size;
  531. u64 gtt_start;
  532. u64 gtt_end;
  533. u64 vram_start;
  534. u64 vram_end;
  535. unsigned vram_width;
  536. u64 real_vram_size;
  537. int vram_mtrr;
  538. u64 gtt_base_align;
  539. u64 mc_mask;
  540. const struct firmware *fw; /* MC firmware */
  541. uint32_t fw_version;
  542. struct amdgpu_irq_src vm_fault;
  543. uint32_t vram_type;
  544. uint32_t srbm_soft_reset;
  545. struct amdgpu_mode_mc_save save;
  546. bool prt_warning;
  547. /* apertures */
  548. u64 shared_aperture_start;
  549. u64 shared_aperture_end;
  550. u64 private_aperture_start;
  551. u64 private_aperture_end;
  552. /* protects concurrent invalidation */
  553. spinlock_t invalidate_lock;
  554. const struct amdgpu_mc_funcs *mc_funcs;
  555. };
  556. /*
  557. * GPU doorbell structures, functions & helpers
  558. */
  559. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  560. {
  561. AMDGPU_DOORBELL_KIQ = 0x000,
  562. AMDGPU_DOORBELL_HIQ = 0x001,
  563. AMDGPU_DOORBELL_DIQ = 0x002,
  564. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  565. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  566. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  567. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  568. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  569. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  570. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  571. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  572. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  573. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  574. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  575. AMDGPU_DOORBELL_IH = 0x1E8,
  576. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  577. AMDGPU_DOORBELL_INVALID = 0xFFFF
  578. } AMDGPU_DOORBELL_ASSIGNMENT;
  579. struct amdgpu_doorbell {
  580. /* doorbell mmio */
  581. resource_size_t base;
  582. resource_size_t size;
  583. u32 __iomem *ptr;
  584. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  585. };
  586. /*
  587. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  588. */
  589. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  590. {
  591. /*
  592. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  593. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  594. * Compute related doorbells are allocated from 0x00 to 0x8a
  595. */
  596. /* kernel scheduling */
  597. AMDGPU_DOORBELL64_KIQ = 0x00,
  598. /* HSA interface queue and debug queue */
  599. AMDGPU_DOORBELL64_HIQ = 0x01,
  600. AMDGPU_DOORBELL64_DIQ = 0x02,
  601. /* Compute engines */
  602. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  603. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  604. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  605. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  606. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  607. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  608. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  609. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  610. /* User queue doorbell range (128 doorbells) */
  611. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  612. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  613. /* Graphics engine */
  614. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  615. /*
  616. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  617. * Graphics voltage island aperture 1
  618. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  619. */
  620. /* sDMA engines */
  621. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  622. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  623. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  624. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  625. /* Interrupt handler */
  626. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  627. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  628. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  629. /* VCN engine use 32 bits doorbell */
  630. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  631. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  632. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  633. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  634. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  635. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  636. */
  637. AMDGPU_DOORBELL64_RING0_1 = 0xF8,
  638. AMDGPU_DOORBELL64_RING2_3 = 0xF9,
  639. AMDGPU_DOORBELL64_RING4_5 = 0xFA,
  640. AMDGPU_DOORBELL64_RING6_7 = 0xFB,
  641. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xFC,
  642. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xFD,
  643. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFE,
  644. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFF,
  645. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  646. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  647. } AMDGPU_DOORBELL64_ASSIGNMENT;
  648. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  649. phys_addr_t *aperture_base,
  650. size_t *aperture_size,
  651. size_t *start_offset);
  652. /*
  653. * IRQS.
  654. */
  655. struct amdgpu_flip_work {
  656. struct delayed_work flip_work;
  657. struct work_struct unpin_work;
  658. struct amdgpu_device *adev;
  659. int crtc_id;
  660. u32 target_vblank;
  661. uint64_t base;
  662. struct drm_pending_vblank_event *event;
  663. struct amdgpu_bo *old_abo;
  664. struct dma_fence *excl;
  665. unsigned shared_count;
  666. struct dma_fence **shared;
  667. struct dma_fence_cb cb;
  668. bool async;
  669. };
  670. /*
  671. * CP & rings.
  672. */
  673. struct amdgpu_ib {
  674. struct amdgpu_sa_bo *sa_bo;
  675. uint32_t length_dw;
  676. uint64_t gpu_addr;
  677. uint32_t *ptr;
  678. uint32_t flags;
  679. };
  680. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  681. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  682. struct amdgpu_job **job, struct amdgpu_vm *vm);
  683. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  684. struct amdgpu_job **job);
  685. void amdgpu_job_free_resources(struct amdgpu_job *job);
  686. void amdgpu_job_free(struct amdgpu_job *job);
  687. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  688. struct amd_sched_entity *entity, void *owner,
  689. struct dma_fence **f);
  690. /*
  691. * context related structures
  692. */
  693. struct amdgpu_ctx_ring {
  694. uint64_t sequence;
  695. struct dma_fence **fences;
  696. struct amd_sched_entity entity;
  697. };
  698. struct amdgpu_ctx {
  699. struct kref refcount;
  700. struct amdgpu_device *adev;
  701. unsigned reset_counter;
  702. spinlock_t ring_lock;
  703. struct dma_fence **fences;
  704. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  705. bool preamble_presented;
  706. };
  707. struct amdgpu_ctx_mgr {
  708. struct amdgpu_device *adev;
  709. struct mutex lock;
  710. /* protected by lock */
  711. struct idr ctx_handles;
  712. };
  713. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  714. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  715. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  716. struct dma_fence *fence);
  717. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  718. struct amdgpu_ring *ring, uint64_t seq);
  719. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  720. struct drm_file *filp);
  721. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  722. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  723. /*
  724. * file private structure
  725. */
  726. struct amdgpu_fpriv {
  727. struct amdgpu_vm vm;
  728. struct amdgpu_bo_va *prt_va;
  729. struct mutex bo_list_lock;
  730. struct idr bo_list_handles;
  731. struct amdgpu_ctx_mgr ctx_mgr;
  732. };
  733. /*
  734. * residency list
  735. */
  736. struct amdgpu_bo_list {
  737. struct mutex lock;
  738. struct amdgpu_bo *gds_obj;
  739. struct amdgpu_bo *gws_obj;
  740. struct amdgpu_bo *oa_obj;
  741. unsigned first_userptr;
  742. unsigned num_entries;
  743. struct amdgpu_bo_list_entry *array;
  744. };
  745. struct amdgpu_bo_list *
  746. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  747. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  748. struct list_head *validated);
  749. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  750. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  751. /*
  752. * GFX stuff
  753. */
  754. #include "clearstate_defs.h"
  755. struct amdgpu_rlc_funcs {
  756. void (*enter_safe_mode)(struct amdgpu_device *adev);
  757. void (*exit_safe_mode)(struct amdgpu_device *adev);
  758. };
  759. struct amdgpu_rlc {
  760. /* for power gating */
  761. struct amdgpu_bo *save_restore_obj;
  762. uint64_t save_restore_gpu_addr;
  763. volatile uint32_t *sr_ptr;
  764. const u32 *reg_list;
  765. u32 reg_list_size;
  766. /* for clear state */
  767. struct amdgpu_bo *clear_state_obj;
  768. uint64_t clear_state_gpu_addr;
  769. volatile uint32_t *cs_ptr;
  770. const struct cs_section_def *cs_data;
  771. u32 clear_state_size;
  772. /* for cp tables */
  773. struct amdgpu_bo *cp_table_obj;
  774. uint64_t cp_table_gpu_addr;
  775. volatile uint32_t *cp_table_ptr;
  776. u32 cp_table_size;
  777. /* safe mode for updating CG/PG state */
  778. bool in_safe_mode;
  779. const struct amdgpu_rlc_funcs *funcs;
  780. /* for firmware data */
  781. u32 save_and_restore_offset;
  782. u32 clear_state_descriptor_offset;
  783. u32 avail_scratch_ram_locations;
  784. u32 reg_restore_list_size;
  785. u32 reg_list_format_start;
  786. u32 reg_list_format_separate_start;
  787. u32 starting_offsets_start;
  788. u32 reg_list_format_size_bytes;
  789. u32 reg_list_size_bytes;
  790. u32 *register_list_format;
  791. u32 *register_restore;
  792. };
  793. struct amdgpu_mec {
  794. struct amdgpu_bo *hpd_eop_obj;
  795. u64 hpd_eop_gpu_addr;
  796. struct amdgpu_bo *mec_fw_obj;
  797. u64 mec_fw_gpu_addr;
  798. u32 num_pipe;
  799. u32 num_mec;
  800. u32 num_queue;
  801. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  802. };
  803. struct amdgpu_kiq {
  804. u64 eop_gpu_addr;
  805. struct amdgpu_bo *eop_obj;
  806. struct amdgpu_ring ring;
  807. struct amdgpu_irq_src irq;
  808. };
  809. /*
  810. * GPU scratch registers structures, functions & helpers
  811. */
  812. struct amdgpu_scratch {
  813. unsigned num_reg;
  814. uint32_t reg_base;
  815. uint32_t free_mask;
  816. };
  817. /*
  818. * GFX configurations
  819. */
  820. #define AMDGPU_GFX_MAX_SE 4
  821. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  822. struct amdgpu_rb_config {
  823. uint32_t rb_backend_disable;
  824. uint32_t user_rb_backend_disable;
  825. uint32_t raster_config;
  826. uint32_t raster_config_1;
  827. };
  828. struct gb_addr_config {
  829. uint16_t pipe_interleave_size;
  830. uint8_t num_pipes;
  831. uint8_t max_compress_frags;
  832. uint8_t num_banks;
  833. uint8_t num_se;
  834. uint8_t num_rb_per_se;
  835. };
  836. struct amdgpu_gfx_config {
  837. unsigned max_shader_engines;
  838. unsigned max_tile_pipes;
  839. unsigned max_cu_per_sh;
  840. unsigned max_sh_per_se;
  841. unsigned max_backends_per_se;
  842. unsigned max_texture_channel_caches;
  843. unsigned max_gprs;
  844. unsigned max_gs_threads;
  845. unsigned max_hw_contexts;
  846. unsigned sc_prim_fifo_size_frontend;
  847. unsigned sc_prim_fifo_size_backend;
  848. unsigned sc_hiz_tile_fifo_size;
  849. unsigned sc_earlyz_tile_fifo_size;
  850. unsigned num_tile_pipes;
  851. unsigned backend_enable_mask;
  852. unsigned mem_max_burst_length_bytes;
  853. unsigned mem_row_size_in_kb;
  854. unsigned shader_engine_tile_size;
  855. unsigned num_gpus;
  856. unsigned multi_gpu_tile_size;
  857. unsigned mc_arb_ramcfg;
  858. unsigned gb_addr_config;
  859. unsigned num_rbs;
  860. uint32_t tile_mode_array[32];
  861. uint32_t macrotile_mode_array[16];
  862. struct gb_addr_config gb_addr_config_fields;
  863. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  864. /* gfx configure feature */
  865. uint32_t double_offchip_lds_buf;
  866. };
  867. struct amdgpu_cu_info {
  868. uint32_t number; /* total active CU number */
  869. uint32_t ao_cu_mask;
  870. uint32_t bitmap[4][4];
  871. };
  872. struct amdgpu_gfx_funcs {
  873. /* get the gpu clock counter */
  874. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  875. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  876. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  877. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  878. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  879. };
  880. struct amdgpu_ngg_buf {
  881. struct amdgpu_bo *bo;
  882. uint64_t gpu_addr;
  883. uint32_t size;
  884. uint32_t bo_size;
  885. };
  886. enum {
  887. PRIM = 0,
  888. POS,
  889. CNTL,
  890. PARAM,
  891. NGG_BUF_MAX
  892. };
  893. struct amdgpu_ngg {
  894. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  895. uint32_t gds_reserve_addr;
  896. uint32_t gds_reserve_size;
  897. bool init;
  898. };
  899. struct amdgpu_gfx {
  900. struct mutex gpu_clock_mutex;
  901. struct amdgpu_gfx_config config;
  902. struct amdgpu_rlc rlc;
  903. struct amdgpu_mec mec;
  904. struct amdgpu_kiq kiq;
  905. struct amdgpu_scratch scratch;
  906. const struct firmware *me_fw; /* ME firmware */
  907. uint32_t me_fw_version;
  908. const struct firmware *pfp_fw; /* PFP firmware */
  909. uint32_t pfp_fw_version;
  910. const struct firmware *ce_fw; /* CE firmware */
  911. uint32_t ce_fw_version;
  912. const struct firmware *rlc_fw; /* RLC firmware */
  913. uint32_t rlc_fw_version;
  914. const struct firmware *mec_fw; /* MEC firmware */
  915. uint32_t mec_fw_version;
  916. const struct firmware *mec2_fw; /* MEC2 firmware */
  917. uint32_t mec2_fw_version;
  918. uint32_t me_feature_version;
  919. uint32_t ce_feature_version;
  920. uint32_t pfp_feature_version;
  921. uint32_t rlc_feature_version;
  922. uint32_t mec_feature_version;
  923. uint32_t mec2_feature_version;
  924. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  925. unsigned num_gfx_rings;
  926. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  927. unsigned num_compute_rings;
  928. struct amdgpu_irq_src eop_irq;
  929. struct amdgpu_irq_src priv_reg_irq;
  930. struct amdgpu_irq_src priv_inst_irq;
  931. /* gfx status */
  932. uint32_t gfx_current_status;
  933. /* ce ram size*/
  934. unsigned ce_ram_size;
  935. struct amdgpu_cu_info cu_info;
  936. const struct amdgpu_gfx_funcs *funcs;
  937. /* reset mask */
  938. uint32_t grbm_soft_reset;
  939. uint32_t srbm_soft_reset;
  940. bool in_reset;
  941. /* NGG */
  942. struct amdgpu_ngg ngg;
  943. };
  944. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  945. unsigned size, struct amdgpu_ib *ib);
  946. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  947. struct dma_fence *f);
  948. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  949. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  950. struct dma_fence **f);
  951. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  952. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  953. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  954. /*
  955. * CS.
  956. */
  957. struct amdgpu_cs_chunk {
  958. uint32_t chunk_id;
  959. uint32_t length_dw;
  960. void *kdata;
  961. };
  962. struct amdgpu_cs_parser {
  963. struct amdgpu_device *adev;
  964. struct drm_file *filp;
  965. struct amdgpu_ctx *ctx;
  966. /* chunks */
  967. unsigned nchunks;
  968. struct amdgpu_cs_chunk *chunks;
  969. /* scheduler job object */
  970. struct amdgpu_job *job;
  971. /* buffer objects */
  972. struct ww_acquire_ctx ticket;
  973. struct amdgpu_bo_list *bo_list;
  974. struct amdgpu_bo_list_entry vm_pd;
  975. struct list_head validated;
  976. struct dma_fence *fence;
  977. uint64_t bytes_moved_threshold;
  978. uint64_t bytes_moved;
  979. struct amdgpu_bo_list_entry *evictable;
  980. /* user fence */
  981. struct amdgpu_bo_list_entry uf_entry;
  982. };
  983. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  984. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  985. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  986. #define AMDGPU_VM_DOMAIN (1 << 3) /* bit set means in virtual memory context */
  987. struct amdgpu_job {
  988. struct amd_sched_job base;
  989. struct amdgpu_device *adev;
  990. struct amdgpu_vm *vm;
  991. struct amdgpu_ring *ring;
  992. struct amdgpu_sync sync;
  993. struct amdgpu_ib *ibs;
  994. struct dma_fence *fence; /* the hw fence */
  995. uint32_t preamble_status;
  996. uint32_t num_ibs;
  997. void *owner;
  998. uint64_t fence_ctx; /* the fence_context this job uses */
  999. bool vm_needs_flush;
  1000. unsigned vm_id;
  1001. uint64_t vm_pd_addr;
  1002. uint32_t gds_base, gds_size;
  1003. uint32_t gws_base, gws_size;
  1004. uint32_t oa_base, oa_size;
  1005. /* user fence handling */
  1006. uint64_t uf_addr;
  1007. uint64_t uf_sequence;
  1008. };
  1009. #define to_amdgpu_job(sched_job) \
  1010. container_of((sched_job), struct amdgpu_job, base)
  1011. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1012. uint32_t ib_idx, int idx)
  1013. {
  1014. return p->job->ibs[ib_idx].ptr[idx];
  1015. }
  1016. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1017. uint32_t ib_idx, int idx,
  1018. uint32_t value)
  1019. {
  1020. p->job->ibs[ib_idx].ptr[idx] = value;
  1021. }
  1022. /*
  1023. * Writeback
  1024. */
  1025. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1026. struct amdgpu_wb {
  1027. struct amdgpu_bo *wb_obj;
  1028. volatile uint32_t *wb;
  1029. uint64_t gpu_addr;
  1030. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1031. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1032. };
  1033. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1034. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1035. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
  1036. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
  1037. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1038. /*
  1039. * SDMA
  1040. */
  1041. struct amdgpu_sdma_instance {
  1042. /* SDMA firmware */
  1043. const struct firmware *fw;
  1044. uint32_t fw_version;
  1045. uint32_t feature_version;
  1046. struct amdgpu_ring ring;
  1047. bool burst_nop;
  1048. };
  1049. struct amdgpu_sdma {
  1050. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1051. #ifdef CONFIG_DRM_AMDGPU_SI
  1052. //SI DMA has a difference trap irq number for the second engine
  1053. struct amdgpu_irq_src trap_irq_1;
  1054. #endif
  1055. struct amdgpu_irq_src trap_irq;
  1056. struct amdgpu_irq_src illegal_inst_irq;
  1057. int num_instances;
  1058. uint32_t srbm_soft_reset;
  1059. };
  1060. /*
  1061. * Firmware
  1062. */
  1063. enum amdgpu_firmware_load_type {
  1064. AMDGPU_FW_LOAD_DIRECT = 0,
  1065. AMDGPU_FW_LOAD_SMU,
  1066. AMDGPU_FW_LOAD_PSP,
  1067. };
  1068. struct amdgpu_firmware {
  1069. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1070. enum amdgpu_firmware_load_type load_type;
  1071. struct amdgpu_bo *fw_buf;
  1072. unsigned int fw_size;
  1073. unsigned int max_ucodes;
  1074. /* firmwares are loaded by psp instead of smu from vega10 */
  1075. const struct amdgpu_psp_funcs *funcs;
  1076. struct amdgpu_bo *rbuf;
  1077. struct mutex mutex;
  1078. };
  1079. /*
  1080. * Benchmarking
  1081. */
  1082. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1083. /*
  1084. * Testing
  1085. */
  1086. void amdgpu_test_moves(struct amdgpu_device *adev);
  1087. /*
  1088. * MMU Notifier
  1089. */
  1090. #if defined(CONFIG_MMU_NOTIFIER)
  1091. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1092. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1093. #else
  1094. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1095. {
  1096. return -ENODEV;
  1097. }
  1098. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1099. #endif
  1100. /*
  1101. * Debugfs
  1102. */
  1103. struct amdgpu_debugfs {
  1104. const struct drm_info_list *files;
  1105. unsigned num_files;
  1106. };
  1107. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1108. const struct drm_info_list *files,
  1109. unsigned nfiles);
  1110. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1111. #if defined(CONFIG_DEBUG_FS)
  1112. int amdgpu_debugfs_init(struct drm_minor *minor);
  1113. #endif
  1114. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1115. /*
  1116. * amdgpu smumgr functions
  1117. */
  1118. struct amdgpu_smumgr_funcs {
  1119. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1120. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1121. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1122. };
  1123. /*
  1124. * amdgpu smumgr
  1125. */
  1126. struct amdgpu_smumgr {
  1127. struct amdgpu_bo *toc_buf;
  1128. struct amdgpu_bo *smu_buf;
  1129. /* asic priv smu data */
  1130. void *priv;
  1131. spinlock_t smu_lock;
  1132. /* smumgr functions */
  1133. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1134. /* ucode loading complete flag */
  1135. uint32_t fw_flags;
  1136. };
  1137. /*
  1138. * ASIC specific register table accessible by UMD
  1139. */
  1140. struct amdgpu_allowed_register_entry {
  1141. uint32_t reg_offset;
  1142. bool untouched;
  1143. bool grbm_indexed;
  1144. };
  1145. /*
  1146. * ASIC specific functions.
  1147. */
  1148. struct amdgpu_asic_funcs {
  1149. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1150. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1151. u8 *bios, u32 length_bytes);
  1152. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1153. u32 sh_num, u32 reg_offset, u32 *value);
  1154. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1155. int (*reset)(struct amdgpu_device *adev);
  1156. /* get the reference clock */
  1157. u32 (*get_xclk)(struct amdgpu_device *adev);
  1158. /* MM block clocks */
  1159. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1160. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1161. /* static power management */
  1162. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1163. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1164. /* get config memsize register */
  1165. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1166. };
  1167. /*
  1168. * IOCTL.
  1169. */
  1170. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1171. struct drm_file *filp);
  1172. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1173. struct drm_file *filp);
  1174. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1175. struct drm_file *filp);
  1176. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1177. struct drm_file *filp);
  1178. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1179. struct drm_file *filp);
  1180. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1181. struct drm_file *filp);
  1182. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1183. struct drm_file *filp);
  1184. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1185. struct drm_file *filp);
  1186. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1187. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1188. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1189. struct drm_file *filp);
  1190. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1191. struct drm_file *filp);
  1192. /* VRAM scratch page for HDP bug, default vram page */
  1193. struct amdgpu_vram_scratch {
  1194. struct amdgpu_bo *robj;
  1195. volatile uint32_t *ptr;
  1196. u64 gpu_addr;
  1197. };
  1198. /*
  1199. * ACPI
  1200. */
  1201. struct amdgpu_atif_notification_cfg {
  1202. bool enabled;
  1203. int command_code;
  1204. };
  1205. struct amdgpu_atif_notifications {
  1206. bool display_switch;
  1207. bool expansion_mode_change;
  1208. bool thermal_state;
  1209. bool forced_power_state;
  1210. bool system_power_state;
  1211. bool display_conf_change;
  1212. bool px_gfx_switch;
  1213. bool brightness_change;
  1214. bool dgpu_display_event;
  1215. };
  1216. struct amdgpu_atif_functions {
  1217. bool system_params;
  1218. bool sbios_requests;
  1219. bool select_active_disp;
  1220. bool lid_state;
  1221. bool get_tv_standard;
  1222. bool set_tv_standard;
  1223. bool get_panel_expansion_mode;
  1224. bool set_panel_expansion_mode;
  1225. bool temperature_change;
  1226. bool graphics_device_types;
  1227. };
  1228. struct amdgpu_atif {
  1229. struct amdgpu_atif_notifications notifications;
  1230. struct amdgpu_atif_functions functions;
  1231. struct amdgpu_atif_notification_cfg notification_cfg;
  1232. struct amdgpu_encoder *encoder_for_bl;
  1233. };
  1234. struct amdgpu_atcs_functions {
  1235. bool get_ext_state;
  1236. bool pcie_perf_req;
  1237. bool pcie_dev_rdy;
  1238. bool pcie_bus_width;
  1239. };
  1240. struct amdgpu_atcs {
  1241. struct amdgpu_atcs_functions functions;
  1242. };
  1243. /*
  1244. * CGS
  1245. */
  1246. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1247. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1248. /*
  1249. * Core structure, functions and helpers.
  1250. */
  1251. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1252. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1253. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1254. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1255. struct amdgpu_device {
  1256. struct device *dev;
  1257. struct drm_device *ddev;
  1258. struct pci_dev *pdev;
  1259. #ifdef CONFIG_DRM_AMD_ACP
  1260. struct amdgpu_acp acp;
  1261. #endif
  1262. /* ASIC */
  1263. enum amd_asic_type asic_type;
  1264. uint32_t family;
  1265. uint32_t rev_id;
  1266. uint32_t external_rev_id;
  1267. unsigned long flags;
  1268. int usec_timeout;
  1269. const struct amdgpu_asic_funcs *asic_funcs;
  1270. bool shutdown;
  1271. bool need_dma32;
  1272. bool accel_working;
  1273. struct work_struct reset_work;
  1274. struct notifier_block acpi_nb;
  1275. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1276. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1277. unsigned debugfs_count;
  1278. #if defined(CONFIG_DEBUG_FS)
  1279. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1280. #endif
  1281. struct amdgpu_atif atif;
  1282. struct amdgpu_atcs atcs;
  1283. struct mutex srbm_mutex;
  1284. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1285. struct mutex grbm_idx_mutex;
  1286. struct dev_pm_domain vga_pm_domain;
  1287. bool have_disp_power_ref;
  1288. /* BIOS */
  1289. bool is_atom_fw;
  1290. uint8_t *bios;
  1291. uint32_t bios_size;
  1292. struct amdgpu_bo *stollen_vga_memory;
  1293. uint32_t bios_scratch_reg_offset;
  1294. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1295. /* Register/doorbell mmio */
  1296. resource_size_t rmmio_base;
  1297. resource_size_t rmmio_size;
  1298. void __iomem *rmmio;
  1299. /* protects concurrent MM_INDEX/DATA based register access */
  1300. spinlock_t mmio_idx_lock;
  1301. /* protects concurrent SMC based register access */
  1302. spinlock_t smc_idx_lock;
  1303. amdgpu_rreg_t smc_rreg;
  1304. amdgpu_wreg_t smc_wreg;
  1305. /* protects concurrent PCIE register access */
  1306. spinlock_t pcie_idx_lock;
  1307. amdgpu_rreg_t pcie_rreg;
  1308. amdgpu_wreg_t pcie_wreg;
  1309. amdgpu_rreg_t pciep_rreg;
  1310. amdgpu_wreg_t pciep_wreg;
  1311. /* protects concurrent UVD register access */
  1312. spinlock_t uvd_ctx_idx_lock;
  1313. amdgpu_rreg_t uvd_ctx_rreg;
  1314. amdgpu_wreg_t uvd_ctx_wreg;
  1315. /* protects concurrent DIDT register access */
  1316. spinlock_t didt_idx_lock;
  1317. amdgpu_rreg_t didt_rreg;
  1318. amdgpu_wreg_t didt_wreg;
  1319. /* protects concurrent gc_cac register access */
  1320. spinlock_t gc_cac_idx_lock;
  1321. amdgpu_rreg_t gc_cac_rreg;
  1322. amdgpu_wreg_t gc_cac_wreg;
  1323. /* protects concurrent ENDPOINT (audio) register access */
  1324. spinlock_t audio_endpt_idx_lock;
  1325. amdgpu_block_rreg_t audio_endpt_rreg;
  1326. amdgpu_block_wreg_t audio_endpt_wreg;
  1327. void __iomem *rio_mem;
  1328. resource_size_t rio_mem_size;
  1329. struct amdgpu_doorbell doorbell;
  1330. /* clock/pll info */
  1331. struct amdgpu_clock clock;
  1332. /* MC */
  1333. struct amdgpu_mc mc;
  1334. struct amdgpu_gart gart;
  1335. struct amdgpu_dummy_page dummy_page;
  1336. struct amdgpu_vm_manager vm_manager;
  1337. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1338. /* memory management */
  1339. struct amdgpu_mman mman;
  1340. struct amdgpu_vram_scratch vram_scratch;
  1341. struct amdgpu_wb wb;
  1342. atomic64_t vram_usage;
  1343. atomic64_t vram_vis_usage;
  1344. atomic64_t gtt_usage;
  1345. atomic64_t num_bytes_moved;
  1346. atomic64_t num_evictions;
  1347. atomic_t gpu_reset_counter;
  1348. /* data for buffer migration throttling */
  1349. struct {
  1350. spinlock_t lock;
  1351. s64 last_update_us;
  1352. s64 accum_us; /* accumulated microseconds */
  1353. u32 log2_max_MBps;
  1354. } mm_stats;
  1355. /* display */
  1356. bool enable_virtual_display;
  1357. struct amdgpu_mode_info mode_info;
  1358. struct work_struct hotplug_work;
  1359. struct amdgpu_irq_src crtc_irq;
  1360. struct amdgpu_irq_src pageflip_irq;
  1361. struct amdgpu_irq_src hpd_irq;
  1362. /* rings */
  1363. u64 fence_context;
  1364. unsigned num_rings;
  1365. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1366. bool ib_pool_ready;
  1367. struct amdgpu_sa_manager ring_tmp_bo;
  1368. /* interrupts */
  1369. struct amdgpu_irq irq;
  1370. /* powerplay */
  1371. struct amd_powerplay powerplay;
  1372. bool pp_enabled;
  1373. bool pp_force_state_enabled;
  1374. /* dpm */
  1375. struct amdgpu_pm pm;
  1376. u32 cg_flags;
  1377. u32 pg_flags;
  1378. /* amdgpu smumgr */
  1379. struct amdgpu_smumgr smu;
  1380. /* gfx */
  1381. struct amdgpu_gfx gfx;
  1382. /* sdma */
  1383. struct amdgpu_sdma sdma;
  1384. /* uvd */
  1385. struct amdgpu_uvd uvd;
  1386. /* vce */
  1387. struct amdgpu_vce vce;
  1388. /* firmwares */
  1389. struct amdgpu_firmware firmware;
  1390. /* PSP */
  1391. struct psp_context psp;
  1392. /* GDS */
  1393. struct amdgpu_gds gds;
  1394. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1395. int num_ip_blocks;
  1396. struct mutex mn_lock;
  1397. DECLARE_HASHTABLE(mn_hash, 7);
  1398. /* tracking pinned memory */
  1399. u64 vram_pin_size;
  1400. u64 invisible_pin_size;
  1401. u64 gart_pin_size;
  1402. /* amdkfd interface */
  1403. struct kfd_dev *kfd;
  1404. struct amdgpu_virt virt;
  1405. /* link all shadow bo */
  1406. struct list_head shadow_list;
  1407. struct mutex shadow_list_lock;
  1408. /* link all gtt */
  1409. spinlock_t gtt_list_lock;
  1410. struct list_head gtt_list;
  1411. /* record hw reset is performed */
  1412. bool has_hw_reset;
  1413. };
  1414. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1415. {
  1416. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1417. }
  1418. bool amdgpu_device_is_px(struct drm_device *dev);
  1419. int amdgpu_device_init(struct amdgpu_device *adev,
  1420. struct drm_device *ddev,
  1421. struct pci_dev *pdev,
  1422. uint32_t flags);
  1423. void amdgpu_device_fini(struct amdgpu_device *adev);
  1424. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1425. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1426. uint32_t acc_flags);
  1427. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1428. uint32_t acc_flags);
  1429. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1430. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1431. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1432. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1433. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1434. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1435. /*
  1436. * Registers read & write functions.
  1437. */
  1438. #define AMDGPU_REGS_IDX (1<<0)
  1439. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1440. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1441. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1442. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1443. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1444. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1445. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1446. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1447. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1448. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1449. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1450. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1451. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1452. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1453. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1454. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1455. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1456. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1457. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1458. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1459. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1460. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1461. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1462. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1463. #define WREG32_P(reg, val, mask) \
  1464. do { \
  1465. uint32_t tmp_ = RREG32(reg); \
  1466. tmp_ &= (mask); \
  1467. tmp_ |= ((val) & ~(mask)); \
  1468. WREG32(reg, tmp_); \
  1469. } while (0)
  1470. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1471. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1472. #define WREG32_PLL_P(reg, val, mask) \
  1473. do { \
  1474. uint32_t tmp_ = RREG32_PLL(reg); \
  1475. tmp_ &= (mask); \
  1476. tmp_ |= ((val) & ~(mask)); \
  1477. WREG32_PLL(reg, tmp_); \
  1478. } while (0)
  1479. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1480. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1481. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1482. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1483. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1484. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1485. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1486. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1487. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1488. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1489. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1490. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1491. #define REG_GET_FIELD(value, reg, field) \
  1492. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1493. #define WREG32_FIELD(reg, field, val) \
  1494. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1495. /*
  1496. * BIOS helpers.
  1497. */
  1498. #define RBIOS8(i) (adev->bios[i])
  1499. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1500. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1501. /*
  1502. * RING helpers.
  1503. */
  1504. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1505. {
  1506. if (ring->count_dw <= 0)
  1507. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1508. ring->ring[ring->wptr++ & ring->buf_mask] = v;
  1509. ring->wptr &= ring->ptr_mask;
  1510. ring->count_dw--;
  1511. }
  1512. static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
  1513. {
  1514. unsigned occupied, chunk1, chunk2;
  1515. void *dst;
  1516. if (ring->count_dw < count_dw) {
  1517. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1518. } else {
  1519. occupied = ring->wptr & ring->buf_mask;
  1520. dst = (void *)&ring->ring[occupied];
  1521. chunk1 = ring->buf_mask + 1 - occupied;
  1522. chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
  1523. chunk2 = count_dw - chunk1;
  1524. chunk1 <<= 2;
  1525. chunk2 <<= 2;
  1526. if (chunk1)
  1527. memcpy(dst, src, chunk1);
  1528. if (chunk2) {
  1529. src += chunk1;
  1530. dst = (void *)ring->ring;
  1531. memcpy(dst, src, chunk2);
  1532. }
  1533. ring->wptr += count_dw;
  1534. ring->wptr &= ring->ptr_mask;
  1535. ring->count_dw -= count_dw;
  1536. }
  1537. }
  1538. static inline struct amdgpu_sdma_instance *
  1539. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1540. {
  1541. struct amdgpu_device *adev = ring->adev;
  1542. int i;
  1543. for (i = 0; i < adev->sdma.num_instances; i++)
  1544. if (&adev->sdma.instance[i].ring == ring)
  1545. break;
  1546. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1547. return &adev->sdma.instance[i];
  1548. else
  1549. return NULL;
  1550. }
  1551. /*
  1552. * ASICs macro.
  1553. */
  1554. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1555. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1556. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1557. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1558. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1559. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1560. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1561. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1562. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1563. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1564. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1565. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1566. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1567. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1568. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1569. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1570. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1571. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1572. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1573. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1574. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1575. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1576. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1577. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1578. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1579. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1580. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1581. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1582. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1583. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1584. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1585. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1586. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1587. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1588. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1589. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1590. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1591. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1592. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1593. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1594. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1595. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1596. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1597. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1598. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1599. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1600. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1601. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1602. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1603. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1604. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1605. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1606. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1607. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1608. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1609. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1610. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1611. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1612. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1613. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1614. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1615. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1616. /* Common functions */
  1617. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1618. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1619. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1620. bool amdgpu_need_post(struct amdgpu_device *adev);
  1621. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1622. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1623. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1624. u32 ip_instance, u32 ring,
  1625. struct amdgpu_ring **out_ring);
  1626. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
  1627. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1628. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1629. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1630. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1631. uint32_t flags);
  1632. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1633. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1634. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1635. unsigned long end);
  1636. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1637. int *last_invalidated);
  1638. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1639. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1640. struct ttm_mem_reg *mem);
  1641. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1642. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1643. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1644. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1645. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1646. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1647. const u32 *registers,
  1648. const u32 array_size);
  1649. bool amdgpu_device_is_px(struct drm_device *dev);
  1650. /* atpx handler */
  1651. #if defined(CONFIG_VGA_SWITCHEROO)
  1652. void amdgpu_register_atpx_handler(void);
  1653. void amdgpu_unregister_atpx_handler(void);
  1654. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1655. bool amdgpu_is_atpx_hybrid(void);
  1656. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1657. #else
  1658. static inline void amdgpu_register_atpx_handler(void) {}
  1659. static inline void amdgpu_unregister_atpx_handler(void) {}
  1660. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1661. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1662. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1663. #endif
  1664. /*
  1665. * KMS
  1666. */
  1667. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1668. extern const int amdgpu_max_kms_ioctl;
  1669. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1670. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1671. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1672. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1673. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1674. struct drm_file *file_priv);
  1675. int amdgpu_suspend(struct amdgpu_device *adev);
  1676. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1677. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1678. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1679. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1680. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1681. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  1682. int *max_error,
  1683. struct timeval *vblank_time,
  1684. unsigned flags);
  1685. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1686. unsigned long arg);
  1687. /*
  1688. * functions used by amdgpu_encoder.c
  1689. */
  1690. struct amdgpu_afmt_acr {
  1691. u32 clock;
  1692. int n_32khz;
  1693. int cts_32khz;
  1694. int n_44_1khz;
  1695. int cts_44_1khz;
  1696. int n_48khz;
  1697. int cts_48khz;
  1698. };
  1699. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1700. /* amdgpu_acpi.c */
  1701. #if defined(CONFIG_ACPI)
  1702. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1703. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1704. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1705. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1706. u8 perf_req, bool advertise);
  1707. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1708. #else
  1709. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1710. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1711. #endif
  1712. struct amdgpu_bo_va_mapping *
  1713. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1714. uint64_t addr, struct amdgpu_bo **bo);
  1715. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1716. #include "amdgpu_object.h"
  1717. #endif