intel_rapl.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644
  1. /*
  2. * Intel Running Average Power Limit (RAPL) Driver
  3. * Copyright (c) 2013, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.
  16. *
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/list.h>
  22. #include <linux/types.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/log2.h>
  26. #include <linux/bitmap.h>
  27. #include <linux/delay.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/cpu.h>
  30. #include <linux/powercap.h>
  31. #include <asm/iosf_mbi.h>
  32. #include <asm/processor.h>
  33. #include <asm/cpu_device_id.h>
  34. /* Local defines */
  35. #define MSR_PLATFORM_POWER_LIMIT 0x0000065C
  36. /* bitmasks for RAPL MSRs, used by primitive access functions */
  37. #define ENERGY_STATUS_MASK 0xffffffff
  38. #define POWER_LIMIT1_MASK 0x7FFF
  39. #define POWER_LIMIT1_ENABLE BIT(15)
  40. #define POWER_LIMIT1_CLAMP BIT(16)
  41. #define POWER_LIMIT2_MASK (0x7FFFULL<<32)
  42. #define POWER_LIMIT2_ENABLE BIT_ULL(47)
  43. #define POWER_LIMIT2_CLAMP BIT_ULL(48)
  44. #define POWER_PACKAGE_LOCK BIT_ULL(63)
  45. #define POWER_PP_LOCK BIT(31)
  46. #define TIME_WINDOW1_MASK (0x7FULL<<17)
  47. #define TIME_WINDOW2_MASK (0x7FULL<<49)
  48. #define POWER_UNIT_OFFSET 0
  49. #define POWER_UNIT_MASK 0x0F
  50. #define ENERGY_UNIT_OFFSET 0x08
  51. #define ENERGY_UNIT_MASK 0x1F00
  52. #define TIME_UNIT_OFFSET 0x10
  53. #define TIME_UNIT_MASK 0xF0000
  54. #define POWER_INFO_MAX_MASK (0x7fffULL<<32)
  55. #define POWER_INFO_MIN_MASK (0x7fffULL<<16)
  56. #define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
  57. #define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
  58. #define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
  59. #define PP_POLICY_MASK 0x1F
  60. /* Non HW constants */
  61. #define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
  62. #define RAPL_PRIMITIVE_DUMMY BIT(2)
  63. #define TIME_WINDOW_MAX_MSEC 40000
  64. #define TIME_WINDOW_MIN_MSEC 250
  65. #define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */
  66. enum unit_type {
  67. ARBITRARY_UNIT, /* no translation */
  68. POWER_UNIT,
  69. ENERGY_UNIT,
  70. TIME_UNIT,
  71. };
  72. enum rapl_domain_type {
  73. RAPL_DOMAIN_PACKAGE, /* entire package/socket */
  74. RAPL_DOMAIN_PP0, /* core power plane */
  75. RAPL_DOMAIN_PP1, /* graphics uncore */
  76. RAPL_DOMAIN_DRAM,/* DRAM control_type */
  77. RAPL_DOMAIN_PLATFORM, /* PSys control_type */
  78. RAPL_DOMAIN_MAX,
  79. };
  80. enum rapl_domain_msr_id {
  81. RAPL_DOMAIN_MSR_LIMIT,
  82. RAPL_DOMAIN_MSR_STATUS,
  83. RAPL_DOMAIN_MSR_PERF,
  84. RAPL_DOMAIN_MSR_POLICY,
  85. RAPL_DOMAIN_MSR_INFO,
  86. RAPL_DOMAIN_MSR_MAX,
  87. };
  88. /* per domain data, some are optional */
  89. enum rapl_primitives {
  90. ENERGY_COUNTER,
  91. POWER_LIMIT1,
  92. POWER_LIMIT2,
  93. FW_LOCK,
  94. PL1_ENABLE, /* power limit 1, aka long term */
  95. PL1_CLAMP, /* allow frequency to go below OS request */
  96. PL2_ENABLE, /* power limit 2, aka short term, instantaneous */
  97. PL2_CLAMP,
  98. TIME_WINDOW1, /* long term */
  99. TIME_WINDOW2, /* short term */
  100. THERMAL_SPEC_POWER,
  101. MAX_POWER,
  102. MIN_POWER,
  103. MAX_TIME_WINDOW,
  104. THROTTLED_TIME,
  105. PRIORITY_LEVEL,
  106. /* below are not raw primitive data */
  107. AVERAGE_POWER,
  108. NR_RAPL_PRIMITIVES,
  109. };
  110. #define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
  111. /* Can be expanded to include events, etc.*/
  112. struct rapl_domain_data {
  113. u64 primitives[NR_RAPL_PRIMITIVES];
  114. unsigned long timestamp;
  115. };
  116. struct msrl_action {
  117. u32 msr_no;
  118. u64 clear_mask;
  119. u64 set_mask;
  120. int err;
  121. };
  122. #define DOMAIN_STATE_INACTIVE BIT(0)
  123. #define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
  124. #define DOMAIN_STATE_BIOS_LOCKED BIT(2)
  125. #define NR_POWER_LIMITS (2)
  126. struct rapl_power_limit {
  127. struct powercap_zone_constraint *constraint;
  128. int prim_id; /* primitive ID used to enable */
  129. struct rapl_domain *domain;
  130. const char *name;
  131. };
  132. static const char pl1_name[] = "long_term";
  133. static const char pl2_name[] = "short_term";
  134. struct rapl_package;
  135. struct rapl_domain {
  136. const char *name;
  137. enum rapl_domain_type id;
  138. int msrs[RAPL_DOMAIN_MSR_MAX];
  139. struct powercap_zone power_zone;
  140. struct rapl_domain_data rdd;
  141. struct rapl_power_limit rpl[NR_POWER_LIMITS];
  142. u64 attr_map; /* track capabilities */
  143. unsigned int state;
  144. unsigned int domain_energy_unit;
  145. struct rapl_package *rp;
  146. };
  147. #define power_zone_to_rapl_domain(_zone) \
  148. container_of(_zone, struct rapl_domain, power_zone)
  149. /* Each physical package contains multiple domains, these are the common
  150. * data across RAPL domains within a package.
  151. */
  152. struct rapl_package {
  153. unsigned int id; /* physical package/socket id */
  154. unsigned int nr_domains;
  155. unsigned long domain_map; /* bit map of active domains */
  156. unsigned int power_unit;
  157. unsigned int energy_unit;
  158. unsigned int time_unit;
  159. struct rapl_domain *domains; /* array of domains, sized at runtime */
  160. struct powercap_zone *power_zone; /* keep track of parent zone */
  161. int nr_cpus; /* active cpus on the package, topology info is lost during
  162. * cpu hotplug. so we have to track ourselves.
  163. */
  164. unsigned long power_limit_irq; /* keep track of package power limit
  165. * notify interrupt enable status.
  166. */
  167. struct list_head plist;
  168. int lead_cpu; /* one active cpu per package for access */
  169. };
  170. struct rapl_defaults {
  171. u8 floor_freq_reg_addr;
  172. int (*check_unit)(struct rapl_package *rp, int cpu);
  173. void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
  174. u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
  175. bool to_raw);
  176. unsigned int dram_domain_energy_unit;
  177. };
  178. static struct rapl_defaults *rapl_defaults;
  179. /* Sideband MBI registers */
  180. #define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2)
  181. #define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf)
  182. #define PACKAGE_PLN_INT_SAVED BIT(0)
  183. #define MAX_PRIM_NAME (32)
  184. /* per domain data. used to describe individual knobs such that access function
  185. * can be consolidated into one instead of many inline functions.
  186. */
  187. struct rapl_primitive_info {
  188. const char *name;
  189. u64 mask;
  190. int shift;
  191. enum rapl_domain_msr_id id;
  192. enum unit_type unit;
  193. u32 flag;
  194. };
  195. #define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
  196. .name = #p, \
  197. .mask = m, \
  198. .shift = s, \
  199. .id = i, \
  200. .unit = u, \
  201. .flag = f \
  202. }
  203. static void rapl_init_domains(struct rapl_package *rp);
  204. static int rapl_read_data_raw(struct rapl_domain *rd,
  205. enum rapl_primitives prim,
  206. bool xlate, u64 *data);
  207. static int rapl_write_data_raw(struct rapl_domain *rd,
  208. enum rapl_primitives prim,
  209. unsigned long long value);
  210. static u64 rapl_unit_xlate(struct rapl_domain *rd,
  211. enum unit_type type, u64 value,
  212. int to_raw);
  213. static void package_power_limit_irq_save(struct rapl_package *rp);
  214. static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
  215. static const char * const rapl_domain_names[] = {
  216. "package",
  217. "core",
  218. "uncore",
  219. "dram",
  220. "psys",
  221. };
  222. static struct powercap_control_type *control_type; /* PowerCap Controller */
  223. static struct rapl_domain *platform_rapl_domain; /* Platform (PSys) domain */
  224. /* caller to ensure CPU hotplug lock is held */
  225. static struct rapl_package *find_package_by_id(int id)
  226. {
  227. struct rapl_package *rp;
  228. list_for_each_entry(rp, &rapl_packages, plist) {
  229. if (rp->id == id)
  230. return rp;
  231. }
  232. return NULL;
  233. }
  234. /* caller must hold cpu hotplug lock */
  235. static void rapl_cleanup_data(void)
  236. {
  237. struct rapl_package *p, *tmp;
  238. list_for_each_entry_safe(p, tmp, &rapl_packages, plist) {
  239. kfree(p->domains);
  240. list_del(&p->plist);
  241. kfree(p);
  242. }
  243. }
  244. static int get_energy_counter(struct powercap_zone *power_zone, u64 *energy_raw)
  245. {
  246. struct rapl_domain *rd;
  247. u64 energy_now;
  248. /* prevent CPU hotplug, make sure the RAPL domain does not go
  249. * away while reading the counter.
  250. */
  251. get_online_cpus();
  252. rd = power_zone_to_rapl_domain(power_zone);
  253. if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
  254. *energy_raw = energy_now;
  255. put_online_cpus();
  256. return 0;
  257. }
  258. put_online_cpus();
  259. return -EIO;
  260. }
  261. static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
  262. {
  263. struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
  264. *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
  265. return 0;
  266. }
  267. static int release_zone(struct powercap_zone *power_zone)
  268. {
  269. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  270. struct rapl_package *rp = rd->rp;
  271. /* package zone is the last zone of a package, we can free
  272. * memory here since all children has been unregistered.
  273. */
  274. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  275. kfree(rd);
  276. rp->domains = NULL;
  277. }
  278. return 0;
  279. }
  280. static int find_nr_power_limit(struct rapl_domain *rd)
  281. {
  282. int i;
  283. for (i = 0; i < NR_POWER_LIMITS; i++) {
  284. if (rd->rpl[i].name == NULL)
  285. break;
  286. }
  287. return i;
  288. }
  289. static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
  290. {
  291. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  292. if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
  293. return -EACCES;
  294. get_online_cpus();
  295. rapl_write_data_raw(rd, PL1_ENABLE, mode);
  296. if (rapl_defaults->set_floor_freq)
  297. rapl_defaults->set_floor_freq(rd, mode);
  298. put_online_cpus();
  299. return 0;
  300. }
  301. static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
  302. {
  303. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  304. u64 val;
  305. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  306. *mode = false;
  307. return 0;
  308. }
  309. get_online_cpus();
  310. if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
  311. put_online_cpus();
  312. return -EIO;
  313. }
  314. *mode = val;
  315. put_online_cpus();
  316. return 0;
  317. }
  318. /* per RAPL domain ops, in the order of rapl_domain_type */
  319. static const struct powercap_zone_ops zone_ops[] = {
  320. /* RAPL_DOMAIN_PACKAGE */
  321. {
  322. .get_energy_uj = get_energy_counter,
  323. .get_max_energy_range_uj = get_max_energy_counter,
  324. .release = release_zone,
  325. .set_enable = set_domain_enable,
  326. .get_enable = get_domain_enable,
  327. },
  328. /* RAPL_DOMAIN_PP0 */
  329. {
  330. .get_energy_uj = get_energy_counter,
  331. .get_max_energy_range_uj = get_max_energy_counter,
  332. .release = release_zone,
  333. .set_enable = set_domain_enable,
  334. .get_enable = get_domain_enable,
  335. },
  336. /* RAPL_DOMAIN_PP1 */
  337. {
  338. .get_energy_uj = get_energy_counter,
  339. .get_max_energy_range_uj = get_max_energy_counter,
  340. .release = release_zone,
  341. .set_enable = set_domain_enable,
  342. .get_enable = get_domain_enable,
  343. },
  344. /* RAPL_DOMAIN_DRAM */
  345. {
  346. .get_energy_uj = get_energy_counter,
  347. .get_max_energy_range_uj = get_max_energy_counter,
  348. .release = release_zone,
  349. .set_enable = set_domain_enable,
  350. .get_enable = get_domain_enable,
  351. },
  352. /* RAPL_DOMAIN_PLATFORM */
  353. {
  354. .get_energy_uj = get_energy_counter,
  355. .get_max_energy_range_uj = get_max_energy_counter,
  356. .release = release_zone,
  357. .set_enable = set_domain_enable,
  358. .get_enable = get_domain_enable,
  359. },
  360. };
  361. static int set_power_limit(struct powercap_zone *power_zone, int id,
  362. u64 power_limit)
  363. {
  364. struct rapl_domain *rd;
  365. struct rapl_package *rp;
  366. int ret = 0;
  367. get_online_cpus();
  368. rd = power_zone_to_rapl_domain(power_zone);
  369. rp = rd->rp;
  370. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  371. dev_warn(&power_zone->dev, "%s locked by BIOS, monitoring only\n",
  372. rd->name);
  373. ret = -EACCES;
  374. goto set_exit;
  375. }
  376. switch (rd->rpl[id].prim_id) {
  377. case PL1_ENABLE:
  378. rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
  379. break;
  380. case PL2_ENABLE:
  381. rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
  382. break;
  383. default:
  384. ret = -EINVAL;
  385. }
  386. if (!ret)
  387. package_power_limit_irq_save(rp);
  388. set_exit:
  389. put_online_cpus();
  390. return ret;
  391. }
  392. static int get_current_power_limit(struct powercap_zone *power_zone, int id,
  393. u64 *data)
  394. {
  395. struct rapl_domain *rd;
  396. u64 val;
  397. int prim;
  398. int ret = 0;
  399. get_online_cpus();
  400. rd = power_zone_to_rapl_domain(power_zone);
  401. switch (rd->rpl[id].prim_id) {
  402. case PL1_ENABLE:
  403. prim = POWER_LIMIT1;
  404. break;
  405. case PL2_ENABLE:
  406. prim = POWER_LIMIT2;
  407. break;
  408. default:
  409. put_online_cpus();
  410. return -EINVAL;
  411. }
  412. if (rapl_read_data_raw(rd, prim, true, &val))
  413. ret = -EIO;
  414. else
  415. *data = val;
  416. put_online_cpus();
  417. return ret;
  418. }
  419. static int set_time_window(struct powercap_zone *power_zone, int id,
  420. u64 window)
  421. {
  422. struct rapl_domain *rd;
  423. int ret = 0;
  424. get_online_cpus();
  425. rd = power_zone_to_rapl_domain(power_zone);
  426. switch (rd->rpl[id].prim_id) {
  427. case PL1_ENABLE:
  428. rapl_write_data_raw(rd, TIME_WINDOW1, window);
  429. break;
  430. case PL2_ENABLE:
  431. rapl_write_data_raw(rd, TIME_WINDOW2, window);
  432. break;
  433. default:
  434. ret = -EINVAL;
  435. }
  436. put_online_cpus();
  437. return ret;
  438. }
  439. static int get_time_window(struct powercap_zone *power_zone, int id, u64 *data)
  440. {
  441. struct rapl_domain *rd;
  442. u64 val;
  443. int ret = 0;
  444. get_online_cpus();
  445. rd = power_zone_to_rapl_domain(power_zone);
  446. switch (rd->rpl[id].prim_id) {
  447. case PL1_ENABLE:
  448. ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
  449. break;
  450. case PL2_ENABLE:
  451. ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
  452. break;
  453. default:
  454. put_online_cpus();
  455. return -EINVAL;
  456. }
  457. if (!ret)
  458. *data = val;
  459. put_online_cpus();
  460. return ret;
  461. }
  462. static const char *get_constraint_name(struct powercap_zone *power_zone, int id)
  463. {
  464. struct rapl_power_limit *rpl;
  465. struct rapl_domain *rd;
  466. rd = power_zone_to_rapl_domain(power_zone);
  467. rpl = (struct rapl_power_limit *) &rd->rpl[id];
  468. return rpl->name;
  469. }
  470. static int get_max_power(struct powercap_zone *power_zone, int id,
  471. u64 *data)
  472. {
  473. struct rapl_domain *rd;
  474. u64 val;
  475. int prim;
  476. int ret = 0;
  477. get_online_cpus();
  478. rd = power_zone_to_rapl_domain(power_zone);
  479. switch (rd->rpl[id].prim_id) {
  480. case PL1_ENABLE:
  481. prim = THERMAL_SPEC_POWER;
  482. break;
  483. case PL2_ENABLE:
  484. prim = MAX_POWER;
  485. break;
  486. default:
  487. put_online_cpus();
  488. return -EINVAL;
  489. }
  490. if (rapl_read_data_raw(rd, prim, true, &val))
  491. ret = -EIO;
  492. else
  493. *data = val;
  494. put_online_cpus();
  495. return ret;
  496. }
  497. static const struct powercap_zone_constraint_ops constraint_ops = {
  498. .set_power_limit_uw = set_power_limit,
  499. .get_power_limit_uw = get_current_power_limit,
  500. .set_time_window_us = set_time_window,
  501. .get_time_window_us = get_time_window,
  502. .get_max_power_uw = get_max_power,
  503. .get_name = get_constraint_name,
  504. };
  505. /* called after domain detection and package level data are set */
  506. static void rapl_init_domains(struct rapl_package *rp)
  507. {
  508. int i;
  509. struct rapl_domain *rd = rp->domains;
  510. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  511. unsigned int mask = rp->domain_map & (1 << i);
  512. switch (mask) {
  513. case BIT(RAPL_DOMAIN_PACKAGE):
  514. rd->name = rapl_domain_names[RAPL_DOMAIN_PACKAGE];
  515. rd->id = RAPL_DOMAIN_PACKAGE;
  516. rd->msrs[0] = MSR_PKG_POWER_LIMIT;
  517. rd->msrs[1] = MSR_PKG_ENERGY_STATUS;
  518. rd->msrs[2] = MSR_PKG_PERF_STATUS;
  519. rd->msrs[3] = 0;
  520. rd->msrs[4] = MSR_PKG_POWER_INFO;
  521. rd->rpl[0].prim_id = PL1_ENABLE;
  522. rd->rpl[0].name = pl1_name;
  523. rd->rpl[1].prim_id = PL2_ENABLE;
  524. rd->rpl[1].name = pl2_name;
  525. break;
  526. case BIT(RAPL_DOMAIN_PP0):
  527. rd->name = rapl_domain_names[RAPL_DOMAIN_PP0];
  528. rd->id = RAPL_DOMAIN_PP0;
  529. rd->msrs[0] = MSR_PP0_POWER_LIMIT;
  530. rd->msrs[1] = MSR_PP0_ENERGY_STATUS;
  531. rd->msrs[2] = 0;
  532. rd->msrs[3] = MSR_PP0_POLICY;
  533. rd->msrs[4] = 0;
  534. rd->rpl[0].prim_id = PL1_ENABLE;
  535. rd->rpl[0].name = pl1_name;
  536. break;
  537. case BIT(RAPL_DOMAIN_PP1):
  538. rd->name = rapl_domain_names[RAPL_DOMAIN_PP1];
  539. rd->id = RAPL_DOMAIN_PP1;
  540. rd->msrs[0] = MSR_PP1_POWER_LIMIT;
  541. rd->msrs[1] = MSR_PP1_ENERGY_STATUS;
  542. rd->msrs[2] = 0;
  543. rd->msrs[3] = MSR_PP1_POLICY;
  544. rd->msrs[4] = 0;
  545. rd->rpl[0].prim_id = PL1_ENABLE;
  546. rd->rpl[0].name = pl1_name;
  547. break;
  548. case BIT(RAPL_DOMAIN_DRAM):
  549. rd->name = rapl_domain_names[RAPL_DOMAIN_DRAM];
  550. rd->id = RAPL_DOMAIN_DRAM;
  551. rd->msrs[0] = MSR_DRAM_POWER_LIMIT;
  552. rd->msrs[1] = MSR_DRAM_ENERGY_STATUS;
  553. rd->msrs[2] = MSR_DRAM_PERF_STATUS;
  554. rd->msrs[3] = 0;
  555. rd->msrs[4] = MSR_DRAM_POWER_INFO;
  556. rd->rpl[0].prim_id = PL1_ENABLE;
  557. rd->rpl[0].name = pl1_name;
  558. rd->domain_energy_unit =
  559. rapl_defaults->dram_domain_energy_unit;
  560. if (rd->domain_energy_unit)
  561. pr_info("DRAM domain energy unit %dpj\n",
  562. rd->domain_energy_unit);
  563. break;
  564. }
  565. if (mask) {
  566. rd->rp = rp;
  567. rd++;
  568. }
  569. }
  570. }
  571. static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type,
  572. u64 value, int to_raw)
  573. {
  574. u64 units = 1;
  575. struct rapl_package *rp = rd->rp;
  576. u64 scale = 1;
  577. switch (type) {
  578. case POWER_UNIT:
  579. units = rp->power_unit;
  580. break;
  581. case ENERGY_UNIT:
  582. scale = ENERGY_UNIT_SCALE;
  583. /* per domain unit takes precedence */
  584. if (rd && rd->domain_energy_unit)
  585. units = rd->domain_energy_unit;
  586. else
  587. units = rp->energy_unit;
  588. break;
  589. case TIME_UNIT:
  590. return rapl_defaults->compute_time_window(rp, value, to_raw);
  591. case ARBITRARY_UNIT:
  592. default:
  593. return value;
  594. };
  595. if (to_raw)
  596. return div64_u64(value, units) * scale;
  597. value *= units;
  598. return div64_u64(value, scale);
  599. }
  600. /* in the order of enum rapl_primitives */
  601. static struct rapl_primitive_info rpi[] = {
  602. /* name, mask, shift, msr index, unit divisor */
  603. PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
  604. RAPL_DOMAIN_MSR_STATUS, ENERGY_UNIT, 0),
  605. PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
  606. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  607. PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
  608. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  609. PRIMITIVE_INFO_INIT(FW_LOCK, POWER_PP_LOCK, 31,
  610. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  611. PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
  612. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  613. PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
  614. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  615. PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
  616. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  617. PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
  618. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  619. PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
  620. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  621. PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
  622. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  623. PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
  624. 0, RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  625. PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
  626. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  627. PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
  628. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  629. PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
  630. RAPL_DOMAIN_MSR_INFO, TIME_UNIT, 0),
  631. PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
  632. RAPL_DOMAIN_MSR_PERF, TIME_UNIT, 0),
  633. PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
  634. RAPL_DOMAIN_MSR_POLICY, ARBITRARY_UNIT, 0),
  635. /* non-hardware */
  636. PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
  637. RAPL_PRIMITIVE_DERIVED),
  638. {NULL, 0, 0, 0},
  639. };
  640. /* Read primitive data based on its related struct rapl_primitive_info.
  641. * if xlate flag is set, return translated data based on data units, i.e.
  642. * time, energy, and power.
  643. * RAPL MSRs are non-architectual and are laid out not consistently across
  644. * domains. Here we use primitive info to allow writing consolidated access
  645. * functions.
  646. * For a given primitive, it is processed by MSR mask and shift. Unit conversion
  647. * is pre-assigned based on RAPL unit MSRs read at init time.
  648. * 63-------------------------- 31--------------------------- 0
  649. * | xxxxx (mask) |
  650. * | |<- shift ----------------|
  651. * 63-------------------------- 31--------------------------- 0
  652. */
  653. static int rapl_read_data_raw(struct rapl_domain *rd,
  654. enum rapl_primitives prim,
  655. bool xlate, u64 *data)
  656. {
  657. u64 value, final;
  658. u32 msr;
  659. struct rapl_primitive_info *rp = &rpi[prim];
  660. int cpu;
  661. if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
  662. return -EINVAL;
  663. msr = rd->msrs[rp->id];
  664. if (!msr)
  665. return -EINVAL;
  666. cpu = rd->rp->lead_cpu;
  667. /* special-case package domain, which uses a different bit*/
  668. if (prim == FW_LOCK && rd->id == RAPL_DOMAIN_PACKAGE) {
  669. rp->mask = POWER_PACKAGE_LOCK;
  670. rp->shift = 63;
  671. }
  672. /* non-hardware data are collected by the polling thread */
  673. if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
  674. *data = rd->rdd.primitives[prim];
  675. return 0;
  676. }
  677. if (rdmsrl_safe_on_cpu(cpu, msr, &value)) {
  678. pr_debug("failed to read msr 0x%x on cpu %d\n", msr, cpu);
  679. return -EIO;
  680. }
  681. final = value & rp->mask;
  682. final = final >> rp->shift;
  683. if (xlate)
  684. *data = rapl_unit_xlate(rd, rp->unit, final, 0);
  685. else
  686. *data = final;
  687. return 0;
  688. }
  689. static int msrl_update_safe(u32 msr_no, u64 clear_mask, u64 set_mask)
  690. {
  691. int err;
  692. u64 val;
  693. err = rdmsrl_safe(msr_no, &val);
  694. if (err)
  695. goto out;
  696. val &= ~clear_mask;
  697. val |= set_mask;
  698. err = wrmsrl_safe(msr_no, val);
  699. out:
  700. return err;
  701. }
  702. static void msrl_update_func(void *info)
  703. {
  704. struct msrl_action *ma = info;
  705. ma->err = msrl_update_safe(ma->msr_no, ma->clear_mask, ma->set_mask);
  706. }
  707. /* Similar use of primitive info in the read counterpart */
  708. static int rapl_write_data_raw(struct rapl_domain *rd,
  709. enum rapl_primitives prim,
  710. unsigned long long value)
  711. {
  712. struct rapl_primitive_info *rp = &rpi[prim];
  713. int cpu;
  714. u64 bits;
  715. struct msrl_action ma;
  716. int ret;
  717. cpu = rd->rp->lead_cpu;
  718. bits = rapl_unit_xlate(rd, rp->unit, value, 1);
  719. bits |= bits << rp->shift;
  720. memset(&ma, 0, sizeof(ma));
  721. ma.msr_no = rd->msrs[rp->id];
  722. ma.clear_mask = rp->mask;
  723. ma.set_mask = bits;
  724. ret = smp_call_function_single(cpu, msrl_update_func, &ma, 1);
  725. if (ret)
  726. WARN_ON_ONCE(ret);
  727. else
  728. ret = ma.err;
  729. return ret;
  730. }
  731. /*
  732. * Raw RAPL data stored in MSRs are in certain scales. We need to
  733. * convert them into standard units based on the units reported in
  734. * the RAPL unit MSRs. This is specific to CPUs as the method to
  735. * calculate units differ on different CPUs.
  736. * We convert the units to below format based on CPUs.
  737. * i.e.
  738. * energy unit: picoJoules : Represented in picoJoules by default
  739. * power unit : microWatts : Represented in milliWatts by default
  740. * time unit : microseconds: Represented in seconds by default
  741. */
  742. static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
  743. {
  744. u64 msr_val;
  745. u32 value;
  746. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  747. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  748. MSR_RAPL_POWER_UNIT, cpu);
  749. return -ENODEV;
  750. }
  751. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  752. rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
  753. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  754. rp->power_unit = 1000000 / (1 << value);
  755. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  756. rp->time_unit = 1000000 / (1 << value);
  757. pr_debug("Core CPU package %d energy=%dpJ, time=%dus, power=%duW\n",
  758. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  759. return 0;
  760. }
  761. static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
  762. {
  763. u64 msr_val;
  764. u32 value;
  765. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  766. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  767. MSR_RAPL_POWER_UNIT, cpu);
  768. return -ENODEV;
  769. }
  770. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  771. rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
  772. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  773. rp->power_unit = (1 << value) * 1000;
  774. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  775. rp->time_unit = 1000000 / (1 << value);
  776. pr_debug("Atom package %d energy=%dpJ, time=%dus, power=%duW\n",
  777. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  778. return 0;
  779. }
  780. static void power_limit_irq_save_cpu(void *info)
  781. {
  782. u32 l, h = 0;
  783. struct rapl_package *rp = (struct rapl_package *)info;
  784. /* save the state of PLN irq mask bit before disabling it */
  785. rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  786. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
  787. rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
  788. rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
  789. }
  790. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  791. wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  792. }
  793. /* REVISIT:
  794. * When package power limit is set artificially low by RAPL, LVT
  795. * thermal interrupt for package power limit should be ignored
  796. * since we are not really exceeding the real limit. The intention
  797. * is to avoid excessive interrupts while we are trying to save power.
  798. * A useful feature might be routing the package_power_limit interrupt
  799. * to userspace via eventfd. once we have a usecase, this is simple
  800. * to do by adding an atomic notifier.
  801. */
  802. static void package_power_limit_irq_save(struct rapl_package *rp)
  803. {
  804. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  805. return;
  806. smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1);
  807. }
  808. static void power_limit_irq_restore_cpu(void *info)
  809. {
  810. u32 l, h = 0;
  811. struct rapl_package *rp = (struct rapl_package *)info;
  812. rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  813. if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
  814. l |= PACKAGE_THERM_INT_PLN_ENABLE;
  815. else
  816. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  817. wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  818. }
  819. /* restore per package power limit interrupt enable state */
  820. static void package_power_limit_irq_restore(struct rapl_package *rp)
  821. {
  822. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  823. return;
  824. /* irq enable state not saved, nothing to restore */
  825. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
  826. return;
  827. smp_call_function_single(rp->lead_cpu, power_limit_irq_restore_cpu, rp, 1);
  828. }
  829. static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
  830. {
  831. int nr_powerlimit = find_nr_power_limit(rd);
  832. /* always enable clamp such that p-state can go below OS requested
  833. * range. power capping priority over guranteed frequency.
  834. */
  835. rapl_write_data_raw(rd, PL1_CLAMP, mode);
  836. /* some domains have pl2 */
  837. if (nr_powerlimit > 1) {
  838. rapl_write_data_raw(rd, PL2_ENABLE, mode);
  839. rapl_write_data_raw(rd, PL2_CLAMP, mode);
  840. }
  841. }
  842. static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
  843. {
  844. static u32 power_ctrl_orig_val;
  845. u32 mdata;
  846. if (!rapl_defaults->floor_freq_reg_addr) {
  847. pr_err("Invalid floor frequency config register\n");
  848. return;
  849. }
  850. if (!power_ctrl_orig_val)
  851. iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ,
  852. rapl_defaults->floor_freq_reg_addr,
  853. &power_ctrl_orig_val);
  854. mdata = power_ctrl_orig_val;
  855. if (enable) {
  856. mdata &= ~(0x7f << 8);
  857. mdata |= 1 << 8;
  858. }
  859. iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE,
  860. rapl_defaults->floor_freq_reg_addr, mdata);
  861. }
  862. static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
  863. bool to_raw)
  864. {
  865. u64 f, y; /* fraction and exp. used for time unit */
  866. /*
  867. * Special processing based on 2^Y*(1+F/4), refer
  868. * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
  869. */
  870. if (!to_raw) {
  871. f = (value & 0x60) >> 5;
  872. y = value & 0x1f;
  873. value = (1 << y) * (4 + f) * rp->time_unit / 4;
  874. } else {
  875. do_div(value, rp->time_unit);
  876. y = ilog2(value);
  877. f = div64_u64(4 * (value - (1 << y)), 1 << y);
  878. value = (y & 0x1f) | ((f & 0x3) << 5);
  879. }
  880. return value;
  881. }
  882. static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
  883. bool to_raw)
  884. {
  885. /*
  886. * Atom time unit encoding is straight forward val * time_unit,
  887. * where time_unit is default to 1 sec. Never 0.
  888. */
  889. if (!to_raw)
  890. return (value) ? value *= rp->time_unit : rp->time_unit;
  891. else
  892. value = div64_u64(value, rp->time_unit);
  893. return value;
  894. }
  895. static const struct rapl_defaults rapl_defaults_core = {
  896. .floor_freq_reg_addr = 0,
  897. .check_unit = rapl_check_unit_core,
  898. .set_floor_freq = set_floor_freq_default,
  899. .compute_time_window = rapl_compute_time_window_core,
  900. };
  901. static const struct rapl_defaults rapl_defaults_hsw_server = {
  902. .check_unit = rapl_check_unit_core,
  903. .set_floor_freq = set_floor_freq_default,
  904. .compute_time_window = rapl_compute_time_window_core,
  905. .dram_domain_energy_unit = 15300,
  906. };
  907. static const struct rapl_defaults rapl_defaults_byt = {
  908. .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT,
  909. .check_unit = rapl_check_unit_atom,
  910. .set_floor_freq = set_floor_freq_atom,
  911. .compute_time_window = rapl_compute_time_window_atom,
  912. };
  913. static const struct rapl_defaults rapl_defaults_tng = {
  914. .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG,
  915. .check_unit = rapl_check_unit_atom,
  916. .set_floor_freq = set_floor_freq_atom,
  917. .compute_time_window = rapl_compute_time_window_atom,
  918. };
  919. static const struct rapl_defaults rapl_defaults_ann = {
  920. .floor_freq_reg_addr = 0,
  921. .check_unit = rapl_check_unit_atom,
  922. .set_floor_freq = NULL,
  923. .compute_time_window = rapl_compute_time_window_atom,
  924. };
  925. static const struct rapl_defaults rapl_defaults_cht = {
  926. .floor_freq_reg_addr = 0,
  927. .check_unit = rapl_check_unit_atom,
  928. .set_floor_freq = NULL,
  929. .compute_time_window = rapl_compute_time_window_atom,
  930. };
  931. #define RAPL_CPU(_model, _ops) { \
  932. .vendor = X86_VENDOR_INTEL, \
  933. .family = 6, \
  934. .model = _model, \
  935. .driver_data = (kernel_ulong_t)&_ops, \
  936. }
  937. static const struct x86_cpu_id rapl_ids[] __initconst = {
  938. RAPL_CPU(0x2a, rapl_defaults_core),/* Sandy Bridge */
  939. RAPL_CPU(0x2d, rapl_defaults_core),/* Sandy Bridge EP */
  940. RAPL_CPU(0x37, rapl_defaults_byt),/* Valleyview */
  941. RAPL_CPU(0x3a, rapl_defaults_core),/* Ivy Bridge */
  942. RAPL_CPU(0x3c, rapl_defaults_core),/* Haswell */
  943. RAPL_CPU(0x3d, rapl_defaults_core),/* Broadwell */
  944. RAPL_CPU(0x3f, rapl_defaults_hsw_server),/* Haswell servers */
  945. RAPL_CPU(0x4f, rapl_defaults_hsw_server),/* Broadwell servers */
  946. RAPL_CPU(0x45, rapl_defaults_core),/* Haswell ULT */
  947. RAPL_CPU(0x46, rapl_defaults_core),/* Haswell */
  948. RAPL_CPU(0x47, rapl_defaults_core),/* Broadwell-H */
  949. RAPL_CPU(0x4E, rapl_defaults_core),/* Skylake */
  950. RAPL_CPU(0x4C, rapl_defaults_cht),/* Braswell/Cherryview */
  951. RAPL_CPU(0x4A, rapl_defaults_tng),/* Tangier */
  952. RAPL_CPU(0x56, rapl_defaults_core),/* Future Xeon */
  953. RAPL_CPU(0x5A, rapl_defaults_ann),/* Annidale */
  954. RAPL_CPU(0X5C, rapl_defaults_core),/* Broxton */
  955. RAPL_CPU(0x5E, rapl_defaults_core),/* Skylake-H/S */
  956. RAPL_CPU(0x57, rapl_defaults_hsw_server),/* Knights Landing */
  957. RAPL_CPU(0x8E, rapl_defaults_core),/* Kabylake */
  958. RAPL_CPU(0x9E, rapl_defaults_core),/* Kabylake */
  959. {}
  960. };
  961. MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
  962. /* read once for all raw primitive data for all packages, domains */
  963. static void rapl_update_domain_data(void)
  964. {
  965. int dmn, prim;
  966. u64 val;
  967. struct rapl_package *rp;
  968. list_for_each_entry(rp, &rapl_packages, plist) {
  969. for (dmn = 0; dmn < rp->nr_domains; dmn++) {
  970. pr_debug("update package %d domain %s data\n", rp->id,
  971. rp->domains[dmn].name);
  972. /* exclude non-raw primitives */
  973. for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++)
  974. if (!rapl_read_data_raw(&rp->domains[dmn], prim,
  975. rpi[prim].unit,
  976. &val))
  977. rp->domains[dmn].rdd.primitives[prim] =
  978. val;
  979. }
  980. }
  981. }
  982. static int rapl_unregister_powercap(void)
  983. {
  984. struct rapl_package *rp;
  985. struct rapl_domain *rd, *rd_package = NULL;
  986. /* unregister all active rapl packages from the powercap layer,
  987. * hotplug lock held
  988. */
  989. list_for_each_entry(rp, &rapl_packages, plist) {
  990. package_power_limit_irq_restore(rp);
  991. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  992. rd++) {
  993. pr_debug("remove package, undo power limit on %d: %s\n",
  994. rp->id, rd->name);
  995. rapl_write_data_raw(rd, PL1_ENABLE, 0);
  996. rapl_write_data_raw(rd, PL1_CLAMP, 0);
  997. if (find_nr_power_limit(rd) > 1) {
  998. rapl_write_data_raw(rd, PL2_ENABLE, 0);
  999. rapl_write_data_raw(rd, PL2_CLAMP, 0);
  1000. }
  1001. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1002. rd_package = rd;
  1003. continue;
  1004. }
  1005. powercap_unregister_zone(control_type, &rd->power_zone);
  1006. }
  1007. /* do the package zone last */
  1008. if (rd_package)
  1009. powercap_unregister_zone(control_type,
  1010. &rd_package->power_zone);
  1011. }
  1012. if (platform_rapl_domain) {
  1013. powercap_unregister_zone(control_type,
  1014. &platform_rapl_domain->power_zone);
  1015. kfree(platform_rapl_domain);
  1016. }
  1017. powercap_unregister_control_type(control_type);
  1018. return 0;
  1019. }
  1020. static int rapl_package_register_powercap(struct rapl_package *rp)
  1021. {
  1022. struct rapl_domain *rd;
  1023. int ret = 0;
  1024. char dev_name[17]; /* max domain name = 7 + 1 + 8 for int + 1 for null*/
  1025. struct powercap_zone *power_zone = NULL;
  1026. int nr_pl;
  1027. /* first we register package domain as the parent zone*/
  1028. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1029. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1030. nr_pl = find_nr_power_limit(rd);
  1031. pr_debug("register socket %d package domain %s\n",
  1032. rp->id, rd->name);
  1033. memset(dev_name, 0, sizeof(dev_name));
  1034. snprintf(dev_name, sizeof(dev_name), "%s-%d",
  1035. rd->name, rp->id);
  1036. power_zone = powercap_register_zone(&rd->power_zone,
  1037. control_type,
  1038. dev_name, NULL,
  1039. &zone_ops[rd->id],
  1040. nr_pl,
  1041. &constraint_ops);
  1042. if (IS_ERR(power_zone)) {
  1043. pr_debug("failed to register package, %d\n",
  1044. rp->id);
  1045. ret = PTR_ERR(power_zone);
  1046. goto exit_package;
  1047. }
  1048. /* track parent zone in per package/socket data */
  1049. rp->power_zone = power_zone;
  1050. /* done, only one package domain per socket */
  1051. break;
  1052. }
  1053. }
  1054. if (!power_zone) {
  1055. pr_err("no package domain found, unknown topology!\n");
  1056. ret = -ENODEV;
  1057. goto exit_package;
  1058. }
  1059. /* now register domains as children of the socket/package*/
  1060. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1061. if (rd->id == RAPL_DOMAIN_PACKAGE)
  1062. continue;
  1063. /* number of power limits per domain varies */
  1064. nr_pl = find_nr_power_limit(rd);
  1065. power_zone = powercap_register_zone(&rd->power_zone,
  1066. control_type, rd->name,
  1067. rp->power_zone,
  1068. &zone_ops[rd->id], nr_pl,
  1069. &constraint_ops);
  1070. if (IS_ERR(power_zone)) {
  1071. pr_debug("failed to register power_zone, %d:%s:%s\n",
  1072. rp->id, rd->name, dev_name);
  1073. ret = PTR_ERR(power_zone);
  1074. goto err_cleanup;
  1075. }
  1076. }
  1077. exit_package:
  1078. return ret;
  1079. err_cleanup:
  1080. /* clean up previously initialized domains within the package if we
  1081. * failed after the first domain setup.
  1082. */
  1083. while (--rd >= rp->domains) {
  1084. pr_debug("unregister package %d domain %s\n", rp->id, rd->name);
  1085. powercap_unregister_zone(control_type, &rd->power_zone);
  1086. }
  1087. return ret;
  1088. }
  1089. static int rapl_register_psys(void)
  1090. {
  1091. struct rapl_domain *rd;
  1092. struct powercap_zone *power_zone;
  1093. u64 val;
  1094. if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_ENERGY_STATUS, &val) || !val)
  1095. return -ENODEV;
  1096. if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_POWER_LIMIT, &val) || !val)
  1097. return -ENODEV;
  1098. rd = kzalloc(sizeof(*rd), GFP_KERNEL);
  1099. if (!rd)
  1100. return -ENOMEM;
  1101. rd->name = rapl_domain_names[RAPL_DOMAIN_PLATFORM];
  1102. rd->id = RAPL_DOMAIN_PLATFORM;
  1103. rd->msrs[0] = MSR_PLATFORM_POWER_LIMIT;
  1104. rd->msrs[1] = MSR_PLATFORM_ENERGY_STATUS;
  1105. rd->rpl[0].prim_id = PL1_ENABLE;
  1106. rd->rpl[0].name = pl1_name;
  1107. rd->rpl[1].prim_id = PL2_ENABLE;
  1108. rd->rpl[1].name = pl2_name;
  1109. rd->rp = find_package_by_id(0);
  1110. power_zone = powercap_register_zone(&rd->power_zone, control_type,
  1111. "psys", NULL,
  1112. &zone_ops[RAPL_DOMAIN_PLATFORM],
  1113. 2, &constraint_ops);
  1114. if (IS_ERR(power_zone)) {
  1115. kfree(rd);
  1116. return PTR_ERR(power_zone);
  1117. }
  1118. platform_rapl_domain = rd;
  1119. return 0;
  1120. }
  1121. static int rapl_register_powercap(void)
  1122. {
  1123. struct rapl_domain *rd;
  1124. struct rapl_package *rp;
  1125. int ret = 0;
  1126. control_type = powercap_register_control_type(NULL, "intel-rapl", NULL);
  1127. if (IS_ERR(control_type)) {
  1128. pr_debug("failed to register powercap control_type.\n");
  1129. return PTR_ERR(control_type);
  1130. }
  1131. /* read the initial data */
  1132. rapl_update_domain_data();
  1133. list_for_each_entry(rp, &rapl_packages, plist)
  1134. if (rapl_package_register_powercap(rp))
  1135. goto err_cleanup_package;
  1136. /* Don't bail out if PSys is not supported */
  1137. rapl_register_psys();
  1138. return ret;
  1139. err_cleanup_package:
  1140. /* clean up previously initialized packages */
  1141. list_for_each_entry_continue_reverse(rp, &rapl_packages, plist) {
  1142. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  1143. rd++) {
  1144. pr_debug("unregister zone/package %d, %s domain\n",
  1145. rp->id, rd->name);
  1146. powercap_unregister_zone(control_type, &rd->power_zone);
  1147. }
  1148. }
  1149. return ret;
  1150. }
  1151. static int rapl_check_domain(int cpu, int domain)
  1152. {
  1153. unsigned msr;
  1154. u64 val = 0;
  1155. switch (domain) {
  1156. case RAPL_DOMAIN_PACKAGE:
  1157. msr = MSR_PKG_ENERGY_STATUS;
  1158. break;
  1159. case RAPL_DOMAIN_PP0:
  1160. msr = MSR_PP0_ENERGY_STATUS;
  1161. break;
  1162. case RAPL_DOMAIN_PP1:
  1163. msr = MSR_PP1_ENERGY_STATUS;
  1164. break;
  1165. case RAPL_DOMAIN_DRAM:
  1166. msr = MSR_DRAM_ENERGY_STATUS;
  1167. break;
  1168. case RAPL_DOMAIN_PLATFORM:
  1169. /* PSYS(PLATFORM) is not a CPU domain, so avoid printng error */
  1170. return -EINVAL;
  1171. default:
  1172. pr_err("invalid domain id %d\n", domain);
  1173. return -EINVAL;
  1174. }
  1175. /* make sure domain counters are available and contains non-zero
  1176. * values, otherwise skip it.
  1177. */
  1178. if (rdmsrl_safe_on_cpu(cpu, msr, &val) || !val)
  1179. return -ENODEV;
  1180. return 0;
  1181. }
  1182. /* Detect active and valid domains for the given CPU, caller must
  1183. * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
  1184. */
  1185. static int rapl_detect_domains(struct rapl_package *rp, int cpu)
  1186. {
  1187. int i;
  1188. int ret = 0;
  1189. struct rapl_domain *rd;
  1190. u64 locked;
  1191. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  1192. /* use physical package id to read counters */
  1193. if (!rapl_check_domain(cpu, i)) {
  1194. rp->domain_map |= 1 << i;
  1195. pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
  1196. }
  1197. }
  1198. rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
  1199. if (!rp->nr_domains) {
  1200. pr_err("no valid rapl domains found in package %d\n", rp->id);
  1201. ret = -ENODEV;
  1202. goto done;
  1203. }
  1204. pr_debug("found %d domains on package %d\n", rp->nr_domains, rp->id);
  1205. rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
  1206. GFP_KERNEL);
  1207. if (!rp->domains) {
  1208. ret = -ENOMEM;
  1209. goto done;
  1210. }
  1211. rapl_init_domains(rp);
  1212. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1213. /* check if the domain is locked by BIOS */
  1214. ret = rapl_read_data_raw(rd, FW_LOCK, false, &locked);
  1215. if (ret)
  1216. return ret;
  1217. if (locked) {
  1218. pr_info("RAPL package %d domain %s locked by BIOS\n",
  1219. rp->id, rd->name);
  1220. rd->state |= DOMAIN_STATE_BIOS_LOCKED;
  1221. }
  1222. }
  1223. done:
  1224. return ret;
  1225. }
  1226. static bool is_package_new(int package)
  1227. {
  1228. struct rapl_package *rp;
  1229. /* caller prevents cpu hotplug, there will be no new packages added
  1230. * or deleted while traversing the package list, no need for locking.
  1231. */
  1232. list_for_each_entry(rp, &rapl_packages, plist)
  1233. if (package == rp->id)
  1234. return false;
  1235. return true;
  1236. }
  1237. /* RAPL interface can be made of a two-level hierarchy: package level and domain
  1238. * level. We first detect the number of packages then domains of each package.
  1239. * We have to consider the possiblity of CPU online/offline due to hotplug and
  1240. * other scenarios.
  1241. */
  1242. static int rapl_detect_topology(void)
  1243. {
  1244. int i;
  1245. int phy_package_id;
  1246. struct rapl_package *new_package, *rp;
  1247. for_each_online_cpu(i) {
  1248. phy_package_id = topology_physical_package_id(i);
  1249. if (is_package_new(phy_package_id)) {
  1250. new_package = kzalloc(sizeof(*rp), GFP_KERNEL);
  1251. if (!new_package) {
  1252. rapl_cleanup_data();
  1253. return -ENOMEM;
  1254. }
  1255. /* add the new package to the list */
  1256. new_package->id = phy_package_id;
  1257. new_package->nr_cpus = 1;
  1258. /* use the first active cpu of the package to access */
  1259. new_package->lead_cpu = i;
  1260. /* check if the package contains valid domains */
  1261. if (rapl_detect_domains(new_package, i) ||
  1262. rapl_defaults->check_unit(new_package, i)) {
  1263. kfree(new_package->domains);
  1264. kfree(new_package);
  1265. /* free up the packages already initialized */
  1266. rapl_cleanup_data();
  1267. return -ENODEV;
  1268. }
  1269. INIT_LIST_HEAD(&new_package->plist);
  1270. list_add(&new_package->plist, &rapl_packages);
  1271. } else {
  1272. rp = find_package_by_id(phy_package_id);
  1273. if (rp)
  1274. ++rp->nr_cpus;
  1275. }
  1276. }
  1277. return 0;
  1278. }
  1279. /* called from CPU hotplug notifier, hotplug lock held */
  1280. static void rapl_remove_package(struct rapl_package *rp)
  1281. {
  1282. struct rapl_domain *rd, *rd_package = NULL;
  1283. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1284. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1285. rd_package = rd;
  1286. continue;
  1287. }
  1288. pr_debug("remove package %d, %s domain\n", rp->id, rd->name);
  1289. powercap_unregister_zone(control_type, &rd->power_zone);
  1290. }
  1291. /* do parent zone last */
  1292. powercap_unregister_zone(control_type, &rd_package->power_zone);
  1293. list_del(&rp->plist);
  1294. kfree(rp);
  1295. }
  1296. /* called from CPU hotplug notifier, hotplug lock held */
  1297. static int rapl_add_package(int cpu)
  1298. {
  1299. int ret = 0;
  1300. int phy_package_id;
  1301. struct rapl_package *rp;
  1302. phy_package_id = topology_physical_package_id(cpu);
  1303. rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
  1304. if (!rp)
  1305. return -ENOMEM;
  1306. /* add the new package to the list */
  1307. rp->id = phy_package_id;
  1308. rp->nr_cpus = 1;
  1309. rp->lead_cpu = cpu;
  1310. /* check if the package contains valid domains */
  1311. if (rapl_detect_domains(rp, cpu) ||
  1312. rapl_defaults->check_unit(rp, cpu)) {
  1313. ret = -ENODEV;
  1314. goto err_free_package;
  1315. }
  1316. if (!rapl_package_register_powercap(rp)) {
  1317. INIT_LIST_HEAD(&rp->plist);
  1318. list_add(&rp->plist, &rapl_packages);
  1319. return ret;
  1320. }
  1321. err_free_package:
  1322. kfree(rp->domains);
  1323. kfree(rp);
  1324. return ret;
  1325. }
  1326. /* Handles CPU hotplug on multi-socket systems.
  1327. * If a CPU goes online as the first CPU of the physical package
  1328. * we add the RAPL package to the system. Similarly, when the last
  1329. * CPU of the package is removed, we remove the RAPL package and its
  1330. * associated domains. Cooling devices are handled accordingly at
  1331. * per-domain level.
  1332. */
  1333. static int rapl_cpu_callback(struct notifier_block *nfb,
  1334. unsigned long action, void *hcpu)
  1335. {
  1336. unsigned long cpu = (unsigned long)hcpu;
  1337. int phy_package_id;
  1338. struct rapl_package *rp;
  1339. int lead_cpu;
  1340. phy_package_id = topology_physical_package_id(cpu);
  1341. switch (action) {
  1342. case CPU_ONLINE:
  1343. case CPU_ONLINE_FROZEN:
  1344. case CPU_DOWN_FAILED:
  1345. case CPU_DOWN_FAILED_FROZEN:
  1346. rp = find_package_by_id(phy_package_id);
  1347. if (rp)
  1348. ++rp->nr_cpus;
  1349. else
  1350. rapl_add_package(cpu);
  1351. break;
  1352. case CPU_DOWN_PREPARE:
  1353. case CPU_DOWN_PREPARE_FROZEN:
  1354. rp = find_package_by_id(phy_package_id);
  1355. if (!rp)
  1356. break;
  1357. if (--rp->nr_cpus == 0)
  1358. rapl_remove_package(rp);
  1359. else if (cpu == rp->lead_cpu) {
  1360. /* choose another active cpu in the package */
  1361. lead_cpu = cpumask_any_but(topology_core_cpumask(cpu), cpu);
  1362. if (lead_cpu < nr_cpu_ids)
  1363. rp->lead_cpu = lead_cpu;
  1364. else /* should never go here */
  1365. pr_err("no active cpu available for package %d\n",
  1366. phy_package_id);
  1367. }
  1368. }
  1369. return NOTIFY_OK;
  1370. }
  1371. static struct notifier_block rapl_cpu_notifier = {
  1372. .notifier_call = rapl_cpu_callback,
  1373. };
  1374. static int __init rapl_init(void)
  1375. {
  1376. int ret = 0;
  1377. const struct x86_cpu_id *id;
  1378. id = x86_match_cpu(rapl_ids);
  1379. if (!id) {
  1380. pr_err("driver does not support CPU family %d model %d\n",
  1381. boot_cpu_data.x86, boot_cpu_data.x86_model);
  1382. return -ENODEV;
  1383. }
  1384. rapl_defaults = (struct rapl_defaults *)id->driver_data;
  1385. cpu_notifier_register_begin();
  1386. /* prevent CPU hotplug during detection */
  1387. get_online_cpus();
  1388. ret = rapl_detect_topology();
  1389. if (ret)
  1390. goto done;
  1391. if (rapl_register_powercap()) {
  1392. rapl_cleanup_data();
  1393. ret = -ENODEV;
  1394. goto done;
  1395. }
  1396. __register_hotcpu_notifier(&rapl_cpu_notifier);
  1397. done:
  1398. put_online_cpus();
  1399. cpu_notifier_register_done();
  1400. return ret;
  1401. }
  1402. static void __exit rapl_exit(void)
  1403. {
  1404. cpu_notifier_register_begin();
  1405. get_online_cpus();
  1406. __unregister_hotcpu_notifier(&rapl_cpu_notifier);
  1407. rapl_unregister_powercap();
  1408. rapl_cleanup_data();
  1409. put_online_cpus();
  1410. cpu_notifier_register_done();
  1411. }
  1412. module_init(rapl_init);
  1413. module_exit(rapl_exit);
  1414. MODULE_DESCRIPTION("Driver for Intel RAPL (Running Average Power Limit)");
  1415. MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
  1416. MODULE_LICENSE("GPL v2");