pinctrl-stm32.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192
  1. /*
  2. * Copyright (C) Maxime Coquelin 2015
  3. * Author: Maxime Coquelin <mcoquelin.stm32@gmail.com>
  4. * License terms: GNU General Public License (GPL), version 2
  5. *
  6. * Heavily based on Mediatek's pinctrl driver
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/gpio/driver.h>
  10. #include <linux/io.h>
  11. #include <linux/irq.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/pinctrl/consumer.h>
  19. #include <linux/pinctrl/machine.h>
  20. #include <linux/pinctrl/pinconf.h>
  21. #include <linux/pinctrl/pinconf-generic.h>
  22. #include <linux/pinctrl/pinctrl.h>
  23. #include <linux/pinctrl/pinmux.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/regmap.h>
  26. #include <linux/reset.h>
  27. #include <linux/slab.h>
  28. #include "../core.h"
  29. #include "../pinconf.h"
  30. #include "../pinctrl-utils.h"
  31. #include "pinctrl-stm32.h"
  32. #define STM32_GPIO_MODER 0x00
  33. #define STM32_GPIO_TYPER 0x04
  34. #define STM32_GPIO_SPEEDR 0x08
  35. #define STM32_GPIO_PUPDR 0x0c
  36. #define STM32_GPIO_IDR 0x10
  37. #define STM32_GPIO_ODR 0x14
  38. #define STM32_GPIO_BSRR 0x18
  39. #define STM32_GPIO_LCKR 0x1c
  40. #define STM32_GPIO_AFRL 0x20
  41. #define STM32_GPIO_AFRH 0x24
  42. #define STM32_GPIO_PINS_PER_BANK 16
  43. #define STM32_GPIO_IRQ_LINE 16
  44. #define gpio_range_to_bank(chip) \
  45. container_of(chip, struct stm32_gpio_bank, range)
  46. static const char * const stm32_gpio_functions[] = {
  47. "gpio", "af0", "af1",
  48. "af2", "af3", "af4",
  49. "af5", "af6", "af7",
  50. "af8", "af9", "af10",
  51. "af11", "af12", "af13",
  52. "af14", "af15", "analog",
  53. };
  54. struct stm32_pinctrl_group {
  55. const char *name;
  56. unsigned long config;
  57. unsigned pin;
  58. };
  59. struct stm32_gpio_bank {
  60. void __iomem *base;
  61. struct clk *clk;
  62. spinlock_t lock;
  63. struct gpio_chip gpio_chip;
  64. struct pinctrl_gpio_range range;
  65. struct fwnode_handle *fwnode;
  66. struct irq_domain *domain;
  67. u32 bank_nr;
  68. };
  69. struct stm32_pinctrl {
  70. struct device *dev;
  71. struct pinctrl_dev *pctl_dev;
  72. struct pinctrl_desc pctl_desc;
  73. struct stm32_pinctrl_group *groups;
  74. unsigned ngroups;
  75. const char **grp_names;
  76. struct stm32_gpio_bank *banks;
  77. unsigned nbanks;
  78. const struct stm32_pinctrl_match_data *match_data;
  79. struct irq_domain *domain;
  80. struct regmap *regmap;
  81. struct regmap_field *irqmux[STM32_GPIO_PINS_PER_BANK];
  82. };
  83. static inline int stm32_gpio_pin(int gpio)
  84. {
  85. return gpio % STM32_GPIO_PINS_PER_BANK;
  86. }
  87. static inline u32 stm32_gpio_get_mode(u32 function)
  88. {
  89. switch (function) {
  90. case STM32_PIN_GPIO:
  91. return 0;
  92. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  93. return 2;
  94. case STM32_PIN_ANALOG:
  95. return 3;
  96. }
  97. return 0;
  98. }
  99. static inline u32 stm32_gpio_get_alt(u32 function)
  100. {
  101. switch (function) {
  102. case STM32_PIN_GPIO:
  103. return 0;
  104. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  105. return function - 1;
  106. case STM32_PIN_ANALOG:
  107. return 0;
  108. }
  109. return 0;
  110. }
  111. /* GPIO functions */
  112. static inline void __stm32_gpio_set(struct stm32_gpio_bank *bank,
  113. unsigned offset, int value)
  114. {
  115. if (!value)
  116. offset += STM32_GPIO_PINS_PER_BANK;
  117. clk_enable(bank->clk);
  118. writel_relaxed(BIT(offset), bank->base + STM32_GPIO_BSRR);
  119. clk_disable(bank->clk);
  120. }
  121. static int stm32_gpio_request(struct gpio_chip *chip, unsigned offset)
  122. {
  123. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  124. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  125. struct pinctrl_gpio_range *range;
  126. int pin = offset + (bank->bank_nr * STM32_GPIO_PINS_PER_BANK);
  127. range = pinctrl_find_gpio_range_from_pin_nolock(pctl->pctl_dev, pin);
  128. if (!range) {
  129. dev_err(pctl->dev, "pin %d not in range.\n", pin);
  130. return -EINVAL;
  131. }
  132. return pinctrl_gpio_request(chip->base + offset);
  133. }
  134. static void stm32_gpio_free(struct gpio_chip *chip, unsigned offset)
  135. {
  136. pinctrl_gpio_free(chip->base + offset);
  137. }
  138. static int stm32_gpio_get(struct gpio_chip *chip, unsigned offset)
  139. {
  140. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  141. int ret;
  142. clk_enable(bank->clk);
  143. ret = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) & BIT(offset));
  144. clk_disable(bank->clk);
  145. return ret;
  146. }
  147. static void stm32_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  148. {
  149. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  150. __stm32_gpio_set(bank, offset, value);
  151. }
  152. static int stm32_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  153. {
  154. return pinctrl_gpio_direction_input(chip->base + offset);
  155. }
  156. static int stm32_gpio_direction_output(struct gpio_chip *chip,
  157. unsigned offset, int value)
  158. {
  159. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  160. __stm32_gpio_set(bank, offset, value);
  161. pinctrl_gpio_direction_output(chip->base + offset);
  162. return 0;
  163. }
  164. static int stm32_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
  165. {
  166. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  167. struct irq_fwspec fwspec;
  168. fwspec.fwnode = bank->fwnode;
  169. fwspec.param_count = 2;
  170. fwspec.param[0] = offset;
  171. fwspec.param[1] = IRQ_TYPE_NONE;
  172. return irq_create_fwspec_mapping(&fwspec);
  173. }
  174. static int stm32_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
  175. {
  176. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  177. int pin = stm32_gpio_pin(offset);
  178. int ret;
  179. u32 mode, alt;
  180. stm32_pmx_get_mode(bank, pin, &mode, &alt);
  181. if ((alt == 0) && (mode == 0))
  182. ret = 1;
  183. else if ((alt == 0) && (mode == 1))
  184. ret = 0;
  185. else
  186. ret = -EINVAL;
  187. return ret;
  188. }
  189. static const struct gpio_chip stm32_gpio_template = {
  190. .request = stm32_gpio_request,
  191. .free = stm32_gpio_free,
  192. .get = stm32_gpio_get,
  193. .set = stm32_gpio_set,
  194. .direction_input = stm32_gpio_direction_input,
  195. .direction_output = stm32_gpio_direction_output,
  196. .to_irq = stm32_gpio_to_irq,
  197. .get_direction = stm32_gpio_get_direction,
  198. };
  199. static int stm32_gpio_irq_request_resources(struct irq_data *irq_data)
  200. {
  201. struct stm32_gpio_bank *bank = irq_data->domain->host_data;
  202. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  203. int ret;
  204. ret = stm32_gpio_direction_input(&bank->gpio_chip, irq_data->hwirq);
  205. if (ret)
  206. return ret;
  207. ret = gpiochip_lock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  208. if (ret) {
  209. dev_err(pctl->dev, "unable to lock HW IRQ %lu for IRQ\n",
  210. irq_data->hwirq);
  211. return ret;
  212. }
  213. return 0;
  214. }
  215. static void stm32_gpio_irq_release_resources(struct irq_data *irq_data)
  216. {
  217. struct stm32_gpio_bank *bank = irq_data->domain->host_data;
  218. gpiochip_unlock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  219. }
  220. static struct irq_chip stm32_gpio_irq_chip = {
  221. .name = "stm32gpio",
  222. .irq_eoi = irq_chip_eoi_parent,
  223. .irq_mask = irq_chip_mask_parent,
  224. .irq_unmask = irq_chip_unmask_parent,
  225. .irq_set_type = irq_chip_set_type_parent,
  226. .irq_request_resources = stm32_gpio_irq_request_resources,
  227. .irq_release_resources = stm32_gpio_irq_release_resources,
  228. };
  229. static int stm32_gpio_domain_translate(struct irq_domain *d,
  230. struct irq_fwspec *fwspec,
  231. unsigned long *hwirq,
  232. unsigned int *type)
  233. {
  234. if ((fwspec->param_count != 2) ||
  235. (fwspec->param[0] >= STM32_GPIO_IRQ_LINE))
  236. return -EINVAL;
  237. *hwirq = fwspec->param[0];
  238. *type = fwspec->param[1];
  239. return 0;
  240. }
  241. static void stm32_gpio_domain_activate(struct irq_domain *d,
  242. struct irq_data *irq_data)
  243. {
  244. struct stm32_gpio_bank *bank = d->host_data;
  245. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  246. regmap_field_write(pctl->irqmux[irq_data->hwirq], bank->bank_nr);
  247. }
  248. static int stm32_gpio_domain_alloc(struct irq_domain *d,
  249. unsigned int virq,
  250. unsigned int nr_irqs, void *data)
  251. {
  252. struct stm32_gpio_bank *bank = d->host_data;
  253. struct irq_fwspec *fwspec = data;
  254. struct irq_fwspec parent_fwspec;
  255. irq_hw_number_t hwirq;
  256. hwirq = fwspec->param[0];
  257. parent_fwspec.fwnode = d->parent->fwnode;
  258. parent_fwspec.param_count = 2;
  259. parent_fwspec.param[0] = fwspec->param[0];
  260. parent_fwspec.param[1] = fwspec->param[1];
  261. irq_domain_set_hwirq_and_chip(d, virq, hwirq, &stm32_gpio_irq_chip,
  262. bank);
  263. return irq_domain_alloc_irqs_parent(d, virq, nr_irqs, &parent_fwspec);
  264. }
  265. static const struct irq_domain_ops stm32_gpio_domain_ops = {
  266. .translate = stm32_gpio_domain_translate,
  267. .alloc = stm32_gpio_domain_alloc,
  268. .free = irq_domain_free_irqs_common,
  269. .activate = stm32_gpio_domain_activate,
  270. };
  271. /* Pinctrl functions */
  272. static struct stm32_pinctrl_group *
  273. stm32_pctrl_find_group_by_pin(struct stm32_pinctrl *pctl, u32 pin)
  274. {
  275. int i;
  276. for (i = 0; i < pctl->ngroups; i++) {
  277. struct stm32_pinctrl_group *grp = pctl->groups + i;
  278. if (grp->pin == pin)
  279. return grp;
  280. }
  281. return NULL;
  282. }
  283. static bool stm32_pctrl_is_function_valid(struct stm32_pinctrl *pctl,
  284. u32 pin_num, u32 fnum)
  285. {
  286. int i;
  287. for (i = 0; i < pctl->match_data->npins; i++) {
  288. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  289. const struct stm32_desc_function *func = pin->functions;
  290. if (pin->pin.number != pin_num)
  291. continue;
  292. while (func && func->name) {
  293. if (func->num == fnum)
  294. return true;
  295. func++;
  296. }
  297. break;
  298. }
  299. return false;
  300. }
  301. static int stm32_pctrl_dt_node_to_map_func(struct stm32_pinctrl *pctl,
  302. u32 pin, u32 fnum, struct stm32_pinctrl_group *grp,
  303. struct pinctrl_map **map, unsigned *reserved_maps,
  304. unsigned *num_maps)
  305. {
  306. if (*num_maps == *reserved_maps)
  307. return -ENOSPC;
  308. (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
  309. (*map)[*num_maps].data.mux.group = grp->name;
  310. if (!stm32_pctrl_is_function_valid(pctl, pin, fnum)) {
  311. dev_err(pctl->dev, "invalid function %d on pin %d .\n",
  312. fnum, pin);
  313. return -EINVAL;
  314. }
  315. (*map)[*num_maps].data.mux.function = stm32_gpio_functions[fnum];
  316. (*num_maps)++;
  317. return 0;
  318. }
  319. static int stm32_pctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
  320. struct device_node *node,
  321. struct pinctrl_map **map,
  322. unsigned *reserved_maps,
  323. unsigned *num_maps)
  324. {
  325. struct stm32_pinctrl *pctl;
  326. struct stm32_pinctrl_group *grp;
  327. struct property *pins;
  328. u32 pinfunc, pin, func;
  329. unsigned long *configs;
  330. unsigned int num_configs;
  331. bool has_config = 0;
  332. unsigned reserve = 0;
  333. int num_pins, num_funcs, maps_per_pin, i, err;
  334. pctl = pinctrl_dev_get_drvdata(pctldev);
  335. pins = of_find_property(node, "pinmux", NULL);
  336. if (!pins) {
  337. dev_err(pctl->dev, "missing pins property in node %s .\n",
  338. node->name);
  339. return -EINVAL;
  340. }
  341. err = pinconf_generic_parse_dt_config(node, pctldev, &configs,
  342. &num_configs);
  343. if (err)
  344. return err;
  345. if (num_configs)
  346. has_config = 1;
  347. num_pins = pins->length / sizeof(u32);
  348. num_funcs = num_pins;
  349. maps_per_pin = 0;
  350. if (num_funcs)
  351. maps_per_pin++;
  352. if (has_config && num_pins >= 1)
  353. maps_per_pin++;
  354. if (!num_pins || !maps_per_pin)
  355. return -EINVAL;
  356. reserve = num_pins * maps_per_pin;
  357. err = pinctrl_utils_reserve_map(pctldev, map,
  358. reserved_maps, num_maps, reserve);
  359. if (err)
  360. return err;
  361. for (i = 0; i < num_pins; i++) {
  362. err = of_property_read_u32_index(node, "pinmux",
  363. i, &pinfunc);
  364. if (err)
  365. return err;
  366. pin = STM32_GET_PIN_NO(pinfunc);
  367. func = STM32_GET_PIN_FUNC(pinfunc);
  368. if (!stm32_pctrl_is_function_valid(pctl, pin, func)) {
  369. dev_err(pctl->dev, "invalid function.\n");
  370. return -EINVAL;
  371. }
  372. grp = stm32_pctrl_find_group_by_pin(pctl, pin);
  373. if (!grp) {
  374. dev_err(pctl->dev, "unable to match pin %d to group\n",
  375. pin);
  376. return -EINVAL;
  377. }
  378. err = stm32_pctrl_dt_node_to_map_func(pctl, pin, func, grp, map,
  379. reserved_maps, num_maps);
  380. if (err)
  381. return err;
  382. if (has_config) {
  383. err = pinctrl_utils_add_map_configs(pctldev, map,
  384. reserved_maps, num_maps, grp->name,
  385. configs, num_configs,
  386. PIN_MAP_TYPE_CONFIGS_GROUP);
  387. if (err)
  388. return err;
  389. }
  390. }
  391. return 0;
  392. }
  393. static int stm32_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
  394. struct device_node *np_config,
  395. struct pinctrl_map **map, unsigned *num_maps)
  396. {
  397. struct device_node *np;
  398. unsigned reserved_maps;
  399. int ret;
  400. *map = NULL;
  401. *num_maps = 0;
  402. reserved_maps = 0;
  403. for_each_child_of_node(np_config, np) {
  404. ret = stm32_pctrl_dt_subnode_to_map(pctldev, np, map,
  405. &reserved_maps, num_maps);
  406. if (ret < 0) {
  407. pinctrl_utils_free_map(pctldev, *map, *num_maps);
  408. return ret;
  409. }
  410. }
  411. return 0;
  412. }
  413. static int stm32_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
  414. {
  415. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  416. return pctl->ngroups;
  417. }
  418. static const char *stm32_pctrl_get_group_name(struct pinctrl_dev *pctldev,
  419. unsigned group)
  420. {
  421. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  422. return pctl->groups[group].name;
  423. }
  424. static int stm32_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
  425. unsigned group,
  426. const unsigned **pins,
  427. unsigned *num_pins)
  428. {
  429. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  430. *pins = (unsigned *)&pctl->groups[group].pin;
  431. *num_pins = 1;
  432. return 0;
  433. }
  434. static const struct pinctrl_ops stm32_pctrl_ops = {
  435. .dt_node_to_map = stm32_pctrl_dt_node_to_map,
  436. .dt_free_map = pinctrl_utils_free_map,
  437. .get_groups_count = stm32_pctrl_get_groups_count,
  438. .get_group_name = stm32_pctrl_get_group_name,
  439. .get_group_pins = stm32_pctrl_get_group_pins,
  440. };
  441. /* Pinmux functions */
  442. static int stm32_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
  443. {
  444. return ARRAY_SIZE(stm32_gpio_functions);
  445. }
  446. static const char *stm32_pmx_get_func_name(struct pinctrl_dev *pctldev,
  447. unsigned selector)
  448. {
  449. return stm32_gpio_functions[selector];
  450. }
  451. static int stm32_pmx_get_func_groups(struct pinctrl_dev *pctldev,
  452. unsigned function,
  453. const char * const **groups,
  454. unsigned * const num_groups)
  455. {
  456. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  457. *groups = pctl->grp_names;
  458. *num_groups = pctl->ngroups;
  459. return 0;
  460. }
  461. static void stm32_pmx_set_mode(struct stm32_gpio_bank *bank,
  462. int pin, u32 mode, u32 alt)
  463. {
  464. u32 val;
  465. int alt_shift = (pin % 8) * 4;
  466. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  467. unsigned long flags;
  468. clk_enable(bank->clk);
  469. spin_lock_irqsave(&bank->lock, flags);
  470. val = readl_relaxed(bank->base + alt_offset);
  471. val &= ~GENMASK(alt_shift + 3, alt_shift);
  472. val |= (alt << alt_shift);
  473. writel_relaxed(val, bank->base + alt_offset);
  474. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  475. val &= ~GENMASK(pin * 2 + 1, pin * 2);
  476. val |= mode << (pin * 2);
  477. writel_relaxed(val, bank->base + STM32_GPIO_MODER);
  478. spin_unlock_irqrestore(&bank->lock, flags);
  479. clk_disable(bank->clk);
  480. }
  481. void stm32_pmx_get_mode(struct stm32_gpio_bank *bank, int pin, u32 *mode,
  482. u32 *alt)
  483. {
  484. u32 val;
  485. int alt_shift = (pin % 8) * 4;
  486. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  487. unsigned long flags;
  488. clk_enable(bank->clk);
  489. spin_lock_irqsave(&bank->lock, flags);
  490. val = readl_relaxed(bank->base + alt_offset);
  491. val &= GENMASK(alt_shift + 3, alt_shift);
  492. *alt = val >> alt_shift;
  493. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  494. val &= GENMASK(pin * 2 + 1, pin * 2);
  495. *mode = val >> (pin * 2);
  496. spin_unlock_irqrestore(&bank->lock, flags);
  497. clk_disable(bank->clk);
  498. }
  499. static int stm32_pmx_set_mux(struct pinctrl_dev *pctldev,
  500. unsigned function,
  501. unsigned group)
  502. {
  503. bool ret;
  504. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  505. struct stm32_pinctrl_group *g = pctl->groups + group;
  506. struct pinctrl_gpio_range *range;
  507. struct stm32_gpio_bank *bank;
  508. u32 mode, alt;
  509. int pin;
  510. ret = stm32_pctrl_is_function_valid(pctl, g->pin, function);
  511. if (!ret) {
  512. dev_err(pctl->dev, "invalid function %d on group %d .\n",
  513. function, group);
  514. return -EINVAL;
  515. }
  516. range = pinctrl_find_gpio_range_from_pin(pctldev, g->pin);
  517. bank = gpiochip_get_data(range->gc);
  518. pin = stm32_gpio_pin(g->pin);
  519. mode = stm32_gpio_get_mode(function);
  520. alt = stm32_gpio_get_alt(function);
  521. stm32_pmx_set_mode(bank, pin, mode, alt);
  522. return 0;
  523. }
  524. static int stm32_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  525. struct pinctrl_gpio_range *range, unsigned gpio,
  526. bool input)
  527. {
  528. struct stm32_gpio_bank *bank = gpiochip_get_data(range->gc);
  529. int pin = stm32_gpio_pin(gpio);
  530. stm32_pmx_set_mode(bank, pin, !input, 0);
  531. return 0;
  532. }
  533. static const struct pinmux_ops stm32_pmx_ops = {
  534. .get_functions_count = stm32_pmx_get_funcs_cnt,
  535. .get_function_name = stm32_pmx_get_func_name,
  536. .get_function_groups = stm32_pmx_get_func_groups,
  537. .set_mux = stm32_pmx_set_mux,
  538. .gpio_set_direction = stm32_pmx_gpio_set_direction,
  539. .strict = true,
  540. };
  541. /* Pinconf functions */
  542. static void stm32_pconf_set_driving(struct stm32_gpio_bank *bank,
  543. unsigned offset, u32 drive)
  544. {
  545. unsigned long flags;
  546. u32 val;
  547. clk_enable(bank->clk);
  548. spin_lock_irqsave(&bank->lock, flags);
  549. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  550. val &= ~BIT(offset);
  551. val |= drive << offset;
  552. writel_relaxed(val, bank->base + STM32_GPIO_TYPER);
  553. spin_unlock_irqrestore(&bank->lock, flags);
  554. clk_disable(bank->clk);
  555. }
  556. static u32 stm32_pconf_get_driving(struct stm32_gpio_bank *bank,
  557. unsigned int offset)
  558. {
  559. unsigned long flags;
  560. u32 val;
  561. clk_enable(bank->clk);
  562. spin_lock_irqsave(&bank->lock, flags);
  563. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  564. val &= BIT(offset);
  565. spin_unlock_irqrestore(&bank->lock, flags);
  566. clk_disable(bank->clk);
  567. return (val >> offset);
  568. }
  569. static void stm32_pconf_set_speed(struct stm32_gpio_bank *bank,
  570. unsigned offset, u32 speed)
  571. {
  572. unsigned long flags;
  573. u32 val;
  574. clk_enable(bank->clk);
  575. spin_lock_irqsave(&bank->lock, flags);
  576. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  577. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  578. val |= speed << (offset * 2);
  579. writel_relaxed(val, bank->base + STM32_GPIO_SPEEDR);
  580. spin_unlock_irqrestore(&bank->lock, flags);
  581. clk_disable(bank->clk);
  582. }
  583. static u32 stm32_pconf_get_speed(struct stm32_gpio_bank *bank,
  584. unsigned int offset)
  585. {
  586. unsigned long flags;
  587. u32 val;
  588. clk_enable(bank->clk);
  589. spin_lock_irqsave(&bank->lock, flags);
  590. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  591. val &= GENMASK(offset * 2 + 1, offset * 2);
  592. spin_unlock_irqrestore(&bank->lock, flags);
  593. clk_disable(bank->clk);
  594. return (val >> (offset * 2));
  595. }
  596. static void stm32_pconf_set_bias(struct stm32_gpio_bank *bank,
  597. unsigned offset, u32 bias)
  598. {
  599. unsigned long flags;
  600. u32 val;
  601. clk_enable(bank->clk);
  602. spin_lock_irqsave(&bank->lock, flags);
  603. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  604. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  605. val |= bias << (offset * 2);
  606. writel_relaxed(val, bank->base + STM32_GPIO_PUPDR);
  607. spin_unlock_irqrestore(&bank->lock, flags);
  608. clk_disable(bank->clk);
  609. }
  610. static u32 stm32_pconf_get_bias(struct stm32_gpio_bank *bank,
  611. unsigned int offset)
  612. {
  613. unsigned long flags;
  614. u32 val;
  615. clk_enable(bank->clk);
  616. spin_lock_irqsave(&bank->lock, flags);
  617. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  618. val &= GENMASK(offset * 2 + 1, offset * 2);
  619. spin_unlock_irqrestore(&bank->lock, flags);
  620. clk_disable(bank->clk);
  621. return (val >> (offset * 2));
  622. }
  623. static bool stm32_pconf_get(struct stm32_gpio_bank *bank,
  624. unsigned int offset, bool dir)
  625. {
  626. unsigned long flags;
  627. u32 val;
  628. clk_enable(bank->clk);
  629. spin_lock_irqsave(&bank->lock, flags);
  630. if (dir)
  631. val = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) &
  632. BIT(offset));
  633. else
  634. val = !!(readl_relaxed(bank->base + STM32_GPIO_ODR) &
  635. BIT(offset));
  636. spin_unlock_irqrestore(&bank->lock, flags);
  637. clk_disable(bank->clk);
  638. return val;
  639. }
  640. static int stm32_pconf_parse_conf(struct pinctrl_dev *pctldev,
  641. unsigned int pin, enum pin_config_param param,
  642. enum pin_config_param arg)
  643. {
  644. struct pinctrl_gpio_range *range;
  645. struct stm32_gpio_bank *bank;
  646. int offset, ret = 0;
  647. range = pinctrl_find_gpio_range_from_pin(pctldev, pin);
  648. bank = gpiochip_get_data(range->gc);
  649. offset = stm32_gpio_pin(pin);
  650. switch (param) {
  651. case PIN_CONFIG_DRIVE_PUSH_PULL:
  652. stm32_pconf_set_driving(bank, offset, 0);
  653. break;
  654. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  655. stm32_pconf_set_driving(bank, offset, 1);
  656. break;
  657. case PIN_CONFIG_SLEW_RATE:
  658. stm32_pconf_set_speed(bank, offset, arg);
  659. break;
  660. case PIN_CONFIG_BIAS_DISABLE:
  661. stm32_pconf_set_bias(bank, offset, 0);
  662. break;
  663. case PIN_CONFIG_BIAS_PULL_UP:
  664. stm32_pconf_set_bias(bank, offset, 1);
  665. break;
  666. case PIN_CONFIG_BIAS_PULL_DOWN:
  667. stm32_pconf_set_bias(bank, offset, 2);
  668. break;
  669. case PIN_CONFIG_OUTPUT:
  670. __stm32_gpio_set(bank, offset, arg);
  671. ret = stm32_pmx_gpio_set_direction(pctldev, range, pin, false);
  672. break;
  673. default:
  674. ret = -EINVAL;
  675. }
  676. return ret;
  677. }
  678. static int stm32_pconf_group_get(struct pinctrl_dev *pctldev,
  679. unsigned group,
  680. unsigned long *config)
  681. {
  682. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  683. *config = pctl->groups[group].config;
  684. return 0;
  685. }
  686. static int stm32_pconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
  687. unsigned long *configs, unsigned num_configs)
  688. {
  689. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  690. struct stm32_pinctrl_group *g = &pctl->groups[group];
  691. int i, ret;
  692. for (i = 0; i < num_configs; i++) {
  693. ret = stm32_pconf_parse_conf(pctldev, g->pin,
  694. pinconf_to_config_param(configs[i]),
  695. pinconf_to_config_argument(configs[i]));
  696. if (ret < 0)
  697. return ret;
  698. g->config = configs[i];
  699. }
  700. return 0;
  701. }
  702. static void stm32_pconf_dbg_show(struct pinctrl_dev *pctldev,
  703. struct seq_file *s,
  704. unsigned int pin)
  705. {
  706. struct pinctrl_gpio_range *range;
  707. struct stm32_gpio_bank *bank;
  708. int offset;
  709. u32 mode, alt, drive, speed, bias;
  710. static const char * const modes[] = {
  711. "input", "output", "alternate", "analog" };
  712. static const char * const speeds[] = {
  713. "low", "medium", "high", "very high" };
  714. static const char * const biasing[] = {
  715. "floating", "pull up", "pull down", "" };
  716. bool val;
  717. range = pinctrl_find_gpio_range_from_pin_nolock(pctldev, pin);
  718. bank = gpiochip_get_data(range->gc);
  719. offset = stm32_gpio_pin(pin);
  720. stm32_pmx_get_mode(bank, offset, &mode, &alt);
  721. bias = stm32_pconf_get_bias(bank, offset);
  722. seq_printf(s, "%s ", modes[mode]);
  723. switch (mode) {
  724. /* input */
  725. case 0:
  726. val = stm32_pconf_get(bank, offset, true);
  727. seq_printf(s, "- %s - %s",
  728. val ? "high" : "low",
  729. biasing[bias]);
  730. break;
  731. /* output */
  732. case 1:
  733. drive = stm32_pconf_get_driving(bank, offset);
  734. speed = stm32_pconf_get_speed(bank, offset);
  735. val = stm32_pconf_get(bank, offset, false);
  736. seq_printf(s, "- %s - %s - %s - %s %s",
  737. val ? "high" : "low",
  738. drive ? "open drain" : "push pull",
  739. biasing[bias],
  740. speeds[speed], "speed");
  741. break;
  742. /* alternate */
  743. case 2:
  744. drive = stm32_pconf_get_driving(bank, offset);
  745. speed = stm32_pconf_get_speed(bank, offset);
  746. seq_printf(s, "%d - %s - %s - %s %s", alt,
  747. drive ? "open drain" : "push pull",
  748. biasing[bias],
  749. speeds[speed], "speed");
  750. break;
  751. /* analog */
  752. case 3:
  753. break;
  754. }
  755. }
  756. static const struct pinconf_ops stm32_pconf_ops = {
  757. .pin_config_group_get = stm32_pconf_group_get,
  758. .pin_config_group_set = stm32_pconf_group_set,
  759. .pin_config_dbg_show = stm32_pconf_dbg_show,
  760. };
  761. static int stm32_gpiolib_register_bank(struct stm32_pinctrl *pctl,
  762. struct device_node *np)
  763. {
  764. struct stm32_gpio_bank *bank = &pctl->banks[pctl->nbanks];
  765. struct pinctrl_gpio_range *range = &bank->range;
  766. struct of_phandle_args args;
  767. struct device *dev = pctl->dev;
  768. struct resource res;
  769. struct reset_control *rstc;
  770. int npins = STM32_GPIO_PINS_PER_BANK;
  771. int bank_nr, err;
  772. rstc = of_reset_control_get_exclusive(np, NULL);
  773. if (!IS_ERR(rstc))
  774. reset_control_deassert(rstc);
  775. if (of_address_to_resource(np, 0, &res))
  776. return -ENODEV;
  777. bank->base = devm_ioremap_resource(dev, &res);
  778. if (IS_ERR(bank->base))
  779. return PTR_ERR(bank->base);
  780. bank->clk = of_clk_get_by_name(np, NULL);
  781. if (IS_ERR(bank->clk)) {
  782. dev_err(dev, "failed to get clk (%ld)\n", PTR_ERR(bank->clk));
  783. return PTR_ERR(bank->clk);
  784. }
  785. err = clk_prepare(bank->clk);
  786. if (err) {
  787. dev_err(dev, "failed to prepare clk (%d)\n", err);
  788. return err;
  789. }
  790. bank->gpio_chip = stm32_gpio_template;
  791. of_property_read_string(np, "st,bank-name", &bank->gpio_chip.label);
  792. if (!of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args)) {
  793. bank_nr = args.args[1] / STM32_GPIO_PINS_PER_BANK;
  794. bank->gpio_chip.base = args.args[1];
  795. } else {
  796. bank_nr = pctl->nbanks;
  797. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  798. range->name = bank->gpio_chip.label;
  799. range->id = bank_nr;
  800. range->pin_base = range->id * STM32_GPIO_PINS_PER_BANK;
  801. range->base = range->id * STM32_GPIO_PINS_PER_BANK;
  802. range->npins = npins;
  803. range->gc = &bank->gpio_chip;
  804. pinctrl_add_gpio_range(pctl->pctl_dev,
  805. &pctl->banks[bank_nr].range);
  806. }
  807. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  808. bank->gpio_chip.ngpio = npins;
  809. bank->gpio_chip.of_node = np;
  810. bank->gpio_chip.parent = dev;
  811. bank->bank_nr = bank_nr;
  812. spin_lock_init(&bank->lock);
  813. /* create irq hierarchical domain */
  814. bank->fwnode = of_node_to_fwnode(np);
  815. bank->domain = irq_domain_create_hierarchy(pctl->domain, 0,
  816. STM32_GPIO_IRQ_LINE, bank->fwnode,
  817. &stm32_gpio_domain_ops, bank);
  818. if (!bank->domain)
  819. return -ENODEV;
  820. err = gpiochip_add_data(&bank->gpio_chip, bank);
  821. if (err) {
  822. dev_err(dev, "Failed to add gpiochip(%d)!\n", bank_nr);
  823. return err;
  824. }
  825. dev_info(dev, "%s bank added\n", bank->gpio_chip.label);
  826. return 0;
  827. }
  828. static int stm32_pctrl_dt_setup_irq(struct platform_device *pdev,
  829. struct stm32_pinctrl *pctl)
  830. {
  831. struct device_node *np = pdev->dev.of_node, *parent;
  832. struct device *dev = &pdev->dev;
  833. struct regmap *rm;
  834. int offset, ret, i;
  835. parent = of_irq_find_parent(np);
  836. if (!parent)
  837. return -ENXIO;
  838. pctl->domain = irq_find_host(parent);
  839. if (!pctl->domain)
  840. return -ENXIO;
  841. pctl->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg");
  842. if (IS_ERR(pctl->regmap))
  843. return PTR_ERR(pctl->regmap);
  844. rm = pctl->regmap;
  845. ret = of_property_read_u32_index(np, "st,syscfg", 1, &offset);
  846. if (ret)
  847. return ret;
  848. for (i = 0; i < STM32_GPIO_PINS_PER_BANK; i++) {
  849. struct reg_field mux;
  850. mux.reg = offset + (i / 4) * 4;
  851. mux.lsb = (i % 4) * 4;
  852. mux.msb = mux.lsb + 3;
  853. pctl->irqmux[i] = devm_regmap_field_alloc(dev, rm, mux);
  854. if (IS_ERR(pctl->irqmux[i]))
  855. return PTR_ERR(pctl->irqmux[i]);
  856. }
  857. return 0;
  858. }
  859. static int stm32_pctrl_build_state(struct platform_device *pdev)
  860. {
  861. struct stm32_pinctrl *pctl = platform_get_drvdata(pdev);
  862. int i;
  863. pctl->ngroups = pctl->match_data->npins;
  864. /* Allocate groups */
  865. pctl->groups = devm_kcalloc(&pdev->dev, pctl->ngroups,
  866. sizeof(*pctl->groups), GFP_KERNEL);
  867. if (!pctl->groups)
  868. return -ENOMEM;
  869. /* We assume that one pin is one group, use pin name as group name. */
  870. pctl->grp_names = devm_kcalloc(&pdev->dev, pctl->ngroups,
  871. sizeof(*pctl->grp_names), GFP_KERNEL);
  872. if (!pctl->grp_names)
  873. return -ENOMEM;
  874. for (i = 0; i < pctl->match_data->npins; i++) {
  875. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  876. struct stm32_pinctrl_group *group = pctl->groups + i;
  877. group->name = pin->pin.name;
  878. group->pin = pin->pin.number;
  879. pctl->grp_names[i] = pin->pin.name;
  880. }
  881. return 0;
  882. }
  883. int stm32_pctl_probe(struct platform_device *pdev)
  884. {
  885. struct device_node *np = pdev->dev.of_node;
  886. struct device_node *child;
  887. const struct of_device_id *match;
  888. struct device *dev = &pdev->dev;
  889. struct stm32_pinctrl *pctl;
  890. struct pinctrl_pin_desc *pins;
  891. int i, ret, banks = 0;
  892. if (!np)
  893. return -EINVAL;
  894. match = of_match_device(dev->driver->of_match_table, dev);
  895. if (!match || !match->data)
  896. return -EINVAL;
  897. if (!of_find_property(np, "pins-are-numbered", NULL)) {
  898. dev_err(dev, "only support pins-are-numbered format\n");
  899. return -EINVAL;
  900. }
  901. pctl = devm_kzalloc(dev, sizeof(*pctl), GFP_KERNEL);
  902. if (!pctl)
  903. return -ENOMEM;
  904. platform_set_drvdata(pdev, pctl);
  905. pctl->dev = dev;
  906. pctl->match_data = match->data;
  907. ret = stm32_pctrl_build_state(pdev);
  908. if (ret) {
  909. dev_err(dev, "build state failed: %d\n", ret);
  910. return -EINVAL;
  911. }
  912. if (of_find_property(np, "interrupt-parent", NULL)) {
  913. ret = stm32_pctrl_dt_setup_irq(pdev, pctl);
  914. if (ret)
  915. return ret;
  916. }
  917. pins = devm_kcalloc(&pdev->dev, pctl->match_data->npins, sizeof(*pins),
  918. GFP_KERNEL);
  919. if (!pins)
  920. return -ENOMEM;
  921. for (i = 0; i < pctl->match_data->npins; i++)
  922. pins[i] = pctl->match_data->pins[i].pin;
  923. pctl->pctl_desc.name = dev_name(&pdev->dev);
  924. pctl->pctl_desc.owner = THIS_MODULE;
  925. pctl->pctl_desc.pins = pins;
  926. pctl->pctl_desc.npins = pctl->match_data->npins;
  927. pctl->pctl_desc.confops = &stm32_pconf_ops;
  928. pctl->pctl_desc.pctlops = &stm32_pctrl_ops;
  929. pctl->pctl_desc.pmxops = &stm32_pmx_ops;
  930. pctl->dev = &pdev->dev;
  931. pctl->pctl_dev = devm_pinctrl_register(&pdev->dev, &pctl->pctl_desc,
  932. pctl);
  933. if (IS_ERR(pctl->pctl_dev)) {
  934. dev_err(&pdev->dev, "Failed pinctrl registration\n");
  935. return PTR_ERR(pctl->pctl_dev);
  936. }
  937. for_each_child_of_node(np, child)
  938. if (of_property_read_bool(child, "gpio-controller"))
  939. banks++;
  940. if (!banks) {
  941. dev_err(dev, "at least one GPIO bank is required\n");
  942. return -EINVAL;
  943. }
  944. pctl->banks = devm_kcalloc(dev, banks, sizeof(*pctl->banks),
  945. GFP_KERNEL);
  946. if (!pctl->banks)
  947. return -ENOMEM;
  948. for_each_child_of_node(np, child) {
  949. if (of_property_read_bool(child, "gpio-controller")) {
  950. ret = stm32_gpiolib_register_bank(pctl, child);
  951. if (ret)
  952. return ret;
  953. pctl->nbanks++;
  954. }
  955. }
  956. dev_info(dev, "Pinctrl STM32 initialized\n");
  957. return 0;
  958. }