uvd_v7_0.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_uvd.h"
  27. #include "soc15d.h"
  28. #include "soc15_common.h"
  29. #include "mmsch_v1_0.h"
  30. #include "vega10/soc15ip.h"
  31. #include "vega10/UVD/uvd_7_0_offset.h"
  32. #include "vega10/UVD/uvd_7_0_sh_mask.h"
  33. #include "vega10/VCE/vce_4_0_offset.h"
  34. #include "vega10/VCE/vce_4_0_default.h"
  35. #include "vega10/VCE/vce_4_0_sh_mask.h"
  36. #include "vega10/NBIF/nbif_6_1_offset.h"
  37. #include "vega10/HDP/hdp_4_0_offset.h"
  38. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  39. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  40. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  41. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  42. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static int uvd_v7_0_start(struct amdgpu_device *adev);
  44. static void uvd_v7_0_stop(struct amdgpu_device *adev);
  45. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev);
  46. /**
  47. * uvd_v7_0_ring_get_rptr - get read pointer
  48. *
  49. * @ring: amdgpu_ring pointer
  50. *
  51. * Returns the current hardware read pointer
  52. */
  53. static uint64_t uvd_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  54. {
  55. struct amdgpu_device *adev = ring->adev;
  56. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR));
  57. }
  58. /**
  59. * uvd_v7_0_enc_ring_get_rptr - get enc read pointer
  60. *
  61. * @ring: amdgpu_ring pointer
  62. *
  63. * Returns the current hardware enc read pointer
  64. */
  65. static uint64_t uvd_v7_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  66. {
  67. struct amdgpu_device *adev = ring->adev;
  68. if (ring == &adev->uvd.ring_enc[0])
  69. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR));
  70. else
  71. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR2));
  72. }
  73. /**
  74. * uvd_v7_0_ring_get_wptr - get write pointer
  75. *
  76. * @ring: amdgpu_ring pointer
  77. *
  78. * Returns the current hardware write pointer
  79. */
  80. static uint64_t uvd_v7_0_ring_get_wptr(struct amdgpu_ring *ring)
  81. {
  82. struct amdgpu_device *adev = ring->adev;
  83. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR));
  84. }
  85. /**
  86. * uvd_v7_0_enc_ring_get_wptr - get enc write pointer
  87. *
  88. * @ring: amdgpu_ring pointer
  89. *
  90. * Returns the current hardware enc write pointer
  91. */
  92. static uint64_t uvd_v7_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  93. {
  94. struct amdgpu_device *adev = ring->adev;
  95. if (ring->use_doorbell)
  96. return adev->wb.wb[ring->wptr_offs];
  97. if (ring == &adev->uvd.ring_enc[0])
  98. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR));
  99. else
  100. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR2));
  101. }
  102. /**
  103. * uvd_v7_0_ring_set_wptr - set write pointer
  104. *
  105. * @ring: amdgpu_ring pointer
  106. *
  107. * Commits the write pointer to the hardware
  108. */
  109. static void uvd_v7_0_ring_set_wptr(struct amdgpu_ring *ring)
  110. {
  111. struct amdgpu_device *adev = ring->adev;
  112. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR), lower_32_bits(ring->wptr));
  113. }
  114. /**
  115. * uvd_v7_0_enc_ring_set_wptr - set enc write pointer
  116. *
  117. * @ring: amdgpu_ring pointer
  118. *
  119. * Commits the enc write pointer to the hardware
  120. */
  121. static void uvd_v7_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  122. {
  123. struct amdgpu_device *adev = ring->adev;
  124. if (ring->use_doorbell) {
  125. /* XXX check if swapping is necessary on BE */
  126. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  127. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  128. return;
  129. }
  130. if (ring == &adev->uvd.ring_enc[0])
  131. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR),
  132. lower_32_bits(ring->wptr));
  133. else
  134. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR2),
  135. lower_32_bits(ring->wptr));
  136. }
  137. /**
  138. * uvd_v7_0_enc_ring_test_ring - test if UVD ENC ring is working
  139. *
  140. * @ring: the engine to test on
  141. *
  142. */
  143. static int uvd_v7_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  144. {
  145. struct amdgpu_device *adev = ring->adev;
  146. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  147. unsigned i;
  148. int r;
  149. r = amdgpu_ring_alloc(ring, 16);
  150. if (r) {
  151. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  152. ring->idx, r);
  153. return r;
  154. }
  155. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  156. amdgpu_ring_commit(ring);
  157. for (i = 0; i < adev->usec_timeout; i++) {
  158. if (amdgpu_ring_get_rptr(ring) != rptr)
  159. break;
  160. DRM_UDELAY(1);
  161. }
  162. if (i < adev->usec_timeout) {
  163. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  164. ring->idx, i);
  165. } else {
  166. DRM_ERROR("amdgpu: ring %d test failed\n",
  167. ring->idx);
  168. r = -ETIMEDOUT;
  169. }
  170. return r;
  171. }
  172. /**
  173. * uvd_v7_0_enc_get_create_msg - generate a UVD ENC create msg
  174. *
  175. * @adev: amdgpu_device pointer
  176. * @ring: ring we should submit the msg to
  177. * @handle: session handle to use
  178. * @fence: optional fence to return
  179. *
  180. * Open up a stream for HW test
  181. */
  182. static int uvd_v7_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  183. struct dma_fence **fence)
  184. {
  185. const unsigned ib_size_dw = 16;
  186. struct amdgpu_job *job;
  187. struct amdgpu_ib *ib;
  188. struct dma_fence *f = NULL;
  189. uint64_t dummy;
  190. int i, r;
  191. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  192. if (r)
  193. return r;
  194. ib = &job->ibs[0];
  195. dummy = ib->gpu_addr + 1024;
  196. ib->length_dw = 0;
  197. ib->ptr[ib->length_dw++] = 0x00000018;
  198. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  199. ib->ptr[ib->length_dw++] = handle;
  200. ib->ptr[ib->length_dw++] = 0x00000000;
  201. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  202. ib->ptr[ib->length_dw++] = dummy;
  203. ib->ptr[ib->length_dw++] = 0x00000014;
  204. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  205. ib->ptr[ib->length_dw++] = 0x0000001c;
  206. ib->ptr[ib->length_dw++] = 0x00000000;
  207. ib->ptr[ib->length_dw++] = 0x00000000;
  208. ib->ptr[ib->length_dw++] = 0x00000008;
  209. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  210. for (i = ib->length_dw; i < ib_size_dw; ++i)
  211. ib->ptr[i] = 0x0;
  212. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  213. job->fence = dma_fence_get(f);
  214. if (r)
  215. goto err;
  216. amdgpu_job_free(job);
  217. if (fence)
  218. *fence = dma_fence_get(f);
  219. dma_fence_put(f);
  220. return 0;
  221. err:
  222. amdgpu_job_free(job);
  223. return r;
  224. }
  225. /**
  226. * uvd_v7_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  227. *
  228. * @adev: amdgpu_device pointer
  229. * @ring: ring we should submit the msg to
  230. * @handle: session handle to use
  231. * @fence: optional fence to return
  232. *
  233. * Close up a stream for HW test or if userspace failed to do so
  234. */
  235. int uvd_v7_0_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  236. bool direct, struct dma_fence **fence)
  237. {
  238. const unsigned ib_size_dw = 16;
  239. struct amdgpu_job *job;
  240. struct amdgpu_ib *ib;
  241. struct dma_fence *f = NULL;
  242. uint64_t dummy;
  243. int i, r;
  244. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  245. if (r)
  246. return r;
  247. ib = &job->ibs[0];
  248. dummy = ib->gpu_addr + 1024;
  249. ib->length_dw = 0;
  250. ib->ptr[ib->length_dw++] = 0x00000018;
  251. ib->ptr[ib->length_dw++] = 0x00000001;
  252. ib->ptr[ib->length_dw++] = handle;
  253. ib->ptr[ib->length_dw++] = 0x00000000;
  254. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  255. ib->ptr[ib->length_dw++] = dummy;
  256. ib->ptr[ib->length_dw++] = 0x00000014;
  257. ib->ptr[ib->length_dw++] = 0x00000002;
  258. ib->ptr[ib->length_dw++] = 0x0000001c;
  259. ib->ptr[ib->length_dw++] = 0x00000000;
  260. ib->ptr[ib->length_dw++] = 0x00000000;
  261. ib->ptr[ib->length_dw++] = 0x00000008;
  262. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  263. for (i = ib->length_dw; i < ib_size_dw; ++i)
  264. ib->ptr[i] = 0x0;
  265. if (direct) {
  266. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  267. job->fence = dma_fence_get(f);
  268. if (r)
  269. goto err;
  270. amdgpu_job_free(job);
  271. } else {
  272. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  273. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  274. if (r)
  275. goto err;
  276. }
  277. if (fence)
  278. *fence = dma_fence_get(f);
  279. dma_fence_put(f);
  280. return 0;
  281. err:
  282. amdgpu_job_free(job);
  283. return r;
  284. }
  285. /**
  286. * uvd_v7_0_enc_ring_test_ib - test if UVD ENC IBs are working
  287. *
  288. * @ring: the engine to test on
  289. *
  290. */
  291. static int uvd_v7_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  292. {
  293. struct dma_fence *fence = NULL;
  294. long r;
  295. r = uvd_v7_0_enc_get_create_msg(ring, 1, NULL);
  296. if (r) {
  297. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  298. goto error;
  299. }
  300. r = uvd_v7_0_enc_get_destroy_msg(ring, 1, true, &fence);
  301. if (r) {
  302. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  303. goto error;
  304. }
  305. r = dma_fence_wait_timeout(fence, false, timeout);
  306. if (r == 0) {
  307. DRM_ERROR("amdgpu: IB test timed out.\n");
  308. r = -ETIMEDOUT;
  309. } else if (r < 0) {
  310. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  311. } else {
  312. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  313. r = 0;
  314. }
  315. error:
  316. dma_fence_put(fence);
  317. return r;
  318. }
  319. static int uvd_v7_0_early_init(void *handle)
  320. {
  321. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  322. if (amdgpu_sriov_vf(adev))
  323. adev->uvd.num_enc_rings = 1;
  324. else
  325. adev->uvd.num_enc_rings = 2;
  326. uvd_v7_0_set_ring_funcs(adev);
  327. uvd_v7_0_set_enc_ring_funcs(adev);
  328. uvd_v7_0_set_irq_funcs(adev);
  329. return 0;
  330. }
  331. static int uvd_v7_0_sw_init(void *handle)
  332. {
  333. struct amdgpu_ring *ring;
  334. struct amd_sched_rq *rq;
  335. int i, r;
  336. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  337. /* UVD TRAP */
  338. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UVD, 124, &adev->uvd.irq);
  339. if (r)
  340. return r;
  341. /* UVD ENC TRAP */
  342. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  343. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UVD, i + 119, &adev->uvd.irq);
  344. if (r)
  345. return r;
  346. }
  347. r = amdgpu_uvd_sw_init(adev);
  348. if (r)
  349. return r;
  350. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  351. const struct common_firmware_header *hdr;
  352. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  353. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].ucode_id = AMDGPU_UCODE_ID_UVD;
  354. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].fw = adev->uvd.fw;
  355. adev->firmware.fw_size +=
  356. ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
  357. DRM_INFO("PSP loading UVD firmware\n");
  358. }
  359. ring = &adev->uvd.ring_enc[0];
  360. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  361. r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity_enc,
  362. rq, amdgpu_sched_jobs);
  363. if (r) {
  364. DRM_ERROR("Failed setting up UVD ENC run queue.\n");
  365. return r;
  366. }
  367. r = amdgpu_uvd_resume(adev);
  368. if (r)
  369. return r;
  370. if (!amdgpu_sriov_vf(adev)) {
  371. ring = &adev->uvd.ring;
  372. sprintf(ring->name, "uvd");
  373. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  374. if (r)
  375. return r;
  376. }
  377. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  378. ring = &adev->uvd.ring_enc[i];
  379. sprintf(ring->name, "uvd_enc%d", i);
  380. if (amdgpu_sriov_vf(adev)) {
  381. ring->use_doorbell = true;
  382. ring->doorbell_index = AMDGPU_DOORBELL64_UVD_RING0_1 * 2;
  383. }
  384. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  385. if (r)
  386. return r;
  387. }
  388. r = amdgpu_virt_alloc_mm_table(adev);
  389. if (r)
  390. return r;
  391. return r;
  392. }
  393. static int uvd_v7_0_sw_fini(void *handle)
  394. {
  395. int i, r;
  396. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  397. amdgpu_virt_free_mm_table(adev);
  398. r = amdgpu_uvd_suspend(adev);
  399. if (r)
  400. return r;
  401. amd_sched_entity_fini(&adev->uvd.ring_enc[0].sched, &adev->uvd.entity_enc);
  402. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  403. amdgpu_ring_fini(&adev->uvd.ring_enc[i]);
  404. return amdgpu_uvd_sw_fini(adev);
  405. }
  406. /**
  407. * uvd_v7_0_hw_init - start and test UVD block
  408. *
  409. * @adev: amdgpu_device pointer
  410. *
  411. * Initialize the hardware, boot up the VCPU and do some testing
  412. */
  413. static int uvd_v7_0_hw_init(void *handle)
  414. {
  415. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  416. struct amdgpu_ring *ring = &adev->uvd.ring;
  417. uint32_t tmp;
  418. int i, r;
  419. if (amdgpu_sriov_vf(adev))
  420. r = uvd_v7_0_sriov_start(adev);
  421. else
  422. r = uvd_v7_0_start(adev);
  423. if (r)
  424. goto done;
  425. if (!amdgpu_sriov_vf(adev)) {
  426. ring->ready = true;
  427. r = amdgpu_ring_test_ring(ring);
  428. if (r) {
  429. ring->ready = false;
  430. goto done;
  431. }
  432. r = amdgpu_ring_alloc(ring, 10);
  433. if (r) {
  434. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  435. goto done;
  436. }
  437. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  438. mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL), 0);
  439. amdgpu_ring_write(ring, tmp);
  440. amdgpu_ring_write(ring, 0xFFFFF);
  441. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  442. mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL), 0);
  443. amdgpu_ring_write(ring, tmp);
  444. amdgpu_ring_write(ring, 0xFFFFF);
  445. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  446. mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL), 0);
  447. amdgpu_ring_write(ring, tmp);
  448. amdgpu_ring_write(ring, 0xFFFFF);
  449. /* Clear timeout status bits */
  450. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0,
  451. mmUVD_SEMA_TIMEOUT_STATUS), 0));
  452. amdgpu_ring_write(ring, 0x8);
  453. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0,
  454. mmUVD_SEMA_CNTL), 0));
  455. amdgpu_ring_write(ring, 3);
  456. amdgpu_ring_commit(ring);
  457. }
  458. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  459. ring = &adev->uvd.ring_enc[i];
  460. ring->ready = true;
  461. r = amdgpu_ring_test_ring(ring);
  462. if (r) {
  463. ring->ready = false;
  464. goto done;
  465. }
  466. }
  467. done:
  468. if (!r)
  469. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  470. return r;
  471. }
  472. /**
  473. * uvd_v7_0_hw_fini - stop the hardware block
  474. *
  475. * @adev: amdgpu_device pointer
  476. *
  477. * Stop the UVD block, mark ring as not ready any more
  478. */
  479. static int uvd_v7_0_hw_fini(void *handle)
  480. {
  481. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  482. struct amdgpu_ring *ring = &adev->uvd.ring;
  483. uvd_v7_0_stop(adev);
  484. ring->ready = false;
  485. return 0;
  486. }
  487. static int uvd_v7_0_suspend(void *handle)
  488. {
  489. int r;
  490. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  491. r = uvd_v7_0_hw_fini(adev);
  492. if (r)
  493. return r;
  494. /* Skip this for APU for now */
  495. if (!(adev->flags & AMD_IS_APU))
  496. r = amdgpu_uvd_suspend(adev);
  497. return r;
  498. }
  499. static int uvd_v7_0_resume(void *handle)
  500. {
  501. int r;
  502. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  503. /* Skip this for APU for now */
  504. if (!(adev->flags & AMD_IS_APU)) {
  505. r = amdgpu_uvd_resume(adev);
  506. if (r)
  507. return r;
  508. }
  509. return uvd_v7_0_hw_init(adev);
  510. }
  511. /**
  512. * uvd_v7_0_mc_resume - memory controller programming
  513. *
  514. * @adev: amdgpu_device pointer
  515. *
  516. * Let the UVD memory controller know it's offsets
  517. */
  518. static void uvd_v7_0_mc_resume(struct amdgpu_device *adev)
  519. {
  520. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  521. uint32_t offset;
  522. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  523. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  524. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  525. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  526. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  527. offset = 0;
  528. } else {
  529. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  530. lower_32_bits(adev->uvd.gpu_addr));
  531. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  532. upper_32_bits(adev->uvd.gpu_addr));
  533. offset = size;
  534. }
  535. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0),
  536. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  537. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE0), size);
  538. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW),
  539. lower_32_bits(adev->uvd.gpu_addr + offset));
  540. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH),
  541. upper_32_bits(adev->uvd.gpu_addr + offset));
  542. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1), (1 << 21));
  543. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_UVD_HEAP_SIZE);
  544. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW),
  545. lower_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  546. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH),
  547. upper_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  548. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2), (2 << 21));
  549. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE2),
  550. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  551. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_ADDR_CONFIG),
  552. adev->gfx.config.gb_addr_config);
  553. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG),
  554. adev->gfx.config.gb_addr_config);
  555. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG),
  556. adev->gfx.config.gb_addr_config);
  557. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH4), adev->uvd.max_handles);
  558. }
  559. static int uvd_v7_0_mmsch_start(struct amdgpu_device *adev,
  560. struct amdgpu_mm_table *table)
  561. {
  562. uint32_t data = 0, loop;
  563. uint64_t addr = table->gpu_addr;
  564. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)table->cpu_addr;
  565. uint32_t size;
  566. size = header->header_size + header->vce_table_size + header->uvd_table_size;
  567. /* 1, write to vce_mmsch_vf_ctx_addr_lo/hi register with GPU mc addr of memory descriptor location */
  568. WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_LO), lower_32_bits(addr));
  569. WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_HI), upper_32_bits(addr));
  570. /* 2, update vmid of descriptor */
  571. data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_VMID));
  572. data &= ~VCE_MMSCH_VF_VMID__VF_CTX_VMID_MASK;
  573. data |= (0 << VCE_MMSCH_VF_VMID__VF_CTX_VMID__SHIFT); /* use domain0 for MM scheduler */
  574. WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_VMID), data);
  575. /* 3, notify mmsch about the size of this descriptor */
  576. WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_CTX_SIZE), size);
  577. /* 4, set resp to zero */
  578. WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP), 0);
  579. /* 5, kick off the initialization and wait until VCE_MMSCH_VF_MAILBOX_RESP becomes non-zero */
  580. WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_HOST), 0x10000001);
  581. data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP));
  582. loop = 1000;
  583. while ((data & 0x10000002) != 0x10000002) {
  584. udelay(10);
  585. data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP));
  586. loop--;
  587. if (!loop)
  588. break;
  589. }
  590. if (!loop) {
  591. dev_err(adev->dev, "failed to init MMSCH, mmVCE_MMSCH_VF_MAILBOX_RESP = %x\n", data);
  592. return -EBUSY;
  593. }
  594. return 0;
  595. }
  596. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev)
  597. {
  598. struct amdgpu_ring *ring;
  599. uint32_t offset, size, tmp;
  600. uint32_t table_size = 0;
  601. struct mmsch_v1_0_cmd_direct_write direct_wt = { {0} };
  602. struct mmsch_v1_0_cmd_direct_read_modify_write direct_rd_mod_wt = { {0} };
  603. struct mmsch_v1_0_cmd_direct_polling direct_poll = { {0} };
  604. struct mmsch_v1_0_cmd_end end = { {0} };
  605. uint32_t *init_table = adev->virt.mm_table.cpu_addr;
  606. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)init_table;
  607. direct_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_WRITE;
  608. direct_rd_mod_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_READ_MODIFY_WRITE;
  609. direct_poll.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_POLLING;
  610. end.cmd_header.command_type = MMSCH_COMMAND__END;
  611. if (header->uvd_table_offset == 0 && header->uvd_table_size == 0) {
  612. header->version = MMSCH_VERSION;
  613. header->header_size = sizeof(struct mmsch_v1_0_init_header) >> 2;
  614. if (header->vce_table_offset == 0 && header->vce_table_size == 0)
  615. header->uvd_table_offset = header->header_size;
  616. else
  617. header->uvd_table_offset = header->vce_table_size + header->vce_table_offset;
  618. init_table += header->uvd_table_offset;
  619. ring = &adev->uvd.ring;
  620. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  621. /* disable clock gating */
  622. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS),
  623. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK, 0);
  624. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS),
  625. 0xFFFFFFFF, 0x00000004);
  626. /* mc resume*/
  627. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  628. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  629. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  630. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  631. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  632. offset = 0;
  633. } else {
  634. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  635. lower_32_bits(adev->uvd.gpu_addr));
  636. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  637. upper_32_bits(adev->uvd.gpu_addr));
  638. offset = size;
  639. }
  640. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0),
  641. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  642. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE0), size);
  643. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW),
  644. lower_32_bits(adev->uvd.gpu_addr + offset));
  645. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH),
  646. upper_32_bits(adev->uvd.gpu_addr + offset));
  647. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1), (1 << 21));
  648. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_UVD_HEAP_SIZE);
  649. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW),
  650. lower_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  651. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH),
  652. upper_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  653. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2), (2 << 21));
  654. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE2),
  655. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  656. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_ADDR_CONFIG),
  657. adev->gfx.config.gb_addr_config);
  658. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG),
  659. adev->gfx.config.gb_addr_config);
  660. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG),
  661. adev->gfx.config.gb_addr_config);
  662. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH4), adev->uvd.max_handles);
  663. /* mc resume end*/
  664. /* disable clock gating */
  665. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL),
  666. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK, 0);
  667. /* disable interupt */
  668. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  669. ~UVD_MASTINT_EN__VCPU_EN_MASK, 0);
  670. /* stall UMC and register bus before resetting VCPU */
  671. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  672. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  673. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  674. /* put LMI, VCPU, RBC etc... into reset */
  675. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  676. (uint32_t)(UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  677. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  678. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  679. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  680. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  681. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  682. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  683. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK));
  684. /* initialize UVD memory controller */
  685. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL),
  686. (uint32_t)((0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  687. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  688. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  689. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  690. UVD_LMI_CTRL__REQ_MODE_MASK |
  691. 0x00100000L));
  692. /* disable byte swapping */
  693. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_SWAP_CNTL), 0);
  694. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MP_SWAP_CNTL), 0);
  695. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA0), 0x40c2040);
  696. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA1), 0x0);
  697. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB0), 0x40c2040);
  698. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB1), 0x0);
  699. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_ALU), 0);
  700. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUX), 0x88);
  701. /* take all subblocks out of reset, except VCPU */
  702. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  703. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  704. /* enable VCPU clock */
  705. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL),
  706. UVD_VCPU_CNTL__CLK_EN_MASK);
  707. /* enable UMC */
  708. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  709. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK, 0);
  710. /* boot up the VCPU */
  711. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0);
  712. MMSCH_V1_0_INSERT_DIRECT_POLL(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0x02, 0x02);
  713. /* enable master interrupt */
  714. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  715. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  716. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  717. /* clear the bit 4 of UVD_STATUS */
  718. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS),
  719. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT), 0);
  720. /* force RBC into idle state */
  721. size = order_base_2(ring->ring_size);
  722. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, size);
  723. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  724. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  725. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  726. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  727. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  728. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), tmp);
  729. /* set the write pointer delay */
  730. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL), 0);
  731. /* set the wb address */
  732. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR),
  733. (upper_32_bits(ring->gpu_addr) >> 2));
  734. /* programm the RB_BASE for ring buffer */
  735. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW),
  736. lower_32_bits(ring->gpu_addr));
  737. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH),
  738. upper_32_bits(ring->gpu_addr));
  739. ring->wptr = 0;
  740. ring = &adev->uvd.ring_enc[0];
  741. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_LO), ring->gpu_addr);
  742. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_HI), upper_32_bits(ring->gpu_addr));
  743. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_SIZE), ring->ring_size / 4);
  744. /* add end packet */
  745. memcpy((void *)init_table, &end, sizeof(struct mmsch_v1_0_cmd_end));
  746. table_size += sizeof(struct mmsch_v1_0_cmd_end) / 4;
  747. header->uvd_table_size = table_size;
  748. return uvd_v7_0_mmsch_start(adev, &adev->virt.mm_table);
  749. }
  750. return -EINVAL; /* already initializaed ? */
  751. }
  752. /**
  753. * uvd_v7_0_start - start UVD block
  754. *
  755. * @adev: amdgpu_device pointer
  756. *
  757. * Setup and start the UVD block
  758. */
  759. static int uvd_v7_0_start(struct amdgpu_device *adev)
  760. {
  761. struct amdgpu_ring *ring = &adev->uvd.ring;
  762. uint32_t rb_bufsz, tmp;
  763. uint32_t lmi_swap_cntl;
  764. uint32_t mp_swap_cntl;
  765. int i, j, r;
  766. /* disable DPG */
  767. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS), 0,
  768. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  769. /* disable byte swapping */
  770. lmi_swap_cntl = 0;
  771. mp_swap_cntl = 0;
  772. uvd_v7_0_mc_resume(adev);
  773. /* disable clock gating */
  774. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL), 0,
  775. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK);
  776. /* disable interupt */
  777. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  778. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  779. /* stall UMC and register bus before resetting VCPU */
  780. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  781. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  782. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  783. mdelay(1);
  784. /* put LMI, VCPU, RBC etc... into reset */
  785. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  786. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  787. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  788. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  789. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  790. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  791. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  792. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  793. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  794. mdelay(5);
  795. /* initialize UVD memory controller */
  796. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL),
  797. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  798. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  799. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  800. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  801. UVD_LMI_CTRL__REQ_MODE_MASK |
  802. 0x00100000L);
  803. #ifdef __BIG_ENDIAN
  804. /* swap (8 in 32) RB and IB */
  805. lmi_swap_cntl = 0xa;
  806. mp_swap_cntl = 0;
  807. #endif
  808. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_SWAP_CNTL), lmi_swap_cntl);
  809. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MP_SWAP_CNTL), mp_swap_cntl);
  810. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA0), 0x40c2040);
  811. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA1), 0x0);
  812. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB0), 0x40c2040);
  813. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB1), 0x0);
  814. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_ALU), 0);
  815. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUX), 0x88);
  816. /* take all subblocks out of reset, except VCPU */
  817. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  818. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  819. mdelay(5);
  820. /* enable VCPU clock */
  821. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL),
  822. UVD_VCPU_CNTL__CLK_EN_MASK);
  823. /* enable UMC */
  824. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  825. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  826. /* boot up the VCPU */
  827. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0);
  828. mdelay(10);
  829. for (i = 0; i < 10; ++i) {
  830. uint32_t status;
  831. for (j = 0; j < 100; ++j) {
  832. status = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS));
  833. if (status & 2)
  834. break;
  835. mdelay(10);
  836. }
  837. r = 0;
  838. if (status & 2)
  839. break;
  840. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  841. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  842. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  843. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  844. mdelay(10);
  845. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  846. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  847. mdelay(10);
  848. r = -1;
  849. }
  850. if (r) {
  851. DRM_ERROR("UVD not responding, giving up!!!\n");
  852. return r;
  853. }
  854. /* enable master interrupt */
  855. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  856. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  857. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  858. /* clear the bit 4 of UVD_STATUS */
  859. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  860. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  861. /* force RBC into idle state */
  862. rb_bufsz = order_base_2(ring->ring_size);
  863. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  864. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  865. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  866. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  867. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  868. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  869. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), tmp);
  870. /* set the write pointer delay */
  871. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL), 0);
  872. /* set the wb address */
  873. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR),
  874. (upper_32_bits(ring->gpu_addr) >> 2));
  875. /* programm the RB_BASE for ring buffer */
  876. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW),
  877. lower_32_bits(ring->gpu_addr));
  878. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH),
  879. upper_32_bits(ring->gpu_addr));
  880. /* Initialize the ring buffer's read and write pointers */
  881. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR), 0);
  882. ring->wptr = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR));
  883. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR),
  884. lower_32_bits(ring->wptr));
  885. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  886. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  887. ring = &adev->uvd.ring_enc[0];
  888. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR), lower_32_bits(ring->wptr));
  889. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR), lower_32_bits(ring->wptr));
  890. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_LO), ring->gpu_addr);
  891. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_HI), upper_32_bits(ring->gpu_addr));
  892. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_SIZE), ring->ring_size / 4);
  893. ring = &adev->uvd.ring_enc[1];
  894. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR2), lower_32_bits(ring->wptr));
  895. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR2), lower_32_bits(ring->wptr));
  896. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_LO2), ring->gpu_addr);
  897. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_HI2), upper_32_bits(ring->gpu_addr));
  898. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_SIZE2), ring->ring_size / 4);
  899. return 0;
  900. }
  901. /**
  902. * uvd_v7_0_stop - stop UVD block
  903. *
  904. * @adev: amdgpu_device pointer
  905. *
  906. * stop the UVD block
  907. */
  908. static void uvd_v7_0_stop(struct amdgpu_device *adev)
  909. {
  910. /* force RBC into idle state */
  911. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0x11010101);
  912. /* Stall UMC and register bus before resetting VCPU */
  913. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  914. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  915. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  916. mdelay(1);
  917. /* put VCPU into reset */
  918. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  919. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  920. mdelay(5);
  921. /* disable VCPU clock */
  922. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL), 0x0);
  923. /* Unstall UMC and register bus */
  924. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  925. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  926. }
  927. /**
  928. * uvd_v7_0_ring_emit_fence - emit an fence & trap command
  929. *
  930. * @ring: amdgpu_ring pointer
  931. * @fence: fence to emit
  932. *
  933. * Write a fence and a trap command to the ring.
  934. */
  935. static void uvd_v7_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  936. unsigned flags)
  937. {
  938. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  939. amdgpu_ring_write(ring,
  940. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  941. amdgpu_ring_write(ring, seq);
  942. amdgpu_ring_write(ring,
  943. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  944. amdgpu_ring_write(ring, addr & 0xffffffff);
  945. amdgpu_ring_write(ring,
  946. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  947. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  948. amdgpu_ring_write(ring,
  949. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  950. amdgpu_ring_write(ring, 0);
  951. amdgpu_ring_write(ring,
  952. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  953. amdgpu_ring_write(ring, 0);
  954. amdgpu_ring_write(ring,
  955. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  956. amdgpu_ring_write(ring, 0);
  957. amdgpu_ring_write(ring,
  958. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  959. amdgpu_ring_write(ring, 2);
  960. }
  961. /**
  962. * uvd_v7_0_enc_ring_emit_fence - emit an enc fence & trap command
  963. *
  964. * @ring: amdgpu_ring pointer
  965. * @fence: fence to emit
  966. *
  967. * Write enc a fence and a trap command to the ring.
  968. */
  969. static void uvd_v7_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  970. u64 seq, unsigned flags)
  971. {
  972. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  973. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  974. amdgpu_ring_write(ring, addr);
  975. amdgpu_ring_write(ring, upper_32_bits(addr));
  976. amdgpu_ring_write(ring, seq);
  977. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  978. }
  979. /**
  980. * uvd_v7_0_ring_emit_hdp_flush - emit an hdp flush
  981. *
  982. * @ring: amdgpu_ring pointer
  983. *
  984. * Emits an hdp flush.
  985. */
  986. static void uvd_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  987. {
  988. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(NBIF, 0,
  989. mmHDP_MEM_COHERENCY_FLUSH_CNTL), 0));
  990. amdgpu_ring_write(ring, 0);
  991. }
  992. /**
  993. * uvd_v7_0_ring_hdp_invalidate - emit an hdp invalidate
  994. *
  995. * @ring: amdgpu_ring pointer
  996. *
  997. * Emits an hdp invalidate.
  998. */
  999. static void uvd_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1000. {
  1001. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 0));
  1002. amdgpu_ring_write(ring, 1);
  1003. }
  1004. /**
  1005. * uvd_v7_0_ring_test_ring - register write test
  1006. *
  1007. * @ring: amdgpu_ring pointer
  1008. *
  1009. * Test if we can successfully write to the context register
  1010. */
  1011. static int uvd_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1012. {
  1013. struct amdgpu_device *adev = ring->adev;
  1014. uint32_t tmp = 0;
  1015. unsigned i;
  1016. int r;
  1017. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  1018. r = amdgpu_ring_alloc(ring, 3);
  1019. if (r) {
  1020. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  1021. ring->idx, r);
  1022. return r;
  1023. }
  1024. amdgpu_ring_write(ring,
  1025. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  1026. amdgpu_ring_write(ring, 0xDEADBEEF);
  1027. amdgpu_ring_commit(ring);
  1028. for (i = 0; i < adev->usec_timeout; i++) {
  1029. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  1030. if (tmp == 0xDEADBEEF)
  1031. break;
  1032. DRM_UDELAY(1);
  1033. }
  1034. if (i < adev->usec_timeout) {
  1035. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  1036. ring->idx, i);
  1037. } else {
  1038. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  1039. ring->idx, tmp);
  1040. r = -EINVAL;
  1041. }
  1042. return r;
  1043. }
  1044. /**
  1045. * uvd_v7_0_ring_emit_ib - execute indirect buffer
  1046. *
  1047. * @ring: amdgpu_ring pointer
  1048. * @ib: indirect buffer to execute
  1049. *
  1050. * Write ring commands to execute the indirect buffer
  1051. */
  1052. static void uvd_v7_0_ring_emit_ib(struct amdgpu_ring *ring,
  1053. struct amdgpu_ib *ib,
  1054. unsigned vm_id, bool ctx_switch)
  1055. {
  1056. amdgpu_ring_write(ring,
  1057. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  1058. amdgpu_ring_write(ring, vm_id);
  1059. amdgpu_ring_write(ring,
  1060. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  1061. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1062. amdgpu_ring_write(ring,
  1063. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  1064. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1065. amdgpu_ring_write(ring,
  1066. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  1067. amdgpu_ring_write(ring, ib->length_dw);
  1068. }
  1069. /**
  1070. * uvd_v7_0_enc_ring_emit_ib - enc execute indirect buffer
  1071. *
  1072. * @ring: amdgpu_ring pointer
  1073. * @ib: indirect buffer to execute
  1074. *
  1075. * Write enc ring commands to execute the indirect buffer
  1076. */
  1077. static void uvd_v7_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  1078. struct amdgpu_ib *ib, unsigned int vm_id, bool ctx_switch)
  1079. {
  1080. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  1081. amdgpu_ring_write(ring, vm_id);
  1082. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1083. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1084. amdgpu_ring_write(ring, ib->length_dw);
  1085. }
  1086. static void uvd_v7_0_vm_reg_write(struct amdgpu_ring *ring,
  1087. uint32_t data0, uint32_t data1)
  1088. {
  1089. amdgpu_ring_write(ring,
  1090. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1091. amdgpu_ring_write(ring, data0);
  1092. amdgpu_ring_write(ring,
  1093. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1094. amdgpu_ring_write(ring, data1);
  1095. amdgpu_ring_write(ring,
  1096. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1097. amdgpu_ring_write(ring, 8);
  1098. }
  1099. static void uvd_v7_0_vm_reg_wait(struct amdgpu_ring *ring,
  1100. uint32_t data0, uint32_t data1, uint32_t mask)
  1101. {
  1102. amdgpu_ring_write(ring,
  1103. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1104. amdgpu_ring_write(ring, data0);
  1105. amdgpu_ring_write(ring,
  1106. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1107. amdgpu_ring_write(ring, data1);
  1108. amdgpu_ring_write(ring,
  1109. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  1110. amdgpu_ring_write(ring, mask);
  1111. amdgpu_ring_write(ring,
  1112. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1113. amdgpu_ring_write(ring, 12);
  1114. }
  1115. static void uvd_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1116. unsigned vm_id, uint64_t pd_addr)
  1117. {
  1118. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1119. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  1120. uint32_t data0, data1, mask;
  1121. unsigned eng = ring->vm_inv_eng;
  1122. pd_addr = pd_addr | 0x1; /* valid bit */
  1123. /* now only use physical base address of PDE and valid */
  1124. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  1125. data0 = (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2;
  1126. data1 = upper_32_bits(pd_addr);
  1127. uvd_v7_0_vm_reg_write(ring, data0, data1);
  1128. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  1129. data1 = lower_32_bits(pd_addr);
  1130. uvd_v7_0_vm_reg_write(ring, data0, data1);
  1131. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  1132. data1 = lower_32_bits(pd_addr);
  1133. mask = 0xffffffff;
  1134. uvd_v7_0_vm_reg_wait(ring, data0, data1, mask);
  1135. /* flush TLB */
  1136. data0 = (hub->vm_inv_eng0_req + eng) << 2;
  1137. data1 = req;
  1138. uvd_v7_0_vm_reg_write(ring, data0, data1);
  1139. /* wait for flush */
  1140. data0 = (hub->vm_inv_eng0_ack + eng) << 2;
  1141. data1 = 1 << vm_id;
  1142. mask = 1 << vm_id;
  1143. uvd_v7_0_vm_reg_wait(ring, data0, data1, mask);
  1144. }
  1145. static void uvd_v7_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  1146. {
  1147. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  1148. }
  1149. static void uvd_v7_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1150. unsigned int vm_id, uint64_t pd_addr)
  1151. {
  1152. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1153. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  1154. unsigned eng = ring->vm_inv_eng;
  1155. pd_addr = pd_addr | 0x1; /* valid bit */
  1156. /* now only use physical base address of PDE and valid */
  1157. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  1158. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1159. amdgpu_ring_write(ring, (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2);
  1160. amdgpu_ring_write(ring, upper_32_bits(pd_addr));
  1161. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1162. amdgpu_ring_write(ring, (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  1163. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  1164. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  1165. amdgpu_ring_write(ring, (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  1166. amdgpu_ring_write(ring, 0xffffffff);
  1167. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  1168. /* flush TLB */
  1169. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1170. amdgpu_ring_write(ring, (hub->vm_inv_eng0_req + eng) << 2);
  1171. amdgpu_ring_write(ring, req);
  1172. /* wait for flush */
  1173. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  1174. amdgpu_ring_write(ring, (hub->vm_inv_eng0_ack + eng) << 2);
  1175. amdgpu_ring_write(ring, 1 << vm_id);
  1176. amdgpu_ring_write(ring, 1 << vm_id);
  1177. }
  1178. #if 0
  1179. static bool uvd_v7_0_is_idle(void *handle)
  1180. {
  1181. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1182. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  1183. }
  1184. static int uvd_v7_0_wait_for_idle(void *handle)
  1185. {
  1186. unsigned i;
  1187. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1188. for (i = 0; i < adev->usec_timeout; i++) {
  1189. if (uvd_v7_0_is_idle(handle))
  1190. return 0;
  1191. }
  1192. return -ETIMEDOUT;
  1193. }
  1194. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  1195. static bool uvd_v7_0_check_soft_reset(void *handle)
  1196. {
  1197. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1198. u32 srbm_soft_reset = 0;
  1199. u32 tmp = RREG32(mmSRBM_STATUS);
  1200. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  1201. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  1202. (RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS) &
  1203. AMDGPU_UVD_STATUS_BUSY_MASK)))
  1204. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1205. SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  1206. if (srbm_soft_reset) {
  1207. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  1208. return true;
  1209. } else {
  1210. adev->uvd.srbm_soft_reset = 0;
  1211. return false;
  1212. }
  1213. }
  1214. static int uvd_v7_0_pre_soft_reset(void *handle)
  1215. {
  1216. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1217. if (!adev->uvd.srbm_soft_reset)
  1218. return 0;
  1219. uvd_v7_0_stop(adev);
  1220. return 0;
  1221. }
  1222. static int uvd_v7_0_soft_reset(void *handle)
  1223. {
  1224. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1225. u32 srbm_soft_reset;
  1226. if (!adev->uvd.srbm_soft_reset)
  1227. return 0;
  1228. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  1229. if (srbm_soft_reset) {
  1230. u32 tmp;
  1231. tmp = RREG32(mmSRBM_SOFT_RESET);
  1232. tmp |= srbm_soft_reset;
  1233. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1234. WREG32(mmSRBM_SOFT_RESET, tmp);
  1235. tmp = RREG32(mmSRBM_SOFT_RESET);
  1236. udelay(50);
  1237. tmp &= ~srbm_soft_reset;
  1238. WREG32(mmSRBM_SOFT_RESET, tmp);
  1239. tmp = RREG32(mmSRBM_SOFT_RESET);
  1240. /* Wait a little for things to settle down */
  1241. udelay(50);
  1242. }
  1243. return 0;
  1244. }
  1245. static int uvd_v7_0_post_soft_reset(void *handle)
  1246. {
  1247. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1248. if (!adev->uvd.srbm_soft_reset)
  1249. return 0;
  1250. mdelay(5);
  1251. return uvd_v7_0_start(adev);
  1252. }
  1253. #endif
  1254. static int uvd_v7_0_set_interrupt_state(struct amdgpu_device *adev,
  1255. struct amdgpu_irq_src *source,
  1256. unsigned type,
  1257. enum amdgpu_interrupt_state state)
  1258. {
  1259. // TODO
  1260. return 0;
  1261. }
  1262. static int uvd_v7_0_process_interrupt(struct amdgpu_device *adev,
  1263. struct amdgpu_irq_src *source,
  1264. struct amdgpu_iv_entry *entry)
  1265. {
  1266. DRM_DEBUG("IH: UVD TRAP\n");
  1267. switch (entry->src_id) {
  1268. case 124:
  1269. amdgpu_fence_process(&adev->uvd.ring);
  1270. break;
  1271. case 119:
  1272. amdgpu_fence_process(&adev->uvd.ring_enc[0]);
  1273. break;
  1274. case 120:
  1275. if (!amdgpu_sriov_vf(adev))
  1276. amdgpu_fence_process(&adev->uvd.ring_enc[1]);
  1277. break;
  1278. default:
  1279. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1280. entry->src_id, entry->src_data[0]);
  1281. break;
  1282. }
  1283. return 0;
  1284. }
  1285. #if 0
  1286. static void uvd_v7_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1287. {
  1288. uint32_t data, data1, data2, suvd_flags;
  1289. data = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL));
  1290. data1 = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_GATE));
  1291. data2 = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_CTRL));
  1292. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1293. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1294. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1295. UVD_SUVD_CGC_GATE__SIT_MASK |
  1296. UVD_SUVD_CGC_GATE__SMP_MASK |
  1297. UVD_SUVD_CGC_GATE__SCM_MASK |
  1298. UVD_SUVD_CGC_GATE__SDB_MASK;
  1299. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1300. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1301. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1302. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1303. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1304. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1305. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1306. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1307. UVD_CGC_CTRL__SYS_MODE_MASK |
  1308. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1309. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1310. UVD_CGC_CTRL__REGS_MODE_MASK |
  1311. UVD_CGC_CTRL__RBC_MODE_MASK |
  1312. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1313. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1314. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1315. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1316. UVD_CGC_CTRL__MPC_MODE_MASK |
  1317. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1318. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1319. UVD_CGC_CTRL__WCB_MODE_MASK |
  1320. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1321. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1322. UVD_CGC_CTRL__JPEG2_MODE_MASK |
  1323. UVD_CGC_CTRL__SCPU_MODE_MASK);
  1324. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1325. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1326. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1327. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1328. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1329. data1 |= suvd_flags;
  1330. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL), data);
  1331. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_GATE), 0);
  1332. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_GATE), data1);
  1333. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_CTRL), data2);
  1334. }
  1335. static void uvd_v7_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1336. {
  1337. uint32_t data, data1, cgc_flags, suvd_flags;
  1338. data = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_GATE));
  1339. data1 = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_GATE));
  1340. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1341. UVD_CGC_GATE__UDEC_MASK |
  1342. UVD_CGC_GATE__MPEG2_MASK |
  1343. UVD_CGC_GATE__RBC_MASK |
  1344. UVD_CGC_GATE__LMI_MC_MASK |
  1345. UVD_CGC_GATE__IDCT_MASK |
  1346. UVD_CGC_GATE__MPRD_MASK |
  1347. UVD_CGC_GATE__MPC_MASK |
  1348. UVD_CGC_GATE__LBSI_MASK |
  1349. UVD_CGC_GATE__LRBBM_MASK |
  1350. UVD_CGC_GATE__UDEC_RE_MASK |
  1351. UVD_CGC_GATE__UDEC_CM_MASK |
  1352. UVD_CGC_GATE__UDEC_IT_MASK |
  1353. UVD_CGC_GATE__UDEC_DB_MASK |
  1354. UVD_CGC_GATE__UDEC_MP_MASK |
  1355. UVD_CGC_GATE__WCB_MASK |
  1356. UVD_CGC_GATE__VCPU_MASK |
  1357. UVD_CGC_GATE__SCPU_MASK |
  1358. UVD_CGC_GATE__JPEG_MASK |
  1359. UVD_CGC_GATE__JPEG2_MASK;
  1360. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1361. UVD_SUVD_CGC_GATE__SIT_MASK |
  1362. UVD_SUVD_CGC_GATE__SMP_MASK |
  1363. UVD_SUVD_CGC_GATE__SCM_MASK |
  1364. UVD_SUVD_CGC_GATE__SDB_MASK;
  1365. data |= cgc_flags;
  1366. data1 |= suvd_flags;
  1367. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_GATE), data);
  1368. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_GATE), data1);
  1369. }
  1370. static void uvd_v7_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  1371. {
  1372. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  1373. if (enable)
  1374. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1375. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1376. else
  1377. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1378. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1379. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  1380. }
  1381. static int uvd_v7_0_set_clockgating_state(void *handle,
  1382. enum amd_clockgating_state state)
  1383. {
  1384. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1385. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1386. uvd_v7_0_set_bypass_mode(adev, enable);
  1387. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  1388. return 0;
  1389. if (enable) {
  1390. /* disable HW gating and enable Sw gating */
  1391. uvd_v7_0_set_sw_clock_gating(adev);
  1392. } else {
  1393. /* wait for STATUS to clear */
  1394. if (uvd_v7_0_wait_for_idle(handle))
  1395. return -EBUSY;
  1396. /* enable HW gates because UVD is idle */
  1397. /* uvd_v7_0_set_hw_clock_gating(adev); */
  1398. }
  1399. return 0;
  1400. }
  1401. static int uvd_v7_0_set_powergating_state(void *handle,
  1402. enum amd_powergating_state state)
  1403. {
  1404. /* This doesn't actually powergate the UVD block.
  1405. * That's done in the dpm code via the SMC. This
  1406. * just re-inits the block as necessary. The actual
  1407. * gating still happens in the dpm code. We should
  1408. * revisit this when there is a cleaner line between
  1409. * the smc and the hw blocks
  1410. */
  1411. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1412. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  1413. return 0;
  1414. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS), UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1415. if (state == AMD_PG_STATE_GATE) {
  1416. uvd_v7_0_stop(adev);
  1417. return 0;
  1418. } else {
  1419. return uvd_v7_0_start(adev);
  1420. }
  1421. }
  1422. #endif
  1423. static int uvd_v7_0_set_clockgating_state(void *handle,
  1424. enum amd_clockgating_state state)
  1425. {
  1426. /* needed for driver unload*/
  1427. return 0;
  1428. }
  1429. const struct amd_ip_funcs uvd_v7_0_ip_funcs = {
  1430. .name = "uvd_v7_0",
  1431. .early_init = uvd_v7_0_early_init,
  1432. .late_init = NULL,
  1433. .sw_init = uvd_v7_0_sw_init,
  1434. .sw_fini = uvd_v7_0_sw_fini,
  1435. .hw_init = uvd_v7_0_hw_init,
  1436. .hw_fini = uvd_v7_0_hw_fini,
  1437. .suspend = uvd_v7_0_suspend,
  1438. .resume = uvd_v7_0_resume,
  1439. .is_idle = NULL /* uvd_v7_0_is_idle */,
  1440. .wait_for_idle = NULL /* uvd_v7_0_wait_for_idle */,
  1441. .check_soft_reset = NULL /* uvd_v7_0_check_soft_reset */,
  1442. .pre_soft_reset = NULL /* uvd_v7_0_pre_soft_reset */,
  1443. .soft_reset = NULL /* uvd_v7_0_soft_reset */,
  1444. .post_soft_reset = NULL /* uvd_v7_0_post_soft_reset */,
  1445. .set_clockgating_state = uvd_v7_0_set_clockgating_state,
  1446. .set_powergating_state = NULL /* uvd_v7_0_set_powergating_state */,
  1447. };
  1448. static const struct amdgpu_ring_funcs uvd_v7_0_ring_vm_funcs = {
  1449. .type = AMDGPU_RING_TYPE_UVD,
  1450. .align_mask = 0xf,
  1451. .nop = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0),
  1452. .support_64bit_ptrs = false,
  1453. .vmhub = AMDGPU_MMHUB,
  1454. .get_rptr = uvd_v7_0_ring_get_rptr,
  1455. .get_wptr = uvd_v7_0_ring_get_wptr,
  1456. .set_wptr = uvd_v7_0_ring_set_wptr,
  1457. .emit_frame_size =
  1458. 2 + /* uvd_v7_0_ring_emit_hdp_flush */
  1459. 2 + /* uvd_v7_0_ring_emit_hdp_invalidate */
  1460. 34 + /* uvd_v7_0_ring_emit_vm_flush */
  1461. 14 + 14, /* uvd_v7_0_ring_emit_fence x2 vm fence */
  1462. .emit_ib_size = 8, /* uvd_v7_0_ring_emit_ib */
  1463. .emit_ib = uvd_v7_0_ring_emit_ib,
  1464. .emit_fence = uvd_v7_0_ring_emit_fence,
  1465. .emit_vm_flush = uvd_v7_0_ring_emit_vm_flush,
  1466. .emit_hdp_flush = uvd_v7_0_ring_emit_hdp_flush,
  1467. .emit_hdp_invalidate = uvd_v7_0_ring_emit_hdp_invalidate,
  1468. .test_ring = uvd_v7_0_ring_test_ring,
  1469. .test_ib = amdgpu_uvd_ring_test_ib,
  1470. .insert_nop = amdgpu_ring_insert_nop,
  1471. .pad_ib = amdgpu_ring_generic_pad_ib,
  1472. .begin_use = amdgpu_uvd_ring_begin_use,
  1473. .end_use = amdgpu_uvd_ring_end_use,
  1474. };
  1475. static const struct amdgpu_ring_funcs uvd_v7_0_enc_ring_vm_funcs = {
  1476. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1477. .align_mask = 0x3f,
  1478. .nop = HEVC_ENC_CMD_NO_OP,
  1479. .support_64bit_ptrs = false,
  1480. .vmhub = AMDGPU_MMHUB,
  1481. .get_rptr = uvd_v7_0_enc_ring_get_rptr,
  1482. .get_wptr = uvd_v7_0_enc_ring_get_wptr,
  1483. .set_wptr = uvd_v7_0_enc_ring_set_wptr,
  1484. .emit_frame_size =
  1485. 17 + /* uvd_v7_0_enc_ring_emit_vm_flush */
  1486. 5 + 5 + /* uvd_v7_0_enc_ring_emit_fence x2 vm fence */
  1487. 1, /* uvd_v7_0_enc_ring_insert_end */
  1488. .emit_ib_size = 5, /* uvd_v7_0_enc_ring_emit_ib */
  1489. .emit_ib = uvd_v7_0_enc_ring_emit_ib,
  1490. .emit_fence = uvd_v7_0_enc_ring_emit_fence,
  1491. .emit_vm_flush = uvd_v7_0_enc_ring_emit_vm_flush,
  1492. .test_ring = uvd_v7_0_enc_ring_test_ring,
  1493. .test_ib = uvd_v7_0_enc_ring_test_ib,
  1494. .insert_nop = amdgpu_ring_insert_nop,
  1495. .insert_end = uvd_v7_0_enc_ring_insert_end,
  1496. .pad_ib = amdgpu_ring_generic_pad_ib,
  1497. .begin_use = amdgpu_uvd_ring_begin_use,
  1498. .end_use = amdgpu_uvd_ring_end_use,
  1499. };
  1500. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  1501. {
  1502. adev->uvd.ring.funcs = &uvd_v7_0_ring_vm_funcs;
  1503. DRM_INFO("UVD is enabled in VM mode\n");
  1504. }
  1505. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1506. {
  1507. int i;
  1508. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1509. adev->uvd.ring_enc[i].funcs = &uvd_v7_0_enc_ring_vm_funcs;
  1510. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1511. }
  1512. static const struct amdgpu_irq_src_funcs uvd_v7_0_irq_funcs = {
  1513. .set = uvd_v7_0_set_interrupt_state,
  1514. .process = uvd_v7_0_process_interrupt,
  1515. };
  1516. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1517. {
  1518. adev->uvd.irq.num_types = adev->uvd.num_enc_rings + 1;
  1519. adev->uvd.irq.funcs = &uvd_v7_0_irq_funcs;
  1520. }
  1521. const struct amdgpu_ip_block_version uvd_v7_0_ip_block =
  1522. {
  1523. .type = AMD_IP_BLOCK_TYPE_UVD,
  1524. .major = 7,
  1525. .minor = 0,
  1526. .rev = 0,
  1527. .funcs = &uvd_v7_0_ip_funcs,
  1528. };