gfx_v9_0.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_NUM_COMPUTE_RINGS 8
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x2000
  40. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  41. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  42. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  43. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  44. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  45. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  46. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  47. {
  48. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  49. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  50. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  51. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  52. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  53. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  54. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  55. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  56. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  57. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  58. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  59. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  60. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  61. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  80. };
  81. static const u32 golden_settings_gc_9_0[] =
  82. {
  83. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00ffeff, 0x00000400,
  84. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  85. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  86. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  87. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  88. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  89. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  90. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  91. };
  92. static const u32 golden_settings_gc_9_0_vg10[] =
  93. {
  94. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  95. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  96. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  97. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  98. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  99. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  100. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800,
  101. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1),0x0000000f, 0x00000007
  102. };
  103. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  104. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  105. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  106. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  107. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  108. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  109. struct amdgpu_cu_info *cu_info);
  110. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  111. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  112. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  113. {
  114. switch (adev->asic_type) {
  115. case CHIP_VEGA10:
  116. amdgpu_program_register_sequence(adev,
  117. golden_settings_gc_9_0,
  118. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  119. amdgpu_program_register_sequence(adev,
  120. golden_settings_gc_9_0_vg10,
  121. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  122. break;
  123. default:
  124. break;
  125. }
  126. }
  127. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  128. {
  129. adev->gfx.scratch.num_reg = 7;
  130. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  131. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  132. }
  133. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  134. bool wc, uint32_t reg, uint32_t val)
  135. {
  136. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  137. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  138. WRITE_DATA_DST_SEL(0) |
  139. (wc ? WR_CONFIRM : 0));
  140. amdgpu_ring_write(ring, reg);
  141. amdgpu_ring_write(ring, 0);
  142. amdgpu_ring_write(ring, val);
  143. }
  144. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  145. int mem_space, int opt, uint32_t addr0,
  146. uint32_t addr1, uint32_t ref, uint32_t mask,
  147. uint32_t inv)
  148. {
  149. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  150. amdgpu_ring_write(ring,
  151. /* memory (1) or register (0) */
  152. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  153. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  154. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  155. WAIT_REG_MEM_ENGINE(eng_sel)));
  156. if (mem_space)
  157. BUG_ON(addr0 & 0x3); /* Dword align */
  158. amdgpu_ring_write(ring, addr0);
  159. amdgpu_ring_write(ring, addr1);
  160. amdgpu_ring_write(ring, ref);
  161. amdgpu_ring_write(ring, mask);
  162. amdgpu_ring_write(ring, inv); /* poll interval */
  163. }
  164. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  165. {
  166. struct amdgpu_device *adev = ring->adev;
  167. uint32_t scratch;
  168. uint32_t tmp = 0;
  169. unsigned i;
  170. int r;
  171. r = amdgpu_gfx_scratch_get(adev, &scratch);
  172. if (r) {
  173. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  174. return r;
  175. }
  176. WREG32(scratch, 0xCAFEDEAD);
  177. r = amdgpu_ring_alloc(ring, 3);
  178. if (r) {
  179. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  180. ring->idx, r);
  181. amdgpu_gfx_scratch_free(adev, scratch);
  182. return r;
  183. }
  184. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  185. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  186. amdgpu_ring_write(ring, 0xDEADBEEF);
  187. amdgpu_ring_commit(ring);
  188. for (i = 0; i < adev->usec_timeout; i++) {
  189. tmp = RREG32(scratch);
  190. if (tmp == 0xDEADBEEF)
  191. break;
  192. DRM_UDELAY(1);
  193. }
  194. if (i < adev->usec_timeout) {
  195. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  196. ring->idx, i);
  197. } else {
  198. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  199. ring->idx, scratch, tmp);
  200. r = -EINVAL;
  201. }
  202. amdgpu_gfx_scratch_free(adev, scratch);
  203. return r;
  204. }
  205. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  206. {
  207. struct amdgpu_device *adev = ring->adev;
  208. struct amdgpu_ib ib;
  209. struct dma_fence *f = NULL;
  210. uint32_t scratch;
  211. uint32_t tmp = 0;
  212. long r;
  213. r = amdgpu_gfx_scratch_get(adev, &scratch);
  214. if (r) {
  215. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  216. return r;
  217. }
  218. WREG32(scratch, 0xCAFEDEAD);
  219. memset(&ib, 0, sizeof(ib));
  220. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  221. if (r) {
  222. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  223. goto err1;
  224. }
  225. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  226. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  227. ib.ptr[2] = 0xDEADBEEF;
  228. ib.length_dw = 3;
  229. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  230. if (r)
  231. goto err2;
  232. r = dma_fence_wait_timeout(f, false, timeout);
  233. if (r == 0) {
  234. DRM_ERROR("amdgpu: IB test timed out.\n");
  235. r = -ETIMEDOUT;
  236. goto err2;
  237. } else if (r < 0) {
  238. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  239. goto err2;
  240. }
  241. tmp = RREG32(scratch);
  242. if (tmp == 0xDEADBEEF) {
  243. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  244. r = 0;
  245. } else {
  246. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  247. scratch, tmp);
  248. r = -EINVAL;
  249. }
  250. err2:
  251. amdgpu_ib_free(adev, &ib, NULL);
  252. dma_fence_put(f);
  253. err1:
  254. amdgpu_gfx_scratch_free(adev, scratch);
  255. return r;
  256. }
  257. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  258. {
  259. const char *chip_name;
  260. char fw_name[30];
  261. int err;
  262. struct amdgpu_firmware_info *info = NULL;
  263. const struct common_firmware_header *header = NULL;
  264. const struct gfx_firmware_header_v1_0 *cp_hdr;
  265. DRM_DEBUG("\n");
  266. switch (adev->asic_type) {
  267. case CHIP_VEGA10:
  268. chip_name = "vega10";
  269. break;
  270. default:
  271. BUG();
  272. }
  273. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  274. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  275. if (err)
  276. goto out;
  277. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  278. if (err)
  279. goto out;
  280. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  281. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  282. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  283. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  284. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  285. if (err)
  286. goto out;
  287. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  288. if (err)
  289. goto out;
  290. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  291. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  292. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  293. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  294. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  295. if (err)
  296. goto out;
  297. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  298. if (err)
  299. goto out;
  300. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  301. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  302. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  303. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  304. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  305. if (err)
  306. goto out;
  307. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  308. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  309. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  310. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  311. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  312. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  313. if (err)
  314. goto out;
  315. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  316. if (err)
  317. goto out;
  318. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  319. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  320. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  321. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  322. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  323. if (!err) {
  324. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  325. if (err)
  326. goto out;
  327. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  328. adev->gfx.mec2_fw->data;
  329. adev->gfx.mec2_fw_version =
  330. le32_to_cpu(cp_hdr->header.ucode_version);
  331. adev->gfx.mec2_feature_version =
  332. le32_to_cpu(cp_hdr->ucode_feature_version);
  333. } else {
  334. err = 0;
  335. adev->gfx.mec2_fw = NULL;
  336. }
  337. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  338. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  339. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  340. info->fw = adev->gfx.pfp_fw;
  341. header = (const struct common_firmware_header *)info->fw->data;
  342. adev->firmware.fw_size +=
  343. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  344. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  345. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  346. info->fw = adev->gfx.me_fw;
  347. header = (const struct common_firmware_header *)info->fw->data;
  348. adev->firmware.fw_size +=
  349. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  350. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  351. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  352. info->fw = adev->gfx.ce_fw;
  353. header = (const struct common_firmware_header *)info->fw->data;
  354. adev->firmware.fw_size +=
  355. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  356. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  357. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  358. info->fw = adev->gfx.rlc_fw;
  359. header = (const struct common_firmware_header *)info->fw->data;
  360. adev->firmware.fw_size +=
  361. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  362. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  363. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  364. info->fw = adev->gfx.mec_fw;
  365. header = (const struct common_firmware_header *)info->fw->data;
  366. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  367. adev->firmware.fw_size +=
  368. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  369. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  370. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  371. info->fw = adev->gfx.mec_fw;
  372. adev->firmware.fw_size +=
  373. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  374. if (adev->gfx.mec2_fw) {
  375. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  376. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  377. info->fw = adev->gfx.mec2_fw;
  378. header = (const struct common_firmware_header *)info->fw->data;
  379. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  380. adev->firmware.fw_size +=
  381. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  382. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  383. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  384. info->fw = adev->gfx.mec2_fw;
  385. adev->firmware.fw_size +=
  386. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  387. }
  388. }
  389. out:
  390. if (err) {
  391. dev_err(adev->dev,
  392. "gfx9: Failed to load firmware \"%s\"\n",
  393. fw_name);
  394. release_firmware(adev->gfx.pfp_fw);
  395. adev->gfx.pfp_fw = NULL;
  396. release_firmware(adev->gfx.me_fw);
  397. adev->gfx.me_fw = NULL;
  398. release_firmware(adev->gfx.ce_fw);
  399. adev->gfx.ce_fw = NULL;
  400. release_firmware(adev->gfx.rlc_fw);
  401. adev->gfx.rlc_fw = NULL;
  402. release_firmware(adev->gfx.mec_fw);
  403. adev->gfx.mec_fw = NULL;
  404. release_firmware(adev->gfx.mec2_fw);
  405. adev->gfx.mec2_fw = NULL;
  406. }
  407. return err;
  408. }
  409. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  410. {
  411. int r;
  412. if (adev->gfx.mec.hpd_eop_obj) {
  413. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  414. if (unlikely(r != 0))
  415. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  416. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  417. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  418. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  419. adev->gfx.mec.hpd_eop_obj = NULL;
  420. }
  421. if (adev->gfx.mec.mec_fw_obj) {
  422. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  423. if (unlikely(r != 0))
  424. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  425. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  426. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  427. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  428. adev->gfx.mec.mec_fw_obj = NULL;
  429. }
  430. }
  431. #define MEC_HPD_SIZE 2048
  432. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  433. {
  434. int r;
  435. u32 *hpd;
  436. const __le32 *fw_data;
  437. unsigned fw_size;
  438. u32 *fw;
  439. const struct gfx_firmware_header_v1_0 *mec_hdr;
  440. /*
  441. * we assign only 1 pipe because all other pipes will
  442. * be handled by KFD
  443. */
  444. adev->gfx.mec.num_mec = 1;
  445. adev->gfx.mec.num_pipe = 1;
  446. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  447. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  448. r = amdgpu_bo_create(adev,
  449. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  450. PAGE_SIZE, true,
  451. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  452. &adev->gfx.mec.hpd_eop_obj);
  453. if (r) {
  454. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  455. return r;
  456. }
  457. }
  458. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  459. if (unlikely(r != 0)) {
  460. gfx_v9_0_mec_fini(adev);
  461. return r;
  462. }
  463. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  464. &adev->gfx.mec.hpd_eop_gpu_addr);
  465. if (r) {
  466. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  467. gfx_v9_0_mec_fini(adev);
  468. return r;
  469. }
  470. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  471. if (r) {
  472. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  473. gfx_v9_0_mec_fini(adev);
  474. return r;
  475. }
  476. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  477. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  478. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  479. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  480. fw_data = (const __le32 *)
  481. (adev->gfx.mec_fw->data +
  482. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  483. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  484. if (adev->gfx.mec.mec_fw_obj == NULL) {
  485. r = amdgpu_bo_create(adev,
  486. mec_hdr->header.ucode_size_bytes,
  487. PAGE_SIZE, true,
  488. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  489. &adev->gfx.mec.mec_fw_obj);
  490. if (r) {
  491. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  492. return r;
  493. }
  494. }
  495. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  496. if (unlikely(r != 0)) {
  497. gfx_v9_0_mec_fini(adev);
  498. return r;
  499. }
  500. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  501. &adev->gfx.mec.mec_fw_gpu_addr);
  502. if (r) {
  503. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  504. gfx_v9_0_mec_fini(adev);
  505. return r;
  506. }
  507. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  508. if (r) {
  509. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  510. gfx_v9_0_mec_fini(adev);
  511. return r;
  512. }
  513. memcpy(fw, fw_data, fw_size);
  514. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  515. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  516. return 0;
  517. }
  518. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  519. {
  520. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  521. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  522. }
  523. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  524. {
  525. int r;
  526. u32 *hpd;
  527. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  528. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  529. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  530. &kiq->eop_gpu_addr, (void **)&hpd);
  531. if (r) {
  532. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  533. return r;
  534. }
  535. memset(hpd, 0, MEC_HPD_SIZE);
  536. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  537. if (unlikely(r != 0))
  538. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  539. amdgpu_bo_kunmap(kiq->eop_obj);
  540. amdgpu_bo_unreserve(kiq->eop_obj);
  541. return 0;
  542. }
  543. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  544. struct amdgpu_ring *ring,
  545. struct amdgpu_irq_src *irq)
  546. {
  547. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  548. int r = 0;
  549. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  550. if (r)
  551. return r;
  552. ring->adev = NULL;
  553. ring->ring_obj = NULL;
  554. ring->use_doorbell = true;
  555. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  556. if (adev->gfx.mec2_fw) {
  557. ring->me = 2;
  558. ring->pipe = 0;
  559. } else {
  560. ring->me = 1;
  561. ring->pipe = 1;
  562. }
  563. ring->queue = 0;
  564. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  565. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  566. r = amdgpu_ring_init(adev, ring, 1024,
  567. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  568. if (r)
  569. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  570. return r;
  571. }
  572. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  573. struct amdgpu_irq_src *irq)
  574. {
  575. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  576. amdgpu_ring_fini(ring);
  577. }
  578. /* create MQD for each compute queue */
  579. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  580. {
  581. struct amdgpu_ring *ring = NULL;
  582. int r, i;
  583. /* create MQD for KIQ */
  584. ring = &adev->gfx.kiq.ring;
  585. if (!ring->mqd_obj) {
  586. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  587. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  588. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  589. if (r) {
  590. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  591. return r;
  592. }
  593. /*TODO: prepare MQD backup */
  594. }
  595. /* create MQD for each KCQ */
  596. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  597. ring = &adev->gfx.compute_ring[i];
  598. if (!ring->mqd_obj) {
  599. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  600. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  601. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  602. if (r) {
  603. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  604. return r;
  605. }
  606. /* TODO: prepare MQD backup */
  607. }
  608. }
  609. return 0;
  610. }
  611. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  612. {
  613. struct amdgpu_ring *ring = NULL;
  614. int i;
  615. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  616. ring = &adev->gfx.compute_ring[i];
  617. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  618. }
  619. ring = &adev->gfx.kiq.ring;
  620. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  621. }
  622. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  623. {
  624. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  625. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  626. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  627. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  628. (SQ_IND_INDEX__FORCE_READ_MASK));
  629. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  630. }
  631. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  632. uint32_t wave, uint32_t thread,
  633. uint32_t regno, uint32_t num, uint32_t *out)
  634. {
  635. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  636. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  637. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  638. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  639. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  640. (SQ_IND_INDEX__FORCE_READ_MASK) |
  641. (SQ_IND_INDEX__AUTO_INCR_MASK));
  642. while (num--)
  643. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  644. }
  645. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  646. {
  647. /* type 1 wave data */
  648. dst[(*no_fields)++] = 1;
  649. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  650. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  651. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  652. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  653. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  654. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  655. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  656. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  657. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  658. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  659. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  660. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  661. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  662. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  663. }
  664. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  665. uint32_t wave, uint32_t start,
  666. uint32_t size, uint32_t *dst)
  667. {
  668. wave_read_regs(
  669. adev, simd, wave, 0,
  670. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  671. }
  672. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  673. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  674. .select_se_sh = &gfx_v9_0_select_se_sh,
  675. .read_wave_data = &gfx_v9_0_read_wave_data,
  676. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  677. };
  678. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  679. {
  680. u32 gb_addr_config;
  681. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  682. switch (adev->asic_type) {
  683. case CHIP_VEGA10:
  684. adev->gfx.config.max_hw_contexts = 8;
  685. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  686. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  687. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  688. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  689. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  690. break;
  691. default:
  692. BUG();
  693. break;
  694. }
  695. adev->gfx.config.gb_addr_config = gb_addr_config;
  696. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  697. REG_GET_FIELD(
  698. adev->gfx.config.gb_addr_config,
  699. GB_ADDR_CONFIG,
  700. NUM_PIPES);
  701. adev->gfx.config.max_tile_pipes =
  702. adev->gfx.config.gb_addr_config_fields.num_pipes;
  703. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  704. REG_GET_FIELD(
  705. adev->gfx.config.gb_addr_config,
  706. GB_ADDR_CONFIG,
  707. NUM_BANKS);
  708. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  709. REG_GET_FIELD(
  710. adev->gfx.config.gb_addr_config,
  711. GB_ADDR_CONFIG,
  712. MAX_COMPRESSED_FRAGS);
  713. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  714. REG_GET_FIELD(
  715. adev->gfx.config.gb_addr_config,
  716. GB_ADDR_CONFIG,
  717. NUM_RB_PER_SE);
  718. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  719. REG_GET_FIELD(
  720. adev->gfx.config.gb_addr_config,
  721. GB_ADDR_CONFIG,
  722. NUM_SHADER_ENGINES);
  723. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  724. REG_GET_FIELD(
  725. adev->gfx.config.gb_addr_config,
  726. GB_ADDR_CONFIG,
  727. PIPE_INTERLEAVE_SIZE));
  728. }
  729. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  730. struct amdgpu_ngg_buf *ngg_buf,
  731. int size_se,
  732. int default_size_se)
  733. {
  734. int r;
  735. if (size_se < 0) {
  736. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  737. return -EINVAL;
  738. }
  739. size_se = size_se ? size_se : default_size_se;
  740. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  741. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  742. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  743. &ngg_buf->bo,
  744. &ngg_buf->gpu_addr,
  745. NULL);
  746. if (r) {
  747. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  748. return r;
  749. }
  750. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  751. return r;
  752. }
  753. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  754. {
  755. int i;
  756. for (i = 0; i < NGG_BUF_MAX; i++)
  757. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  758. &adev->gfx.ngg.buf[i].gpu_addr,
  759. NULL);
  760. memset(&adev->gfx.ngg.buf[0], 0,
  761. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  762. adev->gfx.ngg.init = false;
  763. return 0;
  764. }
  765. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  766. {
  767. int r;
  768. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  769. return 0;
  770. /* GDS reserve memory: 64 bytes alignment */
  771. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  772. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  773. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  774. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  775. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  776. /* Primitive Buffer */
  777. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  778. amdgpu_prim_buf_per_se,
  779. 64 * 1024);
  780. if (r) {
  781. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  782. goto err;
  783. }
  784. /* Position Buffer */
  785. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  786. amdgpu_pos_buf_per_se,
  787. 256 * 1024);
  788. if (r) {
  789. dev_err(adev->dev, "Failed to create Position Buffer\n");
  790. goto err;
  791. }
  792. /* Control Sideband */
  793. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  794. amdgpu_cntl_sb_buf_per_se,
  795. 256);
  796. if (r) {
  797. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  798. goto err;
  799. }
  800. /* Parameter Cache, not created by default */
  801. if (amdgpu_param_buf_per_se <= 0)
  802. goto out;
  803. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  804. amdgpu_param_buf_per_se,
  805. 512 * 1024);
  806. if (r) {
  807. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  808. goto err;
  809. }
  810. out:
  811. adev->gfx.ngg.init = true;
  812. return 0;
  813. err:
  814. gfx_v9_0_ngg_fini(adev);
  815. return r;
  816. }
  817. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  818. {
  819. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  820. int r;
  821. u32 data;
  822. u32 size;
  823. u32 base;
  824. if (!amdgpu_ngg)
  825. return 0;
  826. /* Program buffer size */
  827. data = 0;
  828. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  829. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  830. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  831. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  832. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  833. data = 0;
  834. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  835. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  836. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  837. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  838. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  839. /* Program buffer base address */
  840. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  841. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  842. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  843. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  844. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  845. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  846. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  847. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  848. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  849. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  850. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  851. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  852. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  853. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  854. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  855. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  856. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  857. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  858. /* Clear GDS reserved memory */
  859. r = amdgpu_ring_alloc(ring, 17);
  860. if (r) {
  861. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  862. ring->idx, r);
  863. return r;
  864. }
  865. gfx_v9_0_write_data_to_reg(ring, 0, false,
  866. amdgpu_gds_reg_offset[0].mem_size,
  867. (adev->gds.mem.total_size +
  868. adev->gfx.ngg.gds_reserve_size) >>
  869. AMDGPU_GDS_SHIFT);
  870. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  871. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  872. PACKET3_DMA_DATA_SRC_SEL(2)));
  873. amdgpu_ring_write(ring, 0);
  874. amdgpu_ring_write(ring, 0);
  875. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  876. amdgpu_ring_write(ring, 0);
  877. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  878. gfx_v9_0_write_data_to_reg(ring, 0, false,
  879. amdgpu_gds_reg_offset[0].mem_size, 0);
  880. amdgpu_ring_commit(ring);
  881. return 0;
  882. }
  883. static int gfx_v9_0_sw_init(void *handle)
  884. {
  885. int i, r;
  886. struct amdgpu_ring *ring;
  887. struct amdgpu_kiq *kiq;
  888. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  889. /* KIQ event */
  890. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  891. if (r)
  892. return r;
  893. /* EOP Event */
  894. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  895. if (r)
  896. return r;
  897. /* Privileged reg */
  898. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  899. &adev->gfx.priv_reg_irq);
  900. if (r)
  901. return r;
  902. /* Privileged inst */
  903. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  904. &adev->gfx.priv_inst_irq);
  905. if (r)
  906. return r;
  907. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  908. gfx_v9_0_scratch_init(adev);
  909. r = gfx_v9_0_init_microcode(adev);
  910. if (r) {
  911. DRM_ERROR("Failed to load gfx firmware!\n");
  912. return r;
  913. }
  914. r = gfx_v9_0_mec_init(adev);
  915. if (r) {
  916. DRM_ERROR("Failed to init MEC BOs!\n");
  917. return r;
  918. }
  919. /* set up the gfx ring */
  920. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  921. ring = &adev->gfx.gfx_ring[i];
  922. ring->ring_obj = NULL;
  923. sprintf(ring->name, "gfx");
  924. ring->use_doorbell = true;
  925. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  926. r = amdgpu_ring_init(adev, ring, 1024,
  927. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  928. if (r)
  929. return r;
  930. }
  931. /* set up the compute queues */
  932. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  933. unsigned irq_type;
  934. /* max 32 queues per MEC */
  935. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  936. DRM_ERROR("Too many (%d) compute rings!\n", i);
  937. break;
  938. }
  939. ring = &adev->gfx.compute_ring[i];
  940. ring->ring_obj = NULL;
  941. ring->use_doorbell = true;
  942. ring->doorbell_index = (AMDGPU_DOORBELL64_MEC_RING0 + i) << 1;
  943. ring->me = 1; /* first MEC */
  944. ring->pipe = i / 8;
  945. ring->queue = i % 8;
  946. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  947. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  948. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  949. /* type-2 packets are deprecated on MEC, use type-3 instead */
  950. r = amdgpu_ring_init(adev, ring, 1024,
  951. &adev->gfx.eop_irq, irq_type);
  952. if (r)
  953. return r;
  954. }
  955. if (amdgpu_sriov_vf(adev)) {
  956. r = gfx_v9_0_kiq_init(adev);
  957. if (r) {
  958. DRM_ERROR("Failed to init KIQ BOs!\n");
  959. return r;
  960. }
  961. kiq = &adev->gfx.kiq;
  962. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  963. if (r)
  964. return r;
  965. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  966. r = gfx_v9_0_compute_mqd_sw_init(adev);
  967. if (r)
  968. return r;
  969. }
  970. /* reserve GDS, GWS and OA resource for gfx */
  971. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  972. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  973. &adev->gds.gds_gfx_bo, NULL, NULL);
  974. if (r)
  975. return r;
  976. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  977. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  978. &adev->gds.gws_gfx_bo, NULL, NULL);
  979. if (r)
  980. return r;
  981. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  982. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  983. &adev->gds.oa_gfx_bo, NULL, NULL);
  984. if (r)
  985. return r;
  986. adev->gfx.ce_ram_size = 0x8000;
  987. gfx_v9_0_gpu_early_init(adev);
  988. r = gfx_v9_0_ngg_init(adev);
  989. if (r)
  990. return r;
  991. return 0;
  992. }
  993. static int gfx_v9_0_sw_fini(void *handle)
  994. {
  995. int i;
  996. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  997. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  998. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  999. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1000. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1001. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1002. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1003. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1004. if (amdgpu_sriov_vf(adev)) {
  1005. gfx_v9_0_compute_mqd_sw_fini(adev);
  1006. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1007. gfx_v9_0_kiq_fini(adev);
  1008. }
  1009. gfx_v9_0_mec_fini(adev);
  1010. gfx_v9_0_ngg_fini(adev);
  1011. return 0;
  1012. }
  1013. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1014. {
  1015. /* TODO */
  1016. }
  1017. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1018. {
  1019. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1020. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1021. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1022. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1023. } else if (se_num == 0xffffffff) {
  1024. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1025. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1026. } else if (sh_num == 0xffffffff) {
  1027. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1028. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1029. } else {
  1030. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1031. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1032. }
  1033. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1034. }
  1035. static u32 gfx_v9_0_create_bitmask(u32 bit_width)
  1036. {
  1037. return (u32)((1ULL << bit_width) - 1);
  1038. }
  1039. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1040. {
  1041. u32 data, mask;
  1042. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1043. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1044. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1045. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1046. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1047. adev->gfx.config.max_sh_per_se);
  1048. return (~data) & mask;
  1049. }
  1050. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1051. {
  1052. int i, j;
  1053. u32 data;
  1054. u32 active_rbs = 0;
  1055. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1056. adev->gfx.config.max_sh_per_se;
  1057. mutex_lock(&adev->grbm_idx_mutex);
  1058. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1059. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1060. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1061. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1062. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1063. rb_bitmap_width_per_sh);
  1064. }
  1065. }
  1066. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1067. mutex_unlock(&adev->grbm_idx_mutex);
  1068. adev->gfx.config.backend_enable_mask = active_rbs;
  1069. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1070. }
  1071. #define DEFAULT_SH_MEM_BASES (0x6000)
  1072. #define FIRST_COMPUTE_VMID (8)
  1073. #define LAST_COMPUTE_VMID (16)
  1074. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1075. {
  1076. int i;
  1077. uint32_t sh_mem_config;
  1078. uint32_t sh_mem_bases;
  1079. /*
  1080. * Configure apertures:
  1081. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1082. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1083. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1084. */
  1085. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1086. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1087. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1088. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1089. mutex_lock(&adev->srbm_mutex);
  1090. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1091. soc15_grbm_select(adev, 0, 0, 0, i);
  1092. /* CP and shaders */
  1093. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1094. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1095. }
  1096. soc15_grbm_select(adev, 0, 0, 0, 0);
  1097. mutex_unlock(&adev->srbm_mutex);
  1098. }
  1099. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1100. {
  1101. u32 tmp;
  1102. int i;
  1103. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1104. gfx_v9_0_tiling_mode_table_init(adev);
  1105. gfx_v9_0_setup_rb(adev);
  1106. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1107. /* XXX SH_MEM regs */
  1108. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1109. mutex_lock(&adev->srbm_mutex);
  1110. for (i = 0; i < 16; i++) {
  1111. soc15_grbm_select(adev, 0, 0, 0, i);
  1112. /* CP and shaders */
  1113. tmp = 0;
  1114. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1115. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1116. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1117. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1118. }
  1119. soc15_grbm_select(adev, 0, 0, 0, 0);
  1120. mutex_unlock(&adev->srbm_mutex);
  1121. gfx_v9_0_init_compute_vmid(adev);
  1122. mutex_lock(&adev->grbm_idx_mutex);
  1123. /*
  1124. * making sure that the following register writes will be broadcasted
  1125. * to all the shaders
  1126. */
  1127. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1128. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1129. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1130. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1131. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1132. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1133. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1134. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1135. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1136. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1137. mutex_unlock(&adev->grbm_idx_mutex);
  1138. }
  1139. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1140. {
  1141. u32 i, j, k;
  1142. u32 mask;
  1143. mutex_lock(&adev->grbm_idx_mutex);
  1144. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1145. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1146. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1147. for (k = 0; k < adev->usec_timeout; k++) {
  1148. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1149. break;
  1150. udelay(1);
  1151. }
  1152. }
  1153. }
  1154. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1155. mutex_unlock(&adev->grbm_idx_mutex);
  1156. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1157. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1158. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1159. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1160. for (k = 0; k < adev->usec_timeout; k++) {
  1161. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1162. break;
  1163. udelay(1);
  1164. }
  1165. }
  1166. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1167. bool enable)
  1168. {
  1169. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1170. if (enable)
  1171. return;
  1172. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1173. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1174. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1175. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1176. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1177. }
  1178. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1179. {
  1180. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1181. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1182. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1183. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1184. gfx_v9_0_wait_for_rlc_serdes(adev);
  1185. }
  1186. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1187. {
  1188. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1189. udelay(50);
  1190. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1191. udelay(50);
  1192. }
  1193. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1194. {
  1195. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1196. u32 rlc_ucode_ver;
  1197. #endif
  1198. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1199. /* carrizo do enable cp interrupt after cp inited */
  1200. if (!(adev->flags & AMD_IS_APU))
  1201. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1202. udelay(50);
  1203. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1204. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1205. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1206. if(rlc_ucode_ver == 0x108) {
  1207. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1208. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1209. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1210. * default is 0x9C4 to create a 100us interval */
  1211. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1212. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1213. * to disable the page fault retry interrupts, default is
  1214. * 0x100 (256) */
  1215. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1216. }
  1217. #endif
  1218. }
  1219. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1220. {
  1221. const struct rlc_firmware_header_v2_0 *hdr;
  1222. const __le32 *fw_data;
  1223. unsigned i, fw_size;
  1224. if (!adev->gfx.rlc_fw)
  1225. return -EINVAL;
  1226. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1227. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1228. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1229. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1230. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1231. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1232. RLCG_UCODE_LOADING_START_ADDRESS);
  1233. for (i = 0; i < fw_size; i++)
  1234. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1235. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1236. return 0;
  1237. }
  1238. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1239. {
  1240. int r;
  1241. if (amdgpu_sriov_vf(adev))
  1242. return 0;
  1243. gfx_v9_0_rlc_stop(adev);
  1244. /* disable CG */
  1245. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1246. /* disable PG */
  1247. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1248. gfx_v9_0_rlc_reset(adev);
  1249. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1250. /* legacy rlc firmware loading */
  1251. r = gfx_v9_0_rlc_load_microcode(adev);
  1252. if (r)
  1253. return r;
  1254. }
  1255. gfx_v9_0_rlc_start(adev);
  1256. return 0;
  1257. }
  1258. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1259. {
  1260. int i;
  1261. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1262. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1263. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1264. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1265. if (!enable) {
  1266. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1267. adev->gfx.gfx_ring[i].ready = false;
  1268. }
  1269. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1270. udelay(50);
  1271. }
  1272. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1273. {
  1274. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1275. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1276. const struct gfx_firmware_header_v1_0 *me_hdr;
  1277. const __le32 *fw_data;
  1278. unsigned i, fw_size;
  1279. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1280. return -EINVAL;
  1281. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1282. adev->gfx.pfp_fw->data;
  1283. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1284. adev->gfx.ce_fw->data;
  1285. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1286. adev->gfx.me_fw->data;
  1287. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1288. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1289. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1290. gfx_v9_0_cp_gfx_enable(adev, false);
  1291. /* PFP */
  1292. fw_data = (const __le32 *)
  1293. (adev->gfx.pfp_fw->data +
  1294. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1295. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1296. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1297. for (i = 0; i < fw_size; i++)
  1298. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1299. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1300. /* CE */
  1301. fw_data = (const __le32 *)
  1302. (adev->gfx.ce_fw->data +
  1303. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1304. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1305. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1306. for (i = 0; i < fw_size; i++)
  1307. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1308. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1309. /* ME */
  1310. fw_data = (const __le32 *)
  1311. (adev->gfx.me_fw->data +
  1312. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1313. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1314. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1315. for (i = 0; i < fw_size; i++)
  1316. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1317. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1318. return 0;
  1319. }
  1320. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  1321. {
  1322. u32 count = 0;
  1323. const struct cs_section_def *sect = NULL;
  1324. const struct cs_extent_def *ext = NULL;
  1325. /* begin clear state */
  1326. count += 2;
  1327. /* context control state */
  1328. count += 3;
  1329. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1330. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1331. if (sect->id == SECT_CONTEXT)
  1332. count += 2 + ext->reg_count;
  1333. else
  1334. return 0;
  1335. }
  1336. }
  1337. /* pa_sc_raster_config/pa_sc_raster_config1 */
  1338. count += 4;
  1339. /* end clear state */
  1340. count += 2;
  1341. /* clear state */
  1342. count += 2;
  1343. return count;
  1344. }
  1345. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1346. {
  1347. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1348. const struct cs_section_def *sect = NULL;
  1349. const struct cs_extent_def *ext = NULL;
  1350. int r, i;
  1351. /* init the CP */
  1352. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1353. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1354. gfx_v9_0_cp_gfx_enable(adev, true);
  1355. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1356. if (r) {
  1357. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1358. return r;
  1359. }
  1360. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1361. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1362. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1363. amdgpu_ring_write(ring, 0x80000000);
  1364. amdgpu_ring_write(ring, 0x80000000);
  1365. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1366. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1367. if (sect->id == SECT_CONTEXT) {
  1368. amdgpu_ring_write(ring,
  1369. PACKET3(PACKET3_SET_CONTEXT_REG,
  1370. ext->reg_count));
  1371. amdgpu_ring_write(ring,
  1372. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1373. for (i = 0; i < ext->reg_count; i++)
  1374. amdgpu_ring_write(ring, ext->extent[i]);
  1375. }
  1376. }
  1377. }
  1378. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1379. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1380. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1381. amdgpu_ring_write(ring, 0);
  1382. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1383. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1384. amdgpu_ring_write(ring, 0x8000);
  1385. amdgpu_ring_write(ring, 0x8000);
  1386. amdgpu_ring_commit(ring);
  1387. return 0;
  1388. }
  1389. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1390. {
  1391. struct amdgpu_ring *ring;
  1392. u32 tmp;
  1393. u32 rb_bufsz;
  1394. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1395. /* Set the write pointer delay */
  1396. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1397. /* set the RB to use vmid 0 */
  1398. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1399. /* Set ring buffer size */
  1400. ring = &adev->gfx.gfx_ring[0];
  1401. rb_bufsz = order_base_2(ring->ring_size / 8);
  1402. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1403. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1404. #ifdef __BIG_ENDIAN
  1405. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1406. #endif
  1407. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1408. /* Initialize the ring buffer's write pointers */
  1409. ring->wptr = 0;
  1410. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1411. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1412. /* set the wb address wether it's enabled or not */
  1413. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1414. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1415. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1416. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1417. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1418. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1419. mdelay(1);
  1420. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1421. rb_addr = ring->gpu_addr >> 8;
  1422. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1423. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1424. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1425. if (ring->use_doorbell) {
  1426. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1427. DOORBELL_OFFSET, ring->doorbell_index);
  1428. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1429. DOORBELL_EN, 1);
  1430. } else {
  1431. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1432. }
  1433. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1434. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1435. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1436. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1437. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1438. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1439. /* start the ring */
  1440. gfx_v9_0_cp_gfx_start(adev);
  1441. ring->ready = true;
  1442. return 0;
  1443. }
  1444. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1445. {
  1446. int i;
  1447. if (enable) {
  1448. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1449. } else {
  1450. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1451. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1452. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1453. adev->gfx.compute_ring[i].ready = false;
  1454. adev->gfx.kiq.ring.ready = false;
  1455. }
  1456. udelay(50);
  1457. }
  1458. static int gfx_v9_0_cp_compute_start(struct amdgpu_device *adev)
  1459. {
  1460. gfx_v9_0_cp_compute_enable(adev, true);
  1461. return 0;
  1462. }
  1463. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1464. {
  1465. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1466. const __le32 *fw_data;
  1467. unsigned i;
  1468. u32 tmp;
  1469. if (!adev->gfx.mec_fw)
  1470. return -EINVAL;
  1471. gfx_v9_0_cp_compute_enable(adev, false);
  1472. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1473. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1474. fw_data = (const __le32 *)
  1475. (adev->gfx.mec_fw->data +
  1476. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1477. tmp = 0;
  1478. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1479. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1480. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1481. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1482. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1483. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1484. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1485. /* MEC1 */
  1486. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1487. mec_hdr->jt_offset);
  1488. for (i = 0; i < mec_hdr->jt_size; i++)
  1489. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1490. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1491. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1492. adev->gfx.mec_fw_version);
  1493. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1494. return 0;
  1495. }
  1496. static void gfx_v9_0_cp_compute_fini(struct amdgpu_device *adev)
  1497. {
  1498. int i, r;
  1499. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1500. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1501. if (ring->mqd_obj) {
  1502. r = amdgpu_bo_reserve(ring->mqd_obj, true);
  1503. if (unlikely(r != 0))
  1504. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  1505. amdgpu_bo_unpin(ring->mqd_obj);
  1506. amdgpu_bo_unreserve(ring->mqd_obj);
  1507. amdgpu_bo_unref(&ring->mqd_obj);
  1508. ring->mqd_obj = NULL;
  1509. }
  1510. }
  1511. }
  1512. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring);
  1513. static int gfx_v9_0_cp_compute_resume(struct amdgpu_device *adev)
  1514. {
  1515. int i, r;
  1516. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1517. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1518. if (gfx_v9_0_init_queue(ring))
  1519. dev_warn(adev->dev, "compute queue %d init failed!\n", i);
  1520. }
  1521. r = gfx_v9_0_cp_compute_start(adev);
  1522. if (r)
  1523. return r;
  1524. return 0;
  1525. }
  1526. /* KIQ functions */
  1527. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1528. {
  1529. uint32_t tmp;
  1530. struct amdgpu_device *adev = ring->adev;
  1531. /* tell RLC which is KIQ queue */
  1532. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  1533. tmp &= 0xffffff00;
  1534. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1535. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1536. tmp |= 0x80;
  1537. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1538. }
  1539. static void gfx_v9_0_kiq_enable(struct amdgpu_ring *ring)
  1540. {
  1541. amdgpu_ring_alloc(ring, 8);
  1542. /* set resources */
  1543. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  1544. amdgpu_ring_write(ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  1545. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  1546. amdgpu_ring_write(ring, 0); /* queue mask hi */
  1547. amdgpu_ring_write(ring, 0); /* gws mask lo */
  1548. amdgpu_ring_write(ring, 0); /* gws mask hi */
  1549. amdgpu_ring_write(ring, 0); /* oac mask */
  1550. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  1551. amdgpu_ring_commit(ring);
  1552. udelay(50);
  1553. }
  1554. static void gfx_v9_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  1555. struct amdgpu_ring *ring)
  1556. {
  1557. struct amdgpu_device *adev = kiq_ring->adev;
  1558. uint64_t mqd_addr, wptr_addr;
  1559. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  1560. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1561. amdgpu_ring_alloc(kiq_ring, 8);
  1562. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  1563. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  1564. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  1565. (0 << 4) | /* Queue_Sel */
  1566. (0 << 8) | /* VMID */
  1567. (ring->queue << 13 ) |
  1568. (ring->pipe << 16) |
  1569. ((ring->me == 1 ? 0 : 1) << 18) |
  1570. (0 << 21) | /*queue_type: normal compute queue */
  1571. (1 << 24) | /* alloc format: all_on_one_pipe */
  1572. (0 << 26) | /* engine_sel: compute */
  1573. (1 << 29)); /* num_queues: must be 1 */
  1574. amdgpu_ring_write(kiq_ring, (ring->doorbell_index << 2));
  1575. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  1576. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  1577. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  1578. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  1579. amdgpu_ring_commit(kiq_ring);
  1580. udelay(50);
  1581. }
  1582. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  1583. {
  1584. struct amdgpu_device *adev = ring->adev;
  1585. struct v9_mqd *mqd = ring->mqd_ptr;
  1586. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  1587. uint32_t tmp;
  1588. mqd->header = 0xC0310800;
  1589. mqd->compute_pipelinestat_enable = 0x00000001;
  1590. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  1591. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  1592. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  1593. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  1594. mqd->compute_misc_reserved = 0x00000003;
  1595. eop_base_addr = ring->eop_gpu_addr >> 8;
  1596. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  1597. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  1598. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1599. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  1600. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  1601. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  1602. mqd->cp_hqd_eop_control = tmp;
  1603. /* enable doorbell? */
  1604. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  1605. if (ring->use_doorbell) {
  1606. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1607. DOORBELL_OFFSET, ring->doorbell_index);
  1608. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1609. DOORBELL_EN, 1);
  1610. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1611. DOORBELL_SOURCE, 0);
  1612. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1613. DOORBELL_HIT, 0);
  1614. }
  1615. else
  1616. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1617. DOORBELL_EN, 0);
  1618. mqd->cp_hqd_pq_doorbell_control = tmp;
  1619. /* disable the queue if it's active */
  1620. ring->wptr = 0;
  1621. mqd->cp_hqd_dequeue_request = 0;
  1622. mqd->cp_hqd_pq_rptr = 0;
  1623. mqd->cp_hqd_pq_wptr_lo = 0;
  1624. mqd->cp_hqd_pq_wptr_hi = 0;
  1625. /* set the pointer to the MQD */
  1626. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  1627. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  1628. /* set MQD vmid to 0 */
  1629. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  1630. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  1631. mqd->cp_mqd_control = tmp;
  1632. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1633. hqd_gpu_addr = ring->gpu_addr >> 8;
  1634. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  1635. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  1636. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1637. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  1638. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  1639. (order_base_2(ring->ring_size / 4) - 1));
  1640. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  1641. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  1642. #ifdef __BIG_ENDIAN
  1643. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  1644. #endif
  1645. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  1646. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  1647. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  1648. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  1649. mqd->cp_hqd_pq_control = tmp;
  1650. /* set the wb address whether it's enabled or not */
  1651. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1652. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  1653. mqd->cp_hqd_pq_rptr_report_addr_hi =
  1654. upper_32_bits(wb_gpu_addr) & 0xffff;
  1655. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1656. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1657. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  1658. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  1659. tmp = 0;
  1660. /* enable the doorbell if requested */
  1661. if (ring->use_doorbell) {
  1662. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  1663. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1664. DOORBELL_OFFSET, ring->doorbell_index);
  1665. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1666. DOORBELL_EN, 1);
  1667. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1668. DOORBELL_SOURCE, 0);
  1669. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1670. DOORBELL_HIT, 0);
  1671. }
  1672. mqd->cp_hqd_pq_doorbell_control = tmp;
  1673. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1674. ring->wptr = 0;
  1675. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  1676. /* set the vmid for the queue */
  1677. mqd->cp_hqd_vmid = 0;
  1678. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  1679. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  1680. mqd->cp_hqd_persistent_state = tmp;
  1681. /* set MIN_IB_AVAIL_SIZE */
  1682. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  1683. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  1684. mqd->cp_hqd_ib_control = tmp;
  1685. /* activate the queue */
  1686. mqd->cp_hqd_active = 1;
  1687. return 0;
  1688. }
  1689. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  1690. {
  1691. struct amdgpu_device *adev = ring->adev;
  1692. struct v9_mqd *mqd = ring->mqd_ptr;
  1693. int j;
  1694. /* disable wptr polling */
  1695. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  1696. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  1697. mqd->cp_hqd_eop_base_addr_lo);
  1698. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  1699. mqd->cp_hqd_eop_base_addr_hi);
  1700. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1701. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  1702. mqd->cp_hqd_eop_control);
  1703. /* enable doorbell? */
  1704. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  1705. mqd->cp_hqd_pq_doorbell_control);
  1706. /* disable the queue if it's active */
  1707. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  1708. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  1709. for (j = 0; j < adev->usec_timeout; j++) {
  1710. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  1711. break;
  1712. udelay(1);
  1713. }
  1714. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  1715. mqd->cp_hqd_dequeue_request);
  1716. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  1717. mqd->cp_hqd_pq_rptr);
  1718. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  1719. mqd->cp_hqd_pq_wptr_lo);
  1720. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  1721. mqd->cp_hqd_pq_wptr_hi);
  1722. }
  1723. /* set the pointer to the MQD */
  1724. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  1725. mqd->cp_mqd_base_addr_lo);
  1726. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  1727. mqd->cp_mqd_base_addr_hi);
  1728. /* set MQD vmid to 0 */
  1729. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  1730. mqd->cp_mqd_control);
  1731. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1732. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  1733. mqd->cp_hqd_pq_base_lo);
  1734. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  1735. mqd->cp_hqd_pq_base_hi);
  1736. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1737. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  1738. mqd->cp_hqd_pq_control);
  1739. /* set the wb address whether it's enabled or not */
  1740. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  1741. mqd->cp_hqd_pq_rptr_report_addr_lo);
  1742. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  1743. mqd->cp_hqd_pq_rptr_report_addr_hi);
  1744. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1745. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  1746. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  1747. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  1748. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  1749. /* enable the doorbell if requested */
  1750. if (ring->use_doorbell) {
  1751. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  1752. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  1753. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  1754. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  1755. }
  1756. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  1757. mqd->cp_hqd_pq_doorbell_control);
  1758. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1759. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  1760. mqd->cp_hqd_pq_wptr_lo);
  1761. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  1762. mqd->cp_hqd_pq_wptr_hi);
  1763. /* set the vmid for the queue */
  1764. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  1765. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  1766. mqd->cp_hqd_persistent_state);
  1767. /* activate the queue */
  1768. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  1769. mqd->cp_hqd_active);
  1770. if (ring->use_doorbell)
  1771. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  1772. return 0;
  1773. }
  1774. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  1775. {
  1776. struct amdgpu_device *adev = ring->adev;
  1777. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1778. struct v9_mqd *mqd = ring->mqd_ptr;
  1779. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  1780. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  1781. if (is_kiq) {
  1782. gfx_v9_0_kiq_setting(&kiq->ring);
  1783. } else {
  1784. mqd_idx = ring - &adev->gfx.compute_ring[0];
  1785. }
  1786. if (!adev->gfx.in_reset) {
  1787. memset((void *)mqd, 0, sizeof(*mqd));
  1788. mutex_lock(&adev->srbm_mutex);
  1789. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1790. gfx_v9_0_mqd_init(ring);
  1791. if (is_kiq)
  1792. gfx_v9_0_kiq_init_register(ring);
  1793. soc15_grbm_select(adev, 0, 0, 0, 0);
  1794. mutex_unlock(&adev->srbm_mutex);
  1795. } else { /* for GPU_RESET case */
  1796. /* reset MQD to a clean status */
  1797. /* reset ring buffer */
  1798. ring->wptr = 0;
  1799. if (is_kiq) {
  1800. mutex_lock(&adev->srbm_mutex);
  1801. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1802. gfx_v9_0_kiq_init_register(ring);
  1803. soc15_grbm_select(adev, 0, 0, 0, 0);
  1804. mutex_unlock(&adev->srbm_mutex);
  1805. }
  1806. }
  1807. if (is_kiq)
  1808. gfx_v9_0_kiq_enable(ring);
  1809. else
  1810. gfx_v9_0_map_queue_enable(&kiq->ring, ring);
  1811. return 0;
  1812. }
  1813. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  1814. {
  1815. struct amdgpu_ring *ring = NULL;
  1816. int r = 0, i;
  1817. gfx_v9_0_cp_compute_enable(adev, true);
  1818. ring = &adev->gfx.kiq.ring;
  1819. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1820. if (unlikely(r != 0))
  1821. goto done;
  1822. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1823. if (!r) {
  1824. r = gfx_v9_0_kiq_init_queue(ring);
  1825. amdgpu_bo_kunmap(ring->mqd_obj);
  1826. ring->mqd_ptr = NULL;
  1827. }
  1828. amdgpu_bo_unreserve(ring->mqd_obj);
  1829. if (r)
  1830. goto done;
  1831. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1832. ring = &adev->gfx.compute_ring[i];
  1833. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1834. if (unlikely(r != 0))
  1835. goto done;
  1836. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1837. if (!r) {
  1838. r = gfx_v9_0_kiq_init_queue(ring);
  1839. amdgpu_bo_kunmap(ring->mqd_obj);
  1840. ring->mqd_ptr = NULL;
  1841. }
  1842. amdgpu_bo_unreserve(ring->mqd_obj);
  1843. if (r)
  1844. goto done;
  1845. }
  1846. done:
  1847. return r;
  1848. }
  1849. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  1850. {
  1851. int r,i;
  1852. struct amdgpu_ring *ring;
  1853. if (!(adev->flags & AMD_IS_APU))
  1854. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1855. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1856. /* legacy firmware loading */
  1857. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  1858. if (r)
  1859. return r;
  1860. r = gfx_v9_0_cp_compute_load_microcode(adev);
  1861. if (r)
  1862. return r;
  1863. }
  1864. r = gfx_v9_0_cp_gfx_resume(adev);
  1865. if (r)
  1866. return r;
  1867. if (amdgpu_sriov_vf(adev))
  1868. r = gfx_v9_0_kiq_resume(adev);
  1869. else
  1870. r = gfx_v9_0_cp_compute_resume(adev);
  1871. if (r)
  1872. return r;
  1873. ring = &adev->gfx.gfx_ring[0];
  1874. r = amdgpu_ring_test_ring(ring);
  1875. if (r) {
  1876. ring->ready = false;
  1877. return r;
  1878. }
  1879. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1880. ring = &adev->gfx.compute_ring[i];
  1881. ring->ready = true;
  1882. r = amdgpu_ring_test_ring(ring);
  1883. if (r)
  1884. ring->ready = false;
  1885. }
  1886. if (amdgpu_sriov_vf(adev)) {
  1887. ring = &adev->gfx.kiq.ring;
  1888. ring->ready = true;
  1889. r = amdgpu_ring_test_ring(ring);
  1890. if (r)
  1891. ring->ready = false;
  1892. }
  1893. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1894. return 0;
  1895. }
  1896. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1897. {
  1898. gfx_v9_0_cp_gfx_enable(adev, enable);
  1899. gfx_v9_0_cp_compute_enable(adev, enable);
  1900. }
  1901. static int gfx_v9_0_hw_init(void *handle)
  1902. {
  1903. int r;
  1904. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1905. gfx_v9_0_init_golden_registers(adev);
  1906. gfx_v9_0_gpu_init(adev);
  1907. r = gfx_v9_0_rlc_resume(adev);
  1908. if (r)
  1909. return r;
  1910. r = gfx_v9_0_cp_resume(adev);
  1911. if (r)
  1912. return r;
  1913. r = gfx_v9_0_ngg_en(adev);
  1914. if (r)
  1915. return r;
  1916. return r;
  1917. }
  1918. static int gfx_v9_0_hw_fini(void *handle)
  1919. {
  1920. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1921. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  1922. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  1923. if (amdgpu_sriov_vf(adev)) {
  1924. pr_debug("For SRIOV client, shouldn't do anything.\n");
  1925. return 0;
  1926. }
  1927. gfx_v9_0_cp_enable(adev, false);
  1928. gfx_v9_0_rlc_stop(adev);
  1929. gfx_v9_0_cp_compute_fini(adev);
  1930. return 0;
  1931. }
  1932. static int gfx_v9_0_suspend(void *handle)
  1933. {
  1934. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1935. return gfx_v9_0_hw_fini(adev);
  1936. }
  1937. static int gfx_v9_0_resume(void *handle)
  1938. {
  1939. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1940. return gfx_v9_0_hw_init(adev);
  1941. }
  1942. static bool gfx_v9_0_is_idle(void *handle)
  1943. {
  1944. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1945. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  1946. GRBM_STATUS, GUI_ACTIVE))
  1947. return false;
  1948. else
  1949. return true;
  1950. }
  1951. static int gfx_v9_0_wait_for_idle(void *handle)
  1952. {
  1953. unsigned i;
  1954. u32 tmp;
  1955. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1956. for (i = 0; i < adev->usec_timeout; i++) {
  1957. /* read MC_STATUS */
  1958. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  1959. GRBM_STATUS__GUI_ACTIVE_MASK;
  1960. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  1961. return 0;
  1962. udelay(1);
  1963. }
  1964. return -ETIMEDOUT;
  1965. }
  1966. static int gfx_v9_0_soft_reset(void *handle)
  1967. {
  1968. u32 grbm_soft_reset = 0;
  1969. u32 tmp;
  1970. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1971. /* GRBM_STATUS */
  1972. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  1973. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  1974. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  1975. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  1976. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  1977. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  1978. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  1979. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  1980. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  1981. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  1982. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  1983. }
  1984. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  1985. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  1986. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  1987. }
  1988. /* GRBM_STATUS2 */
  1989. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  1990. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  1991. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  1992. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1993. if (grbm_soft_reset) {
  1994. /* stop the rlc */
  1995. gfx_v9_0_rlc_stop(adev);
  1996. /* Disable GFX parsing/prefetching */
  1997. gfx_v9_0_cp_gfx_enable(adev, false);
  1998. /* Disable MEC parsing/prefetching */
  1999. gfx_v9_0_cp_compute_enable(adev, false);
  2000. if (grbm_soft_reset) {
  2001. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2002. tmp |= grbm_soft_reset;
  2003. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2004. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2005. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2006. udelay(50);
  2007. tmp &= ~grbm_soft_reset;
  2008. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2009. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2010. }
  2011. /* Wait a little for things to settle down */
  2012. udelay(50);
  2013. }
  2014. return 0;
  2015. }
  2016. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2017. {
  2018. uint64_t clock;
  2019. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2020. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2021. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2022. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2023. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2024. return clock;
  2025. }
  2026. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2027. uint32_t vmid,
  2028. uint32_t gds_base, uint32_t gds_size,
  2029. uint32_t gws_base, uint32_t gws_size,
  2030. uint32_t oa_base, uint32_t oa_size)
  2031. {
  2032. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2033. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2034. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2035. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2036. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2037. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2038. /* GDS Base */
  2039. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2040. amdgpu_gds_reg_offset[vmid].mem_base,
  2041. gds_base);
  2042. /* GDS Size */
  2043. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2044. amdgpu_gds_reg_offset[vmid].mem_size,
  2045. gds_size);
  2046. /* GWS */
  2047. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2048. amdgpu_gds_reg_offset[vmid].gws,
  2049. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2050. /* OA */
  2051. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2052. amdgpu_gds_reg_offset[vmid].oa,
  2053. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2054. }
  2055. static int gfx_v9_0_early_init(void *handle)
  2056. {
  2057. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2058. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2059. adev->gfx.num_compute_rings = GFX9_NUM_COMPUTE_RINGS;
  2060. gfx_v9_0_set_ring_funcs(adev);
  2061. gfx_v9_0_set_irq_funcs(adev);
  2062. gfx_v9_0_set_gds_init(adev);
  2063. gfx_v9_0_set_rlc_funcs(adev);
  2064. return 0;
  2065. }
  2066. static int gfx_v9_0_late_init(void *handle)
  2067. {
  2068. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2069. int r;
  2070. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2071. if (r)
  2072. return r;
  2073. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2074. if (r)
  2075. return r;
  2076. return 0;
  2077. }
  2078. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2079. {
  2080. uint32_t rlc_setting, data;
  2081. unsigned i;
  2082. if (adev->gfx.rlc.in_safe_mode)
  2083. return;
  2084. /* if RLC is not enabled, do nothing */
  2085. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2086. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2087. return;
  2088. if (adev->cg_flags &
  2089. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2090. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2091. data = RLC_SAFE_MODE__CMD_MASK;
  2092. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2093. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2094. /* wait for RLC_SAFE_MODE */
  2095. for (i = 0; i < adev->usec_timeout; i++) {
  2096. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2097. break;
  2098. udelay(1);
  2099. }
  2100. adev->gfx.rlc.in_safe_mode = true;
  2101. }
  2102. }
  2103. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2104. {
  2105. uint32_t rlc_setting, data;
  2106. if (!adev->gfx.rlc.in_safe_mode)
  2107. return;
  2108. /* if RLC is not enabled, do nothing */
  2109. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2110. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2111. return;
  2112. if (adev->cg_flags &
  2113. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2114. /*
  2115. * Try to exit safe mode only if it is already in safe
  2116. * mode.
  2117. */
  2118. data = RLC_SAFE_MODE__CMD_MASK;
  2119. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2120. adev->gfx.rlc.in_safe_mode = false;
  2121. }
  2122. }
  2123. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2124. bool enable)
  2125. {
  2126. uint32_t data, def;
  2127. /* It is disabled by HW by default */
  2128. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2129. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2130. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2131. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2132. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2133. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2134. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2135. /* only for Vega10 & Raven1 */
  2136. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2137. if (def != data)
  2138. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2139. /* MGLS is a global flag to control all MGLS in GFX */
  2140. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2141. /* 2 - RLC memory Light sleep */
  2142. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2143. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2144. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2145. if (def != data)
  2146. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2147. }
  2148. /* 3 - CP memory Light sleep */
  2149. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2150. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2151. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2152. if (def != data)
  2153. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2154. }
  2155. }
  2156. } else {
  2157. /* 1 - MGCG_OVERRIDE */
  2158. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2159. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2160. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2161. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2162. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2163. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2164. if (def != data)
  2165. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2166. /* 2 - disable MGLS in RLC */
  2167. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2168. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2169. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2170. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2171. }
  2172. /* 3 - disable MGLS in CP */
  2173. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2174. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2175. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2176. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2177. }
  2178. }
  2179. }
  2180. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2181. bool enable)
  2182. {
  2183. uint32_t data, def;
  2184. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2185. /* Enable 3D CGCG/CGLS */
  2186. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2187. /* write cmd to clear cgcg/cgls ov */
  2188. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2189. /* unset CGCG override */
  2190. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2191. /* update CGCG and CGLS override bits */
  2192. if (def != data)
  2193. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2194. /* enable 3Dcgcg FSM(0x0020003f) */
  2195. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2196. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2197. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2198. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2199. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2200. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2201. if (def != data)
  2202. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2203. /* set IDLE_POLL_COUNT(0x00900100) */
  2204. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2205. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2206. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2207. if (def != data)
  2208. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2209. } else {
  2210. /* Disable CGCG/CGLS */
  2211. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2212. /* disable cgcg, cgls should be disabled */
  2213. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2214. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2215. /* disable cgcg and cgls in FSM */
  2216. if (def != data)
  2217. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2218. }
  2219. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2220. }
  2221. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2222. bool enable)
  2223. {
  2224. uint32_t def, data;
  2225. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2226. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2227. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2228. /* unset CGCG override */
  2229. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2230. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2231. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2232. else
  2233. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2234. /* update CGCG and CGLS override bits */
  2235. if (def != data)
  2236. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2237. /* enable cgcg FSM(0x0020003F) */
  2238. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2239. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2240. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2241. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2242. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2243. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2244. if (def != data)
  2245. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2246. /* set IDLE_POLL_COUNT(0x00900100) */
  2247. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2248. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2249. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2250. if (def != data)
  2251. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2252. } else {
  2253. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2254. /* reset CGCG/CGLS bits */
  2255. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2256. /* disable cgcg and cgls in FSM */
  2257. if (def != data)
  2258. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2259. }
  2260. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2261. }
  2262. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2263. bool enable)
  2264. {
  2265. if (enable) {
  2266. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2267. * === MGCG + MGLS ===
  2268. */
  2269. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2270. /* === CGCG /CGLS for GFX 3D Only === */
  2271. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2272. /* === CGCG + CGLS === */
  2273. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2274. } else {
  2275. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2276. * === CGCG + CGLS ===
  2277. */
  2278. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2279. /* === CGCG /CGLS for GFX 3D Only === */
  2280. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2281. /* === MGCG + MGLS === */
  2282. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2283. }
  2284. return 0;
  2285. }
  2286. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2287. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2288. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2289. };
  2290. static int gfx_v9_0_set_powergating_state(void *handle,
  2291. enum amd_powergating_state state)
  2292. {
  2293. return 0;
  2294. }
  2295. static int gfx_v9_0_set_clockgating_state(void *handle,
  2296. enum amd_clockgating_state state)
  2297. {
  2298. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2299. if (amdgpu_sriov_vf(adev))
  2300. return 0;
  2301. switch (adev->asic_type) {
  2302. case CHIP_VEGA10:
  2303. gfx_v9_0_update_gfx_clock_gating(adev,
  2304. state == AMD_CG_STATE_GATE ? true : false);
  2305. break;
  2306. default:
  2307. break;
  2308. }
  2309. return 0;
  2310. }
  2311. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2312. {
  2313. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2314. int data;
  2315. if (amdgpu_sriov_vf(adev))
  2316. *flags = 0;
  2317. /* AMD_CG_SUPPORT_GFX_MGCG */
  2318. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2319. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2320. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2321. /* AMD_CG_SUPPORT_GFX_CGCG */
  2322. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2323. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2324. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2325. /* AMD_CG_SUPPORT_GFX_CGLS */
  2326. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2327. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2328. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2329. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2330. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2331. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2332. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2333. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2334. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2335. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2336. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2337. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2338. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2339. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2340. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2341. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2342. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2343. }
  2344. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2345. {
  2346. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2347. }
  2348. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2349. {
  2350. struct amdgpu_device *adev = ring->adev;
  2351. u64 wptr;
  2352. /* XXX check if swapping is necessary on BE */
  2353. if (ring->use_doorbell) {
  2354. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2355. } else {
  2356. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2357. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2358. }
  2359. return wptr;
  2360. }
  2361. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2362. {
  2363. struct amdgpu_device *adev = ring->adev;
  2364. if (ring->use_doorbell) {
  2365. /* XXX check if swapping is necessary on BE */
  2366. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2367. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2368. } else {
  2369. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2370. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2371. }
  2372. }
  2373. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2374. {
  2375. u32 ref_and_mask, reg_mem_engine;
  2376. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2377. if (ring->adev->asic_type == CHIP_VEGA10)
  2378. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2379. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2380. switch (ring->me) {
  2381. case 1:
  2382. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2383. break;
  2384. case 2:
  2385. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2386. break;
  2387. default:
  2388. return;
  2389. }
  2390. reg_mem_engine = 0;
  2391. } else {
  2392. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2393. reg_mem_engine = 1; /* pfp */
  2394. }
  2395. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2396. nbio_hf_reg->hdp_flush_req_offset,
  2397. nbio_hf_reg->hdp_flush_done_offset,
  2398. ref_and_mask, ref_and_mask, 0x20);
  2399. }
  2400. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2401. {
  2402. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2403. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2404. }
  2405. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2406. struct amdgpu_ib *ib,
  2407. unsigned vm_id, bool ctx_switch)
  2408. {
  2409. u32 header, control = 0;
  2410. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2411. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2412. else
  2413. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2414. control |= ib->length_dw | (vm_id << 24);
  2415. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT))
  2416. control |= INDIRECT_BUFFER_PRE_ENB(1);
  2417. amdgpu_ring_write(ring, header);
  2418. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2419. amdgpu_ring_write(ring,
  2420. #ifdef __BIG_ENDIAN
  2421. (2 << 0) |
  2422. #endif
  2423. lower_32_bits(ib->gpu_addr));
  2424. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2425. amdgpu_ring_write(ring, control);
  2426. }
  2427. #define INDIRECT_BUFFER_VALID (1 << 23)
  2428. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2429. struct amdgpu_ib *ib,
  2430. unsigned vm_id, bool ctx_switch)
  2431. {
  2432. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2433. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2434. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2435. amdgpu_ring_write(ring,
  2436. #ifdef __BIG_ENDIAN
  2437. (2 << 0) |
  2438. #endif
  2439. lower_32_bits(ib->gpu_addr));
  2440. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2441. amdgpu_ring_write(ring, control);
  2442. }
  2443. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  2444. u64 seq, unsigned flags)
  2445. {
  2446. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2447. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2448. /* RELEASE_MEM - flush caches, send int */
  2449. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  2450. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2451. EOP_TC_ACTION_EN |
  2452. EOP_TC_WB_ACTION_EN |
  2453. EOP_TC_MD_ACTION_EN |
  2454. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2455. EVENT_INDEX(5)));
  2456. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2457. /*
  2458. * the address should be Qword aligned if 64bit write, Dword
  2459. * aligned if only send 32bit data low (discard data high)
  2460. */
  2461. if (write64bit)
  2462. BUG_ON(addr & 0x7);
  2463. else
  2464. BUG_ON(addr & 0x3);
  2465. amdgpu_ring_write(ring, lower_32_bits(addr));
  2466. amdgpu_ring_write(ring, upper_32_bits(addr));
  2467. amdgpu_ring_write(ring, lower_32_bits(seq));
  2468. amdgpu_ring_write(ring, upper_32_bits(seq));
  2469. amdgpu_ring_write(ring, 0);
  2470. }
  2471. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2472. {
  2473. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2474. uint32_t seq = ring->fence_drv.sync_seq;
  2475. uint64_t addr = ring->fence_drv.gpu_addr;
  2476. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  2477. lower_32_bits(addr), upper_32_bits(addr),
  2478. seq, 0xffffffff, 4);
  2479. }
  2480. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2481. unsigned vm_id, uint64_t pd_addr)
  2482. {
  2483. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  2484. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2485. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  2486. unsigned eng = ring->vm_inv_eng;
  2487. pd_addr = pd_addr | 0x1; /* valid bit */
  2488. /* now only use physical base address of PDE and valid */
  2489. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  2490. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2491. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  2492. lower_32_bits(pd_addr));
  2493. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2494. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  2495. upper_32_bits(pd_addr));
  2496. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2497. hub->vm_inv_eng0_req + eng, req);
  2498. /* wait for the invalidate to complete */
  2499. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  2500. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  2501. /* compute doesn't have PFP */
  2502. if (usepfp) {
  2503. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2504. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2505. amdgpu_ring_write(ring, 0x0);
  2506. }
  2507. }
  2508. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  2509. {
  2510. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  2511. }
  2512. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2513. {
  2514. u64 wptr;
  2515. /* XXX check if swapping is necessary on BE */
  2516. if (ring->use_doorbell)
  2517. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  2518. else
  2519. BUG();
  2520. return wptr;
  2521. }
  2522. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2523. {
  2524. struct amdgpu_device *adev = ring->adev;
  2525. /* XXX check if swapping is necessary on BE */
  2526. if (ring->use_doorbell) {
  2527. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2528. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2529. } else{
  2530. BUG(); /* only DOORBELL method supported on gfx9 now */
  2531. }
  2532. }
  2533. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  2534. u64 seq, unsigned int flags)
  2535. {
  2536. /* we only allocate 32bit for each seq wb address */
  2537. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  2538. /* write fence seq to the "addr" */
  2539. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2540. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2541. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  2542. amdgpu_ring_write(ring, lower_32_bits(addr));
  2543. amdgpu_ring_write(ring, upper_32_bits(addr));
  2544. amdgpu_ring_write(ring, lower_32_bits(seq));
  2545. if (flags & AMDGPU_FENCE_FLAG_INT) {
  2546. /* set register to trigger INT */
  2547. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2548. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2549. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  2550. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  2551. amdgpu_ring_write(ring, 0);
  2552. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  2553. }
  2554. }
  2555. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  2556. {
  2557. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2558. amdgpu_ring_write(ring, 0);
  2559. }
  2560. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  2561. {
  2562. static struct v9_ce_ib_state ce_payload = {0};
  2563. uint64_t csa_addr;
  2564. int cnt;
  2565. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  2566. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2567. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2568. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  2569. WRITE_DATA_DST_SEL(8) |
  2570. WR_CONFIRM) |
  2571. WRITE_DATA_CACHE_POLICY(0));
  2572. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2573. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2574. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  2575. }
  2576. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  2577. {
  2578. static struct v9_de_ib_state de_payload = {0};
  2579. uint64_t csa_addr, gds_addr;
  2580. int cnt;
  2581. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2582. gds_addr = csa_addr + 4096;
  2583. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  2584. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  2585. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  2586. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2587. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2588. WRITE_DATA_DST_SEL(8) |
  2589. WR_CONFIRM) |
  2590. WRITE_DATA_CACHE_POLICY(0));
  2591. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2592. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2593. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  2594. }
  2595. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2596. {
  2597. uint32_t dw2 = 0;
  2598. if (amdgpu_sriov_vf(ring->adev))
  2599. gfx_v9_0_ring_emit_ce_meta(ring);
  2600. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2601. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2602. /* set load_global_config & load_global_uconfig */
  2603. dw2 |= 0x8001;
  2604. /* set load_cs_sh_regs */
  2605. dw2 |= 0x01000000;
  2606. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  2607. dw2 |= 0x10002;
  2608. /* set load_ce_ram if preamble presented */
  2609. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  2610. dw2 |= 0x10000000;
  2611. } else {
  2612. /* still load_ce_ram if this is the first time preamble presented
  2613. * although there is no context switch happens.
  2614. */
  2615. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  2616. dw2 |= 0x10000000;
  2617. }
  2618. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2619. amdgpu_ring_write(ring, dw2);
  2620. amdgpu_ring_write(ring, 0);
  2621. if (amdgpu_sriov_vf(ring->adev))
  2622. gfx_v9_0_ring_emit_de_meta(ring);
  2623. }
  2624. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  2625. {
  2626. unsigned ret;
  2627. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  2628. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  2629. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  2630. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  2631. ret = ring->wptr & ring->buf_mask;
  2632. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  2633. return ret;
  2634. }
  2635. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  2636. {
  2637. unsigned cur;
  2638. BUG_ON(offset > ring->buf_mask);
  2639. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  2640. cur = (ring->wptr & ring->buf_mask) - 1;
  2641. if (likely(cur > offset))
  2642. ring->ring[offset] = cur - offset;
  2643. else
  2644. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  2645. }
  2646. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  2647. {
  2648. struct amdgpu_device *adev = ring->adev;
  2649. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  2650. amdgpu_ring_write(ring, 0 | /* src: register*/
  2651. (5 << 8) | /* dst: memory */
  2652. (1 << 20)); /* write confirm */
  2653. amdgpu_ring_write(ring, reg);
  2654. amdgpu_ring_write(ring, 0);
  2655. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  2656. adev->virt.reg_val_offs * 4));
  2657. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  2658. adev->virt.reg_val_offs * 4));
  2659. }
  2660. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  2661. uint32_t val)
  2662. {
  2663. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2664. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  2665. amdgpu_ring_write(ring, reg);
  2666. amdgpu_ring_write(ring, 0);
  2667. amdgpu_ring_write(ring, val);
  2668. }
  2669. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2670. enum amdgpu_interrupt_state state)
  2671. {
  2672. switch (state) {
  2673. case AMDGPU_IRQ_STATE_DISABLE:
  2674. case AMDGPU_IRQ_STATE_ENABLE:
  2675. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2676. TIME_STAMP_INT_ENABLE,
  2677. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2678. break;
  2679. default:
  2680. break;
  2681. }
  2682. }
  2683. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2684. int me, int pipe,
  2685. enum amdgpu_interrupt_state state)
  2686. {
  2687. u32 mec_int_cntl, mec_int_cntl_reg;
  2688. /*
  2689. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  2690. * handles the setting of interrupts for this specific pipe. All other
  2691. * pipes' interrupts are set by amdkfd.
  2692. */
  2693. if (me == 1) {
  2694. switch (pipe) {
  2695. case 0:
  2696. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  2697. break;
  2698. default:
  2699. DRM_DEBUG("invalid pipe %d\n", pipe);
  2700. return;
  2701. }
  2702. } else {
  2703. DRM_DEBUG("invalid me %d\n", me);
  2704. return;
  2705. }
  2706. switch (state) {
  2707. case AMDGPU_IRQ_STATE_DISABLE:
  2708. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2709. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2710. TIME_STAMP_INT_ENABLE, 0);
  2711. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2712. break;
  2713. case AMDGPU_IRQ_STATE_ENABLE:
  2714. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2715. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2716. TIME_STAMP_INT_ENABLE, 1);
  2717. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2718. break;
  2719. default:
  2720. break;
  2721. }
  2722. }
  2723. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2724. struct amdgpu_irq_src *source,
  2725. unsigned type,
  2726. enum amdgpu_interrupt_state state)
  2727. {
  2728. switch (state) {
  2729. case AMDGPU_IRQ_STATE_DISABLE:
  2730. case AMDGPU_IRQ_STATE_ENABLE:
  2731. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2732. PRIV_REG_INT_ENABLE,
  2733. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2734. break;
  2735. default:
  2736. break;
  2737. }
  2738. return 0;
  2739. }
  2740. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2741. struct amdgpu_irq_src *source,
  2742. unsigned type,
  2743. enum amdgpu_interrupt_state state)
  2744. {
  2745. switch (state) {
  2746. case AMDGPU_IRQ_STATE_DISABLE:
  2747. case AMDGPU_IRQ_STATE_ENABLE:
  2748. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2749. PRIV_INSTR_INT_ENABLE,
  2750. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2751. default:
  2752. break;
  2753. }
  2754. return 0;
  2755. }
  2756. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2757. struct amdgpu_irq_src *src,
  2758. unsigned type,
  2759. enum amdgpu_interrupt_state state)
  2760. {
  2761. switch (type) {
  2762. case AMDGPU_CP_IRQ_GFX_EOP:
  2763. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  2764. break;
  2765. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2766. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  2767. break;
  2768. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2769. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  2770. break;
  2771. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  2772. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  2773. break;
  2774. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  2775. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  2776. break;
  2777. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  2778. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  2779. break;
  2780. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  2781. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  2782. break;
  2783. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  2784. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  2785. break;
  2786. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  2787. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  2788. break;
  2789. default:
  2790. break;
  2791. }
  2792. return 0;
  2793. }
  2794. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  2795. struct amdgpu_irq_src *source,
  2796. struct amdgpu_iv_entry *entry)
  2797. {
  2798. int i;
  2799. u8 me_id, pipe_id, queue_id;
  2800. struct amdgpu_ring *ring;
  2801. DRM_DEBUG("IH: CP EOP\n");
  2802. me_id = (entry->ring_id & 0x0c) >> 2;
  2803. pipe_id = (entry->ring_id & 0x03) >> 0;
  2804. queue_id = (entry->ring_id & 0x70) >> 4;
  2805. switch (me_id) {
  2806. case 0:
  2807. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2808. break;
  2809. case 1:
  2810. case 2:
  2811. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2812. ring = &adev->gfx.compute_ring[i];
  2813. /* Per-queue interrupt is supported for MEC starting from VI.
  2814. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  2815. */
  2816. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  2817. amdgpu_fence_process(ring);
  2818. }
  2819. break;
  2820. }
  2821. return 0;
  2822. }
  2823. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  2824. struct amdgpu_irq_src *source,
  2825. struct amdgpu_iv_entry *entry)
  2826. {
  2827. DRM_ERROR("Illegal register access in command stream\n");
  2828. schedule_work(&adev->reset_work);
  2829. return 0;
  2830. }
  2831. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  2832. struct amdgpu_irq_src *source,
  2833. struct amdgpu_iv_entry *entry)
  2834. {
  2835. DRM_ERROR("Illegal instruction in command stream\n");
  2836. schedule_work(&adev->reset_work);
  2837. return 0;
  2838. }
  2839. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  2840. struct amdgpu_irq_src *src,
  2841. unsigned int type,
  2842. enum amdgpu_interrupt_state state)
  2843. {
  2844. uint32_t tmp, target;
  2845. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  2846. if (ring->me == 1)
  2847. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  2848. else
  2849. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  2850. target += ring->pipe;
  2851. switch (type) {
  2852. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  2853. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  2854. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  2855. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  2856. GENERIC2_INT_ENABLE, 0);
  2857. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  2858. tmp = RREG32(target);
  2859. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  2860. GENERIC2_INT_ENABLE, 0);
  2861. WREG32(target, tmp);
  2862. } else {
  2863. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  2864. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  2865. GENERIC2_INT_ENABLE, 1);
  2866. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  2867. tmp = RREG32(target);
  2868. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  2869. GENERIC2_INT_ENABLE, 1);
  2870. WREG32(target, tmp);
  2871. }
  2872. break;
  2873. default:
  2874. BUG(); /* kiq only support GENERIC2_INT now */
  2875. break;
  2876. }
  2877. return 0;
  2878. }
  2879. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  2880. struct amdgpu_irq_src *source,
  2881. struct amdgpu_iv_entry *entry)
  2882. {
  2883. u8 me_id, pipe_id, queue_id;
  2884. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  2885. me_id = (entry->ring_id & 0x0c) >> 2;
  2886. pipe_id = (entry->ring_id & 0x03) >> 0;
  2887. queue_id = (entry->ring_id & 0x70) >> 4;
  2888. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  2889. me_id, pipe_id, queue_id);
  2890. amdgpu_fence_process(ring);
  2891. return 0;
  2892. }
  2893. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  2894. .name = "gfx_v9_0",
  2895. .early_init = gfx_v9_0_early_init,
  2896. .late_init = gfx_v9_0_late_init,
  2897. .sw_init = gfx_v9_0_sw_init,
  2898. .sw_fini = gfx_v9_0_sw_fini,
  2899. .hw_init = gfx_v9_0_hw_init,
  2900. .hw_fini = gfx_v9_0_hw_fini,
  2901. .suspend = gfx_v9_0_suspend,
  2902. .resume = gfx_v9_0_resume,
  2903. .is_idle = gfx_v9_0_is_idle,
  2904. .wait_for_idle = gfx_v9_0_wait_for_idle,
  2905. .soft_reset = gfx_v9_0_soft_reset,
  2906. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  2907. .set_powergating_state = gfx_v9_0_set_powergating_state,
  2908. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  2909. };
  2910. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  2911. .type = AMDGPU_RING_TYPE_GFX,
  2912. .align_mask = 0xff,
  2913. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  2914. .support_64bit_ptrs = true,
  2915. .vmhub = AMDGPU_GFXHUB,
  2916. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  2917. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  2918. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  2919. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  2920. 5 + /* COND_EXEC */
  2921. 7 + /* PIPELINE_SYNC */
  2922. 24 + /* VM_FLUSH */
  2923. 8 + /* FENCE for VM_FLUSH */
  2924. 20 + /* GDS switch */
  2925. 4 + /* double SWITCH_BUFFER,
  2926. the first COND_EXEC jump to the place just
  2927. prior to this double SWITCH_BUFFER */
  2928. 5 + /* COND_EXEC */
  2929. 7 + /* HDP_flush */
  2930. 4 + /* VGT_flush */
  2931. 14 + /* CE_META */
  2932. 31 + /* DE_META */
  2933. 3 + /* CNTX_CTRL */
  2934. 5 + /* HDP_INVL */
  2935. 8 + 8 + /* FENCE x2 */
  2936. 2, /* SWITCH_BUFFER */
  2937. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  2938. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  2939. .emit_fence = gfx_v9_0_ring_emit_fence,
  2940. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  2941. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  2942. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  2943. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  2944. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  2945. .test_ring = gfx_v9_0_ring_test_ring,
  2946. .test_ib = gfx_v9_0_ring_test_ib,
  2947. .insert_nop = amdgpu_ring_insert_nop,
  2948. .pad_ib = amdgpu_ring_generic_pad_ib,
  2949. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  2950. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  2951. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  2952. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  2953. };
  2954. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  2955. .type = AMDGPU_RING_TYPE_COMPUTE,
  2956. .align_mask = 0xff,
  2957. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  2958. .support_64bit_ptrs = true,
  2959. .vmhub = AMDGPU_GFXHUB,
  2960. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  2961. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  2962. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  2963. .emit_frame_size =
  2964. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  2965. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  2966. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  2967. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  2968. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  2969. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  2970. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  2971. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  2972. .emit_fence = gfx_v9_0_ring_emit_fence,
  2973. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  2974. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  2975. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  2976. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  2977. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  2978. .test_ring = gfx_v9_0_ring_test_ring,
  2979. .test_ib = gfx_v9_0_ring_test_ib,
  2980. .insert_nop = amdgpu_ring_insert_nop,
  2981. .pad_ib = amdgpu_ring_generic_pad_ib,
  2982. };
  2983. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  2984. .type = AMDGPU_RING_TYPE_KIQ,
  2985. .align_mask = 0xff,
  2986. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  2987. .support_64bit_ptrs = true,
  2988. .vmhub = AMDGPU_GFXHUB,
  2989. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  2990. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  2991. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  2992. .emit_frame_size =
  2993. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  2994. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  2995. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  2996. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  2997. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  2998. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  2999. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3000. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3001. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3002. .test_ring = gfx_v9_0_ring_test_ring,
  3003. .test_ib = gfx_v9_0_ring_test_ib,
  3004. .insert_nop = amdgpu_ring_insert_nop,
  3005. .pad_ib = amdgpu_ring_generic_pad_ib,
  3006. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3007. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3008. };
  3009. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3010. {
  3011. int i;
  3012. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3013. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3014. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3015. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3016. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3017. }
  3018. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3019. .set = gfx_v9_0_kiq_set_interrupt_state,
  3020. .process = gfx_v9_0_kiq_irq,
  3021. };
  3022. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3023. .set = gfx_v9_0_set_eop_interrupt_state,
  3024. .process = gfx_v9_0_eop_irq,
  3025. };
  3026. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3027. .set = gfx_v9_0_set_priv_reg_fault_state,
  3028. .process = gfx_v9_0_priv_reg_irq,
  3029. };
  3030. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3031. .set = gfx_v9_0_set_priv_inst_fault_state,
  3032. .process = gfx_v9_0_priv_inst_irq,
  3033. };
  3034. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3035. {
  3036. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3037. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3038. adev->gfx.priv_reg_irq.num_types = 1;
  3039. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3040. adev->gfx.priv_inst_irq.num_types = 1;
  3041. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3042. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3043. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3044. }
  3045. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3046. {
  3047. switch (adev->asic_type) {
  3048. case CHIP_VEGA10:
  3049. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3050. break;
  3051. default:
  3052. break;
  3053. }
  3054. }
  3055. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3056. {
  3057. /* init asci gds info */
  3058. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3059. adev->gds.gws.total_size = 64;
  3060. adev->gds.oa.total_size = 16;
  3061. if (adev->gds.mem.total_size == 64 * 1024) {
  3062. adev->gds.mem.gfx_partition_size = 4096;
  3063. adev->gds.mem.cs_partition_size = 4096;
  3064. adev->gds.gws.gfx_partition_size = 4;
  3065. adev->gds.gws.cs_partition_size = 4;
  3066. adev->gds.oa.gfx_partition_size = 4;
  3067. adev->gds.oa.cs_partition_size = 1;
  3068. } else {
  3069. adev->gds.mem.gfx_partition_size = 1024;
  3070. adev->gds.mem.cs_partition_size = 1024;
  3071. adev->gds.gws.gfx_partition_size = 16;
  3072. adev->gds.gws.cs_partition_size = 16;
  3073. adev->gds.oa.gfx_partition_size = 4;
  3074. adev->gds.oa.cs_partition_size = 4;
  3075. }
  3076. }
  3077. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3078. {
  3079. u32 data, mask;
  3080. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3081. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3082. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3083. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3084. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3085. return (~data) & mask;
  3086. }
  3087. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3088. struct amdgpu_cu_info *cu_info)
  3089. {
  3090. int i, j, k, counter, active_cu_number = 0;
  3091. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3092. if (!adev || !cu_info)
  3093. return -EINVAL;
  3094. memset(cu_info, 0, sizeof(*cu_info));
  3095. mutex_lock(&adev->grbm_idx_mutex);
  3096. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3097. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3098. mask = 1;
  3099. ao_bitmap = 0;
  3100. counter = 0;
  3101. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3102. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3103. cu_info->bitmap[i][j] = bitmap;
  3104. for (k = 0; k < 16; k ++) {
  3105. if (bitmap & mask) {
  3106. if (counter < 2)
  3107. ao_bitmap |= mask;
  3108. counter ++;
  3109. }
  3110. mask <<= 1;
  3111. }
  3112. active_cu_number += counter;
  3113. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3114. }
  3115. }
  3116. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3117. mutex_unlock(&adev->grbm_idx_mutex);
  3118. cu_info->number = active_cu_number;
  3119. cu_info->ao_cu_mask = ao_cu_mask;
  3120. return 0;
  3121. }
  3122. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring)
  3123. {
  3124. int r, j;
  3125. u32 tmp;
  3126. bool use_doorbell = true;
  3127. u64 hqd_gpu_addr;
  3128. u64 mqd_gpu_addr;
  3129. u64 eop_gpu_addr;
  3130. u64 wb_gpu_addr;
  3131. u32 *buf;
  3132. struct v9_mqd *mqd;
  3133. struct amdgpu_device *adev;
  3134. adev = ring->adev;
  3135. if (ring->mqd_obj == NULL) {
  3136. r = amdgpu_bo_create(adev,
  3137. sizeof(struct v9_mqd),
  3138. PAGE_SIZE,true,
  3139. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3140. NULL, &ring->mqd_obj);
  3141. if (r) {
  3142. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3143. return r;
  3144. }
  3145. }
  3146. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3147. if (unlikely(r != 0)) {
  3148. gfx_v9_0_cp_compute_fini(adev);
  3149. return r;
  3150. }
  3151. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3152. &mqd_gpu_addr);
  3153. if (r) {
  3154. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3155. gfx_v9_0_cp_compute_fini(adev);
  3156. return r;
  3157. }
  3158. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3159. if (r) {
  3160. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3161. gfx_v9_0_cp_compute_fini(adev);
  3162. return r;
  3163. }
  3164. /* init the mqd struct */
  3165. memset(buf, 0, sizeof(struct v9_mqd));
  3166. mqd = (struct v9_mqd *)buf;
  3167. mqd->header = 0xC0310800;
  3168. mqd->compute_pipelinestat_enable = 0x00000001;
  3169. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3170. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3171. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3172. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3173. mqd->compute_misc_reserved = 0x00000003;
  3174. mutex_lock(&adev->srbm_mutex);
  3175. soc15_grbm_select(adev, ring->me,
  3176. ring->pipe,
  3177. ring->queue, 0);
  3178. /* disable wptr polling */
  3179. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3180. /* write the EOP addr */
  3181. BUG_ON(ring->me != 1 || ring->pipe != 0); /* can't handle other cases eop address */
  3182. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (ring->queue * MEC_HPD_SIZE);
  3183. eop_gpu_addr >>= 8;
  3184. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR, lower_32_bits(eop_gpu_addr));
  3185. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3186. mqd->cp_hqd_eop_base_addr_lo = lower_32_bits(eop_gpu_addr);
  3187. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_gpu_addr);
  3188. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3189. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  3190. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3191. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3192. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL, tmp);
  3193. /* enable doorbell? */
  3194. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3195. if (use_doorbell)
  3196. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3197. else
  3198. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3199. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3200. mqd->cp_hqd_pq_doorbell_control = tmp;
  3201. /* disable the queue if it's active */
  3202. ring->wptr = 0;
  3203. mqd->cp_hqd_dequeue_request = 0;
  3204. mqd->cp_hqd_pq_rptr = 0;
  3205. mqd->cp_hqd_pq_wptr_lo = 0;
  3206. mqd->cp_hqd_pq_wptr_hi = 0;
  3207. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  3208. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  3209. for (j = 0; j < adev->usec_timeout; j++) {
  3210. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  3211. break;
  3212. udelay(1);
  3213. }
  3214. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3215. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3216. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3217. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3218. }
  3219. /* set the pointer to the MQD */
  3220. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3221. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3222. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3223. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3224. /* set MQD vmid to 0 */
  3225. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  3226. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3227. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL, tmp);
  3228. mqd->cp_mqd_control = tmp;
  3229. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3230. hqd_gpu_addr = ring->gpu_addr >> 8;
  3231. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3232. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3233. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3234. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3235. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3236. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  3237. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3238. (order_base_2(ring->ring_size / 4) - 1));
  3239. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3240. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3241. #ifdef __BIG_ENDIAN
  3242. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3243. #endif
  3244. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3245. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3246. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3247. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3248. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL, tmp);
  3249. mqd->cp_hqd_pq_control = tmp;
  3250. /* set the wb address wether it's enabled or not */
  3251. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3252. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3253. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3254. upper_32_bits(wb_gpu_addr) & 0xffff;
  3255. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3256. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3257. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3258. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3259. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3260. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3261. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  3262. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3263. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  3264. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  3265. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3266. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3267. /* enable the doorbell if requested */
  3268. if (use_doorbell) {
  3269. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  3270. (AMDGPU_DOORBELL64_KIQ * 2) << 2);
  3271. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  3272. (AMDGPU_DOORBELL64_MEC_RING7 * 2) << 2);
  3273. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3274. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3275. DOORBELL_OFFSET, ring->doorbell_index);
  3276. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3277. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3278. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3279. mqd->cp_hqd_pq_doorbell_control = tmp;
  3280. } else {
  3281. mqd->cp_hqd_pq_doorbell_control = 0;
  3282. }
  3283. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  3284. mqd->cp_hqd_pq_doorbell_control);
  3285. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3286. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3287. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3288. /* set the vmid for the queue */
  3289. mqd->cp_hqd_vmid = 0;
  3290. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3291. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  3292. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3293. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, tmp);
  3294. mqd->cp_hqd_persistent_state = tmp;
  3295. /* activate the queue */
  3296. mqd->cp_hqd_active = 1;
  3297. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3298. soc15_grbm_select(adev, 0, 0, 0, 0);
  3299. mutex_unlock(&adev->srbm_mutex);
  3300. amdgpu_bo_kunmap(ring->mqd_obj);
  3301. amdgpu_bo_unreserve(ring->mqd_obj);
  3302. if (use_doorbell)
  3303. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3304. return 0;
  3305. }
  3306. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3307. {
  3308. .type = AMD_IP_BLOCK_TYPE_GFX,
  3309. .major = 9,
  3310. .minor = 0,
  3311. .rev = 0,
  3312. .funcs = &gfx_v9_0_ip_funcs,
  3313. };