ptp_qoriq.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2010 OMICRON electronics GmbH
  4. * Copyright 2018 NXP
  5. */
  6. #ifndef __PTP_QORIQ_H__
  7. #define __PTP_QORIQ_H__
  8. #include <linux/io.h>
  9. #include <linux/ptp_clock_kernel.h>
  10. /*
  11. * qoriq ptp registers
  12. */
  13. struct ctrl_regs {
  14. u32 tmr_ctrl; /* Timer control register */
  15. u32 tmr_tevent; /* Timestamp event register */
  16. u32 tmr_temask; /* Timer event mask register */
  17. u32 tmr_pevent; /* Timestamp event register */
  18. u32 tmr_pemask; /* Timer event mask register */
  19. u32 tmr_stat; /* Timestamp status register */
  20. u32 tmr_cnt_h; /* Timer counter high register */
  21. u32 tmr_cnt_l; /* Timer counter low register */
  22. u32 tmr_add; /* Timer drift compensation addend register */
  23. u32 tmr_acc; /* Timer accumulator register */
  24. u32 tmr_prsc; /* Timer prescale */
  25. u8 res1[4];
  26. u32 tmroff_h; /* Timer offset high */
  27. u32 tmroff_l; /* Timer offset low */
  28. };
  29. struct alarm_regs {
  30. u32 tmr_alarm1_h; /* Timer alarm 1 high register */
  31. u32 tmr_alarm1_l; /* Timer alarm 1 high register */
  32. u32 tmr_alarm2_h; /* Timer alarm 2 high register */
  33. u32 tmr_alarm2_l; /* Timer alarm 2 high register */
  34. };
  35. struct fiper_regs {
  36. u32 tmr_fiper1; /* Timer fixed period interval */
  37. u32 tmr_fiper2; /* Timer fixed period interval */
  38. u32 tmr_fiper3; /* Timer fixed period interval */
  39. };
  40. struct etts_regs {
  41. u32 tmr_etts1_h; /* Timestamp of general purpose external trigger */
  42. u32 tmr_etts1_l; /* Timestamp of general purpose external trigger */
  43. u32 tmr_etts2_h; /* Timestamp of general purpose external trigger */
  44. u32 tmr_etts2_l; /* Timestamp of general purpose external trigger */
  45. };
  46. struct qoriq_ptp_registers {
  47. struct ctrl_regs __iomem *ctrl_regs;
  48. struct alarm_regs __iomem *alarm_regs;
  49. struct fiper_regs __iomem *fiper_regs;
  50. struct etts_regs __iomem *etts_regs;
  51. };
  52. /* Offset definitions for the four register groups */
  53. #define CTRL_REGS_OFFSET 0x0
  54. #define ALARM_REGS_OFFSET 0x40
  55. #define FIPER_REGS_OFFSET 0x80
  56. #define ETTS_REGS_OFFSET 0xa0
  57. #define FMAN_CTRL_REGS_OFFSET 0x80
  58. #define FMAN_ALARM_REGS_OFFSET 0xb8
  59. #define FMAN_FIPER_REGS_OFFSET 0xd0
  60. #define FMAN_ETTS_REGS_OFFSET 0xe0
  61. /* Bit definitions for the TMR_CTRL register */
  62. #define ALM1P (1<<31) /* Alarm1 output polarity */
  63. #define ALM2P (1<<30) /* Alarm2 output polarity */
  64. #define FIPERST (1<<28) /* FIPER start indication */
  65. #define PP1L (1<<27) /* Fiper1 pulse loopback mode enabled. */
  66. #define PP2L (1<<26) /* Fiper2 pulse loopback mode enabled. */
  67. #define TCLK_PERIOD_SHIFT (16) /* 1588 timer reference clock period. */
  68. #define TCLK_PERIOD_MASK (0x3ff)
  69. #define RTPE (1<<15) /* Record Tx Timestamp to PAL Enable. */
  70. #define FRD (1<<14) /* FIPER Realignment Disable */
  71. #define ESFDP (1<<11) /* External Tx/Rx SFD Polarity. */
  72. #define ESFDE (1<<10) /* External Tx/Rx SFD Enable. */
  73. #define ETEP2 (1<<9) /* External trigger 2 edge polarity */
  74. #define ETEP1 (1<<8) /* External trigger 1 edge polarity */
  75. #define COPH (1<<7) /* Generated clock output phase. */
  76. #define CIPH (1<<6) /* External oscillator input clock phase */
  77. #define TMSR (1<<5) /* Timer soft reset. */
  78. #define BYP (1<<3) /* Bypass drift compensated clock */
  79. #define TE (1<<2) /* 1588 timer enable. */
  80. #define CKSEL_SHIFT (0) /* 1588 Timer reference clock source */
  81. #define CKSEL_MASK (0x3)
  82. /* Bit definitions for the TMR_TEVENT register */
  83. #define ETS2 (1<<25) /* External trigger 2 timestamp sampled */
  84. #define ETS1 (1<<24) /* External trigger 1 timestamp sampled */
  85. #define ALM2 (1<<17) /* Current time = alarm time register 2 */
  86. #define ALM1 (1<<16) /* Current time = alarm time register 1 */
  87. #define PP1 (1<<7) /* periodic pulse generated on FIPER1 */
  88. #define PP2 (1<<6) /* periodic pulse generated on FIPER2 */
  89. #define PP3 (1<<5) /* periodic pulse generated on FIPER3 */
  90. /* Bit definitions for the TMR_TEMASK register */
  91. #define ETS2EN (1<<25) /* External trigger 2 timestamp enable */
  92. #define ETS1EN (1<<24) /* External trigger 1 timestamp enable */
  93. #define ALM2EN (1<<17) /* Timer ALM2 event enable */
  94. #define ALM1EN (1<<16) /* Timer ALM1 event enable */
  95. #define PP1EN (1<<7) /* Periodic pulse event 1 enable */
  96. #define PP2EN (1<<6) /* Periodic pulse event 2 enable */
  97. /* Bit definitions for the TMR_PEVENT register */
  98. #define TXP2 (1<<9) /* PTP transmitted timestamp im TXTS2 */
  99. #define TXP1 (1<<8) /* PTP transmitted timestamp in TXTS1 */
  100. #define RXP (1<<0) /* PTP frame has been received */
  101. /* Bit definitions for the TMR_PEMASK register */
  102. #define TXP2EN (1<<9) /* Transmit PTP packet event 2 enable */
  103. #define TXP1EN (1<<8) /* Transmit PTP packet event 1 enable */
  104. #define RXPEN (1<<0) /* Receive PTP packet event enable */
  105. /* Bit definitions for the TMR_STAT register */
  106. #define STAT_VEC_SHIFT (0) /* Timer general purpose status vector */
  107. #define STAT_VEC_MASK (0x3f)
  108. /* Bit definitions for the TMR_PRSC register */
  109. #define PRSC_OCK_SHIFT (0) /* Output clock division/prescale factor. */
  110. #define PRSC_OCK_MASK (0xffff)
  111. #define DRIVER "ptp_qoriq"
  112. #define DEFAULT_CKSEL 1
  113. #define N_EXT_TS 2
  114. struct qoriq_ptp {
  115. void __iomem *base;
  116. struct qoriq_ptp_registers regs;
  117. spinlock_t lock; /* protects regs */
  118. struct ptp_clock *clock;
  119. struct ptp_clock_info caps;
  120. struct resource *rsrc;
  121. int irq;
  122. int phc_index;
  123. u64 alarm_interval; /* for periodic alarm */
  124. u64 alarm_value;
  125. u32 tclk_period; /* nanoseconds */
  126. u32 tmr_prsc;
  127. u32 tmr_add;
  128. u32 cksel;
  129. u32 tmr_fiper1;
  130. u32 tmr_fiper2;
  131. };
  132. static inline u32 qoriq_read(unsigned __iomem *addr)
  133. {
  134. u32 val;
  135. val = ioread32be(addr);
  136. return val;
  137. }
  138. static inline void qoriq_write(unsigned __iomem *addr, u32 val)
  139. {
  140. iowrite32be(val, addr);
  141. }
  142. #endif