omap_hwmod.c 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/clk-provider.h>
  134. #include <linux/delay.h>
  135. #include <linux/err.h>
  136. #include <linux/list.h>
  137. #include <linux/mutex.h>
  138. #include <linux/spinlock.h>
  139. #include <linux/slab.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <linux/bootmem.h>
  144. #include <asm/system_misc.h>
  145. #include "clock.h"
  146. #include "omap_hwmod.h"
  147. #include "soc.h"
  148. #include "common.h"
  149. #include "clockdomain.h"
  150. #include "powerdomain.h"
  151. #include "cm2xxx.h"
  152. #include "cm3xxx.h"
  153. #include "cm33xx.h"
  154. #include "prm.h"
  155. #include "prm3xxx.h"
  156. #include "prm44xx.h"
  157. #include "prm33xx.h"
  158. #include "prminst44xx.h"
  159. #include "pm.h"
  160. /* Name of the OMAP hwmod for the MPU */
  161. #define MPU_INITIATOR_NAME "mpu"
  162. /*
  163. * Number of struct omap_hwmod_link records per struct
  164. * omap_hwmod_ocp_if record (master->slave and slave->master)
  165. */
  166. #define LINKS_PER_OCP_IF 2
  167. /*
  168. * Address offset (in bytes) between the reset control and the reset
  169. * status registers: 4 bytes on OMAP4
  170. */
  171. #define OMAP4_RST_CTRL_ST_OFFSET 4
  172. /*
  173. * Maximum length for module clock handle names
  174. */
  175. #define MOD_CLK_MAX_NAME_LEN 32
  176. /**
  177. * struct clkctrl_provider - clkctrl provider mapping data
  178. * @addr: base address for the provider
  179. * @offset: base offset for the provider
  180. * @clkdm: base clockdomain for provider
  181. * @node: device node associated with the provider
  182. * @link: list link
  183. */
  184. struct clkctrl_provider {
  185. u32 addr;
  186. u16 offset;
  187. struct clockdomain *clkdm;
  188. struct device_node *node;
  189. struct list_head link;
  190. };
  191. static LIST_HEAD(clkctrl_providers);
  192. /**
  193. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  194. * @enable_module: function to enable a module (via MODULEMODE)
  195. * @disable_module: function to disable a module (via MODULEMODE)
  196. *
  197. * XXX Eventually this functionality will be hidden inside the PRM/CM
  198. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  199. * conditionals in this code.
  200. */
  201. struct omap_hwmod_soc_ops {
  202. void (*enable_module)(struct omap_hwmod *oh);
  203. int (*disable_module)(struct omap_hwmod *oh);
  204. int (*wait_target_ready)(struct omap_hwmod *oh);
  205. int (*assert_hardreset)(struct omap_hwmod *oh,
  206. struct omap_hwmod_rst_info *ohri);
  207. int (*deassert_hardreset)(struct omap_hwmod *oh,
  208. struct omap_hwmod_rst_info *ohri);
  209. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  210. struct omap_hwmod_rst_info *ohri);
  211. int (*init_clkdm)(struct omap_hwmod *oh);
  212. void (*update_context_lost)(struct omap_hwmod *oh);
  213. int (*get_context_lost)(struct omap_hwmod *oh);
  214. int (*disable_direct_prcm)(struct omap_hwmod *oh);
  215. u32 (*xlate_clkctrl)(struct omap_hwmod *oh,
  216. struct clkctrl_provider *provider);
  217. };
  218. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  219. static struct omap_hwmod_soc_ops soc_ops;
  220. /* omap_hwmod_list contains all registered struct omap_hwmods */
  221. static LIST_HEAD(omap_hwmod_list);
  222. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  223. static struct omap_hwmod *mpu_oh;
  224. /* inited: set to true once the hwmod code is initialized */
  225. static bool inited;
  226. /* Private functions */
  227. /**
  228. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  229. * @oh: struct omap_hwmod *
  230. *
  231. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  232. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  233. * OCP_SYSCONFIG register or 0 upon success.
  234. */
  235. static int _update_sysc_cache(struct omap_hwmod *oh)
  236. {
  237. if (!oh->class->sysc) {
  238. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  239. return -EINVAL;
  240. }
  241. /* XXX ensure module interface clock is up */
  242. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  243. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  244. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  245. return 0;
  246. }
  247. /**
  248. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  249. * @v: OCP_SYSCONFIG value to write
  250. * @oh: struct omap_hwmod *
  251. *
  252. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  253. * one. No return value.
  254. */
  255. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  256. {
  257. if (!oh->class->sysc) {
  258. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  259. return;
  260. }
  261. /* XXX ensure module interface clock is up */
  262. /* Module might have lost context, always update cache and register */
  263. oh->_sysc_cache = v;
  264. /*
  265. * Some IP blocks (such as RTC) require unlocking of IP before
  266. * accessing its registers. If a function pointer is present
  267. * to unlock, then call it before accessing sysconfig and
  268. * call lock after writing sysconfig.
  269. */
  270. if (oh->class->unlock)
  271. oh->class->unlock(oh);
  272. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  273. if (oh->class->lock)
  274. oh->class->lock(oh);
  275. }
  276. /**
  277. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  278. * @oh: struct omap_hwmod *
  279. * @standbymode: MIDLEMODE field bits
  280. * @v: pointer to register contents to modify
  281. *
  282. * Update the master standby mode bits in @v to be @standbymode for
  283. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  284. * upon error or 0 upon success.
  285. */
  286. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  287. u32 *v)
  288. {
  289. u32 mstandby_mask;
  290. u8 mstandby_shift;
  291. if (!oh->class->sysc ||
  292. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  293. return -EINVAL;
  294. if (!oh->class->sysc->sysc_fields) {
  295. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  296. return -EINVAL;
  297. }
  298. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  299. mstandby_mask = (0x3 << mstandby_shift);
  300. *v &= ~mstandby_mask;
  301. *v |= __ffs(standbymode) << mstandby_shift;
  302. return 0;
  303. }
  304. /**
  305. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  306. * @oh: struct omap_hwmod *
  307. * @idlemode: SIDLEMODE field bits
  308. * @v: pointer to register contents to modify
  309. *
  310. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  311. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  312. * or 0 upon success.
  313. */
  314. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  315. {
  316. u32 sidle_mask;
  317. u8 sidle_shift;
  318. if (!oh->class->sysc ||
  319. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  320. return -EINVAL;
  321. if (!oh->class->sysc->sysc_fields) {
  322. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  323. return -EINVAL;
  324. }
  325. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  326. sidle_mask = (0x3 << sidle_shift);
  327. *v &= ~sidle_mask;
  328. *v |= __ffs(idlemode) << sidle_shift;
  329. return 0;
  330. }
  331. /**
  332. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  333. * @oh: struct omap_hwmod *
  334. * @clockact: CLOCKACTIVITY field bits
  335. * @v: pointer to register contents to modify
  336. *
  337. * Update the clockactivity mode bits in @v to be @clockact for the
  338. * @oh hwmod. Used for additional powersaving on some modules. Does
  339. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  340. * success.
  341. */
  342. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  343. {
  344. u32 clkact_mask;
  345. u8 clkact_shift;
  346. if (!oh->class->sysc ||
  347. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  348. return -EINVAL;
  349. if (!oh->class->sysc->sysc_fields) {
  350. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  351. return -EINVAL;
  352. }
  353. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  354. clkact_mask = (0x3 << clkact_shift);
  355. *v &= ~clkact_mask;
  356. *v |= clockact << clkact_shift;
  357. return 0;
  358. }
  359. /**
  360. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  361. * @oh: struct omap_hwmod *
  362. * @v: pointer to register contents to modify
  363. *
  364. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  365. * error or 0 upon success.
  366. */
  367. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  368. {
  369. u32 softrst_mask;
  370. if (!oh->class->sysc ||
  371. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  372. return -EINVAL;
  373. if (!oh->class->sysc->sysc_fields) {
  374. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  375. return -EINVAL;
  376. }
  377. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  378. *v |= softrst_mask;
  379. return 0;
  380. }
  381. /**
  382. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  383. * @oh: struct omap_hwmod *
  384. * @v: pointer to register contents to modify
  385. *
  386. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  387. * error or 0 upon success.
  388. */
  389. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  390. {
  391. u32 softrst_mask;
  392. if (!oh->class->sysc ||
  393. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  394. return -EINVAL;
  395. if (!oh->class->sysc->sysc_fields) {
  396. WARN(1,
  397. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  398. oh->name);
  399. return -EINVAL;
  400. }
  401. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  402. *v &= ~softrst_mask;
  403. return 0;
  404. }
  405. /**
  406. * _wait_softreset_complete - wait for an OCP softreset to complete
  407. * @oh: struct omap_hwmod * to wait on
  408. *
  409. * Wait until the IP block represented by @oh reports that its OCP
  410. * softreset is complete. This can be triggered by software (see
  411. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  412. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  413. * microseconds. Returns the number of microseconds waited.
  414. */
  415. static int _wait_softreset_complete(struct omap_hwmod *oh)
  416. {
  417. struct omap_hwmod_class_sysconfig *sysc;
  418. u32 softrst_mask;
  419. int c = 0;
  420. sysc = oh->class->sysc;
  421. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  422. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  423. & SYSS_RESETDONE_MASK),
  424. MAX_MODULE_SOFTRESET_WAIT, c);
  425. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  426. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  427. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  428. & softrst_mask),
  429. MAX_MODULE_SOFTRESET_WAIT, c);
  430. }
  431. return c;
  432. }
  433. /**
  434. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  435. * @oh: struct omap_hwmod *
  436. *
  437. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  438. * of some modules. When the DMA must perform read/write accesses, the
  439. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  440. * for power management, software must set the DMADISABLE bit back to 1.
  441. *
  442. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  443. * error or 0 upon success.
  444. */
  445. static int _set_dmadisable(struct omap_hwmod *oh)
  446. {
  447. u32 v;
  448. u32 dmadisable_mask;
  449. if (!oh->class->sysc ||
  450. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  451. return -EINVAL;
  452. if (!oh->class->sysc->sysc_fields) {
  453. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  454. return -EINVAL;
  455. }
  456. /* clocks must be on for this operation */
  457. if (oh->_state != _HWMOD_STATE_ENABLED) {
  458. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  459. return -EINVAL;
  460. }
  461. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  462. v = oh->_sysc_cache;
  463. dmadisable_mask =
  464. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  465. v |= dmadisable_mask;
  466. _write_sysconfig(v, oh);
  467. return 0;
  468. }
  469. /**
  470. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  471. * @oh: struct omap_hwmod *
  472. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  473. * @v: pointer to register contents to modify
  474. *
  475. * Update the module autoidle bit in @v to be @autoidle for the @oh
  476. * hwmod. The autoidle bit controls whether the module can gate
  477. * internal clocks automatically when it isn't doing anything; the
  478. * exact function of this bit varies on a per-module basis. This
  479. * function does not write to the hardware. Returns -EINVAL upon
  480. * error or 0 upon success.
  481. */
  482. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  483. u32 *v)
  484. {
  485. u32 autoidle_mask;
  486. u8 autoidle_shift;
  487. if (!oh->class->sysc ||
  488. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  489. return -EINVAL;
  490. if (!oh->class->sysc->sysc_fields) {
  491. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  492. return -EINVAL;
  493. }
  494. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  495. autoidle_mask = (0x1 << autoidle_shift);
  496. *v &= ~autoidle_mask;
  497. *v |= autoidle << autoidle_shift;
  498. return 0;
  499. }
  500. /**
  501. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  502. * @oh: struct omap_hwmod *
  503. *
  504. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  505. * upon error or 0 upon success.
  506. */
  507. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  508. {
  509. if (!oh->class->sysc ||
  510. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  511. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  512. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  513. return -EINVAL;
  514. if (!oh->class->sysc->sysc_fields) {
  515. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  516. return -EINVAL;
  517. }
  518. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  519. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  520. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  521. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  522. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  523. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  524. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  525. return 0;
  526. }
  527. /**
  528. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  529. * @oh: struct omap_hwmod *
  530. *
  531. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  532. * upon error or 0 upon success.
  533. */
  534. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  535. {
  536. if (!oh->class->sysc ||
  537. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  538. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  539. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  540. return -EINVAL;
  541. if (!oh->class->sysc->sysc_fields) {
  542. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  543. return -EINVAL;
  544. }
  545. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  546. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  547. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  548. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  549. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  550. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  551. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  552. return 0;
  553. }
  554. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  555. {
  556. struct clk_hw_omap *clk;
  557. if (oh->clkdm) {
  558. return oh->clkdm;
  559. } else if (oh->_clk) {
  560. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  561. return NULL;
  562. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  563. return clk->clkdm;
  564. }
  565. return NULL;
  566. }
  567. /**
  568. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  569. * @oh: struct omap_hwmod *
  570. *
  571. * Prevent the hardware module @oh from entering idle while the
  572. * hardare module initiator @init_oh is active. Useful when a module
  573. * will be accessed by a particular initiator (e.g., if a module will
  574. * be accessed by the IVA, there should be a sleepdep between the IVA
  575. * initiator and the module). Only applies to modules in smart-idle
  576. * mode. If the clockdomain is marked as not needing autodeps, return
  577. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  578. * passes along clkdm_add_sleepdep() value upon success.
  579. */
  580. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  581. {
  582. struct clockdomain *clkdm, *init_clkdm;
  583. clkdm = _get_clkdm(oh);
  584. init_clkdm = _get_clkdm(init_oh);
  585. if (!clkdm || !init_clkdm)
  586. return -EINVAL;
  587. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  588. return 0;
  589. return clkdm_add_sleepdep(clkdm, init_clkdm);
  590. }
  591. /**
  592. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  593. * @oh: struct omap_hwmod *
  594. *
  595. * Allow the hardware module @oh to enter idle while the hardare
  596. * module initiator @init_oh is active. Useful when a module will not
  597. * be accessed by a particular initiator (e.g., if a module will not
  598. * be accessed by the IVA, there should be no sleepdep between the IVA
  599. * initiator and the module). Only applies to modules in smart-idle
  600. * mode. If the clockdomain is marked as not needing autodeps, return
  601. * 0 without doing anything. Returns -EINVAL upon error or passes
  602. * along clkdm_del_sleepdep() value upon success.
  603. */
  604. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  605. {
  606. struct clockdomain *clkdm, *init_clkdm;
  607. clkdm = _get_clkdm(oh);
  608. init_clkdm = _get_clkdm(init_oh);
  609. if (!clkdm || !init_clkdm)
  610. return -EINVAL;
  611. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  612. return 0;
  613. return clkdm_del_sleepdep(clkdm, init_clkdm);
  614. }
  615. static const struct of_device_id ti_clkctrl_match_table[] __initconst = {
  616. { .compatible = "ti,clkctrl" },
  617. { }
  618. };
  619. static int _match_clkdm(struct clockdomain *clkdm, void *user)
  620. {
  621. struct clkctrl_provider *provider = user;
  622. if (clkdm_xlate_address(clkdm) == provider->addr) {
  623. pr_debug("%s: Matched clkdm %s for addr %x (%s)\n", __func__,
  624. clkdm->name, provider->addr,
  625. provider->node->parent->name);
  626. provider->clkdm = clkdm;
  627. return -1;
  628. }
  629. return 0;
  630. }
  631. static int _setup_clkctrl_provider(struct device_node *np)
  632. {
  633. const __be32 *addrp;
  634. struct clkctrl_provider *provider;
  635. provider = memblock_virt_alloc(sizeof(*provider), 0);
  636. if (!provider)
  637. return -ENOMEM;
  638. addrp = of_get_address(np, 0, NULL, NULL);
  639. provider->addr = (u32)of_translate_address(np, addrp);
  640. provider->offset = provider->addr & 0xff;
  641. provider->addr &= ~0xff;
  642. provider->node = np;
  643. clkdm_for_each(_match_clkdm, provider);
  644. if (!provider->clkdm) {
  645. pr_err("%s: nothing matched for node %s (%x)\n",
  646. __func__, np->parent->name, provider->addr);
  647. memblock_free_early(__pa(provider), sizeof(*provider));
  648. return -EINVAL;
  649. }
  650. list_add(&provider->link, &clkctrl_providers);
  651. return 0;
  652. }
  653. static int _init_clkctrl_providers(void)
  654. {
  655. struct device_node *np;
  656. int ret = 0;
  657. for_each_matching_node(np, ti_clkctrl_match_table) {
  658. ret = _setup_clkctrl_provider(np);
  659. if (ret)
  660. break;
  661. }
  662. return ret;
  663. }
  664. static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh,
  665. struct clkctrl_provider *provider)
  666. {
  667. return oh->prcm.omap4.clkctrl_offs -
  668. provider->offset - provider->clkdm->clkdm_offs;
  669. }
  670. static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh)
  671. {
  672. struct clkctrl_provider *provider;
  673. struct clk *clk;
  674. if (!soc_ops.xlate_clkctrl)
  675. return NULL;
  676. list_for_each_entry(provider, &clkctrl_providers, link) {
  677. if (provider->clkdm == oh->clkdm) {
  678. struct of_phandle_args clkspec;
  679. clkspec.np = provider->node;
  680. clkspec.args_count = 2;
  681. clkspec.args[0] = soc_ops.xlate_clkctrl(oh, provider);
  682. clkspec.args[1] = 0;
  683. clk = of_clk_get_from_provider(&clkspec);
  684. return clk;
  685. }
  686. }
  687. return NULL;
  688. }
  689. /**
  690. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  691. * @oh: struct omap_hwmod *
  692. *
  693. * Called from _init_clocks(). Populates the @oh _clk (main
  694. * functional clock pointer) if a clock matching the hwmod name is found,
  695. * or a main_clk is present. Returns 0 on success or -EINVAL on error.
  696. */
  697. static int _init_main_clk(struct omap_hwmod *oh)
  698. {
  699. int ret = 0;
  700. struct clk *clk = NULL;
  701. clk = _lookup_clkctrl_clk(oh);
  702. if (!IS_ERR_OR_NULL(clk)) {
  703. pr_debug("%s: mapped main_clk %s for %s\n", __func__,
  704. __clk_get_name(clk), oh->name);
  705. oh->main_clk = __clk_get_name(clk);
  706. oh->_clk = clk;
  707. soc_ops.disable_direct_prcm(oh);
  708. } else {
  709. if (!oh->main_clk)
  710. return 0;
  711. oh->_clk = clk_get(NULL, oh->main_clk);
  712. }
  713. if (IS_ERR(oh->_clk)) {
  714. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  715. oh->name, oh->main_clk);
  716. return -EINVAL;
  717. }
  718. /*
  719. * HACK: This needs a re-visit once clk_prepare() is implemented
  720. * to do something meaningful. Today its just a no-op.
  721. * If clk_prepare() is used at some point to do things like
  722. * voltage scaling etc, then this would have to be moved to
  723. * some point where subsystems like i2c and pmic become
  724. * available.
  725. */
  726. clk_prepare(oh->_clk);
  727. if (!_get_clkdm(oh))
  728. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  729. oh->name, oh->main_clk);
  730. return ret;
  731. }
  732. /**
  733. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  734. * @oh: struct omap_hwmod *
  735. *
  736. * Called from _init_clocks(). Populates the @oh OCP slave interface
  737. * clock pointers. Returns 0 on success or -EINVAL on error.
  738. */
  739. static int _init_interface_clks(struct omap_hwmod *oh)
  740. {
  741. struct omap_hwmod_ocp_if *os;
  742. struct clk *c;
  743. int ret = 0;
  744. list_for_each_entry(os, &oh->slave_ports, node) {
  745. if (!os->clk)
  746. continue;
  747. c = clk_get(NULL, os->clk);
  748. if (IS_ERR(c)) {
  749. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  750. oh->name, os->clk);
  751. ret = -EINVAL;
  752. continue;
  753. }
  754. os->_clk = c;
  755. /*
  756. * HACK: This needs a re-visit once clk_prepare() is implemented
  757. * to do something meaningful. Today its just a no-op.
  758. * If clk_prepare() is used at some point to do things like
  759. * voltage scaling etc, then this would have to be moved to
  760. * some point where subsystems like i2c and pmic become
  761. * available.
  762. */
  763. clk_prepare(os->_clk);
  764. }
  765. return ret;
  766. }
  767. /**
  768. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  769. * @oh: struct omap_hwmod *
  770. *
  771. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  772. * clock pointers. Returns 0 on success or -EINVAL on error.
  773. */
  774. static int _init_opt_clks(struct omap_hwmod *oh)
  775. {
  776. struct omap_hwmod_opt_clk *oc;
  777. struct clk *c;
  778. int i;
  779. int ret = 0;
  780. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  781. c = clk_get(NULL, oc->clk);
  782. if (IS_ERR(c)) {
  783. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  784. oh->name, oc->clk);
  785. ret = -EINVAL;
  786. continue;
  787. }
  788. oc->_clk = c;
  789. /*
  790. * HACK: This needs a re-visit once clk_prepare() is implemented
  791. * to do something meaningful. Today its just a no-op.
  792. * If clk_prepare() is used at some point to do things like
  793. * voltage scaling etc, then this would have to be moved to
  794. * some point where subsystems like i2c and pmic become
  795. * available.
  796. */
  797. clk_prepare(oc->_clk);
  798. }
  799. return ret;
  800. }
  801. static void _enable_optional_clocks(struct omap_hwmod *oh)
  802. {
  803. struct omap_hwmod_opt_clk *oc;
  804. int i;
  805. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  806. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  807. if (oc->_clk) {
  808. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  809. __clk_get_name(oc->_clk));
  810. clk_enable(oc->_clk);
  811. }
  812. }
  813. static void _disable_optional_clocks(struct omap_hwmod *oh)
  814. {
  815. struct omap_hwmod_opt_clk *oc;
  816. int i;
  817. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  818. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  819. if (oc->_clk) {
  820. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  821. __clk_get_name(oc->_clk));
  822. clk_disable(oc->_clk);
  823. }
  824. }
  825. /**
  826. * _enable_clocks - enable hwmod main clock and interface clocks
  827. * @oh: struct omap_hwmod *
  828. *
  829. * Enables all clocks necessary for register reads and writes to succeed
  830. * on the hwmod @oh. Returns 0.
  831. */
  832. static int _enable_clocks(struct omap_hwmod *oh)
  833. {
  834. struct omap_hwmod_ocp_if *os;
  835. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  836. if (oh->_clk)
  837. clk_enable(oh->_clk);
  838. list_for_each_entry(os, &oh->slave_ports, node) {
  839. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  840. clk_enable(os->_clk);
  841. }
  842. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  843. _enable_optional_clocks(oh);
  844. /* The opt clocks are controlled by the device driver. */
  845. return 0;
  846. }
  847. /**
  848. * _disable_clocks - disable hwmod main clock and interface clocks
  849. * @oh: struct omap_hwmod *
  850. *
  851. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  852. */
  853. static int _disable_clocks(struct omap_hwmod *oh)
  854. {
  855. struct omap_hwmod_ocp_if *os;
  856. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  857. if (oh->_clk)
  858. clk_disable(oh->_clk);
  859. list_for_each_entry(os, &oh->slave_ports, node) {
  860. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  861. clk_disable(os->_clk);
  862. }
  863. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  864. _disable_optional_clocks(oh);
  865. /* The opt clocks are controlled by the device driver. */
  866. return 0;
  867. }
  868. /**
  869. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  870. * @oh: struct omap_hwmod *
  871. *
  872. * Enables the PRCM module mode related to the hwmod @oh.
  873. * No return value.
  874. */
  875. static void _omap4_enable_module(struct omap_hwmod *oh)
  876. {
  877. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  878. return;
  879. pr_debug("omap_hwmod: %s: %s: %d\n",
  880. oh->name, __func__, oh->prcm.omap4.modulemode);
  881. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  882. oh->clkdm->prcm_partition,
  883. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  884. }
  885. /**
  886. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  887. * @oh: struct omap_hwmod *
  888. *
  889. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  890. * does not have an IDLEST bit or if the module successfully enters
  891. * slave idle; otherwise, pass along the return value of the
  892. * appropriate *_cm*_wait_module_idle() function.
  893. */
  894. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  895. {
  896. if (!oh)
  897. return -EINVAL;
  898. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  899. return 0;
  900. if (oh->flags & HWMOD_NO_IDLEST)
  901. return 0;
  902. if (!oh->prcm.omap4.clkctrl_offs &&
  903. !(oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET))
  904. return 0;
  905. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  906. oh->clkdm->cm_inst,
  907. oh->prcm.omap4.clkctrl_offs, 0);
  908. }
  909. /**
  910. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  911. * @oh: struct omap_hwmod *oh
  912. *
  913. * Count and return the number of MPU IRQs associated with the hwmod
  914. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  915. * NULL.
  916. */
  917. static int _count_mpu_irqs(struct omap_hwmod *oh)
  918. {
  919. struct omap_hwmod_irq_info *ohii;
  920. int i = 0;
  921. if (!oh || !oh->mpu_irqs)
  922. return 0;
  923. do {
  924. ohii = &oh->mpu_irqs[i++];
  925. } while (ohii->irq != -1);
  926. return i-1;
  927. }
  928. /**
  929. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  930. * @oh: struct omap_hwmod *oh
  931. *
  932. * Count and return the number of SDMA request lines associated with
  933. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  934. * if @oh is NULL.
  935. */
  936. static int _count_sdma_reqs(struct omap_hwmod *oh)
  937. {
  938. struct omap_hwmod_dma_info *ohdi;
  939. int i = 0;
  940. if (!oh || !oh->sdma_reqs)
  941. return 0;
  942. do {
  943. ohdi = &oh->sdma_reqs[i++];
  944. } while (ohdi->dma_req != -1);
  945. return i-1;
  946. }
  947. /**
  948. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  949. * @oh: struct omap_hwmod *oh
  950. *
  951. * Count and return the number of address space ranges associated with
  952. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  953. * if @oh is NULL.
  954. */
  955. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  956. {
  957. struct omap_hwmod_addr_space *mem;
  958. int i = 0;
  959. if (!os || !os->addr)
  960. return 0;
  961. do {
  962. mem = &os->addr[i++];
  963. } while (mem->pa_start != mem->pa_end);
  964. return i-1;
  965. }
  966. /**
  967. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  968. * @oh: struct omap_hwmod * to operate on
  969. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  970. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  971. *
  972. * Retrieve a MPU hardware IRQ line number named by @name associated
  973. * with the IP block pointed to by @oh. The IRQ number will be filled
  974. * into the address pointed to by @dma. When @name is non-null, the
  975. * IRQ line number associated with the named entry will be returned.
  976. * If @name is null, the first matching entry will be returned. Data
  977. * order is not meaningful in hwmod data, so callers are strongly
  978. * encouraged to use a non-null @name whenever possible to avoid
  979. * unpredictable effects if hwmod data is later added that causes data
  980. * ordering to change. Returns 0 upon success or a negative error
  981. * code upon error.
  982. */
  983. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  984. unsigned int *irq)
  985. {
  986. int i;
  987. bool found = false;
  988. if (!oh->mpu_irqs)
  989. return -ENOENT;
  990. i = 0;
  991. while (oh->mpu_irqs[i].irq != -1) {
  992. if (name == oh->mpu_irqs[i].name ||
  993. !strcmp(name, oh->mpu_irqs[i].name)) {
  994. found = true;
  995. break;
  996. }
  997. i++;
  998. }
  999. if (!found)
  1000. return -ENOENT;
  1001. *irq = oh->mpu_irqs[i].irq;
  1002. return 0;
  1003. }
  1004. /**
  1005. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  1006. * @oh: struct omap_hwmod * to operate on
  1007. * @name: pointer to the name of the SDMA request line to fetch (optional)
  1008. * @dma: pointer to an unsigned int to store the request line ID to
  1009. *
  1010. * Retrieve an SDMA request line ID named by @name on the IP block
  1011. * pointed to by @oh. The ID will be filled into the address pointed
  1012. * to by @dma. When @name is non-null, the request line ID associated
  1013. * with the named entry will be returned. If @name is null, the first
  1014. * matching entry will be returned. Data order is not meaningful in
  1015. * hwmod data, so callers are strongly encouraged to use a non-null
  1016. * @name whenever possible to avoid unpredictable effects if hwmod
  1017. * data is later added that causes data ordering to change. Returns 0
  1018. * upon success or a negative error code upon error.
  1019. */
  1020. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  1021. unsigned int *dma)
  1022. {
  1023. int i;
  1024. bool found = false;
  1025. if (!oh->sdma_reqs)
  1026. return -ENOENT;
  1027. i = 0;
  1028. while (oh->sdma_reqs[i].dma_req != -1) {
  1029. if (name == oh->sdma_reqs[i].name ||
  1030. !strcmp(name, oh->sdma_reqs[i].name)) {
  1031. found = true;
  1032. break;
  1033. }
  1034. i++;
  1035. }
  1036. if (!found)
  1037. return -ENOENT;
  1038. *dma = oh->sdma_reqs[i].dma_req;
  1039. return 0;
  1040. }
  1041. /**
  1042. * _get_addr_space_by_name - fetch address space start & end by name
  1043. * @oh: struct omap_hwmod * to operate on
  1044. * @name: pointer to the name of the address space to fetch (optional)
  1045. * @pa_start: pointer to a u32 to store the starting address to
  1046. * @pa_end: pointer to a u32 to store the ending address to
  1047. *
  1048. * Retrieve address space start and end addresses for the IP block
  1049. * pointed to by @oh. The data will be filled into the addresses
  1050. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1051. * address space data associated with the named entry will be
  1052. * returned. If @name is null, the first matching entry will be
  1053. * returned. Data order is not meaningful in hwmod data, so callers
  1054. * are strongly encouraged to use a non-null @name whenever possible
  1055. * to avoid unpredictable effects if hwmod data is later added that
  1056. * causes data ordering to change. Returns 0 upon success or a
  1057. * negative error code upon error.
  1058. */
  1059. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1060. u32 *pa_start, u32 *pa_end)
  1061. {
  1062. int j;
  1063. struct omap_hwmod_ocp_if *os;
  1064. bool found = false;
  1065. list_for_each_entry(os, &oh->slave_ports, node) {
  1066. if (!os->addr)
  1067. return -ENOENT;
  1068. j = 0;
  1069. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1070. if (name == os->addr[j].name ||
  1071. !strcmp(name, os->addr[j].name)) {
  1072. found = true;
  1073. break;
  1074. }
  1075. j++;
  1076. }
  1077. if (found)
  1078. break;
  1079. }
  1080. if (!found)
  1081. return -ENOENT;
  1082. *pa_start = os->addr[j].pa_start;
  1083. *pa_end = os->addr[j].pa_end;
  1084. return 0;
  1085. }
  1086. /**
  1087. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1088. * @oh: struct omap_hwmod *
  1089. *
  1090. * Determines the array index of the OCP slave port that the MPU uses
  1091. * to address the device, and saves it into the struct omap_hwmod.
  1092. * Intended to be called during hwmod registration only. No return
  1093. * value.
  1094. */
  1095. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1096. {
  1097. struct omap_hwmod_ocp_if *os = NULL;
  1098. if (!oh)
  1099. return;
  1100. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1101. list_for_each_entry(os, &oh->slave_ports, node) {
  1102. if (os->user & OCP_USER_MPU) {
  1103. oh->_mpu_port = os;
  1104. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1105. break;
  1106. }
  1107. }
  1108. return;
  1109. }
  1110. /**
  1111. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1112. * @oh: struct omap_hwmod *
  1113. *
  1114. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1115. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1116. * communicate with the IP block. This interface need not be directly
  1117. * connected to the MPU (and almost certainly is not), but is directly
  1118. * connected to the IP block represented by @oh. Returns a pointer
  1119. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1120. * error or if there does not appear to be a path from the MPU to this
  1121. * IP block.
  1122. */
  1123. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1124. {
  1125. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1126. return NULL;
  1127. return oh->_mpu_port;
  1128. };
  1129. /**
  1130. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1131. * @oh: struct omap_hwmod *
  1132. *
  1133. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1134. * the register target MPU address space; or returns NULL upon error.
  1135. */
  1136. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1137. {
  1138. struct omap_hwmod_ocp_if *os;
  1139. struct omap_hwmod_addr_space *mem;
  1140. int found = 0, i = 0;
  1141. os = _find_mpu_rt_port(oh);
  1142. if (!os || !os->addr)
  1143. return NULL;
  1144. do {
  1145. mem = &os->addr[i++];
  1146. if (mem->flags & ADDR_TYPE_RT)
  1147. found = 1;
  1148. } while (!found && mem->pa_start != mem->pa_end);
  1149. return (found) ? mem : NULL;
  1150. }
  1151. /**
  1152. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1153. * @oh: struct omap_hwmod *
  1154. *
  1155. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1156. * by @oh is set to indicate to the PRCM that the IP block is active.
  1157. * Usually this means placing the module into smart-idle mode and
  1158. * smart-standby, but if there is a bug in the automatic idle handling
  1159. * for the IP block, it may need to be placed into the force-idle or
  1160. * no-idle variants of these modes. No return value.
  1161. */
  1162. static void _enable_sysc(struct omap_hwmod *oh)
  1163. {
  1164. u8 idlemode, sf;
  1165. u32 v;
  1166. bool clkdm_act;
  1167. struct clockdomain *clkdm;
  1168. if (!oh->class->sysc)
  1169. return;
  1170. /*
  1171. * Wait until reset has completed, this is needed as the IP
  1172. * block is reset automatically by hardware in some cases
  1173. * (off-mode for example), and the drivers require the
  1174. * IP to be ready when they access it
  1175. */
  1176. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1177. _enable_optional_clocks(oh);
  1178. _wait_softreset_complete(oh);
  1179. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1180. _disable_optional_clocks(oh);
  1181. v = oh->_sysc_cache;
  1182. sf = oh->class->sysc->sysc_flags;
  1183. clkdm = _get_clkdm(oh);
  1184. if (sf & SYSC_HAS_SIDLEMODE) {
  1185. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1186. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1187. idlemode = HWMOD_IDLEMODE_NO;
  1188. } else {
  1189. if (sf & SYSC_HAS_ENAWAKEUP)
  1190. _enable_wakeup(oh, &v);
  1191. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1192. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1193. else
  1194. idlemode = HWMOD_IDLEMODE_SMART;
  1195. }
  1196. /*
  1197. * This is special handling for some IPs like
  1198. * 32k sync timer. Force them to idle!
  1199. */
  1200. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1201. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1202. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1203. idlemode = HWMOD_IDLEMODE_FORCE;
  1204. _set_slave_idlemode(oh, idlemode, &v);
  1205. }
  1206. if (sf & SYSC_HAS_MIDLEMODE) {
  1207. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1208. idlemode = HWMOD_IDLEMODE_FORCE;
  1209. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1210. idlemode = HWMOD_IDLEMODE_NO;
  1211. } else {
  1212. if (sf & SYSC_HAS_ENAWAKEUP)
  1213. _enable_wakeup(oh, &v);
  1214. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1215. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1216. else
  1217. idlemode = HWMOD_IDLEMODE_SMART;
  1218. }
  1219. _set_master_standbymode(oh, idlemode, &v);
  1220. }
  1221. /*
  1222. * XXX The clock framework should handle this, by
  1223. * calling into this code. But this must wait until the
  1224. * clock structures are tagged with omap_hwmod entries
  1225. */
  1226. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1227. (sf & SYSC_HAS_CLOCKACTIVITY))
  1228. _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v);
  1229. _write_sysconfig(v, oh);
  1230. /*
  1231. * Set the autoidle bit only after setting the smartidle bit
  1232. * Setting this will not have any impact on the other modules.
  1233. */
  1234. if (sf & SYSC_HAS_AUTOIDLE) {
  1235. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1236. 0 : 1;
  1237. _set_module_autoidle(oh, idlemode, &v);
  1238. _write_sysconfig(v, oh);
  1239. }
  1240. }
  1241. /**
  1242. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1243. * @oh: struct omap_hwmod *
  1244. *
  1245. * If module is marked as SWSUP_SIDLE, force the module into slave
  1246. * idle; otherwise, configure it for smart-idle. If module is marked
  1247. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1248. * configure it for smart-standby. No return value.
  1249. */
  1250. static void _idle_sysc(struct omap_hwmod *oh)
  1251. {
  1252. u8 idlemode, sf;
  1253. u32 v;
  1254. if (!oh->class->sysc)
  1255. return;
  1256. v = oh->_sysc_cache;
  1257. sf = oh->class->sysc->sysc_flags;
  1258. if (sf & SYSC_HAS_SIDLEMODE) {
  1259. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1260. idlemode = HWMOD_IDLEMODE_FORCE;
  1261. } else {
  1262. if (sf & SYSC_HAS_ENAWAKEUP)
  1263. _enable_wakeup(oh, &v);
  1264. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1265. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1266. else
  1267. idlemode = HWMOD_IDLEMODE_SMART;
  1268. }
  1269. _set_slave_idlemode(oh, idlemode, &v);
  1270. }
  1271. if (sf & SYSC_HAS_MIDLEMODE) {
  1272. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1273. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1274. idlemode = HWMOD_IDLEMODE_FORCE;
  1275. } else {
  1276. if (sf & SYSC_HAS_ENAWAKEUP)
  1277. _enable_wakeup(oh, &v);
  1278. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1279. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1280. else
  1281. idlemode = HWMOD_IDLEMODE_SMART;
  1282. }
  1283. _set_master_standbymode(oh, idlemode, &v);
  1284. }
  1285. /* If the cached value is the same as the new value, skip the write */
  1286. if (oh->_sysc_cache != v)
  1287. _write_sysconfig(v, oh);
  1288. }
  1289. /**
  1290. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1291. * @oh: struct omap_hwmod *
  1292. *
  1293. * Force the module into slave idle and master suspend. No return
  1294. * value.
  1295. */
  1296. static void _shutdown_sysc(struct omap_hwmod *oh)
  1297. {
  1298. u32 v;
  1299. u8 sf;
  1300. if (!oh->class->sysc)
  1301. return;
  1302. v = oh->_sysc_cache;
  1303. sf = oh->class->sysc->sysc_flags;
  1304. if (sf & SYSC_HAS_SIDLEMODE)
  1305. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1306. if (sf & SYSC_HAS_MIDLEMODE)
  1307. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1308. if (sf & SYSC_HAS_AUTOIDLE)
  1309. _set_module_autoidle(oh, 1, &v);
  1310. _write_sysconfig(v, oh);
  1311. }
  1312. /**
  1313. * _lookup - find an omap_hwmod by name
  1314. * @name: find an omap_hwmod by name
  1315. *
  1316. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1317. */
  1318. static struct omap_hwmod *_lookup(const char *name)
  1319. {
  1320. struct omap_hwmod *oh, *temp_oh;
  1321. oh = NULL;
  1322. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1323. if (!strcmp(name, temp_oh->name)) {
  1324. oh = temp_oh;
  1325. break;
  1326. }
  1327. }
  1328. return oh;
  1329. }
  1330. /**
  1331. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1332. * @oh: struct omap_hwmod *
  1333. *
  1334. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1335. * clockdomain pointer, and save it into the struct omap_hwmod.
  1336. * Return -EINVAL if the clkdm_name lookup failed.
  1337. */
  1338. static int _init_clkdm(struct omap_hwmod *oh)
  1339. {
  1340. if (!oh->clkdm_name) {
  1341. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1342. return 0;
  1343. }
  1344. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1345. if (!oh->clkdm) {
  1346. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1347. oh->name, oh->clkdm_name);
  1348. return 0;
  1349. }
  1350. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1351. oh->name, oh->clkdm_name);
  1352. return 0;
  1353. }
  1354. /**
  1355. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1356. * well the clockdomain.
  1357. * @oh: struct omap_hwmod *
  1358. * @np: device_node mapped to this hwmod
  1359. *
  1360. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1361. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1362. * success, or a negative error code on failure.
  1363. */
  1364. static int _init_clocks(struct omap_hwmod *oh, struct device_node *np)
  1365. {
  1366. int ret = 0;
  1367. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1368. return 0;
  1369. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1370. if (soc_ops.init_clkdm)
  1371. ret |= soc_ops.init_clkdm(oh);
  1372. ret |= _init_main_clk(oh);
  1373. ret |= _init_interface_clks(oh);
  1374. ret |= _init_opt_clks(oh);
  1375. if (!ret)
  1376. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1377. else
  1378. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1379. return ret;
  1380. }
  1381. /**
  1382. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1383. * @oh: struct omap_hwmod *
  1384. * @name: name of the reset line in the context of this hwmod
  1385. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1386. *
  1387. * Return the bit position of the reset line that match the
  1388. * input name. Return -ENOENT if not found.
  1389. */
  1390. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1391. struct omap_hwmod_rst_info *ohri)
  1392. {
  1393. int i;
  1394. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1395. const char *rst_line = oh->rst_lines[i].name;
  1396. if (!strcmp(rst_line, name)) {
  1397. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1398. ohri->st_shift = oh->rst_lines[i].st_shift;
  1399. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1400. oh->name, __func__, rst_line, ohri->rst_shift,
  1401. ohri->st_shift);
  1402. return 0;
  1403. }
  1404. }
  1405. return -ENOENT;
  1406. }
  1407. /**
  1408. * _assert_hardreset - assert the HW reset line of submodules
  1409. * contained in the hwmod module.
  1410. * @oh: struct omap_hwmod *
  1411. * @name: name of the reset line to lookup and assert
  1412. *
  1413. * Some IP like dsp, ipu or iva contain processor that require an HW
  1414. * reset line to be assert / deassert in order to enable fully the IP.
  1415. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1416. * asserting the hardreset line on the currently-booted SoC, or passes
  1417. * along the return value from _lookup_hardreset() or the SoC's
  1418. * assert_hardreset code.
  1419. */
  1420. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1421. {
  1422. struct omap_hwmod_rst_info ohri;
  1423. int ret = -EINVAL;
  1424. if (!oh)
  1425. return -EINVAL;
  1426. if (!soc_ops.assert_hardreset)
  1427. return -ENOSYS;
  1428. ret = _lookup_hardreset(oh, name, &ohri);
  1429. if (ret < 0)
  1430. return ret;
  1431. ret = soc_ops.assert_hardreset(oh, &ohri);
  1432. return ret;
  1433. }
  1434. /**
  1435. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1436. * in the hwmod module.
  1437. * @oh: struct omap_hwmod *
  1438. * @name: name of the reset line to look up and deassert
  1439. *
  1440. * Some IP like dsp, ipu or iva contain processor that require an HW
  1441. * reset line to be assert / deassert in order to enable fully the IP.
  1442. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1443. * deasserting the hardreset line on the currently-booted SoC, or passes
  1444. * along the return value from _lookup_hardreset() or the SoC's
  1445. * deassert_hardreset code.
  1446. */
  1447. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1448. {
  1449. struct omap_hwmod_rst_info ohri;
  1450. int ret = -EINVAL;
  1451. if (!oh)
  1452. return -EINVAL;
  1453. if (!soc_ops.deassert_hardreset)
  1454. return -ENOSYS;
  1455. ret = _lookup_hardreset(oh, name, &ohri);
  1456. if (ret < 0)
  1457. return ret;
  1458. if (oh->clkdm) {
  1459. /*
  1460. * A clockdomain must be in SW_SUP otherwise reset
  1461. * might not be completed. The clockdomain can be set
  1462. * in HW_AUTO only when the module become ready.
  1463. */
  1464. clkdm_deny_idle(oh->clkdm);
  1465. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1466. if (ret) {
  1467. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1468. oh->name, oh->clkdm->name, ret);
  1469. return ret;
  1470. }
  1471. }
  1472. _enable_clocks(oh);
  1473. if (soc_ops.enable_module)
  1474. soc_ops.enable_module(oh);
  1475. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1476. if (soc_ops.disable_module)
  1477. soc_ops.disable_module(oh);
  1478. _disable_clocks(oh);
  1479. if (ret == -EBUSY)
  1480. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1481. if (oh->clkdm) {
  1482. /*
  1483. * Set the clockdomain to HW_AUTO, assuming that the
  1484. * previous state was HW_AUTO.
  1485. */
  1486. clkdm_allow_idle(oh->clkdm);
  1487. clkdm_hwmod_disable(oh->clkdm, oh);
  1488. }
  1489. return ret;
  1490. }
  1491. /**
  1492. * _read_hardreset - read the HW reset line state of submodules
  1493. * contained in the hwmod module
  1494. * @oh: struct omap_hwmod *
  1495. * @name: name of the reset line to look up and read
  1496. *
  1497. * Return the state of the reset line. Returns -EINVAL if @oh is
  1498. * null, -ENOSYS if we have no way of reading the hardreset line
  1499. * status on the currently-booted SoC, or passes along the return
  1500. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1501. * code.
  1502. */
  1503. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1504. {
  1505. struct omap_hwmod_rst_info ohri;
  1506. int ret = -EINVAL;
  1507. if (!oh)
  1508. return -EINVAL;
  1509. if (!soc_ops.is_hardreset_asserted)
  1510. return -ENOSYS;
  1511. ret = _lookup_hardreset(oh, name, &ohri);
  1512. if (ret < 0)
  1513. return ret;
  1514. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1515. }
  1516. /**
  1517. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1518. * @oh: struct omap_hwmod *
  1519. *
  1520. * If all hardreset lines associated with @oh are asserted, then return true.
  1521. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1522. * associated with @oh are asserted, then return false.
  1523. * This function is used to avoid executing some parts of the IP block
  1524. * enable/disable sequence if its hardreset line is set.
  1525. */
  1526. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1527. {
  1528. int i, rst_cnt = 0;
  1529. if (oh->rst_lines_cnt == 0)
  1530. return false;
  1531. for (i = 0; i < oh->rst_lines_cnt; i++)
  1532. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1533. rst_cnt++;
  1534. if (oh->rst_lines_cnt == rst_cnt)
  1535. return true;
  1536. return false;
  1537. }
  1538. /**
  1539. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1540. * hard-reset
  1541. * @oh: struct omap_hwmod *
  1542. *
  1543. * If any hardreset lines associated with @oh are asserted, then
  1544. * return true. Otherwise, if no hardreset lines associated with @oh
  1545. * are asserted, or if @oh has no hardreset lines, then return false.
  1546. * This function is used to avoid executing some parts of the IP block
  1547. * enable/disable sequence if any hardreset line is set.
  1548. */
  1549. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1550. {
  1551. int rst_cnt = 0;
  1552. int i;
  1553. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1554. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1555. rst_cnt++;
  1556. return (rst_cnt) ? true : false;
  1557. }
  1558. /**
  1559. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1560. * @oh: struct omap_hwmod *
  1561. *
  1562. * Disable the PRCM module mode related to the hwmod @oh.
  1563. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1564. */
  1565. static int _omap4_disable_module(struct omap_hwmod *oh)
  1566. {
  1567. int v;
  1568. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1569. return -EINVAL;
  1570. /*
  1571. * Since integration code might still be doing something, only
  1572. * disable if all lines are under hardreset.
  1573. */
  1574. if (_are_any_hardreset_lines_asserted(oh))
  1575. return 0;
  1576. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1577. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1578. oh->prcm.omap4.clkctrl_offs);
  1579. v = _omap4_wait_target_disable(oh);
  1580. if (v)
  1581. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1582. oh->name);
  1583. return 0;
  1584. }
  1585. /**
  1586. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1587. * @oh: struct omap_hwmod *
  1588. *
  1589. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1590. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1591. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1592. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1593. *
  1594. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1595. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1596. * use the SYSCONFIG softreset bit to provide the status.
  1597. *
  1598. * Note that some IP like McBSP do have reset control but don't have
  1599. * reset status.
  1600. */
  1601. static int _ocp_softreset(struct omap_hwmod *oh)
  1602. {
  1603. u32 v;
  1604. int c = 0;
  1605. int ret = 0;
  1606. if (!oh->class->sysc ||
  1607. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1608. return -ENOENT;
  1609. /* clocks must be on for this operation */
  1610. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1611. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1612. oh->name);
  1613. return -EINVAL;
  1614. }
  1615. /* For some modules, all optionnal clocks need to be enabled as well */
  1616. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1617. _enable_optional_clocks(oh);
  1618. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1619. v = oh->_sysc_cache;
  1620. ret = _set_softreset(oh, &v);
  1621. if (ret)
  1622. goto dis_opt_clks;
  1623. _write_sysconfig(v, oh);
  1624. if (oh->class->sysc->srst_udelay)
  1625. udelay(oh->class->sysc->srst_udelay);
  1626. c = _wait_softreset_complete(oh);
  1627. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1628. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1629. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1630. ret = -ETIMEDOUT;
  1631. goto dis_opt_clks;
  1632. } else {
  1633. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1634. }
  1635. ret = _clear_softreset(oh, &v);
  1636. if (ret)
  1637. goto dis_opt_clks;
  1638. _write_sysconfig(v, oh);
  1639. /*
  1640. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1641. * _wait_target_ready() or _reset()
  1642. */
  1643. dis_opt_clks:
  1644. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1645. _disable_optional_clocks(oh);
  1646. return ret;
  1647. }
  1648. /**
  1649. * _reset - reset an omap_hwmod
  1650. * @oh: struct omap_hwmod *
  1651. *
  1652. * Resets an omap_hwmod @oh. If the module has a custom reset
  1653. * function pointer defined, then call it to reset the IP block, and
  1654. * pass along its return value to the caller. Otherwise, if the IP
  1655. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1656. * associated with it, call a function to reset the IP block via that
  1657. * method, and pass along the return value to the caller. Finally, if
  1658. * the IP block has some hardreset lines associated with it, assert
  1659. * all of those, but do _not_ deassert them. (This is because driver
  1660. * authors have expressed an apparent requirement to control the
  1661. * deassertion of the hardreset lines themselves.)
  1662. *
  1663. * The default software reset mechanism for most OMAP IP blocks is
  1664. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1665. * hwmods cannot be reset via this method. Some are not targets and
  1666. * therefore have no OCP header registers to access. Others (like the
  1667. * IVA) have idiosyncratic reset sequences. So for these relatively
  1668. * rare cases, custom reset code can be supplied in the struct
  1669. * omap_hwmod_class .reset function pointer.
  1670. *
  1671. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1672. * does not prevent idling of the system. This is necessary for cases
  1673. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1674. * kernel without disabling dma.
  1675. *
  1676. * Passes along the return value from either _ocp_softreset() or the
  1677. * custom reset function - these must return -EINVAL if the hwmod
  1678. * cannot be reset this way or if the hwmod is in the wrong state,
  1679. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1680. */
  1681. static int _reset(struct omap_hwmod *oh)
  1682. {
  1683. int i, r;
  1684. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1685. if (oh->class->reset) {
  1686. r = oh->class->reset(oh);
  1687. } else {
  1688. if (oh->rst_lines_cnt > 0) {
  1689. for (i = 0; i < oh->rst_lines_cnt; i++)
  1690. _assert_hardreset(oh, oh->rst_lines[i].name);
  1691. return 0;
  1692. } else {
  1693. r = _ocp_softreset(oh);
  1694. if (r == -ENOENT)
  1695. r = 0;
  1696. }
  1697. }
  1698. _set_dmadisable(oh);
  1699. /*
  1700. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1701. * softreset. The _enable() function should be split to avoid
  1702. * the rewrite of the OCP_SYSCONFIG register.
  1703. */
  1704. if (oh->class->sysc) {
  1705. _update_sysc_cache(oh);
  1706. _enable_sysc(oh);
  1707. }
  1708. return r;
  1709. }
  1710. /**
  1711. * _omap4_update_context_lost - increment hwmod context loss counter if
  1712. * hwmod context was lost, and clear hardware context loss reg
  1713. * @oh: hwmod to check for context loss
  1714. *
  1715. * If the PRCM indicates that the hwmod @oh lost context, increment
  1716. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1717. * bits. No return value.
  1718. */
  1719. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1720. {
  1721. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1722. return;
  1723. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1724. oh->clkdm->pwrdm.ptr->prcm_offs,
  1725. oh->prcm.omap4.context_offs))
  1726. return;
  1727. oh->prcm.omap4.context_lost_counter++;
  1728. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1729. oh->clkdm->pwrdm.ptr->prcm_offs,
  1730. oh->prcm.omap4.context_offs);
  1731. }
  1732. /**
  1733. * _omap4_get_context_lost - get context loss counter for a hwmod
  1734. * @oh: hwmod to get context loss counter for
  1735. *
  1736. * Returns the in-memory context loss counter for a hwmod.
  1737. */
  1738. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1739. {
  1740. return oh->prcm.omap4.context_lost_counter;
  1741. }
  1742. /**
  1743. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1744. * @oh: struct omap_hwmod *
  1745. *
  1746. * Some IP blocks (such as AESS) require some additional programming
  1747. * after enable before they can enter idle. If a function pointer to
  1748. * do so is present in the hwmod data, then call it and pass along the
  1749. * return value; otherwise, return 0.
  1750. */
  1751. static int _enable_preprogram(struct omap_hwmod *oh)
  1752. {
  1753. if (!oh->class->enable_preprogram)
  1754. return 0;
  1755. return oh->class->enable_preprogram(oh);
  1756. }
  1757. /**
  1758. * _enable - enable an omap_hwmod
  1759. * @oh: struct omap_hwmod *
  1760. *
  1761. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1762. * register target. Returns -EINVAL if the hwmod is in the wrong
  1763. * state or passes along the return value of _wait_target_ready().
  1764. */
  1765. static int _enable(struct omap_hwmod *oh)
  1766. {
  1767. int r;
  1768. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1769. /*
  1770. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1771. * state at init.
  1772. */
  1773. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1774. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1775. return 0;
  1776. }
  1777. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1778. oh->_state != _HWMOD_STATE_IDLE &&
  1779. oh->_state != _HWMOD_STATE_DISABLED) {
  1780. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1781. oh->name);
  1782. return -EINVAL;
  1783. }
  1784. /*
  1785. * If an IP block contains HW reset lines and all of them are
  1786. * asserted, we let integration code associated with that
  1787. * block handle the enable. We've received very little
  1788. * information on what those driver authors need, and until
  1789. * detailed information is provided and the driver code is
  1790. * posted to the public lists, this is probably the best we
  1791. * can do.
  1792. */
  1793. if (_are_all_hardreset_lines_asserted(oh))
  1794. return 0;
  1795. _add_initiator_dep(oh, mpu_oh);
  1796. if (oh->clkdm) {
  1797. /*
  1798. * A clockdomain must be in SW_SUP before enabling
  1799. * completely the module. The clockdomain can be set
  1800. * in HW_AUTO only when the module become ready.
  1801. */
  1802. clkdm_deny_idle(oh->clkdm);
  1803. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1804. if (r) {
  1805. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1806. oh->name, oh->clkdm->name, r);
  1807. return r;
  1808. }
  1809. }
  1810. _enable_clocks(oh);
  1811. if (soc_ops.enable_module)
  1812. soc_ops.enable_module(oh);
  1813. if (oh->flags & HWMOD_BLOCK_WFI)
  1814. cpu_idle_poll_ctrl(true);
  1815. if (soc_ops.update_context_lost)
  1816. soc_ops.update_context_lost(oh);
  1817. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1818. -EINVAL;
  1819. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1820. clkdm_allow_idle(oh->clkdm);
  1821. if (!r) {
  1822. oh->_state = _HWMOD_STATE_ENABLED;
  1823. /* Access the sysconfig only if the target is ready */
  1824. if (oh->class->sysc) {
  1825. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1826. _update_sysc_cache(oh);
  1827. _enable_sysc(oh);
  1828. }
  1829. r = _enable_preprogram(oh);
  1830. } else {
  1831. if (soc_ops.disable_module)
  1832. soc_ops.disable_module(oh);
  1833. _disable_clocks(oh);
  1834. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1835. oh->name, r);
  1836. if (oh->clkdm)
  1837. clkdm_hwmod_disable(oh->clkdm, oh);
  1838. }
  1839. return r;
  1840. }
  1841. /**
  1842. * _idle - idle an omap_hwmod
  1843. * @oh: struct omap_hwmod *
  1844. *
  1845. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1846. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1847. * state or returns 0.
  1848. */
  1849. static int _idle(struct omap_hwmod *oh)
  1850. {
  1851. if (oh->flags & HWMOD_NO_IDLE) {
  1852. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1853. return 0;
  1854. }
  1855. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1856. if (_are_all_hardreset_lines_asserted(oh))
  1857. return 0;
  1858. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1859. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1860. oh->name);
  1861. return -EINVAL;
  1862. }
  1863. if (oh->class->sysc)
  1864. _idle_sysc(oh);
  1865. _del_initiator_dep(oh, mpu_oh);
  1866. /*
  1867. * If HWMOD_CLKDM_NOAUTO is set then we don't
  1868. * deny idle the clkdm again since idle was already denied
  1869. * in _enable()
  1870. */
  1871. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1872. clkdm_deny_idle(oh->clkdm);
  1873. if (oh->flags & HWMOD_BLOCK_WFI)
  1874. cpu_idle_poll_ctrl(false);
  1875. if (soc_ops.disable_module)
  1876. soc_ops.disable_module(oh);
  1877. /*
  1878. * The module must be in idle mode before disabling any parents
  1879. * clocks. Otherwise, the parent clock might be disabled before
  1880. * the module transition is done, and thus will prevent the
  1881. * transition to complete properly.
  1882. */
  1883. _disable_clocks(oh);
  1884. if (oh->clkdm) {
  1885. clkdm_allow_idle(oh->clkdm);
  1886. clkdm_hwmod_disable(oh->clkdm, oh);
  1887. }
  1888. oh->_state = _HWMOD_STATE_IDLE;
  1889. return 0;
  1890. }
  1891. /**
  1892. * _shutdown - shutdown an omap_hwmod
  1893. * @oh: struct omap_hwmod *
  1894. *
  1895. * Shut down an omap_hwmod @oh. This should be called when the driver
  1896. * used for the hwmod is removed or unloaded or if the driver is not
  1897. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1898. * state or returns 0.
  1899. */
  1900. static int _shutdown(struct omap_hwmod *oh)
  1901. {
  1902. int ret, i;
  1903. u8 prev_state;
  1904. if (_are_all_hardreset_lines_asserted(oh))
  1905. return 0;
  1906. if (oh->_state != _HWMOD_STATE_IDLE &&
  1907. oh->_state != _HWMOD_STATE_ENABLED) {
  1908. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1909. oh->name);
  1910. return -EINVAL;
  1911. }
  1912. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1913. if (oh->class->pre_shutdown) {
  1914. prev_state = oh->_state;
  1915. if (oh->_state == _HWMOD_STATE_IDLE)
  1916. _enable(oh);
  1917. ret = oh->class->pre_shutdown(oh);
  1918. if (ret) {
  1919. if (prev_state == _HWMOD_STATE_IDLE)
  1920. _idle(oh);
  1921. return ret;
  1922. }
  1923. }
  1924. if (oh->class->sysc) {
  1925. if (oh->_state == _HWMOD_STATE_IDLE)
  1926. _enable(oh);
  1927. _shutdown_sysc(oh);
  1928. }
  1929. /* clocks and deps are already disabled in idle */
  1930. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1931. _del_initiator_dep(oh, mpu_oh);
  1932. /* XXX what about the other system initiators here? dma, dsp */
  1933. if (oh->flags & HWMOD_BLOCK_WFI)
  1934. cpu_idle_poll_ctrl(false);
  1935. if (soc_ops.disable_module)
  1936. soc_ops.disable_module(oh);
  1937. _disable_clocks(oh);
  1938. if (oh->clkdm)
  1939. clkdm_hwmod_disable(oh->clkdm, oh);
  1940. }
  1941. /* XXX Should this code also force-disable the optional clocks? */
  1942. for (i = 0; i < oh->rst_lines_cnt; i++)
  1943. _assert_hardreset(oh, oh->rst_lines[i].name);
  1944. oh->_state = _HWMOD_STATE_DISABLED;
  1945. return 0;
  1946. }
  1947. static int of_dev_find_hwmod(struct device_node *np,
  1948. struct omap_hwmod *oh)
  1949. {
  1950. int count, i, res;
  1951. const char *p;
  1952. count = of_property_count_strings(np, "ti,hwmods");
  1953. if (count < 1)
  1954. return -ENODEV;
  1955. for (i = 0; i < count; i++) {
  1956. res = of_property_read_string_index(np, "ti,hwmods",
  1957. i, &p);
  1958. if (res)
  1959. continue;
  1960. if (!strcmp(p, oh->name)) {
  1961. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1962. np->name, i, oh->name);
  1963. return i;
  1964. }
  1965. }
  1966. return -ENODEV;
  1967. }
  1968. /**
  1969. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1970. * @np: struct device_node *
  1971. * @oh: struct omap_hwmod *
  1972. * @index: index of the entry found
  1973. * @found: struct device_node * found or NULL
  1974. *
  1975. * Parse the dt blob and find out needed hwmod. Recursive function is
  1976. * implemented to take care hierarchical dt blob parsing.
  1977. * Return: Returns 0 on success, -ENODEV when not found.
  1978. */
  1979. static int of_dev_hwmod_lookup(struct device_node *np,
  1980. struct omap_hwmod *oh,
  1981. int *index,
  1982. struct device_node **found)
  1983. {
  1984. struct device_node *np0 = NULL;
  1985. int res;
  1986. res = of_dev_find_hwmod(np, oh);
  1987. if (res >= 0) {
  1988. *found = np;
  1989. *index = res;
  1990. return 0;
  1991. }
  1992. for_each_child_of_node(np, np0) {
  1993. struct device_node *fc;
  1994. int i;
  1995. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  1996. if (res == 0) {
  1997. *found = fc;
  1998. *index = i;
  1999. return 0;
  2000. }
  2001. }
  2002. *found = NULL;
  2003. *index = 0;
  2004. return -ENODEV;
  2005. }
  2006. /**
  2007. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2008. * @oh: struct omap_hwmod * to locate the virtual address
  2009. * @data: (unused, caller should pass NULL)
  2010. * @index: index of the reg entry iospace in device tree
  2011. * @np: struct device_node * of the IP block's device node in the DT data
  2012. *
  2013. * Cache the virtual address used by the MPU to access this IP block's
  2014. * registers. This address is needed early so the OCP registers that
  2015. * are part of the device's address space can be ioremapped properly.
  2016. *
  2017. * If SYSC access is not needed, the registers will not be remapped
  2018. * and non-availability of MPU access is not treated as an error.
  2019. *
  2020. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2021. * -ENXIO on absent or invalid register target address space.
  2022. */
  2023. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2024. int index, struct device_node *np)
  2025. {
  2026. struct omap_hwmod_addr_space *mem;
  2027. void __iomem *va_start = NULL;
  2028. if (!oh)
  2029. return -EINVAL;
  2030. _save_mpu_port_index(oh);
  2031. /* if we don't need sysc access we don't need to ioremap */
  2032. if (!oh->class->sysc)
  2033. return 0;
  2034. /* we can't continue without MPU PORT if we need sysc access */
  2035. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2036. return -ENXIO;
  2037. mem = _find_mpu_rt_addr_space(oh);
  2038. if (!mem) {
  2039. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2040. oh->name);
  2041. /* Extract the IO space from device tree blob */
  2042. if (!np) {
  2043. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  2044. return -ENXIO;
  2045. }
  2046. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2047. } else {
  2048. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2049. }
  2050. if (!va_start) {
  2051. if (mem)
  2052. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2053. else
  2054. pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n",
  2055. oh->name, index, np);
  2056. return -ENXIO;
  2057. }
  2058. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2059. oh->name, va_start);
  2060. oh->_mpu_rt_va = va_start;
  2061. return 0;
  2062. }
  2063. /**
  2064. * _init - initialize internal data for the hwmod @oh
  2065. * @oh: struct omap_hwmod *
  2066. * @n: (unused)
  2067. *
  2068. * Look up the clocks and the address space used by the MPU to access
  2069. * registers belonging to the hwmod @oh. @oh must already be
  2070. * registered at this point. This is the first of two phases for
  2071. * hwmod initialization. Code called here does not touch any hardware
  2072. * registers, it simply prepares internal data structures. Returns 0
  2073. * upon success or if the hwmod isn't registered or if the hwmod's
  2074. * address space is not defined, or -EINVAL upon failure.
  2075. */
  2076. static int __init _init(struct omap_hwmod *oh, void *data)
  2077. {
  2078. int r, index;
  2079. struct device_node *np = NULL;
  2080. struct device_node *bus;
  2081. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2082. return 0;
  2083. bus = of_find_node_by_name(NULL, "ocp");
  2084. if (!bus)
  2085. return -ENODEV;
  2086. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2087. if (r)
  2088. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2089. else if (np && index)
  2090. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2091. oh->name, np->name);
  2092. r = _init_mpu_rt_base(oh, NULL, index, np);
  2093. if (r < 0) {
  2094. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2095. oh->name);
  2096. return 0;
  2097. }
  2098. r = _init_clocks(oh, np);
  2099. if (r < 0) {
  2100. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2101. return -EINVAL;
  2102. }
  2103. if (np) {
  2104. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2105. oh->flags |= HWMOD_INIT_NO_RESET;
  2106. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2107. oh->flags |= HWMOD_INIT_NO_IDLE;
  2108. if (of_find_property(np, "ti,no-idle", NULL))
  2109. oh->flags |= HWMOD_NO_IDLE;
  2110. }
  2111. oh->_state = _HWMOD_STATE_INITIALIZED;
  2112. return 0;
  2113. }
  2114. /**
  2115. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2116. * @oh: struct omap_hwmod *
  2117. *
  2118. * Set up the module's interface clocks. XXX This function is still mostly
  2119. * a stub; implementing this properly requires iclk autoidle usecounting in
  2120. * the clock code. No return value.
  2121. */
  2122. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2123. {
  2124. struct omap_hwmod_ocp_if *os;
  2125. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2126. return;
  2127. list_for_each_entry(os, &oh->slave_ports, node) {
  2128. if (!os->_clk)
  2129. continue;
  2130. if (os->flags & OCPIF_SWSUP_IDLE) {
  2131. /* XXX omap_iclk_deny_idle(c); */
  2132. } else {
  2133. /* XXX omap_iclk_allow_idle(c); */
  2134. clk_enable(os->_clk);
  2135. }
  2136. }
  2137. return;
  2138. }
  2139. /**
  2140. * _setup_reset - reset an IP block during the setup process
  2141. * @oh: struct omap_hwmod *
  2142. *
  2143. * Reset the IP block corresponding to the hwmod @oh during the setup
  2144. * process. The IP block is first enabled so it can be successfully
  2145. * reset. Returns 0 upon success or a negative error code upon
  2146. * failure.
  2147. */
  2148. static int __init _setup_reset(struct omap_hwmod *oh)
  2149. {
  2150. int r;
  2151. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2152. return -EINVAL;
  2153. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2154. return -EPERM;
  2155. if (oh->rst_lines_cnt == 0) {
  2156. r = _enable(oh);
  2157. if (r) {
  2158. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2159. oh->name, oh->_state);
  2160. return -EINVAL;
  2161. }
  2162. }
  2163. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2164. r = _reset(oh);
  2165. return r;
  2166. }
  2167. /**
  2168. * _setup_postsetup - transition to the appropriate state after _setup
  2169. * @oh: struct omap_hwmod *
  2170. *
  2171. * Place an IP block represented by @oh into a "post-setup" state --
  2172. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2173. * this function is called at the end of _setup().) The postsetup
  2174. * state for an IP block can be changed by calling
  2175. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2176. * before one of the omap_hwmod_setup*() functions are called for the
  2177. * IP block.
  2178. *
  2179. * The IP block stays in this state until a PM runtime-based driver is
  2180. * loaded for that IP block. A post-setup state of IDLE is
  2181. * appropriate for almost all IP blocks with runtime PM-enabled
  2182. * drivers, since those drivers are able to enable the IP block. A
  2183. * post-setup state of ENABLED is appropriate for kernels with PM
  2184. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2185. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2186. * included, since the WDTIMER starts running on reset and will reset
  2187. * the MPU if left active.
  2188. *
  2189. * This post-setup mechanism is deprecated. Once all of the OMAP
  2190. * drivers have been converted to use PM runtime, and all of the IP
  2191. * block data and interconnect data is available to the hwmod code, it
  2192. * should be possible to replace this mechanism with a "lazy reset"
  2193. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2194. * when the driver first probes, then all remaining IP blocks without
  2195. * drivers are either shut down or enabled after the drivers have
  2196. * loaded. However, this cannot take place until the above
  2197. * preconditions have been met, since otherwise the late reset code
  2198. * has no way of knowing which IP blocks are in use by drivers, and
  2199. * which ones are unused.
  2200. *
  2201. * No return value.
  2202. */
  2203. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2204. {
  2205. u8 postsetup_state;
  2206. if (oh->rst_lines_cnt > 0)
  2207. return;
  2208. postsetup_state = oh->_postsetup_state;
  2209. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2210. postsetup_state = _HWMOD_STATE_ENABLED;
  2211. /*
  2212. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2213. * it should be set by the core code as a runtime flag during startup
  2214. */
  2215. if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
  2216. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2217. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2218. postsetup_state = _HWMOD_STATE_ENABLED;
  2219. }
  2220. if (postsetup_state == _HWMOD_STATE_IDLE)
  2221. _idle(oh);
  2222. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2223. _shutdown(oh);
  2224. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2225. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2226. oh->name, postsetup_state);
  2227. return;
  2228. }
  2229. /**
  2230. * _setup - prepare IP block hardware for use
  2231. * @oh: struct omap_hwmod *
  2232. * @n: (unused, pass NULL)
  2233. *
  2234. * Configure the IP block represented by @oh. This may include
  2235. * enabling the IP block, resetting it, and placing it into a
  2236. * post-setup state, depending on the type of IP block and applicable
  2237. * flags. IP blocks are reset to prevent any previous configuration
  2238. * by the bootloader or previous operating system from interfering
  2239. * with power management or other parts of the system. The reset can
  2240. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2241. * two phases for hwmod initialization. Code called here generally
  2242. * affects the IP block hardware, or system integration hardware
  2243. * associated with the IP block. Returns 0.
  2244. */
  2245. static int __init _setup(struct omap_hwmod *oh, void *data)
  2246. {
  2247. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2248. return 0;
  2249. if (oh->parent_hwmod) {
  2250. int r;
  2251. r = _enable(oh->parent_hwmod);
  2252. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2253. oh->name, oh->parent_hwmod->name);
  2254. }
  2255. _setup_iclk_autoidle(oh);
  2256. if (!_setup_reset(oh))
  2257. _setup_postsetup(oh);
  2258. if (oh->parent_hwmod) {
  2259. u8 postsetup_state;
  2260. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2261. if (postsetup_state == _HWMOD_STATE_IDLE)
  2262. _idle(oh->parent_hwmod);
  2263. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2264. _shutdown(oh->parent_hwmod);
  2265. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2266. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2267. oh->parent_hwmod->name, postsetup_state);
  2268. }
  2269. return 0;
  2270. }
  2271. /**
  2272. * _register - register a struct omap_hwmod
  2273. * @oh: struct omap_hwmod *
  2274. *
  2275. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2276. * already has been registered by the same name; -EINVAL if the
  2277. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2278. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2279. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2280. * success.
  2281. *
  2282. * XXX The data should be copied into bootmem, so the original data
  2283. * should be marked __initdata and freed after init. This would allow
  2284. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2285. * that the copy process would be relatively complex due to the large number
  2286. * of substructures.
  2287. */
  2288. static int __init _register(struct omap_hwmod *oh)
  2289. {
  2290. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2291. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2292. return -EINVAL;
  2293. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2294. if (_lookup(oh->name))
  2295. return -EEXIST;
  2296. list_add_tail(&oh->node, &omap_hwmod_list);
  2297. INIT_LIST_HEAD(&oh->slave_ports);
  2298. spin_lock_init(&oh->_lock);
  2299. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2300. oh->_state = _HWMOD_STATE_REGISTERED;
  2301. /*
  2302. * XXX Rather than doing a strcmp(), this should test a flag
  2303. * set in the hwmod data, inserted by the autogenerator code.
  2304. */
  2305. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2306. mpu_oh = oh;
  2307. return 0;
  2308. }
  2309. /**
  2310. * _add_link - add an interconnect between two IP blocks
  2311. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2312. *
  2313. * Add struct omap_hwmod_link records connecting the slave IP block
  2314. * specified in @oi->slave to @oi. This code is assumed to run before
  2315. * preemption or SMP has been enabled, thus avoiding the need for
  2316. * locking in this code. Changes to this assumption will require
  2317. * additional locking. Returns 0.
  2318. */
  2319. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2320. {
  2321. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2322. oi->slave->name);
  2323. list_add(&oi->node, &oi->slave->slave_ports);
  2324. oi->slave->slaves_cnt++;
  2325. return 0;
  2326. }
  2327. /**
  2328. * _register_link - register a struct omap_hwmod_ocp_if
  2329. * @oi: struct omap_hwmod_ocp_if *
  2330. *
  2331. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2332. * has already been registered; -EINVAL if @oi is NULL or if the
  2333. * record pointed to by @oi is missing required fields; or 0 upon
  2334. * success.
  2335. *
  2336. * XXX The data should be copied into bootmem, so the original data
  2337. * should be marked __initdata and freed after init. This would allow
  2338. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2339. */
  2340. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2341. {
  2342. if (!oi || !oi->master || !oi->slave || !oi->user)
  2343. return -EINVAL;
  2344. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2345. return -EEXIST;
  2346. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2347. oi->master->name, oi->slave->name);
  2348. /*
  2349. * Register the connected hwmods, if they haven't been
  2350. * registered already
  2351. */
  2352. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2353. _register(oi->master);
  2354. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2355. _register(oi->slave);
  2356. _add_link(oi);
  2357. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2358. return 0;
  2359. }
  2360. /* Static functions intended only for use in soc_ops field function pointers */
  2361. /**
  2362. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2363. * @oh: struct omap_hwmod *
  2364. *
  2365. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2366. * does not have an IDLEST bit or if the module successfully leaves
  2367. * slave idle; otherwise, pass along the return value of the
  2368. * appropriate *_cm*_wait_module_ready() function.
  2369. */
  2370. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2371. {
  2372. if (!oh)
  2373. return -EINVAL;
  2374. if (oh->flags & HWMOD_NO_IDLEST)
  2375. return 0;
  2376. if (!_find_mpu_rt_port(oh))
  2377. return 0;
  2378. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2379. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2380. oh->prcm.omap2.idlest_reg_id,
  2381. oh->prcm.omap2.idlest_idle_bit);
  2382. }
  2383. /**
  2384. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2385. * @oh: struct omap_hwmod *
  2386. *
  2387. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2388. * does not have an IDLEST bit or if the module successfully leaves
  2389. * slave idle; otherwise, pass along the return value of the
  2390. * appropriate *_cm*_wait_module_ready() function.
  2391. */
  2392. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2393. {
  2394. if (!oh)
  2395. return -EINVAL;
  2396. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2397. return 0;
  2398. if (!_find_mpu_rt_port(oh))
  2399. return 0;
  2400. if (!oh->prcm.omap4.clkctrl_offs &&
  2401. !(oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET))
  2402. return 0;
  2403. /* XXX check module SIDLEMODE, hardreset status */
  2404. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2405. oh->clkdm->cm_inst,
  2406. oh->prcm.omap4.clkctrl_offs, 0);
  2407. }
  2408. /**
  2409. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2410. * @oh: struct omap_hwmod * to assert hardreset
  2411. * @ohri: hardreset line data
  2412. *
  2413. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2414. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2415. * use as an soc_ops function pointer. Passes along the return value
  2416. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2417. * for removal when the PRM code is moved into drivers/.
  2418. */
  2419. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2420. struct omap_hwmod_rst_info *ohri)
  2421. {
  2422. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2423. oh->prcm.omap2.module_offs, 0);
  2424. }
  2425. /**
  2426. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2427. * @oh: struct omap_hwmod * to deassert hardreset
  2428. * @ohri: hardreset line data
  2429. *
  2430. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2431. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2432. * use as an soc_ops function pointer. Passes along the return value
  2433. * from omap2_prm_deassert_hardreset(). XXX This function is
  2434. * scheduled for removal when the PRM code is moved into drivers/.
  2435. */
  2436. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2437. struct omap_hwmod_rst_info *ohri)
  2438. {
  2439. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2440. oh->prcm.omap2.module_offs, 0, 0);
  2441. }
  2442. /**
  2443. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2444. * @oh: struct omap_hwmod * to test hardreset
  2445. * @ohri: hardreset line data
  2446. *
  2447. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2448. * from the hwmod @oh and the hardreset line data @ohri. Only
  2449. * intended for use as an soc_ops function pointer. Passes along the
  2450. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2451. * function is scheduled for removal when the PRM code is moved into
  2452. * drivers/.
  2453. */
  2454. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2455. struct omap_hwmod_rst_info *ohri)
  2456. {
  2457. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2458. oh->prcm.omap2.module_offs, 0);
  2459. }
  2460. /**
  2461. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2462. * @oh: struct omap_hwmod * to assert hardreset
  2463. * @ohri: hardreset line data
  2464. *
  2465. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2466. * from the hwmod @oh and the hardreset line data @ohri. Only
  2467. * intended for use as an soc_ops function pointer. Passes along the
  2468. * return value from omap4_prminst_assert_hardreset(). XXX This
  2469. * function is scheduled for removal when the PRM code is moved into
  2470. * drivers/.
  2471. */
  2472. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2473. struct omap_hwmod_rst_info *ohri)
  2474. {
  2475. if (!oh->clkdm)
  2476. return -EINVAL;
  2477. return omap_prm_assert_hardreset(ohri->rst_shift,
  2478. oh->clkdm->pwrdm.ptr->prcm_partition,
  2479. oh->clkdm->pwrdm.ptr->prcm_offs,
  2480. oh->prcm.omap4.rstctrl_offs);
  2481. }
  2482. /**
  2483. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2484. * @oh: struct omap_hwmod * to deassert hardreset
  2485. * @ohri: hardreset line data
  2486. *
  2487. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2488. * from the hwmod @oh and the hardreset line data @ohri. Only
  2489. * intended for use as an soc_ops function pointer. Passes along the
  2490. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2491. * function is scheduled for removal when the PRM code is moved into
  2492. * drivers/.
  2493. */
  2494. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2495. struct omap_hwmod_rst_info *ohri)
  2496. {
  2497. if (!oh->clkdm)
  2498. return -EINVAL;
  2499. if (ohri->st_shift)
  2500. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2501. oh->name, ohri->name);
  2502. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2503. oh->clkdm->pwrdm.ptr->prcm_partition,
  2504. oh->clkdm->pwrdm.ptr->prcm_offs,
  2505. oh->prcm.omap4.rstctrl_offs,
  2506. oh->prcm.omap4.rstctrl_offs +
  2507. OMAP4_RST_CTRL_ST_OFFSET);
  2508. }
  2509. /**
  2510. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2511. * @oh: struct omap_hwmod * to test hardreset
  2512. * @ohri: hardreset line data
  2513. *
  2514. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2515. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2516. * Only intended for use as an soc_ops function pointer. Passes along
  2517. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2518. * This function is scheduled for removal when the PRM code is moved
  2519. * into drivers/.
  2520. */
  2521. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2522. struct omap_hwmod_rst_info *ohri)
  2523. {
  2524. if (!oh->clkdm)
  2525. return -EINVAL;
  2526. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2527. oh->clkdm->pwrdm.ptr->
  2528. prcm_partition,
  2529. oh->clkdm->pwrdm.ptr->prcm_offs,
  2530. oh->prcm.omap4.rstctrl_offs);
  2531. }
  2532. /**
  2533. * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
  2534. * @oh: struct omap_hwmod * to disable control for
  2535. *
  2536. * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
  2537. * will be using its main_clk to enable/disable the module. Returns
  2538. * 0 if successful.
  2539. */
  2540. static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
  2541. {
  2542. if (!oh)
  2543. return -EINVAL;
  2544. oh->prcm.omap4.clkctrl_offs = 0;
  2545. oh->prcm.omap4.modulemode = 0;
  2546. return 0;
  2547. }
  2548. /**
  2549. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2550. * @oh: struct omap_hwmod * to deassert hardreset
  2551. * @ohri: hardreset line data
  2552. *
  2553. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2554. * from the hwmod @oh and the hardreset line data @ohri. Only
  2555. * intended for use as an soc_ops function pointer. Passes along the
  2556. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2557. * function is scheduled for removal when the PRM code is moved into
  2558. * drivers/.
  2559. */
  2560. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2561. struct omap_hwmod_rst_info *ohri)
  2562. {
  2563. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2564. oh->clkdm->pwrdm.ptr->prcm_partition,
  2565. oh->clkdm->pwrdm.ptr->prcm_offs,
  2566. oh->prcm.omap4.rstctrl_offs,
  2567. oh->prcm.omap4.rstst_offs);
  2568. }
  2569. /* Public functions */
  2570. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2571. {
  2572. if (oh->flags & HWMOD_16BIT_REG)
  2573. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2574. else
  2575. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2576. }
  2577. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2578. {
  2579. if (oh->flags & HWMOD_16BIT_REG)
  2580. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2581. else
  2582. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2583. }
  2584. /**
  2585. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2586. * @oh: struct omap_hwmod *
  2587. *
  2588. * This is a public function exposed to drivers. Some drivers may need to do
  2589. * some settings before and after resetting the device. Those drivers after
  2590. * doing the necessary settings could use this function to start a reset by
  2591. * setting the SYSCONFIG.SOFTRESET bit.
  2592. */
  2593. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2594. {
  2595. u32 v;
  2596. int ret;
  2597. if (!oh || !(oh->_sysc_cache))
  2598. return -EINVAL;
  2599. v = oh->_sysc_cache;
  2600. ret = _set_softreset(oh, &v);
  2601. if (ret)
  2602. goto error;
  2603. _write_sysconfig(v, oh);
  2604. ret = _clear_softreset(oh, &v);
  2605. if (ret)
  2606. goto error;
  2607. _write_sysconfig(v, oh);
  2608. error:
  2609. return ret;
  2610. }
  2611. /**
  2612. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2613. * @name: name of the omap_hwmod to look up
  2614. *
  2615. * Given a @name of an omap_hwmod, return a pointer to the registered
  2616. * struct omap_hwmod *, or NULL upon error.
  2617. */
  2618. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2619. {
  2620. struct omap_hwmod *oh;
  2621. if (!name)
  2622. return NULL;
  2623. oh = _lookup(name);
  2624. return oh;
  2625. }
  2626. /**
  2627. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2628. * @fn: pointer to a callback function
  2629. * @data: void * data to pass to callback function
  2630. *
  2631. * Call @fn for each registered omap_hwmod, passing @data to each
  2632. * function. @fn must return 0 for success or any other value for
  2633. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2634. * will stop and the non-zero return value will be passed to the
  2635. * caller of omap_hwmod_for_each(). @fn is called with
  2636. * omap_hwmod_for_each() held.
  2637. */
  2638. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2639. void *data)
  2640. {
  2641. struct omap_hwmod *temp_oh;
  2642. int ret = 0;
  2643. if (!fn)
  2644. return -EINVAL;
  2645. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2646. ret = (*fn)(temp_oh, data);
  2647. if (ret)
  2648. break;
  2649. }
  2650. return ret;
  2651. }
  2652. /**
  2653. * omap_hwmod_register_links - register an array of hwmod links
  2654. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2655. *
  2656. * Intended to be called early in boot before the clock framework is
  2657. * initialized. If @ois is not null, will register all omap_hwmods
  2658. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2659. * omap_hwmod_init() hasn't been called before calling this function,
  2660. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2661. * success.
  2662. */
  2663. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2664. {
  2665. int r, i;
  2666. if (!inited)
  2667. return -EINVAL;
  2668. if (!ois)
  2669. return 0;
  2670. if (ois[0] == NULL) /* Empty list */
  2671. return 0;
  2672. i = 0;
  2673. do {
  2674. r = _register_link(ois[i]);
  2675. WARN(r && r != -EEXIST,
  2676. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2677. ois[i]->master->name, ois[i]->slave->name, r);
  2678. } while (ois[++i]);
  2679. return 0;
  2680. }
  2681. /**
  2682. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2683. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2684. *
  2685. * If the hwmod data corresponding to the MPU subsystem IP block
  2686. * hasn't been initialized and set up yet, do so now. This must be
  2687. * done first since sleep dependencies may be added from other hwmods
  2688. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2689. * return value.
  2690. */
  2691. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2692. {
  2693. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2694. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2695. __func__, MPU_INITIATOR_NAME);
  2696. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2697. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2698. }
  2699. /**
  2700. * omap_hwmod_setup_one - set up a single hwmod
  2701. * @oh_name: const char * name of the already-registered hwmod to set up
  2702. *
  2703. * Initialize and set up a single hwmod. Intended to be used for a
  2704. * small number of early devices, such as the timer IP blocks used for
  2705. * the scheduler clock. Must be called after omap2_clk_init().
  2706. * Resolves the struct clk names to struct clk pointers for each
  2707. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2708. * -EINVAL upon error or 0 upon success.
  2709. */
  2710. int __init omap_hwmod_setup_one(const char *oh_name)
  2711. {
  2712. struct omap_hwmod *oh;
  2713. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2714. oh = _lookup(oh_name);
  2715. if (!oh) {
  2716. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2717. return -EINVAL;
  2718. }
  2719. _ensure_mpu_hwmod_is_setup(oh);
  2720. _init(oh, NULL);
  2721. _setup(oh, NULL);
  2722. return 0;
  2723. }
  2724. /**
  2725. * omap_hwmod_setup_earlycon_flags - set up flags for early console
  2726. *
  2727. * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as
  2728. * early concole so that hwmod core doesn't reset and keep it in idle
  2729. * that specific uart.
  2730. */
  2731. #ifdef CONFIG_SERIAL_EARLYCON
  2732. static void __init omap_hwmod_setup_earlycon_flags(void)
  2733. {
  2734. struct device_node *np;
  2735. struct omap_hwmod *oh;
  2736. const char *uart;
  2737. np = of_find_node_by_path("/chosen");
  2738. if (np) {
  2739. uart = of_get_property(np, "stdout-path", NULL);
  2740. if (uart) {
  2741. np = of_find_node_by_path(uart);
  2742. if (np) {
  2743. uart = of_get_property(np, "ti,hwmods", NULL);
  2744. oh = omap_hwmod_lookup(uart);
  2745. if (oh)
  2746. oh->flags |= DEBUG_OMAPUART_FLAGS;
  2747. }
  2748. }
  2749. }
  2750. }
  2751. #endif
  2752. /**
  2753. * omap_hwmod_setup_all - set up all registered IP blocks
  2754. *
  2755. * Initialize and set up all IP blocks registered with the hwmod code.
  2756. * Must be called after omap2_clk_init(). Resolves the struct clk
  2757. * names to struct clk pointers for each registered omap_hwmod. Also
  2758. * calls _setup() on each hwmod. Returns 0 upon success.
  2759. */
  2760. static int __init omap_hwmod_setup_all(void)
  2761. {
  2762. _ensure_mpu_hwmod_is_setup(NULL);
  2763. omap_hwmod_for_each(_init, NULL);
  2764. #ifdef CONFIG_SERIAL_EARLYCON
  2765. omap_hwmod_setup_earlycon_flags();
  2766. #endif
  2767. omap_hwmod_for_each(_setup, NULL);
  2768. return 0;
  2769. }
  2770. omap_postcore_initcall(omap_hwmod_setup_all);
  2771. /**
  2772. * omap_hwmod_enable - enable an omap_hwmod
  2773. * @oh: struct omap_hwmod *
  2774. *
  2775. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2776. * Returns -EINVAL on error or passes along the return value from _enable().
  2777. */
  2778. int omap_hwmod_enable(struct omap_hwmod *oh)
  2779. {
  2780. int r;
  2781. unsigned long flags;
  2782. if (!oh)
  2783. return -EINVAL;
  2784. spin_lock_irqsave(&oh->_lock, flags);
  2785. r = _enable(oh);
  2786. spin_unlock_irqrestore(&oh->_lock, flags);
  2787. return r;
  2788. }
  2789. /**
  2790. * omap_hwmod_idle - idle an omap_hwmod
  2791. * @oh: struct omap_hwmod *
  2792. *
  2793. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2794. * Returns -EINVAL on error or passes along the return value from _idle().
  2795. */
  2796. int omap_hwmod_idle(struct omap_hwmod *oh)
  2797. {
  2798. int r;
  2799. unsigned long flags;
  2800. if (!oh)
  2801. return -EINVAL;
  2802. spin_lock_irqsave(&oh->_lock, flags);
  2803. r = _idle(oh);
  2804. spin_unlock_irqrestore(&oh->_lock, flags);
  2805. return r;
  2806. }
  2807. /**
  2808. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2809. * @oh: struct omap_hwmod *
  2810. *
  2811. * Shutdown an omap_hwmod @oh. Intended to be called by
  2812. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2813. * the return value from _shutdown().
  2814. */
  2815. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2816. {
  2817. int r;
  2818. unsigned long flags;
  2819. if (!oh)
  2820. return -EINVAL;
  2821. spin_lock_irqsave(&oh->_lock, flags);
  2822. r = _shutdown(oh);
  2823. spin_unlock_irqrestore(&oh->_lock, flags);
  2824. return r;
  2825. }
  2826. /*
  2827. * IP block data retrieval functions
  2828. */
  2829. /**
  2830. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2831. * @oh: struct omap_hwmod *
  2832. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2833. *
  2834. * Count the number of struct resource array elements necessary to
  2835. * contain omap_hwmod @oh resources. Intended to be called by code
  2836. * that registers omap_devices. Intended to be used to determine the
  2837. * size of a dynamically-allocated struct resource array, before
  2838. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2839. * resource array elements needed.
  2840. *
  2841. * XXX This code is not optimized. It could attempt to merge adjacent
  2842. * resource IDs.
  2843. *
  2844. */
  2845. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2846. {
  2847. int ret = 0;
  2848. if (flags & IORESOURCE_IRQ)
  2849. ret += _count_mpu_irqs(oh);
  2850. if (flags & IORESOURCE_DMA)
  2851. ret += _count_sdma_reqs(oh);
  2852. if (flags & IORESOURCE_MEM) {
  2853. struct omap_hwmod_ocp_if *os;
  2854. list_for_each_entry(os, &oh->slave_ports, node)
  2855. ret += _count_ocp_if_addr_spaces(os);
  2856. }
  2857. return ret;
  2858. }
  2859. /**
  2860. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2861. * @oh: struct omap_hwmod *
  2862. * @res: pointer to the first element of an array of struct resource to fill
  2863. *
  2864. * Fill the struct resource array @res with resource data from the
  2865. * omap_hwmod @oh. Intended to be called by code that registers
  2866. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2867. * number of array elements filled.
  2868. */
  2869. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2870. {
  2871. struct omap_hwmod_ocp_if *os;
  2872. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2873. int r = 0;
  2874. /* For each IRQ, DMA, memory area, fill in array.*/
  2875. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2876. for (i = 0; i < mpu_irqs_cnt; i++) {
  2877. unsigned int irq;
  2878. if (oh->xlate_irq)
  2879. irq = oh->xlate_irq((oh->mpu_irqs + i)->irq);
  2880. else
  2881. irq = (oh->mpu_irqs + i)->irq;
  2882. (res + r)->name = (oh->mpu_irqs + i)->name;
  2883. (res + r)->start = irq;
  2884. (res + r)->end = irq;
  2885. (res + r)->flags = IORESOURCE_IRQ;
  2886. r++;
  2887. }
  2888. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2889. for (i = 0; i < sdma_reqs_cnt; i++) {
  2890. (res + r)->name = (oh->sdma_reqs + i)->name;
  2891. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2892. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2893. (res + r)->flags = IORESOURCE_DMA;
  2894. r++;
  2895. }
  2896. list_for_each_entry(os, &oh->slave_ports, node) {
  2897. addr_cnt = _count_ocp_if_addr_spaces(os);
  2898. for (j = 0; j < addr_cnt; j++) {
  2899. (res + r)->name = (os->addr + j)->name;
  2900. (res + r)->start = (os->addr + j)->pa_start;
  2901. (res + r)->end = (os->addr + j)->pa_end;
  2902. (res + r)->flags = IORESOURCE_MEM;
  2903. r++;
  2904. }
  2905. }
  2906. return r;
  2907. }
  2908. /**
  2909. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2910. * @oh: struct omap_hwmod *
  2911. * @res: pointer to the array of struct resource to fill
  2912. *
  2913. * Fill the struct resource array @res with dma resource data from the
  2914. * omap_hwmod @oh. Intended to be called by code that registers
  2915. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2916. * number of array elements filled.
  2917. */
  2918. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2919. {
  2920. int i, sdma_reqs_cnt;
  2921. int r = 0;
  2922. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2923. for (i = 0; i < sdma_reqs_cnt; i++) {
  2924. (res + r)->name = (oh->sdma_reqs + i)->name;
  2925. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2926. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2927. (res + r)->flags = IORESOURCE_DMA;
  2928. r++;
  2929. }
  2930. return r;
  2931. }
  2932. /**
  2933. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2934. * @oh: struct omap_hwmod * to operate on
  2935. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2936. * @name: pointer to the name of the data to fetch (optional)
  2937. * @rsrc: pointer to a struct resource, allocated by the caller
  2938. *
  2939. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2940. * data for the IP block pointed to by @oh. The data will be filled
  2941. * into a struct resource record pointed to by @rsrc. The struct
  2942. * resource must be allocated by the caller. When @name is non-null,
  2943. * the data associated with the matching entry in the IRQ/SDMA/address
  2944. * space hwmod data arrays will be returned. If @name is null, the
  2945. * first array entry will be returned. Data order is not meaningful
  2946. * in hwmod data, so callers are strongly encouraged to use a non-null
  2947. * @name whenever possible to avoid unpredictable effects if hwmod
  2948. * data is later added that causes data ordering to change. This
  2949. * function is only intended for use by OMAP core code. Device
  2950. * drivers should not call this function - the appropriate bus-related
  2951. * data accessor functions should be used instead. Returns 0 upon
  2952. * success or a negative error code upon error.
  2953. */
  2954. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  2955. const char *name, struct resource *rsrc)
  2956. {
  2957. int r;
  2958. unsigned int irq, dma;
  2959. u32 pa_start, pa_end;
  2960. if (!oh || !rsrc)
  2961. return -EINVAL;
  2962. if (type == IORESOURCE_IRQ) {
  2963. r = _get_mpu_irq_by_name(oh, name, &irq);
  2964. if (r)
  2965. return r;
  2966. rsrc->start = irq;
  2967. rsrc->end = irq;
  2968. } else if (type == IORESOURCE_DMA) {
  2969. r = _get_sdma_req_by_name(oh, name, &dma);
  2970. if (r)
  2971. return r;
  2972. rsrc->start = dma;
  2973. rsrc->end = dma;
  2974. } else if (type == IORESOURCE_MEM) {
  2975. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  2976. if (r)
  2977. return r;
  2978. rsrc->start = pa_start;
  2979. rsrc->end = pa_end;
  2980. } else {
  2981. return -EINVAL;
  2982. }
  2983. rsrc->flags = type;
  2984. rsrc->name = name;
  2985. return 0;
  2986. }
  2987. /**
  2988. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  2989. * @oh: struct omap_hwmod *
  2990. *
  2991. * Return the powerdomain pointer associated with the OMAP module
  2992. * @oh's main clock. If @oh does not have a main clk, return the
  2993. * powerdomain associated with the interface clock associated with the
  2994. * module's MPU port. (XXX Perhaps this should use the SDMA port
  2995. * instead?) Returns NULL on error, or a struct powerdomain * on
  2996. * success.
  2997. */
  2998. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  2999. {
  3000. struct clk *c;
  3001. struct omap_hwmod_ocp_if *oi;
  3002. struct clockdomain *clkdm;
  3003. struct clk_hw_omap *clk;
  3004. if (!oh)
  3005. return NULL;
  3006. if (oh->clkdm)
  3007. return oh->clkdm->pwrdm.ptr;
  3008. if (oh->_clk) {
  3009. c = oh->_clk;
  3010. } else {
  3011. oi = _find_mpu_rt_port(oh);
  3012. if (!oi)
  3013. return NULL;
  3014. c = oi->_clk;
  3015. }
  3016. clk = to_clk_hw_omap(__clk_get_hw(c));
  3017. clkdm = clk->clkdm;
  3018. if (!clkdm)
  3019. return NULL;
  3020. return clkdm->pwrdm.ptr;
  3021. }
  3022. /**
  3023. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3024. * @oh: struct omap_hwmod *
  3025. *
  3026. * Returns the virtual address corresponding to the beginning of the
  3027. * module's register target, in the address range that is intended to
  3028. * be used by the MPU. Returns the virtual address upon success or NULL
  3029. * upon error.
  3030. */
  3031. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3032. {
  3033. if (!oh)
  3034. return NULL;
  3035. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3036. return NULL;
  3037. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3038. return NULL;
  3039. return oh->_mpu_rt_va;
  3040. }
  3041. /*
  3042. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3043. * for context save/restore operations?
  3044. */
  3045. /**
  3046. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3047. * @oh: struct omap_hwmod *
  3048. *
  3049. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3050. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3051. * this IP block if it has dynamic mux entries. Eventually this
  3052. * should set PRCM wakeup registers to cause the PRCM to receive
  3053. * wakeup events from the module. Does not set any wakeup routing
  3054. * registers beyond this point - if the module is to wake up any other
  3055. * module or subsystem, that must be set separately. Called by
  3056. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3057. */
  3058. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3059. {
  3060. unsigned long flags;
  3061. u32 v;
  3062. spin_lock_irqsave(&oh->_lock, flags);
  3063. if (oh->class->sysc &&
  3064. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3065. v = oh->_sysc_cache;
  3066. _enable_wakeup(oh, &v);
  3067. _write_sysconfig(v, oh);
  3068. }
  3069. spin_unlock_irqrestore(&oh->_lock, flags);
  3070. return 0;
  3071. }
  3072. /**
  3073. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3074. * @oh: struct omap_hwmod *
  3075. *
  3076. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3077. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3078. * events for this IP block if it has dynamic mux entries. Eventually
  3079. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3080. * wakeup events from the module. Does not set any wakeup routing
  3081. * registers beyond this point - if the module is to wake up any other
  3082. * module or subsystem, that must be set separately. Called by
  3083. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3084. */
  3085. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3086. {
  3087. unsigned long flags;
  3088. u32 v;
  3089. spin_lock_irqsave(&oh->_lock, flags);
  3090. if (oh->class->sysc &&
  3091. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3092. v = oh->_sysc_cache;
  3093. _disable_wakeup(oh, &v);
  3094. _write_sysconfig(v, oh);
  3095. }
  3096. spin_unlock_irqrestore(&oh->_lock, flags);
  3097. return 0;
  3098. }
  3099. /**
  3100. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3101. * contained in the hwmod module.
  3102. * @oh: struct omap_hwmod *
  3103. * @name: name of the reset line to lookup and assert
  3104. *
  3105. * Some IP like dsp, ipu or iva contain processor that require
  3106. * an HW reset line to be assert / deassert in order to enable fully
  3107. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3108. * yet supported on this OMAP; otherwise, passes along the return value
  3109. * from _assert_hardreset().
  3110. */
  3111. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3112. {
  3113. int ret;
  3114. unsigned long flags;
  3115. if (!oh)
  3116. return -EINVAL;
  3117. spin_lock_irqsave(&oh->_lock, flags);
  3118. ret = _assert_hardreset(oh, name);
  3119. spin_unlock_irqrestore(&oh->_lock, flags);
  3120. return ret;
  3121. }
  3122. /**
  3123. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3124. * contained in the hwmod module.
  3125. * @oh: struct omap_hwmod *
  3126. * @name: name of the reset line to look up and deassert
  3127. *
  3128. * Some IP like dsp, ipu or iva contain processor that require
  3129. * an HW reset line to be assert / deassert in order to enable fully
  3130. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3131. * yet supported on this OMAP; otherwise, passes along the return value
  3132. * from _deassert_hardreset().
  3133. */
  3134. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3135. {
  3136. int ret;
  3137. unsigned long flags;
  3138. if (!oh)
  3139. return -EINVAL;
  3140. spin_lock_irqsave(&oh->_lock, flags);
  3141. ret = _deassert_hardreset(oh, name);
  3142. spin_unlock_irqrestore(&oh->_lock, flags);
  3143. return ret;
  3144. }
  3145. /**
  3146. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3147. * @classname: struct omap_hwmod_class name to search for
  3148. * @fn: callback function pointer to call for each hwmod in class @classname
  3149. * @user: arbitrary context data to pass to the callback function
  3150. *
  3151. * For each omap_hwmod of class @classname, call @fn.
  3152. * If the callback function returns something other than
  3153. * zero, the iterator is terminated, and the callback function's return
  3154. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3155. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3156. */
  3157. int omap_hwmod_for_each_by_class(const char *classname,
  3158. int (*fn)(struct omap_hwmod *oh,
  3159. void *user),
  3160. void *user)
  3161. {
  3162. struct omap_hwmod *temp_oh;
  3163. int ret = 0;
  3164. if (!classname || !fn)
  3165. return -EINVAL;
  3166. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3167. __func__, classname);
  3168. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3169. if (!strcmp(temp_oh->class->name, classname)) {
  3170. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3171. __func__, temp_oh->name);
  3172. ret = (*fn)(temp_oh, user);
  3173. if (ret)
  3174. break;
  3175. }
  3176. }
  3177. if (ret)
  3178. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3179. __func__, ret);
  3180. return ret;
  3181. }
  3182. /**
  3183. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3184. * @oh: struct omap_hwmod *
  3185. * @state: state that _setup() should leave the hwmod in
  3186. *
  3187. * Sets the hwmod state that @oh will enter at the end of _setup()
  3188. * (called by omap_hwmod_setup_*()). See also the documentation
  3189. * for _setup_postsetup(), above. Returns 0 upon success or
  3190. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3191. * in the wrong state.
  3192. */
  3193. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3194. {
  3195. int ret;
  3196. unsigned long flags;
  3197. if (!oh)
  3198. return -EINVAL;
  3199. if (state != _HWMOD_STATE_DISABLED &&
  3200. state != _HWMOD_STATE_ENABLED &&
  3201. state != _HWMOD_STATE_IDLE)
  3202. return -EINVAL;
  3203. spin_lock_irqsave(&oh->_lock, flags);
  3204. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3205. ret = -EINVAL;
  3206. goto ohsps_unlock;
  3207. }
  3208. oh->_postsetup_state = state;
  3209. ret = 0;
  3210. ohsps_unlock:
  3211. spin_unlock_irqrestore(&oh->_lock, flags);
  3212. return ret;
  3213. }
  3214. /**
  3215. * omap_hwmod_get_context_loss_count - get lost context count
  3216. * @oh: struct omap_hwmod *
  3217. *
  3218. * Returns the context loss count of associated @oh
  3219. * upon success, or zero if no context loss data is available.
  3220. *
  3221. * On OMAP4, this queries the per-hwmod context loss register,
  3222. * assuming one exists. If not, or on OMAP2/3, this queries the
  3223. * enclosing powerdomain context loss count.
  3224. */
  3225. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3226. {
  3227. struct powerdomain *pwrdm;
  3228. int ret = 0;
  3229. if (soc_ops.get_context_lost)
  3230. return soc_ops.get_context_lost(oh);
  3231. pwrdm = omap_hwmod_get_pwrdm(oh);
  3232. if (pwrdm)
  3233. ret = pwrdm_get_context_loss_count(pwrdm);
  3234. return ret;
  3235. }
  3236. /**
  3237. * omap_hwmod_init - initialize the hwmod code
  3238. *
  3239. * Sets up some function pointers needed by the hwmod code to operate on the
  3240. * currently-booted SoC. Intended to be called once during kernel init
  3241. * before any hwmods are registered. No return value.
  3242. */
  3243. void __init omap_hwmod_init(void)
  3244. {
  3245. if (cpu_is_omap24xx()) {
  3246. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3247. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3248. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3249. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3250. } else if (cpu_is_omap34xx()) {
  3251. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3252. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3253. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3254. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3255. soc_ops.init_clkdm = _init_clkdm;
  3256. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3257. soc_ops.enable_module = _omap4_enable_module;
  3258. soc_ops.disable_module = _omap4_disable_module;
  3259. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3260. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3261. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3262. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3263. soc_ops.init_clkdm = _init_clkdm;
  3264. soc_ops.update_context_lost = _omap4_update_context_lost;
  3265. soc_ops.get_context_lost = _omap4_get_context_lost;
  3266. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3267. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3268. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  3269. soc_is_am43xx()) {
  3270. soc_ops.enable_module = _omap4_enable_module;
  3271. soc_ops.disable_module = _omap4_disable_module;
  3272. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3273. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3274. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3275. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3276. soc_ops.init_clkdm = _init_clkdm;
  3277. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3278. } else {
  3279. WARN(1, "omap_hwmod: unknown SoC type\n");
  3280. }
  3281. _init_clkctrl_providers();
  3282. inited = true;
  3283. }
  3284. /**
  3285. * omap_hwmod_get_main_clk - get pointer to main clock name
  3286. * @oh: struct omap_hwmod *
  3287. *
  3288. * Returns the main clock name assocated with @oh upon success,
  3289. * or NULL if @oh is NULL.
  3290. */
  3291. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3292. {
  3293. if (!oh)
  3294. return NULL;
  3295. return oh->main_clk;
  3296. }