emulate.c 142 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include <asm/debugreg.h>
  28. #include "x86.h"
  29. #include "tss.h"
  30. /*
  31. * Operand types
  32. */
  33. #define OpNone 0ull
  34. #define OpImplicit 1ull /* No generic decode */
  35. #define OpReg 2ull /* Register */
  36. #define OpMem 3ull /* Memory */
  37. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  38. #define OpDI 5ull /* ES:DI/EDI/RDI */
  39. #define OpMem64 6ull /* Memory, 64-bit */
  40. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  41. #define OpDX 8ull /* DX register */
  42. #define OpCL 9ull /* CL register (for shifts) */
  43. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  44. #define OpOne 11ull /* Implied 1 */
  45. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  46. #define OpMem16 13ull /* Memory operand (16-bit). */
  47. #define OpMem32 14ull /* Memory operand (32-bit). */
  48. #define OpImmU 15ull /* Immediate operand, zero extended */
  49. #define OpSI 16ull /* SI/ESI/RSI */
  50. #define OpImmFAddr 17ull /* Immediate far address */
  51. #define OpMemFAddr 18ull /* Far address in memory */
  52. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  53. #define OpES 20ull /* ES */
  54. #define OpCS 21ull /* CS */
  55. #define OpSS 22ull /* SS */
  56. #define OpDS 23ull /* DS */
  57. #define OpFS 24ull /* FS */
  58. #define OpGS 25ull /* GS */
  59. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  60. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  61. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  62. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  63. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  64. #define OpBits 5 /* Width of operand field */
  65. #define OpMask ((1ull << OpBits) - 1)
  66. /*
  67. * Opcode effective-address decode tables.
  68. * Note that we only emulate instructions that have at least one memory
  69. * operand (excluding implicit stack references). We assume that stack
  70. * references and instruction fetches will never occur in special memory
  71. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  72. * not be handled.
  73. */
  74. /* Operand sizes: 8-bit operands or specified/overridden size. */
  75. #define ByteOp (1<<0) /* 8-bit operands. */
  76. /* Destination operand type. */
  77. #define DstShift 1
  78. #define ImplicitOps (OpImplicit << DstShift)
  79. #define DstReg (OpReg << DstShift)
  80. #define DstMem (OpMem << DstShift)
  81. #define DstAcc (OpAcc << DstShift)
  82. #define DstDI (OpDI << DstShift)
  83. #define DstMem64 (OpMem64 << DstShift)
  84. #define DstMem16 (OpMem16 << DstShift)
  85. #define DstImmUByte (OpImmUByte << DstShift)
  86. #define DstDX (OpDX << DstShift)
  87. #define DstAccLo (OpAccLo << DstShift)
  88. #define DstMask (OpMask << DstShift)
  89. /* Source operand type. */
  90. #define SrcShift 6
  91. #define SrcNone (OpNone << SrcShift)
  92. #define SrcReg (OpReg << SrcShift)
  93. #define SrcMem (OpMem << SrcShift)
  94. #define SrcMem16 (OpMem16 << SrcShift)
  95. #define SrcMem32 (OpMem32 << SrcShift)
  96. #define SrcImm (OpImm << SrcShift)
  97. #define SrcImmByte (OpImmByte << SrcShift)
  98. #define SrcOne (OpOne << SrcShift)
  99. #define SrcImmUByte (OpImmUByte << SrcShift)
  100. #define SrcImmU (OpImmU << SrcShift)
  101. #define SrcSI (OpSI << SrcShift)
  102. #define SrcXLat (OpXLat << SrcShift)
  103. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  104. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  105. #define SrcAcc (OpAcc << SrcShift)
  106. #define SrcImmU16 (OpImmU16 << SrcShift)
  107. #define SrcImm64 (OpImm64 << SrcShift)
  108. #define SrcDX (OpDX << SrcShift)
  109. #define SrcMem8 (OpMem8 << SrcShift)
  110. #define SrcAccHi (OpAccHi << SrcShift)
  111. #define SrcMask (OpMask << SrcShift)
  112. #define BitOp (1<<11)
  113. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  114. #define String (1<<13) /* String instruction (rep capable) */
  115. #define Stack (1<<14) /* Stack instruction (push/pop) */
  116. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  117. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  118. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  119. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  120. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  121. #define Escape (5<<15) /* Escape to coprocessor instruction */
  122. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  123. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  124. #define Sse (1<<18) /* SSE Vector instruction */
  125. /* Generic ModRM decode. */
  126. #define ModRM (1<<19)
  127. /* Destination is only written; never read. */
  128. #define Mov (1<<20)
  129. /* Misc flags */
  130. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  131. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  132. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  133. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  134. #define Undefined (1<<25) /* No Such Instruction */
  135. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  136. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  137. #define No64 (1<<28)
  138. #define PageTable (1 << 29) /* instruction used to write page table */
  139. #define NotImpl (1 << 30) /* instruction is not implemented */
  140. /* Source 2 operand type */
  141. #define Src2Shift (31)
  142. #define Src2None (OpNone << Src2Shift)
  143. #define Src2Mem (OpMem << Src2Shift)
  144. #define Src2CL (OpCL << Src2Shift)
  145. #define Src2ImmByte (OpImmByte << Src2Shift)
  146. #define Src2One (OpOne << Src2Shift)
  147. #define Src2Imm (OpImm << Src2Shift)
  148. #define Src2ES (OpES << Src2Shift)
  149. #define Src2CS (OpCS << Src2Shift)
  150. #define Src2SS (OpSS << Src2Shift)
  151. #define Src2DS (OpDS << Src2Shift)
  152. #define Src2FS (OpFS << Src2Shift)
  153. #define Src2GS (OpGS << Src2Shift)
  154. #define Src2Mask (OpMask << Src2Shift)
  155. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  156. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  157. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  158. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  159. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  160. #define NoWrite ((u64)1 << 45) /* No writeback */
  161. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  162. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  163. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  164. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  165. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  166. #define NearBranch ((u64)1 << 52) /* Near branches */
  167. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  168. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  169. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  170. #define X2(x...) x, x
  171. #define X3(x...) X2(x), x
  172. #define X4(x...) X2(x), X2(x)
  173. #define X5(x...) X4(x), x
  174. #define X6(x...) X4(x), X2(x)
  175. #define X7(x...) X4(x), X3(x)
  176. #define X8(x...) X4(x), X4(x)
  177. #define X16(x...) X8(x), X8(x)
  178. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  179. #define FASTOP_SIZE 8
  180. /*
  181. * fastop functions have a special calling convention:
  182. *
  183. * dst: rax (in/out)
  184. * src: rdx (in/out)
  185. * src2: rcx (in)
  186. * flags: rflags (in/out)
  187. * ex: rsi (in:fastop pointer, out:zero if exception)
  188. *
  189. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  190. * different operand sizes can be reached by calculation, rather than a jump
  191. * table (which would be bigger than the code).
  192. *
  193. * fastop functions are declared as taking a never-defined fastop parameter,
  194. * so they can't be called from C directly.
  195. */
  196. struct fastop;
  197. struct opcode {
  198. u64 flags : 56;
  199. u64 intercept : 8;
  200. union {
  201. int (*execute)(struct x86_emulate_ctxt *ctxt);
  202. const struct opcode *group;
  203. const struct group_dual *gdual;
  204. const struct gprefix *gprefix;
  205. const struct escape *esc;
  206. const struct instr_dual *idual;
  207. const struct mode_dual *mdual;
  208. void (*fastop)(struct fastop *fake);
  209. } u;
  210. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  211. };
  212. struct group_dual {
  213. struct opcode mod012[8];
  214. struct opcode mod3[8];
  215. };
  216. struct gprefix {
  217. struct opcode pfx_no;
  218. struct opcode pfx_66;
  219. struct opcode pfx_f2;
  220. struct opcode pfx_f3;
  221. };
  222. struct escape {
  223. struct opcode op[8];
  224. struct opcode high[64];
  225. };
  226. struct instr_dual {
  227. struct opcode mod012;
  228. struct opcode mod3;
  229. };
  230. struct mode_dual {
  231. struct opcode mode32;
  232. struct opcode mode64;
  233. };
  234. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  235. enum x86_transfer_type {
  236. X86_TRANSFER_NONE,
  237. X86_TRANSFER_CALL_JMP,
  238. X86_TRANSFER_RET,
  239. X86_TRANSFER_TASK_SWITCH,
  240. };
  241. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  242. {
  243. if (!(ctxt->regs_valid & (1 << nr))) {
  244. ctxt->regs_valid |= 1 << nr;
  245. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  246. }
  247. return ctxt->_regs[nr];
  248. }
  249. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  250. {
  251. ctxt->regs_valid |= 1 << nr;
  252. ctxt->regs_dirty |= 1 << nr;
  253. return &ctxt->_regs[nr];
  254. }
  255. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  256. {
  257. reg_read(ctxt, nr);
  258. return reg_write(ctxt, nr);
  259. }
  260. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  261. {
  262. unsigned reg;
  263. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  264. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  265. }
  266. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  267. {
  268. ctxt->regs_dirty = 0;
  269. ctxt->regs_valid = 0;
  270. }
  271. /*
  272. * These EFLAGS bits are restored from saved value during emulation, and
  273. * any changes are written back to the saved value after emulation.
  274. */
  275. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  276. X86_EFLAGS_PF|X86_EFLAGS_CF)
  277. #ifdef CONFIG_X86_64
  278. #define ON64(x) x
  279. #else
  280. #define ON64(x)
  281. #endif
  282. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  283. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  284. #define FOP_RET "ret \n\t"
  285. #define FOP_START(op) \
  286. extern void em_##op(struct fastop *fake); \
  287. asm(".pushsection .text, \"ax\" \n\t" \
  288. ".global em_" #op " \n\t" \
  289. FOP_ALIGN \
  290. "em_" #op ": \n\t"
  291. #define FOP_END \
  292. ".popsection")
  293. #define FOPNOP() FOP_ALIGN FOP_RET
  294. #define FOP1E(op, dst) \
  295. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  296. #define FOP1EEX(op, dst) \
  297. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  298. #define FASTOP1(op) \
  299. FOP_START(op) \
  300. FOP1E(op##b, al) \
  301. FOP1E(op##w, ax) \
  302. FOP1E(op##l, eax) \
  303. ON64(FOP1E(op##q, rax)) \
  304. FOP_END
  305. /* 1-operand, using src2 (for MUL/DIV r/m) */
  306. #define FASTOP1SRC2(op, name) \
  307. FOP_START(name) \
  308. FOP1E(op, cl) \
  309. FOP1E(op, cx) \
  310. FOP1E(op, ecx) \
  311. ON64(FOP1E(op, rcx)) \
  312. FOP_END
  313. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  314. #define FASTOP1SRC2EX(op, name) \
  315. FOP_START(name) \
  316. FOP1EEX(op, cl) \
  317. FOP1EEX(op, cx) \
  318. FOP1EEX(op, ecx) \
  319. ON64(FOP1EEX(op, rcx)) \
  320. FOP_END
  321. #define FOP2E(op, dst, src) \
  322. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  323. #define FASTOP2(op) \
  324. FOP_START(op) \
  325. FOP2E(op##b, al, dl) \
  326. FOP2E(op##w, ax, dx) \
  327. FOP2E(op##l, eax, edx) \
  328. ON64(FOP2E(op##q, rax, rdx)) \
  329. FOP_END
  330. /* 2 operand, word only */
  331. #define FASTOP2W(op) \
  332. FOP_START(op) \
  333. FOPNOP() \
  334. FOP2E(op##w, ax, dx) \
  335. FOP2E(op##l, eax, edx) \
  336. ON64(FOP2E(op##q, rax, rdx)) \
  337. FOP_END
  338. /* 2 operand, src is CL */
  339. #define FASTOP2CL(op) \
  340. FOP_START(op) \
  341. FOP2E(op##b, al, cl) \
  342. FOP2E(op##w, ax, cl) \
  343. FOP2E(op##l, eax, cl) \
  344. ON64(FOP2E(op##q, rax, cl)) \
  345. FOP_END
  346. /* 2 operand, src and dest are reversed */
  347. #define FASTOP2R(op, name) \
  348. FOP_START(name) \
  349. FOP2E(op##b, dl, al) \
  350. FOP2E(op##w, dx, ax) \
  351. FOP2E(op##l, edx, eax) \
  352. ON64(FOP2E(op##q, rdx, rax)) \
  353. FOP_END
  354. #define FOP3E(op, dst, src, src2) \
  355. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  356. /* 3-operand, word-only, src2=cl */
  357. #define FASTOP3WCL(op) \
  358. FOP_START(op) \
  359. FOPNOP() \
  360. FOP3E(op##w, ax, dx, cl) \
  361. FOP3E(op##l, eax, edx, cl) \
  362. ON64(FOP3E(op##q, rax, rdx, cl)) \
  363. FOP_END
  364. /* Special case for SETcc - 1 instruction per cc */
  365. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  366. asm(".global kvm_fastop_exception \n"
  367. "kvm_fastop_exception: xor %esi, %esi; ret");
  368. FOP_START(setcc)
  369. FOP_SETCC(seto)
  370. FOP_SETCC(setno)
  371. FOP_SETCC(setc)
  372. FOP_SETCC(setnc)
  373. FOP_SETCC(setz)
  374. FOP_SETCC(setnz)
  375. FOP_SETCC(setbe)
  376. FOP_SETCC(setnbe)
  377. FOP_SETCC(sets)
  378. FOP_SETCC(setns)
  379. FOP_SETCC(setp)
  380. FOP_SETCC(setnp)
  381. FOP_SETCC(setl)
  382. FOP_SETCC(setnl)
  383. FOP_SETCC(setle)
  384. FOP_SETCC(setnle)
  385. FOP_END;
  386. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  387. FOP_END;
  388. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  389. enum x86_intercept intercept,
  390. enum x86_intercept_stage stage)
  391. {
  392. struct x86_instruction_info info = {
  393. .intercept = intercept,
  394. .rep_prefix = ctxt->rep_prefix,
  395. .modrm_mod = ctxt->modrm_mod,
  396. .modrm_reg = ctxt->modrm_reg,
  397. .modrm_rm = ctxt->modrm_rm,
  398. .src_val = ctxt->src.val64,
  399. .dst_val = ctxt->dst.val64,
  400. .src_bytes = ctxt->src.bytes,
  401. .dst_bytes = ctxt->dst.bytes,
  402. .ad_bytes = ctxt->ad_bytes,
  403. .next_rip = ctxt->eip,
  404. };
  405. return ctxt->ops->intercept(ctxt, &info, stage);
  406. }
  407. static void assign_masked(ulong *dest, ulong src, ulong mask)
  408. {
  409. *dest = (*dest & ~mask) | (src & mask);
  410. }
  411. static void assign_register(unsigned long *reg, u64 val, int bytes)
  412. {
  413. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  414. switch (bytes) {
  415. case 1:
  416. *(u8 *)reg = (u8)val;
  417. break;
  418. case 2:
  419. *(u16 *)reg = (u16)val;
  420. break;
  421. case 4:
  422. *reg = (u32)val;
  423. break; /* 64b: zero-extend */
  424. case 8:
  425. *reg = val;
  426. break;
  427. }
  428. }
  429. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  430. {
  431. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  432. }
  433. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  434. {
  435. u16 sel;
  436. struct desc_struct ss;
  437. if (ctxt->mode == X86EMUL_MODE_PROT64)
  438. return ~0UL;
  439. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  440. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  441. }
  442. static int stack_size(struct x86_emulate_ctxt *ctxt)
  443. {
  444. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  445. }
  446. /* Access/update address held in a register, based on addressing mode. */
  447. static inline unsigned long
  448. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  449. {
  450. if (ctxt->ad_bytes == sizeof(unsigned long))
  451. return reg;
  452. else
  453. return reg & ad_mask(ctxt);
  454. }
  455. static inline unsigned long
  456. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  457. {
  458. return address_mask(ctxt, reg_read(ctxt, reg));
  459. }
  460. static void masked_increment(ulong *reg, ulong mask, int inc)
  461. {
  462. assign_masked(reg, *reg + inc, mask);
  463. }
  464. static inline void
  465. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  466. {
  467. ulong *preg = reg_rmw(ctxt, reg);
  468. assign_register(preg, *preg + inc, ctxt->ad_bytes);
  469. }
  470. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  471. {
  472. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  473. }
  474. static u32 desc_limit_scaled(struct desc_struct *desc)
  475. {
  476. u32 limit = get_desc_limit(desc);
  477. return desc->g ? (limit << 12) | 0xfff : limit;
  478. }
  479. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  480. {
  481. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  482. return 0;
  483. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  484. }
  485. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  486. u32 error, bool valid)
  487. {
  488. WARN_ON(vec > 0x1f);
  489. ctxt->exception.vector = vec;
  490. ctxt->exception.error_code = error;
  491. ctxt->exception.error_code_valid = valid;
  492. return X86EMUL_PROPAGATE_FAULT;
  493. }
  494. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  495. {
  496. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  497. }
  498. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  499. {
  500. return emulate_exception(ctxt, GP_VECTOR, err, true);
  501. }
  502. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  503. {
  504. return emulate_exception(ctxt, SS_VECTOR, err, true);
  505. }
  506. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  507. {
  508. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  509. }
  510. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  511. {
  512. return emulate_exception(ctxt, TS_VECTOR, err, true);
  513. }
  514. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  515. {
  516. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  517. }
  518. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  519. {
  520. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  521. }
  522. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  523. {
  524. u16 selector;
  525. struct desc_struct desc;
  526. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  527. return selector;
  528. }
  529. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  530. unsigned seg)
  531. {
  532. u16 dummy;
  533. u32 base3;
  534. struct desc_struct desc;
  535. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  536. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  537. }
  538. /*
  539. * x86 defines three classes of vector instructions: explicitly
  540. * aligned, explicitly unaligned, and the rest, which change behaviour
  541. * depending on whether they're AVX encoded or not.
  542. *
  543. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  544. * subject to the same check.
  545. */
  546. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  547. {
  548. if (likely(size < 16))
  549. return false;
  550. if (ctxt->d & Aligned)
  551. return true;
  552. else if (ctxt->d & Unaligned)
  553. return false;
  554. else if (ctxt->d & Avx)
  555. return false;
  556. else
  557. return true;
  558. }
  559. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  560. struct segmented_address addr,
  561. unsigned *max_size, unsigned size,
  562. bool write, bool fetch,
  563. enum x86emul_mode mode, ulong *linear)
  564. {
  565. struct desc_struct desc;
  566. bool usable;
  567. ulong la;
  568. u32 lim;
  569. u16 sel;
  570. la = seg_base(ctxt, addr.seg) + addr.ea;
  571. *linear = la;
  572. *max_size = 0;
  573. switch (mode) {
  574. case X86EMUL_MODE_PROT64:
  575. if (is_noncanonical_address(la))
  576. goto bad;
  577. *max_size = min_t(u64, ~0u, (1ull << 48) - la);
  578. if (size > *max_size)
  579. goto bad;
  580. break;
  581. default:
  582. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  583. addr.seg);
  584. if (!usable)
  585. goto bad;
  586. /* code segment in protected mode or read-only data segment */
  587. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  588. || !(desc.type & 2)) && write)
  589. goto bad;
  590. /* unreadable code segment */
  591. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  592. goto bad;
  593. lim = desc_limit_scaled(&desc);
  594. if (!(desc.type & 8) && (desc.type & 4)) {
  595. /* expand-down segment */
  596. if (addr.ea <= lim)
  597. goto bad;
  598. lim = desc.d ? 0xffffffff : 0xffff;
  599. }
  600. if (addr.ea > lim)
  601. goto bad;
  602. if (lim == 0xffffffff)
  603. *max_size = ~0u;
  604. else {
  605. *max_size = (u64)lim + 1 - addr.ea;
  606. if (size > *max_size)
  607. goto bad;
  608. }
  609. la &= (u32)-1;
  610. break;
  611. }
  612. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  613. return emulate_gp(ctxt, 0);
  614. return X86EMUL_CONTINUE;
  615. bad:
  616. if (addr.seg == VCPU_SREG_SS)
  617. return emulate_ss(ctxt, 0);
  618. else
  619. return emulate_gp(ctxt, 0);
  620. }
  621. static int linearize(struct x86_emulate_ctxt *ctxt,
  622. struct segmented_address addr,
  623. unsigned size, bool write,
  624. ulong *linear)
  625. {
  626. unsigned max_size;
  627. return __linearize(ctxt, addr, &max_size, size, write, false,
  628. ctxt->mode, linear);
  629. }
  630. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
  631. enum x86emul_mode mode)
  632. {
  633. ulong linear;
  634. int rc;
  635. unsigned max_size;
  636. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  637. .ea = dst };
  638. if (ctxt->op_bytes != sizeof(unsigned long))
  639. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  640. rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
  641. if (rc == X86EMUL_CONTINUE)
  642. ctxt->_eip = addr.ea;
  643. return rc;
  644. }
  645. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  646. {
  647. return assign_eip(ctxt, dst, ctxt->mode);
  648. }
  649. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  650. const struct desc_struct *cs_desc)
  651. {
  652. enum x86emul_mode mode = ctxt->mode;
  653. int rc;
  654. #ifdef CONFIG_X86_64
  655. if (ctxt->mode >= X86EMUL_MODE_PROT16) {
  656. if (cs_desc->l) {
  657. u64 efer = 0;
  658. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  659. if (efer & EFER_LMA)
  660. mode = X86EMUL_MODE_PROT64;
  661. } else
  662. mode = X86EMUL_MODE_PROT32; /* temporary value */
  663. }
  664. #endif
  665. if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
  666. mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  667. rc = assign_eip(ctxt, dst, mode);
  668. if (rc == X86EMUL_CONTINUE)
  669. ctxt->mode = mode;
  670. return rc;
  671. }
  672. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  673. {
  674. return assign_eip_near(ctxt, ctxt->_eip + rel);
  675. }
  676. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  677. struct segmented_address addr,
  678. void *data,
  679. unsigned size)
  680. {
  681. int rc;
  682. ulong linear;
  683. rc = linearize(ctxt, addr, size, false, &linear);
  684. if (rc != X86EMUL_CONTINUE)
  685. return rc;
  686. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  687. }
  688. /*
  689. * Prefetch the remaining bytes of the instruction without crossing page
  690. * boundary if they are not in fetch_cache yet.
  691. */
  692. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  693. {
  694. int rc;
  695. unsigned size, max_size;
  696. unsigned long linear;
  697. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  698. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  699. .ea = ctxt->eip + cur_size };
  700. /*
  701. * We do not know exactly how many bytes will be needed, and
  702. * __linearize is expensive, so fetch as much as possible. We
  703. * just have to avoid going beyond the 15 byte limit, the end
  704. * of the segment, or the end of the page.
  705. *
  706. * __linearize is called with size 0 so that it does not do any
  707. * boundary check itself. Instead, we use max_size to check
  708. * against op_size.
  709. */
  710. rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
  711. &linear);
  712. if (unlikely(rc != X86EMUL_CONTINUE))
  713. return rc;
  714. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  715. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  716. /*
  717. * One instruction can only straddle two pages,
  718. * and one has been loaded at the beginning of
  719. * x86_decode_insn. So, if not enough bytes
  720. * still, we must have hit the 15-byte boundary.
  721. */
  722. if (unlikely(size < op_size))
  723. return emulate_gp(ctxt, 0);
  724. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  725. size, &ctxt->exception);
  726. if (unlikely(rc != X86EMUL_CONTINUE))
  727. return rc;
  728. ctxt->fetch.end += size;
  729. return X86EMUL_CONTINUE;
  730. }
  731. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  732. unsigned size)
  733. {
  734. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  735. if (unlikely(done_size < size))
  736. return __do_insn_fetch_bytes(ctxt, size - done_size);
  737. else
  738. return X86EMUL_CONTINUE;
  739. }
  740. /* Fetch next part of the instruction being emulated. */
  741. #define insn_fetch(_type, _ctxt) \
  742. ({ _type _x; \
  743. \
  744. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  745. if (rc != X86EMUL_CONTINUE) \
  746. goto done; \
  747. ctxt->_eip += sizeof(_type); \
  748. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  749. ctxt->fetch.ptr += sizeof(_type); \
  750. _x; \
  751. })
  752. #define insn_fetch_arr(_arr, _size, _ctxt) \
  753. ({ \
  754. rc = do_insn_fetch_bytes(_ctxt, _size); \
  755. if (rc != X86EMUL_CONTINUE) \
  756. goto done; \
  757. ctxt->_eip += (_size); \
  758. memcpy(_arr, ctxt->fetch.ptr, _size); \
  759. ctxt->fetch.ptr += (_size); \
  760. })
  761. /*
  762. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  763. * pointer into the block that addresses the relevant register.
  764. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  765. */
  766. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  767. int byteop)
  768. {
  769. void *p;
  770. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  771. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  772. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  773. else
  774. p = reg_rmw(ctxt, modrm_reg);
  775. return p;
  776. }
  777. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  778. struct segmented_address addr,
  779. u16 *size, unsigned long *address, int op_bytes)
  780. {
  781. int rc;
  782. if (op_bytes == 2)
  783. op_bytes = 3;
  784. *address = 0;
  785. rc = segmented_read_std(ctxt, addr, size, 2);
  786. if (rc != X86EMUL_CONTINUE)
  787. return rc;
  788. addr.ea += 2;
  789. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  790. return rc;
  791. }
  792. FASTOP2(add);
  793. FASTOP2(or);
  794. FASTOP2(adc);
  795. FASTOP2(sbb);
  796. FASTOP2(and);
  797. FASTOP2(sub);
  798. FASTOP2(xor);
  799. FASTOP2(cmp);
  800. FASTOP2(test);
  801. FASTOP1SRC2(mul, mul_ex);
  802. FASTOP1SRC2(imul, imul_ex);
  803. FASTOP1SRC2EX(div, div_ex);
  804. FASTOP1SRC2EX(idiv, idiv_ex);
  805. FASTOP3WCL(shld);
  806. FASTOP3WCL(shrd);
  807. FASTOP2W(imul);
  808. FASTOP1(not);
  809. FASTOP1(neg);
  810. FASTOP1(inc);
  811. FASTOP1(dec);
  812. FASTOP2CL(rol);
  813. FASTOP2CL(ror);
  814. FASTOP2CL(rcl);
  815. FASTOP2CL(rcr);
  816. FASTOP2CL(shl);
  817. FASTOP2CL(shr);
  818. FASTOP2CL(sar);
  819. FASTOP2W(bsf);
  820. FASTOP2W(bsr);
  821. FASTOP2W(bt);
  822. FASTOP2W(bts);
  823. FASTOP2W(btr);
  824. FASTOP2W(btc);
  825. FASTOP2(xadd);
  826. FASTOP2R(cmp, cmp_r);
  827. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  828. {
  829. /* If src is zero, do not writeback, but update flags */
  830. if (ctxt->src.val == 0)
  831. ctxt->dst.type = OP_NONE;
  832. return fastop(ctxt, em_bsf);
  833. }
  834. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  835. {
  836. /* If src is zero, do not writeback, but update flags */
  837. if (ctxt->src.val == 0)
  838. ctxt->dst.type = OP_NONE;
  839. return fastop(ctxt, em_bsr);
  840. }
  841. static u8 test_cc(unsigned int condition, unsigned long flags)
  842. {
  843. u8 rc;
  844. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  845. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  846. asm("push %[flags]; popf; call *%[fastop]"
  847. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  848. return rc;
  849. }
  850. static void fetch_register_operand(struct operand *op)
  851. {
  852. switch (op->bytes) {
  853. case 1:
  854. op->val = *(u8 *)op->addr.reg;
  855. break;
  856. case 2:
  857. op->val = *(u16 *)op->addr.reg;
  858. break;
  859. case 4:
  860. op->val = *(u32 *)op->addr.reg;
  861. break;
  862. case 8:
  863. op->val = *(u64 *)op->addr.reg;
  864. break;
  865. }
  866. }
  867. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  868. {
  869. ctxt->ops->get_fpu(ctxt);
  870. switch (reg) {
  871. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  872. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  873. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  874. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  875. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  876. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  877. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  878. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  879. #ifdef CONFIG_X86_64
  880. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  881. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  882. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  883. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  884. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  885. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  886. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  887. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  888. #endif
  889. default: BUG();
  890. }
  891. ctxt->ops->put_fpu(ctxt);
  892. }
  893. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  894. int reg)
  895. {
  896. ctxt->ops->get_fpu(ctxt);
  897. switch (reg) {
  898. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  899. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  900. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  901. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  902. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  903. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  904. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  905. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  906. #ifdef CONFIG_X86_64
  907. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  908. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  909. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  910. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  911. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  912. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  913. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  914. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  915. #endif
  916. default: BUG();
  917. }
  918. ctxt->ops->put_fpu(ctxt);
  919. }
  920. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  921. {
  922. ctxt->ops->get_fpu(ctxt);
  923. switch (reg) {
  924. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  925. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  926. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  927. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  928. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  929. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  930. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  931. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  932. default: BUG();
  933. }
  934. ctxt->ops->put_fpu(ctxt);
  935. }
  936. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  937. {
  938. ctxt->ops->get_fpu(ctxt);
  939. switch (reg) {
  940. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  941. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  942. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  943. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  944. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  945. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  946. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  947. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  948. default: BUG();
  949. }
  950. ctxt->ops->put_fpu(ctxt);
  951. }
  952. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  953. {
  954. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  955. return emulate_nm(ctxt);
  956. ctxt->ops->get_fpu(ctxt);
  957. asm volatile("fninit");
  958. ctxt->ops->put_fpu(ctxt);
  959. return X86EMUL_CONTINUE;
  960. }
  961. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  962. {
  963. u16 fcw;
  964. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  965. return emulate_nm(ctxt);
  966. ctxt->ops->get_fpu(ctxt);
  967. asm volatile("fnstcw %0": "+m"(fcw));
  968. ctxt->ops->put_fpu(ctxt);
  969. ctxt->dst.val = fcw;
  970. return X86EMUL_CONTINUE;
  971. }
  972. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  973. {
  974. u16 fsw;
  975. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  976. return emulate_nm(ctxt);
  977. ctxt->ops->get_fpu(ctxt);
  978. asm volatile("fnstsw %0": "+m"(fsw));
  979. ctxt->ops->put_fpu(ctxt);
  980. ctxt->dst.val = fsw;
  981. return X86EMUL_CONTINUE;
  982. }
  983. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  984. struct operand *op)
  985. {
  986. unsigned reg = ctxt->modrm_reg;
  987. if (!(ctxt->d & ModRM))
  988. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  989. if (ctxt->d & Sse) {
  990. op->type = OP_XMM;
  991. op->bytes = 16;
  992. op->addr.xmm = reg;
  993. read_sse_reg(ctxt, &op->vec_val, reg);
  994. return;
  995. }
  996. if (ctxt->d & Mmx) {
  997. reg &= 7;
  998. op->type = OP_MM;
  999. op->bytes = 8;
  1000. op->addr.mm = reg;
  1001. return;
  1002. }
  1003. op->type = OP_REG;
  1004. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1005. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1006. fetch_register_operand(op);
  1007. op->orig_val = op->val;
  1008. }
  1009. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1010. {
  1011. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1012. ctxt->modrm_seg = VCPU_SREG_SS;
  1013. }
  1014. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1015. struct operand *op)
  1016. {
  1017. u8 sib;
  1018. int index_reg, base_reg, scale;
  1019. int rc = X86EMUL_CONTINUE;
  1020. ulong modrm_ea = 0;
  1021. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1022. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1023. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1024. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1025. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1026. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1027. ctxt->modrm_seg = VCPU_SREG_DS;
  1028. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1029. op->type = OP_REG;
  1030. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1031. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1032. ctxt->d & ByteOp);
  1033. if (ctxt->d & Sse) {
  1034. op->type = OP_XMM;
  1035. op->bytes = 16;
  1036. op->addr.xmm = ctxt->modrm_rm;
  1037. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1038. return rc;
  1039. }
  1040. if (ctxt->d & Mmx) {
  1041. op->type = OP_MM;
  1042. op->bytes = 8;
  1043. op->addr.mm = ctxt->modrm_rm & 7;
  1044. return rc;
  1045. }
  1046. fetch_register_operand(op);
  1047. return rc;
  1048. }
  1049. op->type = OP_MEM;
  1050. if (ctxt->ad_bytes == 2) {
  1051. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1052. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1053. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1054. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1055. /* 16-bit ModR/M decode. */
  1056. switch (ctxt->modrm_mod) {
  1057. case 0:
  1058. if (ctxt->modrm_rm == 6)
  1059. modrm_ea += insn_fetch(u16, ctxt);
  1060. break;
  1061. case 1:
  1062. modrm_ea += insn_fetch(s8, ctxt);
  1063. break;
  1064. case 2:
  1065. modrm_ea += insn_fetch(u16, ctxt);
  1066. break;
  1067. }
  1068. switch (ctxt->modrm_rm) {
  1069. case 0:
  1070. modrm_ea += bx + si;
  1071. break;
  1072. case 1:
  1073. modrm_ea += bx + di;
  1074. break;
  1075. case 2:
  1076. modrm_ea += bp + si;
  1077. break;
  1078. case 3:
  1079. modrm_ea += bp + di;
  1080. break;
  1081. case 4:
  1082. modrm_ea += si;
  1083. break;
  1084. case 5:
  1085. modrm_ea += di;
  1086. break;
  1087. case 6:
  1088. if (ctxt->modrm_mod != 0)
  1089. modrm_ea += bp;
  1090. break;
  1091. case 7:
  1092. modrm_ea += bx;
  1093. break;
  1094. }
  1095. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1096. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1097. ctxt->modrm_seg = VCPU_SREG_SS;
  1098. modrm_ea = (u16)modrm_ea;
  1099. } else {
  1100. /* 32/64-bit ModR/M decode. */
  1101. if ((ctxt->modrm_rm & 7) == 4) {
  1102. sib = insn_fetch(u8, ctxt);
  1103. index_reg |= (sib >> 3) & 7;
  1104. base_reg |= sib & 7;
  1105. scale = sib >> 6;
  1106. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1107. modrm_ea += insn_fetch(s32, ctxt);
  1108. else {
  1109. modrm_ea += reg_read(ctxt, base_reg);
  1110. adjust_modrm_seg(ctxt, base_reg);
  1111. /* Increment ESP on POP [ESP] */
  1112. if ((ctxt->d & IncSP) &&
  1113. base_reg == VCPU_REGS_RSP)
  1114. modrm_ea += ctxt->op_bytes;
  1115. }
  1116. if (index_reg != 4)
  1117. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1118. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1119. modrm_ea += insn_fetch(s32, ctxt);
  1120. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1121. ctxt->rip_relative = 1;
  1122. } else {
  1123. base_reg = ctxt->modrm_rm;
  1124. modrm_ea += reg_read(ctxt, base_reg);
  1125. adjust_modrm_seg(ctxt, base_reg);
  1126. }
  1127. switch (ctxt->modrm_mod) {
  1128. case 1:
  1129. modrm_ea += insn_fetch(s8, ctxt);
  1130. break;
  1131. case 2:
  1132. modrm_ea += insn_fetch(s32, ctxt);
  1133. break;
  1134. }
  1135. }
  1136. op->addr.mem.ea = modrm_ea;
  1137. if (ctxt->ad_bytes != 8)
  1138. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1139. done:
  1140. return rc;
  1141. }
  1142. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1143. struct operand *op)
  1144. {
  1145. int rc = X86EMUL_CONTINUE;
  1146. op->type = OP_MEM;
  1147. switch (ctxt->ad_bytes) {
  1148. case 2:
  1149. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1150. break;
  1151. case 4:
  1152. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1153. break;
  1154. case 8:
  1155. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1156. break;
  1157. }
  1158. done:
  1159. return rc;
  1160. }
  1161. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1162. {
  1163. long sv = 0, mask;
  1164. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1165. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1166. if (ctxt->src.bytes == 2)
  1167. sv = (s16)ctxt->src.val & (s16)mask;
  1168. else if (ctxt->src.bytes == 4)
  1169. sv = (s32)ctxt->src.val & (s32)mask;
  1170. else
  1171. sv = (s64)ctxt->src.val & (s64)mask;
  1172. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1173. ctxt->dst.addr.mem.ea + (sv >> 3));
  1174. }
  1175. /* only subword offset */
  1176. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1177. }
  1178. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1179. unsigned long addr, void *dest, unsigned size)
  1180. {
  1181. int rc;
  1182. struct read_cache *mc = &ctxt->mem_read;
  1183. if (mc->pos < mc->end)
  1184. goto read_cached;
  1185. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1186. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1187. &ctxt->exception);
  1188. if (rc != X86EMUL_CONTINUE)
  1189. return rc;
  1190. mc->end += size;
  1191. read_cached:
  1192. memcpy(dest, mc->data + mc->pos, size);
  1193. mc->pos += size;
  1194. return X86EMUL_CONTINUE;
  1195. }
  1196. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1197. struct segmented_address addr,
  1198. void *data,
  1199. unsigned size)
  1200. {
  1201. int rc;
  1202. ulong linear;
  1203. rc = linearize(ctxt, addr, size, false, &linear);
  1204. if (rc != X86EMUL_CONTINUE)
  1205. return rc;
  1206. return read_emulated(ctxt, linear, data, size);
  1207. }
  1208. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1209. struct segmented_address addr,
  1210. const void *data,
  1211. unsigned size)
  1212. {
  1213. int rc;
  1214. ulong linear;
  1215. rc = linearize(ctxt, addr, size, true, &linear);
  1216. if (rc != X86EMUL_CONTINUE)
  1217. return rc;
  1218. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1219. &ctxt->exception);
  1220. }
  1221. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1222. struct segmented_address addr,
  1223. const void *orig_data, const void *data,
  1224. unsigned size)
  1225. {
  1226. int rc;
  1227. ulong linear;
  1228. rc = linearize(ctxt, addr, size, true, &linear);
  1229. if (rc != X86EMUL_CONTINUE)
  1230. return rc;
  1231. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1232. size, &ctxt->exception);
  1233. }
  1234. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1235. unsigned int size, unsigned short port,
  1236. void *dest)
  1237. {
  1238. struct read_cache *rc = &ctxt->io_read;
  1239. if (rc->pos == rc->end) { /* refill pio read ahead */
  1240. unsigned int in_page, n;
  1241. unsigned int count = ctxt->rep_prefix ?
  1242. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1243. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1244. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1245. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1246. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1247. if (n == 0)
  1248. n = 1;
  1249. rc->pos = rc->end = 0;
  1250. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1251. return 0;
  1252. rc->end = n * size;
  1253. }
  1254. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1255. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1256. ctxt->dst.data = rc->data + rc->pos;
  1257. ctxt->dst.type = OP_MEM_STR;
  1258. ctxt->dst.count = (rc->end - rc->pos) / size;
  1259. rc->pos = rc->end;
  1260. } else {
  1261. memcpy(dest, rc->data + rc->pos, size);
  1262. rc->pos += size;
  1263. }
  1264. return 1;
  1265. }
  1266. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1267. u16 index, struct desc_struct *desc)
  1268. {
  1269. struct desc_ptr dt;
  1270. ulong addr;
  1271. ctxt->ops->get_idt(ctxt, &dt);
  1272. if (dt.size < index * 8 + 7)
  1273. return emulate_gp(ctxt, index << 3 | 0x2);
  1274. addr = dt.address + index * 8;
  1275. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1276. &ctxt->exception);
  1277. }
  1278. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1279. u16 selector, struct desc_ptr *dt)
  1280. {
  1281. const struct x86_emulate_ops *ops = ctxt->ops;
  1282. u32 base3 = 0;
  1283. if (selector & 1 << 2) {
  1284. struct desc_struct desc;
  1285. u16 sel;
  1286. memset (dt, 0, sizeof *dt);
  1287. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1288. VCPU_SREG_LDTR))
  1289. return;
  1290. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1291. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1292. } else
  1293. ops->get_gdt(ctxt, dt);
  1294. }
  1295. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1296. u16 selector, ulong *desc_addr_p)
  1297. {
  1298. struct desc_ptr dt;
  1299. u16 index = selector >> 3;
  1300. ulong addr;
  1301. get_descriptor_table_ptr(ctxt, selector, &dt);
  1302. if (dt.size < index * 8 + 7)
  1303. return emulate_gp(ctxt, selector & 0xfffc);
  1304. addr = dt.address + index * 8;
  1305. #ifdef CONFIG_X86_64
  1306. if (addr >> 32 != 0) {
  1307. u64 efer = 0;
  1308. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1309. if (!(efer & EFER_LMA))
  1310. addr &= (u32)-1;
  1311. }
  1312. #endif
  1313. *desc_addr_p = addr;
  1314. return X86EMUL_CONTINUE;
  1315. }
  1316. /* allowed just for 8 bytes segments */
  1317. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1318. u16 selector, struct desc_struct *desc,
  1319. ulong *desc_addr_p)
  1320. {
  1321. int rc;
  1322. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1323. if (rc != X86EMUL_CONTINUE)
  1324. return rc;
  1325. return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
  1326. &ctxt->exception);
  1327. }
  1328. /* allowed just for 8 bytes segments */
  1329. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1330. u16 selector, struct desc_struct *desc)
  1331. {
  1332. int rc;
  1333. ulong addr;
  1334. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1335. if (rc != X86EMUL_CONTINUE)
  1336. return rc;
  1337. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1338. &ctxt->exception);
  1339. }
  1340. /* Does not support long mode */
  1341. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1342. u16 selector, int seg, u8 cpl,
  1343. enum x86_transfer_type transfer,
  1344. struct desc_struct *desc)
  1345. {
  1346. struct desc_struct seg_desc, old_desc;
  1347. u8 dpl, rpl;
  1348. unsigned err_vec = GP_VECTOR;
  1349. u32 err_code = 0;
  1350. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1351. ulong desc_addr;
  1352. int ret;
  1353. u16 dummy;
  1354. u32 base3 = 0;
  1355. memset(&seg_desc, 0, sizeof seg_desc);
  1356. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1357. /* set real mode segment descriptor (keep limit etc. for
  1358. * unreal mode) */
  1359. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1360. set_desc_base(&seg_desc, selector << 4);
  1361. goto load;
  1362. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1363. /* VM86 needs a clean new segment descriptor */
  1364. set_desc_base(&seg_desc, selector << 4);
  1365. set_desc_limit(&seg_desc, 0xffff);
  1366. seg_desc.type = 3;
  1367. seg_desc.p = 1;
  1368. seg_desc.s = 1;
  1369. seg_desc.dpl = 3;
  1370. goto load;
  1371. }
  1372. rpl = selector & 3;
  1373. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1374. if ((seg == VCPU_SREG_CS
  1375. || (seg == VCPU_SREG_SS
  1376. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1377. || seg == VCPU_SREG_TR)
  1378. && null_selector)
  1379. goto exception;
  1380. /* TR should be in GDT only */
  1381. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1382. goto exception;
  1383. if (null_selector) /* for NULL selector skip all following checks */
  1384. goto load;
  1385. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1386. if (ret != X86EMUL_CONTINUE)
  1387. return ret;
  1388. err_code = selector & 0xfffc;
  1389. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1390. GP_VECTOR;
  1391. /* can't load system descriptor into segment selector */
  1392. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1393. if (transfer == X86_TRANSFER_CALL_JMP)
  1394. return X86EMUL_UNHANDLEABLE;
  1395. goto exception;
  1396. }
  1397. if (!seg_desc.p) {
  1398. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1399. goto exception;
  1400. }
  1401. dpl = seg_desc.dpl;
  1402. switch (seg) {
  1403. case VCPU_SREG_SS:
  1404. /*
  1405. * segment is not a writable data segment or segment
  1406. * selector's RPL != CPL or segment selector's RPL != CPL
  1407. */
  1408. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1409. goto exception;
  1410. break;
  1411. case VCPU_SREG_CS:
  1412. if (!(seg_desc.type & 8))
  1413. goto exception;
  1414. if (seg_desc.type & 4) {
  1415. /* conforming */
  1416. if (dpl > cpl)
  1417. goto exception;
  1418. } else {
  1419. /* nonconforming */
  1420. if (rpl > cpl || dpl != cpl)
  1421. goto exception;
  1422. }
  1423. /* in long-mode d/b must be clear if l is set */
  1424. if (seg_desc.d && seg_desc.l) {
  1425. u64 efer = 0;
  1426. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1427. if (efer & EFER_LMA)
  1428. goto exception;
  1429. }
  1430. /* CS(RPL) <- CPL */
  1431. selector = (selector & 0xfffc) | cpl;
  1432. break;
  1433. case VCPU_SREG_TR:
  1434. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1435. goto exception;
  1436. old_desc = seg_desc;
  1437. seg_desc.type |= 2; /* busy */
  1438. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1439. sizeof(seg_desc), &ctxt->exception);
  1440. if (ret != X86EMUL_CONTINUE)
  1441. return ret;
  1442. break;
  1443. case VCPU_SREG_LDTR:
  1444. if (seg_desc.s || seg_desc.type != 2)
  1445. goto exception;
  1446. break;
  1447. default: /* DS, ES, FS, or GS */
  1448. /*
  1449. * segment is not a data or readable code segment or
  1450. * ((segment is a data or nonconforming code segment)
  1451. * and (both RPL and CPL > DPL))
  1452. */
  1453. if ((seg_desc.type & 0xa) == 0x8 ||
  1454. (((seg_desc.type & 0xc) != 0xc) &&
  1455. (rpl > dpl && cpl > dpl)))
  1456. goto exception;
  1457. break;
  1458. }
  1459. if (seg_desc.s) {
  1460. /* mark segment as accessed */
  1461. if (!(seg_desc.type & 1)) {
  1462. seg_desc.type |= 1;
  1463. ret = write_segment_descriptor(ctxt, selector,
  1464. &seg_desc);
  1465. if (ret != X86EMUL_CONTINUE)
  1466. return ret;
  1467. }
  1468. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1469. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1470. sizeof(base3), &ctxt->exception);
  1471. if (ret != X86EMUL_CONTINUE)
  1472. return ret;
  1473. if (is_noncanonical_address(get_desc_base(&seg_desc) |
  1474. ((u64)base3 << 32)))
  1475. return emulate_gp(ctxt, 0);
  1476. }
  1477. load:
  1478. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1479. if (desc)
  1480. *desc = seg_desc;
  1481. return X86EMUL_CONTINUE;
  1482. exception:
  1483. return emulate_exception(ctxt, err_vec, err_code, true);
  1484. }
  1485. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1486. u16 selector, int seg)
  1487. {
  1488. u8 cpl = ctxt->ops->cpl(ctxt);
  1489. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1490. X86_TRANSFER_NONE, NULL);
  1491. }
  1492. static void write_register_operand(struct operand *op)
  1493. {
  1494. return assign_register(op->addr.reg, op->val, op->bytes);
  1495. }
  1496. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1497. {
  1498. switch (op->type) {
  1499. case OP_REG:
  1500. write_register_operand(op);
  1501. break;
  1502. case OP_MEM:
  1503. if (ctxt->lock_prefix)
  1504. return segmented_cmpxchg(ctxt,
  1505. op->addr.mem,
  1506. &op->orig_val,
  1507. &op->val,
  1508. op->bytes);
  1509. else
  1510. return segmented_write(ctxt,
  1511. op->addr.mem,
  1512. &op->val,
  1513. op->bytes);
  1514. break;
  1515. case OP_MEM_STR:
  1516. return segmented_write(ctxt,
  1517. op->addr.mem,
  1518. op->data,
  1519. op->bytes * op->count);
  1520. break;
  1521. case OP_XMM:
  1522. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1523. break;
  1524. case OP_MM:
  1525. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1526. break;
  1527. case OP_NONE:
  1528. /* no writeback */
  1529. break;
  1530. default:
  1531. break;
  1532. }
  1533. return X86EMUL_CONTINUE;
  1534. }
  1535. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1536. {
  1537. struct segmented_address addr;
  1538. rsp_increment(ctxt, -bytes);
  1539. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1540. addr.seg = VCPU_SREG_SS;
  1541. return segmented_write(ctxt, addr, data, bytes);
  1542. }
  1543. static int em_push(struct x86_emulate_ctxt *ctxt)
  1544. {
  1545. /* Disable writeback. */
  1546. ctxt->dst.type = OP_NONE;
  1547. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1548. }
  1549. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1550. void *dest, int len)
  1551. {
  1552. int rc;
  1553. struct segmented_address addr;
  1554. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1555. addr.seg = VCPU_SREG_SS;
  1556. rc = segmented_read(ctxt, addr, dest, len);
  1557. if (rc != X86EMUL_CONTINUE)
  1558. return rc;
  1559. rsp_increment(ctxt, len);
  1560. return rc;
  1561. }
  1562. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1563. {
  1564. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1565. }
  1566. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1567. void *dest, int len)
  1568. {
  1569. int rc;
  1570. unsigned long val, change_mask;
  1571. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1572. int cpl = ctxt->ops->cpl(ctxt);
  1573. rc = emulate_pop(ctxt, &val, len);
  1574. if (rc != X86EMUL_CONTINUE)
  1575. return rc;
  1576. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1577. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1578. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1579. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1580. switch(ctxt->mode) {
  1581. case X86EMUL_MODE_PROT64:
  1582. case X86EMUL_MODE_PROT32:
  1583. case X86EMUL_MODE_PROT16:
  1584. if (cpl == 0)
  1585. change_mask |= X86_EFLAGS_IOPL;
  1586. if (cpl <= iopl)
  1587. change_mask |= X86_EFLAGS_IF;
  1588. break;
  1589. case X86EMUL_MODE_VM86:
  1590. if (iopl < 3)
  1591. return emulate_gp(ctxt, 0);
  1592. change_mask |= X86_EFLAGS_IF;
  1593. break;
  1594. default: /* real mode */
  1595. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1596. break;
  1597. }
  1598. *(unsigned long *)dest =
  1599. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1600. return rc;
  1601. }
  1602. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1603. {
  1604. ctxt->dst.type = OP_REG;
  1605. ctxt->dst.addr.reg = &ctxt->eflags;
  1606. ctxt->dst.bytes = ctxt->op_bytes;
  1607. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1608. }
  1609. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1610. {
  1611. int rc;
  1612. unsigned frame_size = ctxt->src.val;
  1613. unsigned nesting_level = ctxt->src2.val & 31;
  1614. ulong rbp;
  1615. if (nesting_level)
  1616. return X86EMUL_UNHANDLEABLE;
  1617. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1618. rc = push(ctxt, &rbp, stack_size(ctxt));
  1619. if (rc != X86EMUL_CONTINUE)
  1620. return rc;
  1621. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1622. stack_mask(ctxt));
  1623. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1624. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1625. stack_mask(ctxt));
  1626. return X86EMUL_CONTINUE;
  1627. }
  1628. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1629. {
  1630. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1631. stack_mask(ctxt));
  1632. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1633. }
  1634. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1635. {
  1636. int seg = ctxt->src2.val;
  1637. ctxt->src.val = get_segment_selector(ctxt, seg);
  1638. if (ctxt->op_bytes == 4) {
  1639. rsp_increment(ctxt, -2);
  1640. ctxt->op_bytes = 2;
  1641. }
  1642. return em_push(ctxt);
  1643. }
  1644. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1645. {
  1646. int seg = ctxt->src2.val;
  1647. unsigned long selector;
  1648. int rc;
  1649. rc = emulate_pop(ctxt, &selector, 2);
  1650. if (rc != X86EMUL_CONTINUE)
  1651. return rc;
  1652. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1653. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1654. if (ctxt->op_bytes > 2)
  1655. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1656. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1657. return rc;
  1658. }
  1659. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1660. {
  1661. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1662. int rc = X86EMUL_CONTINUE;
  1663. int reg = VCPU_REGS_RAX;
  1664. while (reg <= VCPU_REGS_RDI) {
  1665. (reg == VCPU_REGS_RSP) ?
  1666. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1667. rc = em_push(ctxt);
  1668. if (rc != X86EMUL_CONTINUE)
  1669. return rc;
  1670. ++reg;
  1671. }
  1672. return rc;
  1673. }
  1674. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1675. {
  1676. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1677. return em_push(ctxt);
  1678. }
  1679. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1680. {
  1681. int rc = X86EMUL_CONTINUE;
  1682. int reg = VCPU_REGS_RDI;
  1683. u32 val;
  1684. while (reg >= VCPU_REGS_RAX) {
  1685. if (reg == VCPU_REGS_RSP) {
  1686. rsp_increment(ctxt, ctxt->op_bytes);
  1687. --reg;
  1688. }
  1689. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1690. if (rc != X86EMUL_CONTINUE)
  1691. break;
  1692. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1693. --reg;
  1694. }
  1695. return rc;
  1696. }
  1697. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1698. {
  1699. const struct x86_emulate_ops *ops = ctxt->ops;
  1700. int rc;
  1701. struct desc_ptr dt;
  1702. gva_t cs_addr;
  1703. gva_t eip_addr;
  1704. u16 cs, eip;
  1705. /* TODO: Add limit checks */
  1706. ctxt->src.val = ctxt->eflags;
  1707. rc = em_push(ctxt);
  1708. if (rc != X86EMUL_CONTINUE)
  1709. return rc;
  1710. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1711. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1712. rc = em_push(ctxt);
  1713. if (rc != X86EMUL_CONTINUE)
  1714. return rc;
  1715. ctxt->src.val = ctxt->_eip;
  1716. rc = em_push(ctxt);
  1717. if (rc != X86EMUL_CONTINUE)
  1718. return rc;
  1719. ops->get_idt(ctxt, &dt);
  1720. eip_addr = dt.address + (irq << 2);
  1721. cs_addr = dt.address + (irq << 2) + 2;
  1722. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1723. if (rc != X86EMUL_CONTINUE)
  1724. return rc;
  1725. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1726. if (rc != X86EMUL_CONTINUE)
  1727. return rc;
  1728. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1729. if (rc != X86EMUL_CONTINUE)
  1730. return rc;
  1731. ctxt->_eip = eip;
  1732. return rc;
  1733. }
  1734. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1735. {
  1736. int rc;
  1737. invalidate_registers(ctxt);
  1738. rc = __emulate_int_real(ctxt, irq);
  1739. if (rc == X86EMUL_CONTINUE)
  1740. writeback_registers(ctxt);
  1741. return rc;
  1742. }
  1743. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1744. {
  1745. switch(ctxt->mode) {
  1746. case X86EMUL_MODE_REAL:
  1747. return __emulate_int_real(ctxt, irq);
  1748. case X86EMUL_MODE_VM86:
  1749. case X86EMUL_MODE_PROT16:
  1750. case X86EMUL_MODE_PROT32:
  1751. case X86EMUL_MODE_PROT64:
  1752. default:
  1753. /* Protected mode interrupts unimplemented yet */
  1754. return X86EMUL_UNHANDLEABLE;
  1755. }
  1756. }
  1757. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1758. {
  1759. int rc = X86EMUL_CONTINUE;
  1760. unsigned long temp_eip = 0;
  1761. unsigned long temp_eflags = 0;
  1762. unsigned long cs = 0;
  1763. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1764. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1765. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1766. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1767. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1768. X86_EFLAGS_FIXED;
  1769. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1770. X86_EFLAGS_VIP;
  1771. /* TODO: Add stack limit check */
  1772. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1773. if (rc != X86EMUL_CONTINUE)
  1774. return rc;
  1775. if (temp_eip & ~0xffff)
  1776. return emulate_gp(ctxt, 0);
  1777. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1778. if (rc != X86EMUL_CONTINUE)
  1779. return rc;
  1780. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1781. if (rc != X86EMUL_CONTINUE)
  1782. return rc;
  1783. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1784. if (rc != X86EMUL_CONTINUE)
  1785. return rc;
  1786. ctxt->_eip = temp_eip;
  1787. if (ctxt->op_bytes == 4)
  1788. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1789. else if (ctxt->op_bytes == 2) {
  1790. ctxt->eflags &= ~0xffff;
  1791. ctxt->eflags |= temp_eflags;
  1792. }
  1793. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1794. ctxt->eflags |= X86_EFLAGS_FIXED;
  1795. ctxt->ops->set_nmi_mask(ctxt, false);
  1796. return rc;
  1797. }
  1798. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1799. {
  1800. switch(ctxt->mode) {
  1801. case X86EMUL_MODE_REAL:
  1802. return emulate_iret_real(ctxt);
  1803. case X86EMUL_MODE_VM86:
  1804. case X86EMUL_MODE_PROT16:
  1805. case X86EMUL_MODE_PROT32:
  1806. case X86EMUL_MODE_PROT64:
  1807. default:
  1808. /* iret from protected mode unimplemented yet */
  1809. return X86EMUL_UNHANDLEABLE;
  1810. }
  1811. }
  1812. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1813. {
  1814. int rc;
  1815. unsigned short sel, old_sel;
  1816. struct desc_struct old_desc, new_desc;
  1817. const struct x86_emulate_ops *ops = ctxt->ops;
  1818. u8 cpl = ctxt->ops->cpl(ctxt);
  1819. /* Assignment of RIP may only fail in 64-bit mode */
  1820. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1821. ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
  1822. VCPU_SREG_CS);
  1823. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1824. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1825. X86_TRANSFER_CALL_JMP,
  1826. &new_desc);
  1827. if (rc != X86EMUL_CONTINUE)
  1828. return rc;
  1829. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  1830. if (rc != X86EMUL_CONTINUE) {
  1831. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1832. /* assigning eip failed; restore the old cs */
  1833. ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
  1834. return rc;
  1835. }
  1836. return rc;
  1837. }
  1838. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1839. {
  1840. return assign_eip_near(ctxt, ctxt->src.val);
  1841. }
  1842. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1843. {
  1844. int rc;
  1845. long int old_eip;
  1846. old_eip = ctxt->_eip;
  1847. rc = assign_eip_near(ctxt, ctxt->src.val);
  1848. if (rc != X86EMUL_CONTINUE)
  1849. return rc;
  1850. ctxt->src.val = old_eip;
  1851. rc = em_push(ctxt);
  1852. return rc;
  1853. }
  1854. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1855. {
  1856. u64 old = ctxt->dst.orig_val64;
  1857. if (ctxt->dst.bytes == 16)
  1858. return X86EMUL_UNHANDLEABLE;
  1859. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1860. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1861. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1862. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1863. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1864. } else {
  1865. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1866. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1867. ctxt->eflags |= X86_EFLAGS_ZF;
  1868. }
  1869. return X86EMUL_CONTINUE;
  1870. }
  1871. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1872. {
  1873. int rc;
  1874. unsigned long eip;
  1875. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1876. if (rc != X86EMUL_CONTINUE)
  1877. return rc;
  1878. return assign_eip_near(ctxt, eip);
  1879. }
  1880. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1881. {
  1882. int rc;
  1883. unsigned long eip, cs;
  1884. u16 old_cs;
  1885. int cpl = ctxt->ops->cpl(ctxt);
  1886. struct desc_struct old_desc, new_desc;
  1887. const struct x86_emulate_ops *ops = ctxt->ops;
  1888. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1889. ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
  1890. VCPU_SREG_CS);
  1891. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1892. if (rc != X86EMUL_CONTINUE)
  1893. return rc;
  1894. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1895. if (rc != X86EMUL_CONTINUE)
  1896. return rc;
  1897. /* Outer-privilege level return is not implemented */
  1898. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1899. return X86EMUL_UNHANDLEABLE;
  1900. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1901. X86_TRANSFER_RET,
  1902. &new_desc);
  1903. if (rc != X86EMUL_CONTINUE)
  1904. return rc;
  1905. rc = assign_eip_far(ctxt, eip, &new_desc);
  1906. if (rc != X86EMUL_CONTINUE) {
  1907. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1908. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  1909. }
  1910. return rc;
  1911. }
  1912. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1913. {
  1914. int rc;
  1915. rc = em_ret_far(ctxt);
  1916. if (rc != X86EMUL_CONTINUE)
  1917. return rc;
  1918. rsp_increment(ctxt, ctxt->src.val);
  1919. return X86EMUL_CONTINUE;
  1920. }
  1921. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1922. {
  1923. /* Save real source value, then compare EAX against destination. */
  1924. ctxt->dst.orig_val = ctxt->dst.val;
  1925. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1926. ctxt->src.orig_val = ctxt->src.val;
  1927. ctxt->src.val = ctxt->dst.orig_val;
  1928. fastop(ctxt, em_cmp);
  1929. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1930. /* Success: write back to memory; no update of EAX */
  1931. ctxt->src.type = OP_NONE;
  1932. ctxt->dst.val = ctxt->src.orig_val;
  1933. } else {
  1934. /* Failure: write the value we saw to EAX. */
  1935. ctxt->src.type = OP_REG;
  1936. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1937. ctxt->src.val = ctxt->dst.orig_val;
  1938. /* Create write-cycle to dest by writing the same value */
  1939. ctxt->dst.val = ctxt->dst.orig_val;
  1940. }
  1941. return X86EMUL_CONTINUE;
  1942. }
  1943. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1944. {
  1945. int seg = ctxt->src2.val;
  1946. unsigned short sel;
  1947. int rc;
  1948. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1949. rc = load_segment_descriptor(ctxt, sel, seg);
  1950. if (rc != X86EMUL_CONTINUE)
  1951. return rc;
  1952. ctxt->dst.val = ctxt->src.val;
  1953. return rc;
  1954. }
  1955. static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
  1956. {
  1957. u32 eax, ebx, ecx, edx;
  1958. eax = 0x80000001;
  1959. ecx = 0;
  1960. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1961. return edx & bit(X86_FEATURE_LM);
  1962. }
  1963. #define GET_SMSTATE(type, smbase, offset) \
  1964. ({ \
  1965. type __val; \
  1966. int r = ctxt->ops->read_phys(ctxt, smbase + offset, &__val, \
  1967. sizeof(__val)); \
  1968. if (r != X86EMUL_CONTINUE) \
  1969. return X86EMUL_UNHANDLEABLE; \
  1970. __val; \
  1971. })
  1972. static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
  1973. {
  1974. desc->g = (flags >> 23) & 1;
  1975. desc->d = (flags >> 22) & 1;
  1976. desc->l = (flags >> 21) & 1;
  1977. desc->avl = (flags >> 20) & 1;
  1978. desc->p = (flags >> 15) & 1;
  1979. desc->dpl = (flags >> 13) & 3;
  1980. desc->s = (flags >> 12) & 1;
  1981. desc->type = (flags >> 8) & 15;
  1982. }
  1983. static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  1984. {
  1985. struct desc_struct desc;
  1986. int offset;
  1987. u16 selector;
  1988. selector = GET_SMSTATE(u32, smbase, 0x7fa8 + n * 4);
  1989. if (n < 3)
  1990. offset = 0x7f84 + n * 12;
  1991. else
  1992. offset = 0x7f2c + (n - 3) * 12;
  1993. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  1994. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  1995. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, offset));
  1996. ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
  1997. return X86EMUL_CONTINUE;
  1998. }
  1999. static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2000. {
  2001. struct desc_struct desc;
  2002. int offset;
  2003. u16 selector;
  2004. u32 base3;
  2005. offset = 0x7e00 + n * 16;
  2006. selector = GET_SMSTATE(u16, smbase, offset);
  2007. rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smbase, offset + 2) << 8);
  2008. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2009. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2010. base3 = GET_SMSTATE(u32, smbase, offset + 12);
  2011. ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
  2012. return X86EMUL_CONTINUE;
  2013. }
  2014. static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
  2015. u64 cr0, u64 cr4)
  2016. {
  2017. int bad;
  2018. /*
  2019. * First enable PAE, long mode needs it before CR0.PG = 1 is set.
  2020. * Then enable protected mode. However, PCID cannot be enabled
  2021. * if EFER.LMA=0, so set it separately.
  2022. */
  2023. bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2024. if (bad)
  2025. return X86EMUL_UNHANDLEABLE;
  2026. bad = ctxt->ops->set_cr(ctxt, 0, cr0);
  2027. if (bad)
  2028. return X86EMUL_UNHANDLEABLE;
  2029. if (cr4 & X86_CR4_PCIDE) {
  2030. bad = ctxt->ops->set_cr(ctxt, 4, cr4);
  2031. if (bad)
  2032. return X86EMUL_UNHANDLEABLE;
  2033. }
  2034. return X86EMUL_CONTINUE;
  2035. }
  2036. static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2037. {
  2038. struct desc_struct desc;
  2039. struct desc_ptr dt;
  2040. u16 selector;
  2041. u32 val, cr0, cr4;
  2042. int i;
  2043. cr0 = GET_SMSTATE(u32, smbase, 0x7ffc);
  2044. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u32, smbase, 0x7ff8));
  2045. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7ff4) | X86_EFLAGS_FIXED;
  2046. ctxt->_eip = GET_SMSTATE(u32, smbase, 0x7ff0);
  2047. for (i = 0; i < 8; i++)
  2048. *reg_write(ctxt, i) = GET_SMSTATE(u32, smbase, 0x7fd0 + i * 4);
  2049. val = GET_SMSTATE(u32, smbase, 0x7fcc);
  2050. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2051. val = GET_SMSTATE(u32, smbase, 0x7fc8);
  2052. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2053. selector = GET_SMSTATE(u32, smbase, 0x7fc4);
  2054. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f64));
  2055. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f60));
  2056. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f5c));
  2057. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
  2058. selector = GET_SMSTATE(u32, smbase, 0x7fc0);
  2059. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f80));
  2060. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f7c));
  2061. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f78));
  2062. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
  2063. dt.address = GET_SMSTATE(u32, smbase, 0x7f74);
  2064. dt.size = GET_SMSTATE(u32, smbase, 0x7f70);
  2065. ctxt->ops->set_gdt(ctxt, &dt);
  2066. dt.address = GET_SMSTATE(u32, smbase, 0x7f58);
  2067. dt.size = GET_SMSTATE(u32, smbase, 0x7f54);
  2068. ctxt->ops->set_idt(ctxt, &dt);
  2069. for (i = 0; i < 6; i++) {
  2070. int r = rsm_load_seg_32(ctxt, smbase, i);
  2071. if (r != X86EMUL_CONTINUE)
  2072. return r;
  2073. }
  2074. cr4 = GET_SMSTATE(u32, smbase, 0x7f14);
  2075. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7ef8));
  2076. return rsm_enter_protected_mode(ctxt, cr0, cr4);
  2077. }
  2078. static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2079. {
  2080. struct desc_struct desc;
  2081. struct desc_ptr dt;
  2082. u64 val, cr0, cr4;
  2083. u32 base3;
  2084. u16 selector;
  2085. int i, r;
  2086. for (i = 0; i < 16; i++)
  2087. *reg_write(ctxt, i) = GET_SMSTATE(u64, smbase, 0x7ff8 - i * 8);
  2088. ctxt->_eip = GET_SMSTATE(u64, smbase, 0x7f78);
  2089. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7f70) | X86_EFLAGS_FIXED;
  2090. val = GET_SMSTATE(u32, smbase, 0x7f68);
  2091. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2092. val = GET_SMSTATE(u32, smbase, 0x7f60);
  2093. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2094. cr0 = GET_SMSTATE(u64, smbase, 0x7f58);
  2095. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u64, smbase, 0x7f50));
  2096. cr4 = GET_SMSTATE(u64, smbase, 0x7f48);
  2097. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7f00));
  2098. val = GET_SMSTATE(u64, smbase, 0x7ed0);
  2099. ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
  2100. selector = GET_SMSTATE(u32, smbase, 0x7e90);
  2101. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e92) << 8);
  2102. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e94));
  2103. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e98));
  2104. base3 = GET_SMSTATE(u32, smbase, 0x7e9c);
  2105. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
  2106. dt.size = GET_SMSTATE(u32, smbase, 0x7e84);
  2107. dt.address = GET_SMSTATE(u64, smbase, 0x7e88);
  2108. ctxt->ops->set_idt(ctxt, &dt);
  2109. selector = GET_SMSTATE(u32, smbase, 0x7e70);
  2110. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e72) << 8);
  2111. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e74));
  2112. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e78));
  2113. base3 = GET_SMSTATE(u32, smbase, 0x7e7c);
  2114. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
  2115. dt.size = GET_SMSTATE(u32, smbase, 0x7e64);
  2116. dt.address = GET_SMSTATE(u64, smbase, 0x7e68);
  2117. ctxt->ops->set_gdt(ctxt, &dt);
  2118. r = rsm_enter_protected_mode(ctxt, cr0, cr4);
  2119. if (r != X86EMUL_CONTINUE)
  2120. return r;
  2121. for (i = 0; i < 6; i++) {
  2122. r = rsm_load_seg_64(ctxt, smbase, i);
  2123. if (r != X86EMUL_CONTINUE)
  2124. return r;
  2125. }
  2126. return X86EMUL_CONTINUE;
  2127. }
  2128. static int em_rsm(struct x86_emulate_ctxt *ctxt)
  2129. {
  2130. unsigned long cr0, cr4, efer;
  2131. u64 smbase;
  2132. int ret;
  2133. if ((ctxt->emul_flags & X86EMUL_SMM_MASK) == 0)
  2134. return emulate_ud(ctxt);
  2135. /*
  2136. * Get back to real mode, to prepare a safe state in which to load
  2137. * CR0/CR3/CR4/EFER. It's all a bit more complicated if the vCPU
  2138. * supports long mode.
  2139. */
  2140. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2141. if (emulator_has_longmode(ctxt)) {
  2142. struct desc_struct cs_desc;
  2143. /* Zero CR4.PCIDE before CR0.PG. */
  2144. if (cr4 & X86_CR4_PCIDE) {
  2145. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2146. cr4 &= ~X86_CR4_PCIDE;
  2147. }
  2148. /* A 32-bit code segment is required to clear EFER.LMA. */
  2149. memset(&cs_desc, 0, sizeof(cs_desc));
  2150. cs_desc.type = 0xb;
  2151. cs_desc.s = cs_desc.g = cs_desc.p = 1;
  2152. ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
  2153. }
  2154. /* For the 64-bit case, this will clear EFER.LMA. */
  2155. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2156. if (cr0 & X86_CR0_PE)
  2157. ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
  2158. /* Now clear CR4.PAE (which must be done before clearing EFER.LME). */
  2159. if (cr4 & X86_CR4_PAE)
  2160. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
  2161. /* And finally go back to 32-bit mode. */
  2162. efer = 0;
  2163. ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
  2164. smbase = ctxt->ops->get_smbase(ctxt);
  2165. if (emulator_has_longmode(ctxt))
  2166. ret = rsm_load_state_64(ctxt, smbase + 0x8000);
  2167. else
  2168. ret = rsm_load_state_32(ctxt, smbase + 0x8000);
  2169. if (ret != X86EMUL_CONTINUE) {
  2170. /* FIXME: should triple fault */
  2171. return X86EMUL_UNHANDLEABLE;
  2172. }
  2173. if ((ctxt->emul_flags & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
  2174. ctxt->ops->set_nmi_mask(ctxt, false);
  2175. ctxt->emul_flags &= ~X86EMUL_SMM_INSIDE_NMI_MASK;
  2176. ctxt->emul_flags &= ~X86EMUL_SMM_MASK;
  2177. return X86EMUL_CONTINUE;
  2178. }
  2179. static void
  2180. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  2181. struct desc_struct *cs, struct desc_struct *ss)
  2182. {
  2183. cs->l = 0; /* will be adjusted later */
  2184. set_desc_base(cs, 0); /* flat segment */
  2185. cs->g = 1; /* 4kb granularity */
  2186. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  2187. cs->type = 0x0b; /* Read, Execute, Accessed */
  2188. cs->s = 1;
  2189. cs->dpl = 0; /* will be adjusted later */
  2190. cs->p = 1;
  2191. cs->d = 1;
  2192. cs->avl = 0;
  2193. set_desc_base(ss, 0); /* flat segment */
  2194. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  2195. ss->g = 1; /* 4kb granularity */
  2196. ss->s = 1;
  2197. ss->type = 0x03; /* Read/Write, Accessed */
  2198. ss->d = 1; /* 32bit stack segment */
  2199. ss->dpl = 0;
  2200. ss->p = 1;
  2201. ss->l = 0;
  2202. ss->avl = 0;
  2203. }
  2204. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  2205. {
  2206. u32 eax, ebx, ecx, edx;
  2207. eax = ecx = 0;
  2208. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2209. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  2210. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  2211. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  2212. }
  2213. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  2214. {
  2215. const struct x86_emulate_ops *ops = ctxt->ops;
  2216. u32 eax, ebx, ecx, edx;
  2217. /*
  2218. * syscall should always be enabled in longmode - so only become
  2219. * vendor specific (cpuid) if other modes are active...
  2220. */
  2221. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2222. return true;
  2223. eax = 0x00000000;
  2224. ecx = 0x00000000;
  2225. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2226. /*
  2227. * Intel ("GenuineIntel")
  2228. * remark: Intel CPUs only support "syscall" in 64bit
  2229. * longmode. Also an 64bit guest with a
  2230. * 32bit compat-app running will #UD !! While this
  2231. * behaviour can be fixed (by emulating) into AMD
  2232. * response - CPUs of AMD can't behave like Intel.
  2233. */
  2234. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2235. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2236. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2237. return false;
  2238. /* AMD ("AuthenticAMD") */
  2239. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2240. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2241. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2242. return true;
  2243. /* AMD ("AMDisbetter!") */
  2244. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2245. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2246. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2247. return true;
  2248. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2249. return false;
  2250. }
  2251. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2252. {
  2253. const struct x86_emulate_ops *ops = ctxt->ops;
  2254. struct desc_struct cs, ss;
  2255. u64 msr_data;
  2256. u16 cs_sel, ss_sel;
  2257. u64 efer = 0;
  2258. /* syscall is not available in real mode */
  2259. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2260. ctxt->mode == X86EMUL_MODE_VM86)
  2261. return emulate_ud(ctxt);
  2262. if (!(em_syscall_is_enabled(ctxt)))
  2263. return emulate_ud(ctxt);
  2264. ops->get_msr(ctxt, MSR_EFER, &efer);
  2265. setup_syscalls_segments(ctxt, &cs, &ss);
  2266. if (!(efer & EFER_SCE))
  2267. return emulate_ud(ctxt);
  2268. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2269. msr_data >>= 32;
  2270. cs_sel = (u16)(msr_data & 0xfffc);
  2271. ss_sel = (u16)(msr_data + 8);
  2272. if (efer & EFER_LMA) {
  2273. cs.d = 0;
  2274. cs.l = 1;
  2275. }
  2276. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2277. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2278. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2279. if (efer & EFER_LMA) {
  2280. #ifdef CONFIG_X86_64
  2281. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2282. ops->get_msr(ctxt,
  2283. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2284. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2285. ctxt->_eip = msr_data;
  2286. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2287. ctxt->eflags &= ~msr_data;
  2288. ctxt->eflags |= X86_EFLAGS_FIXED;
  2289. #endif
  2290. } else {
  2291. /* legacy mode */
  2292. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2293. ctxt->_eip = (u32)msr_data;
  2294. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2295. }
  2296. return X86EMUL_CONTINUE;
  2297. }
  2298. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2299. {
  2300. const struct x86_emulate_ops *ops = ctxt->ops;
  2301. struct desc_struct cs, ss;
  2302. u64 msr_data;
  2303. u16 cs_sel, ss_sel;
  2304. u64 efer = 0;
  2305. ops->get_msr(ctxt, MSR_EFER, &efer);
  2306. /* inject #GP if in real mode */
  2307. if (ctxt->mode == X86EMUL_MODE_REAL)
  2308. return emulate_gp(ctxt, 0);
  2309. /*
  2310. * Not recognized on AMD in compat mode (but is recognized in legacy
  2311. * mode).
  2312. */
  2313. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2314. && !vendor_intel(ctxt))
  2315. return emulate_ud(ctxt);
  2316. /* sysenter/sysexit have not been tested in 64bit mode. */
  2317. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2318. return X86EMUL_UNHANDLEABLE;
  2319. setup_syscalls_segments(ctxt, &cs, &ss);
  2320. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2321. if ((msr_data & 0xfffc) == 0x0)
  2322. return emulate_gp(ctxt, 0);
  2323. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2324. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2325. ss_sel = cs_sel + 8;
  2326. if (efer & EFER_LMA) {
  2327. cs.d = 0;
  2328. cs.l = 1;
  2329. }
  2330. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2331. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2332. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2333. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2334. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2335. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2336. (u32)msr_data;
  2337. return X86EMUL_CONTINUE;
  2338. }
  2339. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2340. {
  2341. const struct x86_emulate_ops *ops = ctxt->ops;
  2342. struct desc_struct cs, ss;
  2343. u64 msr_data, rcx, rdx;
  2344. int usermode;
  2345. u16 cs_sel = 0, ss_sel = 0;
  2346. /* inject #GP if in real mode or Virtual 8086 mode */
  2347. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2348. ctxt->mode == X86EMUL_MODE_VM86)
  2349. return emulate_gp(ctxt, 0);
  2350. setup_syscalls_segments(ctxt, &cs, &ss);
  2351. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2352. usermode = X86EMUL_MODE_PROT64;
  2353. else
  2354. usermode = X86EMUL_MODE_PROT32;
  2355. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2356. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2357. cs.dpl = 3;
  2358. ss.dpl = 3;
  2359. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2360. switch (usermode) {
  2361. case X86EMUL_MODE_PROT32:
  2362. cs_sel = (u16)(msr_data + 16);
  2363. if ((msr_data & 0xfffc) == 0x0)
  2364. return emulate_gp(ctxt, 0);
  2365. ss_sel = (u16)(msr_data + 24);
  2366. rcx = (u32)rcx;
  2367. rdx = (u32)rdx;
  2368. break;
  2369. case X86EMUL_MODE_PROT64:
  2370. cs_sel = (u16)(msr_data + 32);
  2371. if (msr_data == 0x0)
  2372. return emulate_gp(ctxt, 0);
  2373. ss_sel = cs_sel + 8;
  2374. cs.d = 0;
  2375. cs.l = 1;
  2376. if (is_noncanonical_address(rcx) ||
  2377. is_noncanonical_address(rdx))
  2378. return emulate_gp(ctxt, 0);
  2379. break;
  2380. }
  2381. cs_sel |= SEGMENT_RPL_MASK;
  2382. ss_sel |= SEGMENT_RPL_MASK;
  2383. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2384. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2385. ctxt->_eip = rdx;
  2386. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2387. return X86EMUL_CONTINUE;
  2388. }
  2389. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2390. {
  2391. int iopl;
  2392. if (ctxt->mode == X86EMUL_MODE_REAL)
  2393. return false;
  2394. if (ctxt->mode == X86EMUL_MODE_VM86)
  2395. return true;
  2396. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2397. return ctxt->ops->cpl(ctxt) > iopl;
  2398. }
  2399. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2400. u16 port, u16 len)
  2401. {
  2402. const struct x86_emulate_ops *ops = ctxt->ops;
  2403. struct desc_struct tr_seg;
  2404. u32 base3;
  2405. int r;
  2406. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2407. unsigned mask = (1 << len) - 1;
  2408. unsigned long base;
  2409. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2410. if (!tr_seg.p)
  2411. return false;
  2412. if (desc_limit_scaled(&tr_seg) < 103)
  2413. return false;
  2414. base = get_desc_base(&tr_seg);
  2415. #ifdef CONFIG_X86_64
  2416. base |= ((u64)base3) << 32;
  2417. #endif
  2418. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2419. if (r != X86EMUL_CONTINUE)
  2420. return false;
  2421. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2422. return false;
  2423. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2424. if (r != X86EMUL_CONTINUE)
  2425. return false;
  2426. if ((perm >> bit_idx) & mask)
  2427. return false;
  2428. return true;
  2429. }
  2430. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2431. u16 port, u16 len)
  2432. {
  2433. if (ctxt->perm_ok)
  2434. return true;
  2435. if (emulator_bad_iopl(ctxt))
  2436. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2437. return false;
  2438. ctxt->perm_ok = true;
  2439. return true;
  2440. }
  2441. static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
  2442. {
  2443. /*
  2444. * Intel CPUs mask the counter and pointers in quite strange
  2445. * manner when ECX is zero due to REP-string optimizations.
  2446. */
  2447. #ifdef CONFIG_X86_64
  2448. if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
  2449. return;
  2450. *reg_write(ctxt, VCPU_REGS_RCX) = 0;
  2451. switch (ctxt->b) {
  2452. case 0xa4: /* movsb */
  2453. case 0xa5: /* movsd/w */
  2454. *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
  2455. /* fall through */
  2456. case 0xaa: /* stosb */
  2457. case 0xab: /* stosd/w */
  2458. *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
  2459. }
  2460. #endif
  2461. }
  2462. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2463. struct tss_segment_16 *tss)
  2464. {
  2465. tss->ip = ctxt->_eip;
  2466. tss->flag = ctxt->eflags;
  2467. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2468. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2469. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2470. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2471. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2472. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2473. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2474. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2475. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2476. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2477. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2478. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2479. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2480. }
  2481. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2482. struct tss_segment_16 *tss)
  2483. {
  2484. int ret;
  2485. u8 cpl;
  2486. ctxt->_eip = tss->ip;
  2487. ctxt->eflags = tss->flag | 2;
  2488. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2489. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2490. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2491. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2492. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2493. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2494. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2495. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2496. /*
  2497. * SDM says that segment selectors are loaded before segment
  2498. * descriptors
  2499. */
  2500. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2501. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2502. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2503. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2504. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2505. cpl = tss->cs & 3;
  2506. /*
  2507. * Now load segment descriptors. If fault happens at this stage
  2508. * it is handled in a context of new task
  2509. */
  2510. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2511. X86_TRANSFER_TASK_SWITCH, NULL);
  2512. if (ret != X86EMUL_CONTINUE)
  2513. return ret;
  2514. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2515. X86_TRANSFER_TASK_SWITCH, NULL);
  2516. if (ret != X86EMUL_CONTINUE)
  2517. return ret;
  2518. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2519. X86_TRANSFER_TASK_SWITCH, NULL);
  2520. if (ret != X86EMUL_CONTINUE)
  2521. return ret;
  2522. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2523. X86_TRANSFER_TASK_SWITCH, NULL);
  2524. if (ret != X86EMUL_CONTINUE)
  2525. return ret;
  2526. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2527. X86_TRANSFER_TASK_SWITCH, NULL);
  2528. if (ret != X86EMUL_CONTINUE)
  2529. return ret;
  2530. return X86EMUL_CONTINUE;
  2531. }
  2532. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2533. u16 tss_selector, u16 old_tss_sel,
  2534. ulong old_tss_base, struct desc_struct *new_desc)
  2535. {
  2536. const struct x86_emulate_ops *ops = ctxt->ops;
  2537. struct tss_segment_16 tss_seg;
  2538. int ret;
  2539. u32 new_tss_base = get_desc_base(new_desc);
  2540. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2541. &ctxt->exception);
  2542. if (ret != X86EMUL_CONTINUE)
  2543. return ret;
  2544. save_state_to_tss16(ctxt, &tss_seg);
  2545. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2546. &ctxt->exception);
  2547. if (ret != X86EMUL_CONTINUE)
  2548. return ret;
  2549. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2550. &ctxt->exception);
  2551. if (ret != X86EMUL_CONTINUE)
  2552. return ret;
  2553. if (old_tss_sel != 0xffff) {
  2554. tss_seg.prev_task_link = old_tss_sel;
  2555. ret = ops->write_std(ctxt, new_tss_base,
  2556. &tss_seg.prev_task_link,
  2557. sizeof tss_seg.prev_task_link,
  2558. &ctxt->exception);
  2559. if (ret != X86EMUL_CONTINUE)
  2560. return ret;
  2561. }
  2562. return load_state_from_tss16(ctxt, &tss_seg);
  2563. }
  2564. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2565. struct tss_segment_32 *tss)
  2566. {
  2567. /* CR3 and ldt selector are not saved intentionally */
  2568. tss->eip = ctxt->_eip;
  2569. tss->eflags = ctxt->eflags;
  2570. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2571. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2572. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2573. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2574. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2575. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2576. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2577. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2578. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2579. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2580. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2581. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2582. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2583. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2584. }
  2585. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2586. struct tss_segment_32 *tss)
  2587. {
  2588. int ret;
  2589. u8 cpl;
  2590. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2591. return emulate_gp(ctxt, 0);
  2592. ctxt->_eip = tss->eip;
  2593. ctxt->eflags = tss->eflags | 2;
  2594. /* General purpose registers */
  2595. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2596. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2597. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2598. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2599. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2600. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2601. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2602. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2603. /*
  2604. * SDM says that segment selectors are loaded before segment
  2605. * descriptors. This is important because CPL checks will
  2606. * use CS.RPL.
  2607. */
  2608. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2609. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2610. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2611. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2612. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2613. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2614. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2615. /*
  2616. * If we're switching between Protected Mode and VM86, we need to make
  2617. * sure to update the mode before loading the segment descriptors so
  2618. * that the selectors are interpreted correctly.
  2619. */
  2620. if (ctxt->eflags & X86_EFLAGS_VM) {
  2621. ctxt->mode = X86EMUL_MODE_VM86;
  2622. cpl = 3;
  2623. } else {
  2624. ctxt->mode = X86EMUL_MODE_PROT32;
  2625. cpl = tss->cs & 3;
  2626. }
  2627. /*
  2628. * Now load segment descriptors. If fault happenes at this stage
  2629. * it is handled in a context of new task
  2630. */
  2631. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2632. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2633. if (ret != X86EMUL_CONTINUE)
  2634. return ret;
  2635. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2636. X86_TRANSFER_TASK_SWITCH, NULL);
  2637. if (ret != X86EMUL_CONTINUE)
  2638. return ret;
  2639. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2640. X86_TRANSFER_TASK_SWITCH, NULL);
  2641. if (ret != X86EMUL_CONTINUE)
  2642. return ret;
  2643. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2644. X86_TRANSFER_TASK_SWITCH, NULL);
  2645. if (ret != X86EMUL_CONTINUE)
  2646. return ret;
  2647. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2648. X86_TRANSFER_TASK_SWITCH, NULL);
  2649. if (ret != X86EMUL_CONTINUE)
  2650. return ret;
  2651. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2652. X86_TRANSFER_TASK_SWITCH, NULL);
  2653. if (ret != X86EMUL_CONTINUE)
  2654. return ret;
  2655. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2656. X86_TRANSFER_TASK_SWITCH, NULL);
  2657. return ret;
  2658. }
  2659. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2660. u16 tss_selector, u16 old_tss_sel,
  2661. ulong old_tss_base, struct desc_struct *new_desc)
  2662. {
  2663. const struct x86_emulate_ops *ops = ctxt->ops;
  2664. struct tss_segment_32 tss_seg;
  2665. int ret;
  2666. u32 new_tss_base = get_desc_base(new_desc);
  2667. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2668. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2669. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2670. &ctxt->exception);
  2671. if (ret != X86EMUL_CONTINUE)
  2672. return ret;
  2673. save_state_to_tss32(ctxt, &tss_seg);
  2674. /* Only GP registers and segment selectors are saved */
  2675. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2676. ldt_sel_offset - eip_offset, &ctxt->exception);
  2677. if (ret != X86EMUL_CONTINUE)
  2678. return ret;
  2679. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2680. &ctxt->exception);
  2681. if (ret != X86EMUL_CONTINUE)
  2682. return ret;
  2683. if (old_tss_sel != 0xffff) {
  2684. tss_seg.prev_task_link = old_tss_sel;
  2685. ret = ops->write_std(ctxt, new_tss_base,
  2686. &tss_seg.prev_task_link,
  2687. sizeof tss_seg.prev_task_link,
  2688. &ctxt->exception);
  2689. if (ret != X86EMUL_CONTINUE)
  2690. return ret;
  2691. }
  2692. return load_state_from_tss32(ctxt, &tss_seg);
  2693. }
  2694. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2695. u16 tss_selector, int idt_index, int reason,
  2696. bool has_error_code, u32 error_code)
  2697. {
  2698. const struct x86_emulate_ops *ops = ctxt->ops;
  2699. struct desc_struct curr_tss_desc, next_tss_desc;
  2700. int ret;
  2701. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2702. ulong old_tss_base =
  2703. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2704. u32 desc_limit;
  2705. ulong desc_addr, dr7;
  2706. /* FIXME: old_tss_base == ~0 ? */
  2707. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2708. if (ret != X86EMUL_CONTINUE)
  2709. return ret;
  2710. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2711. if (ret != X86EMUL_CONTINUE)
  2712. return ret;
  2713. /* FIXME: check that next_tss_desc is tss */
  2714. /*
  2715. * Check privileges. The three cases are task switch caused by...
  2716. *
  2717. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2718. * 2. Exception/IRQ/iret: No check is performed
  2719. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2720. * hardware checks it before exiting.
  2721. */
  2722. if (reason == TASK_SWITCH_GATE) {
  2723. if (idt_index != -1) {
  2724. /* Software interrupts */
  2725. struct desc_struct task_gate_desc;
  2726. int dpl;
  2727. ret = read_interrupt_descriptor(ctxt, idt_index,
  2728. &task_gate_desc);
  2729. if (ret != X86EMUL_CONTINUE)
  2730. return ret;
  2731. dpl = task_gate_desc.dpl;
  2732. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2733. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2734. }
  2735. }
  2736. desc_limit = desc_limit_scaled(&next_tss_desc);
  2737. if (!next_tss_desc.p ||
  2738. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2739. desc_limit < 0x2b)) {
  2740. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2741. }
  2742. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2743. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2744. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2745. }
  2746. if (reason == TASK_SWITCH_IRET)
  2747. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2748. /* set back link to prev task only if NT bit is set in eflags
  2749. note that old_tss_sel is not used after this point */
  2750. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2751. old_tss_sel = 0xffff;
  2752. if (next_tss_desc.type & 8)
  2753. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2754. old_tss_base, &next_tss_desc);
  2755. else
  2756. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2757. old_tss_base, &next_tss_desc);
  2758. if (ret != X86EMUL_CONTINUE)
  2759. return ret;
  2760. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2761. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2762. if (reason != TASK_SWITCH_IRET) {
  2763. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2764. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2765. }
  2766. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2767. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2768. if (has_error_code) {
  2769. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2770. ctxt->lock_prefix = 0;
  2771. ctxt->src.val = (unsigned long) error_code;
  2772. ret = em_push(ctxt);
  2773. }
  2774. ops->get_dr(ctxt, 7, &dr7);
  2775. ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
  2776. return ret;
  2777. }
  2778. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2779. u16 tss_selector, int idt_index, int reason,
  2780. bool has_error_code, u32 error_code)
  2781. {
  2782. int rc;
  2783. invalidate_registers(ctxt);
  2784. ctxt->_eip = ctxt->eip;
  2785. ctxt->dst.type = OP_NONE;
  2786. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2787. has_error_code, error_code);
  2788. if (rc == X86EMUL_CONTINUE) {
  2789. ctxt->eip = ctxt->_eip;
  2790. writeback_registers(ctxt);
  2791. }
  2792. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2793. }
  2794. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2795. struct operand *op)
  2796. {
  2797. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2798. register_address_increment(ctxt, reg, df * op->bytes);
  2799. op->addr.mem.ea = register_address(ctxt, reg);
  2800. }
  2801. static int em_das(struct x86_emulate_ctxt *ctxt)
  2802. {
  2803. u8 al, old_al;
  2804. bool af, cf, old_cf;
  2805. cf = ctxt->eflags & X86_EFLAGS_CF;
  2806. al = ctxt->dst.val;
  2807. old_al = al;
  2808. old_cf = cf;
  2809. cf = false;
  2810. af = ctxt->eflags & X86_EFLAGS_AF;
  2811. if ((al & 0x0f) > 9 || af) {
  2812. al -= 6;
  2813. cf = old_cf | (al >= 250);
  2814. af = true;
  2815. } else {
  2816. af = false;
  2817. }
  2818. if (old_al > 0x99 || old_cf) {
  2819. al -= 0x60;
  2820. cf = true;
  2821. }
  2822. ctxt->dst.val = al;
  2823. /* Set PF, ZF, SF */
  2824. ctxt->src.type = OP_IMM;
  2825. ctxt->src.val = 0;
  2826. ctxt->src.bytes = 1;
  2827. fastop(ctxt, em_or);
  2828. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2829. if (cf)
  2830. ctxt->eflags |= X86_EFLAGS_CF;
  2831. if (af)
  2832. ctxt->eflags |= X86_EFLAGS_AF;
  2833. return X86EMUL_CONTINUE;
  2834. }
  2835. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2836. {
  2837. u8 al, ah;
  2838. if (ctxt->src.val == 0)
  2839. return emulate_de(ctxt);
  2840. al = ctxt->dst.val & 0xff;
  2841. ah = al / ctxt->src.val;
  2842. al %= ctxt->src.val;
  2843. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2844. /* Set PF, ZF, SF */
  2845. ctxt->src.type = OP_IMM;
  2846. ctxt->src.val = 0;
  2847. ctxt->src.bytes = 1;
  2848. fastop(ctxt, em_or);
  2849. return X86EMUL_CONTINUE;
  2850. }
  2851. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2852. {
  2853. u8 al = ctxt->dst.val & 0xff;
  2854. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2855. al = (al + (ah * ctxt->src.val)) & 0xff;
  2856. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2857. /* Set PF, ZF, SF */
  2858. ctxt->src.type = OP_IMM;
  2859. ctxt->src.val = 0;
  2860. ctxt->src.bytes = 1;
  2861. fastop(ctxt, em_or);
  2862. return X86EMUL_CONTINUE;
  2863. }
  2864. static int em_call(struct x86_emulate_ctxt *ctxt)
  2865. {
  2866. int rc;
  2867. long rel = ctxt->src.val;
  2868. ctxt->src.val = (unsigned long)ctxt->_eip;
  2869. rc = jmp_rel(ctxt, rel);
  2870. if (rc != X86EMUL_CONTINUE)
  2871. return rc;
  2872. return em_push(ctxt);
  2873. }
  2874. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2875. {
  2876. u16 sel, old_cs;
  2877. ulong old_eip;
  2878. int rc;
  2879. struct desc_struct old_desc, new_desc;
  2880. const struct x86_emulate_ops *ops = ctxt->ops;
  2881. int cpl = ctxt->ops->cpl(ctxt);
  2882. enum x86emul_mode prev_mode = ctxt->mode;
  2883. old_eip = ctxt->_eip;
  2884. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2885. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2886. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2887. X86_TRANSFER_CALL_JMP, &new_desc);
  2888. if (rc != X86EMUL_CONTINUE)
  2889. return rc;
  2890. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  2891. if (rc != X86EMUL_CONTINUE)
  2892. goto fail;
  2893. ctxt->src.val = old_cs;
  2894. rc = em_push(ctxt);
  2895. if (rc != X86EMUL_CONTINUE)
  2896. goto fail;
  2897. ctxt->src.val = old_eip;
  2898. rc = em_push(ctxt);
  2899. /* If we failed, we tainted the memory, but the very least we should
  2900. restore cs */
  2901. if (rc != X86EMUL_CONTINUE) {
  2902. pr_warn_once("faulting far call emulation tainted memory\n");
  2903. goto fail;
  2904. }
  2905. return rc;
  2906. fail:
  2907. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2908. ctxt->mode = prev_mode;
  2909. return rc;
  2910. }
  2911. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2912. {
  2913. int rc;
  2914. unsigned long eip;
  2915. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2916. if (rc != X86EMUL_CONTINUE)
  2917. return rc;
  2918. rc = assign_eip_near(ctxt, eip);
  2919. if (rc != X86EMUL_CONTINUE)
  2920. return rc;
  2921. rsp_increment(ctxt, ctxt->src.val);
  2922. return X86EMUL_CONTINUE;
  2923. }
  2924. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2925. {
  2926. /* Write back the register source. */
  2927. ctxt->src.val = ctxt->dst.val;
  2928. write_register_operand(&ctxt->src);
  2929. /* Write back the memory destination with implicit LOCK prefix. */
  2930. ctxt->dst.val = ctxt->src.orig_val;
  2931. ctxt->lock_prefix = 1;
  2932. return X86EMUL_CONTINUE;
  2933. }
  2934. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2935. {
  2936. ctxt->dst.val = ctxt->src2.val;
  2937. return fastop(ctxt, em_imul);
  2938. }
  2939. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2940. {
  2941. ctxt->dst.type = OP_REG;
  2942. ctxt->dst.bytes = ctxt->src.bytes;
  2943. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2944. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2945. return X86EMUL_CONTINUE;
  2946. }
  2947. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2948. {
  2949. u64 tsc = 0;
  2950. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2951. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2952. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2953. return X86EMUL_CONTINUE;
  2954. }
  2955. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2956. {
  2957. u64 pmc;
  2958. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2959. return emulate_gp(ctxt, 0);
  2960. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2961. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2962. return X86EMUL_CONTINUE;
  2963. }
  2964. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2965. {
  2966. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2967. return X86EMUL_CONTINUE;
  2968. }
  2969. #define FFL(x) bit(X86_FEATURE_##x)
  2970. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2971. {
  2972. u32 ebx, ecx, edx, eax = 1;
  2973. u16 tmp;
  2974. /*
  2975. * Check MOVBE is set in the guest-visible CPUID leaf.
  2976. */
  2977. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2978. if (!(ecx & FFL(MOVBE)))
  2979. return emulate_ud(ctxt);
  2980. switch (ctxt->op_bytes) {
  2981. case 2:
  2982. /*
  2983. * From MOVBE definition: "...When the operand size is 16 bits,
  2984. * the upper word of the destination register remains unchanged
  2985. * ..."
  2986. *
  2987. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2988. * rules so we have to do the operation almost per hand.
  2989. */
  2990. tmp = (u16)ctxt->src.val;
  2991. ctxt->dst.val &= ~0xffffUL;
  2992. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2993. break;
  2994. case 4:
  2995. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2996. break;
  2997. case 8:
  2998. ctxt->dst.val = swab64(ctxt->src.val);
  2999. break;
  3000. default:
  3001. BUG();
  3002. }
  3003. return X86EMUL_CONTINUE;
  3004. }
  3005. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  3006. {
  3007. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  3008. return emulate_gp(ctxt, 0);
  3009. /* Disable writeback. */
  3010. ctxt->dst.type = OP_NONE;
  3011. return X86EMUL_CONTINUE;
  3012. }
  3013. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  3014. {
  3015. unsigned long val;
  3016. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3017. val = ctxt->src.val & ~0ULL;
  3018. else
  3019. val = ctxt->src.val & ~0U;
  3020. /* #UD condition is already handled. */
  3021. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  3022. return emulate_gp(ctxt, 0);
  3023. /* Disable writeback. */
  3024. ctxt->dst.type = OP_NONE;
  3025. return X86EMUL_CONTINUE;
  3026. }
  3027. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  3028. {
  3029. u64 msr_data;
  3030. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  3031. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  3032. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  3033. return emulate_gp(ctxt, 0);
  3034. return X86EMUL_CONTINUE;
  3035. }
  3036. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  3037. {
  3038. u64 msr_data;
  3039. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  3040. return emulate_gp(ctxt, 0);
  3041. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  3042. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  3043. return X86EMUL_CONTINUE;
  3044. }
  3045. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  3046. {
  3047. if (ctxt->modrm_reg > VCPU_SREG_GS)
  3048. return emulate_ud(ctxt);
  3049. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  3050. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  3051. ctxt->dst.bytes = 2;
  3052. return X86EMUL_CONTINUE;
  3053. }
  3054. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  3055. {
  3056. u16 sel = ctxt->src.val;
  3057. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  3058. return emulate_ud(ctxt);
  3059. if (ctxt->modrm_reg == VCPU_SREG_SS)
  3060. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3061. /* Disable writeback. */
  3062. ctxt->dst.type = OP_NONE;
  3063. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  3064. }
  3065. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  3066. {
  3067. u16 sel = ctxt->src.val;
  3068. /* Disable writeback. */
  3069. ctxt->dst.type = OP_NONE;
  3070. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  3071. }
  3072. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  3073. {
  3074. u16 sel = ctxt->src.val;
  3075. /* Disable writeback. */
  3076. ctxt->dst.type = OP_NONE;
  3077. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  3078. }
  3079. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  3080. {
  3081. int rc;
  3082. ulong linear;
  3083. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  3084. if (rc == X86EMUL_CONTINUE)
  3085. ctxt->ops->invlpg(ctxt, linear);
  3086. /* Disable writeback. */
  3087. ctxt->dst.type = OP_NONE;
  3088. return X86EMUL_CONTINUE;
  3089. }
  3090. static int em_clts(struct x86_emulate_ctxt *ctxt)
  3091. {
  3092. ulong cr0;
  3093. cr0 = ctxt->ops->get_cr(ctxt, 0);
  3094. cr0 &= ~X86_CR0_TS;
  3095. ctxt->ops->set_cr(ctxt, 0, cr0);
  3096. return X86EMUL_CONTINUE;
  3097. }
  3098. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  3099. {
  3100. int rc = ctxt->ops->fix_hypercall(ctxt);
  3101. if (rc != X86EMUL_CONTINUE)
  3102. return rc;
  3103. /* Let the processor re-execute the fixed hypercall */
  3104. ctxt->_eip = ctxt->eip;
  3105. /* Disable writeback. */
  3106. ctxt->dst.type = OP_NONE;
  3107. return X86EMUL_CONTINUE;
  3108. }
  3109. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  3110. void (*get)(struct x86_emulate_ctxt *ctxt,
  3111. struct desc_ptr *ptr))
  3112. {
  3113. struct desc_ptr desc_ptr;
  3114. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3115. ctxt->op_bytes = 8;
  3116. get(ctxt, &desc_ptr);
  3117. if (ctxt->op_bytes == 2) {
  3118. ctxt->op_bytes = 4;
  3119. desc_ptr.address &= 0x00ffffff;
  3120. }
  3121. /* Disable writeback. */
  3122. ctxt->dst.type = OP_NONE;
  3123. return segmented_write(ctxt, ctxt->dst.addr.mem,
  3124. &desc_ptr, 2 + ctxt->op_bytes);
  3125. }
  3126. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  3127. {
  3128. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  3129. }
  3130. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  3131. {
  3132. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  3133. }
  3134. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  3135. {
  3136. struct desc_ptr desc_ptr;
  3137. int rc;
  3138. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3139. ctxt->op_bytes = 8;
  3140. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  3141. &desc_ptr.size, &desc_ptr.address,
  3142. ctxt->op_bytes);
  3143. if (rc != X86EMUL_CONTINUE)
  3144. return rc;
  3145. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  3146. is_noncanonical_address(desc_ptr.address))
  3147. return emulate_gp(ctxt, 0);
  3148. if (lgdt)
  3149. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3150. else
  3151. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3152. /* Disable writeback. */
  3153. ctxt->dst.type = OP_NONE;
  3154. return X86EMUL_CONTINUE;
  3155. }
  3156. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  3157. {
  3158. return em_lgdt_lidt(ctxt, true);
  3159. }
  3160. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  3161. {
  3162. return em_lgdt_lidt(ctxt, false);
  3163. }
  3164. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  3165. {
  3166. if (ctxt->dst.type == OP_MEM)
  3167. ctxt->dst.bytes = 2;
  3168. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  3169. return X86EMUL_CONTINUE;
  3170. }
  3171. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  3172. {
  3173. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  3174. | (ctxt->src.val & 0x0f));
  3175. ctxt->dst.type = OP_NONE;
  3176. return X86EMUL_CONTINUE;
  3177. }
  3178. static int em_loop(struct x86_emulate_ctxt *ctxt)
  3179. {
  3180. int rc = X86EMUL_CONTINUE;
  3181. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  3182. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  3183. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  3184. rc = jmp_rel(ctxt, ctxt->src.val);
  3185. return rc;
  3186. }
  3187. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  3188. {
  3189. int rc = X86EMUL_CONTINUE;
  3190. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  3191. rc = jmp_rel(ctxt, ctxt->src.val);
  3192. return rc;
  3193. }
  3194. static int em_in(struct x86_emulate_ctxt *ctxt)
  3195. {
  3196. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3197. &ctxt->dst.val))
  3198. return X86EMUL_IO_NEEDED;
  3199. return X86EMUL_CONTINUE;
  3200. }
  3201. static int em_out(struct x86_emulate_ctxt *ctxt)
  3202. {
  3203. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3204. &ctxt->src.val, 1);
  3205. /* Disable writeback. */
  3206. ctxt->dst.type = OP_NONE;
  3207. return X86EMUL_CONTINUE;
  3208. }
  3209. static int em_cli(struct x86_emulate_ctxt *ctxt)
  3210. {
  3211. if (emulator_bad_iopl(ctxt))
  3212. return emulate_gp(ctxt, 0);
  3213. ctxt->eflags &= ~X86_EFLAGS_IF;
  3214. return X86EMUL_CONTINUE;
  3215. }
  3216. static int em_sti(struct x86_emulate_ctxt *ctxt)
  3217. {
  3218. if (emulator_bad_iopl(ctxt))
  3219. return emulate_gp(ctxt, 0);
  3220. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3221. ctxt->eflags |= X86_EFLAGS_IF;
  3222. return X86EMUL_CONTINUE;
  3223. }
  3224. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  3225. {
  3226. u32 eax, ebx, ecx, edx;
  3227. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3228. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3229. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3230. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  3231. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  3232. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  3233. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  3234. return X86EMUL_CONTINUE;
  3235. }
  3236. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  3237. {
  3238. u32 flags;
  3239. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  3240. X86_EFLAGS_SF;
  3241. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  3242. ctxt->eflags &= ~0xffUL;
  3243. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3244. return X86EMUL_CONTINUE;
  3245. }
  3246. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3247. {
  3248. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3249. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3250. return X86EMUL_CONTINUE;
  3251. }
  3252. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3253. {
  3254. switch (ctxt->op_bytes) {
  3255. #ifdef CONFIG_X86_64
  3256. case 8:
  3257. asm("bswap %0" : "+r"(ctxt->dst.val));
  3258. break;
  3259. #endif
  3260. default:
  3261. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3262. break;
  3263. }
  3264. return X86EMUL_CONTINUE;
  3265. }
  3266. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3267. {
  3268. /* emulating clflush regardless of cpuid */
  3269. return X86EMUL_CONTINUE;
  3270. }
  3271. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3272. {
  3273. ctxt->dst.val = (s32) ctxt->src.val;
  3274. return X86EMUL_CONTINUE;
  3275. }
  3276. static bool valid_cr(int nr)
  3277. {
  3278. switch (nr) {
  3279. case 0:
  3280. case 2 ... 4:
  3281. case 8:
  3282. return true;
  3283. default:
  3284. return false;
  3285. }
  3286. }
  3287. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  3288. {
  3289. if (!valid_cr(ctxt->modrm_reg))
  3290. return emulate_ud(ctxt);
  3291. return X86EMUL_CONTINUE;
  3292. }
  3293. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3294. {
  3295. u64 new_val = ctxt->src.val64;
  3296. int cr = ctxt->modrm_reg;
  3297. u64 efer = 0;
  3298. static u64 cr_reserved_bits[] = {
  3299. 0xffffffff00000000ULL,
  3300. 0, 0, 0, /* CR3 checked later */
  3301. CR4_RESERVED_BITS,
  3302. 0, 0, 0,
  3303. CR8_RESERVED_BITS,
  3304. };
  3305. if (!valid_cr(cr))
  3306. return emulate_ud(ctxt);
  3307. if (new_val & cr_reserved_bits[cr])
  3308. return emulate_gp(ctxt, 0);
  3309. switch (cr) {
  3310. case 0: {
  3311. u64 cr4;
  3312. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3313. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3314. return emulate_gp(ctxt, 0);
  3315. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3316. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3317. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3318. !(cr4 & X86_CR4_PAE))
  3319. return emulate_gp(ctxt, 0);
  3320. break;
  3321. }
  3322. case 3: {
  3323. u64 rsvd = 0;
  3324. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3325. if (efer & EFER_LMA)
  3326. rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
  3327. if (new_val & rsvd)
  3328. return emulate_gp(ctxt, 0);
  3329. break;
  3330. }
  3331. case 4: {
  3332. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3333. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3334. return emulate_gp(ctxt, 0);
  3335. break;
  3336. }
  3337. }
  3338. return X86EMUL_CONTINUE;
  3339. }
  3340. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3341. {
  3342. unsigned long dr7;
  3343. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3344. /* Check if DR7.Global_Enable is set */
  3345. return dr7 & (1 << 13);
  3346. }
  3347. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3348. {
  3349. int dr = ctxt->modrm_reg;
  3350. u64 cr4;
  3351. if (dr > 7)
  3352. return emulate_ud(ctxt);
  3353. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3354. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3355. return emulate_ud(ctxt);
  3356. if (check_dr7_gd(ctxt)) {
  3357. ulong dr6;
  3358. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3359. dr6 &= ~15;
  3360. dr6 |= DR6_BD | DR6_RTM;
  3361. ctxt->ops->set_dr(ctxt, 6, dr6);
  3362. return emulate_db(ctxt);
  3363. }
  3364. return X86EMUL_CONTINUE;
  3365. }
  3366. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3367. {
  3368. u64 new_val = ctxt->src.val64;
  3369. int dr = ctxt->modrm_reg;
  3370. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3371. return emulate_gp(ctxt, 0);
  3372. return check_dr_read(ctxt);
  3373. }
  3374. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3375. {
  3376. u64 efer;
  3377. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3378. if (!(efer & EFER_SVME))
  3379. return emulate_ud(ctxt);
  3380. return X86EMUL_CONTINUE;
  3381. }
  3382. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3383. {
  3384. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3385. /* Valid physical address? */
  3386. if (rax & 0xffff000000000000ULL)
  3387. return emulate_gp(ctxt, 0);
  3388. return check_svme(ctxt);
  3389. }
  3390. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3391. {
  3392. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3393. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3394. return emulate_ud(ctxt);
  3395. return X86EMUL_CONTINUE;
  3396. }
  3397. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3398. {
  3399. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3400. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3401. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3402. ctxt->ops->check_pmc(ctxt, rcx))
  3403. return emulate_gp(ctxt, 0);
  3404. return X86EMUL_CONTINUE;
  3405. }
  3406. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3407. {
  3408. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3409. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3410. return emulate_gp(ctxt, 0);
  3411. return X86EMUL_CONTINUE;
  3412. }
  3413. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3414. {
  3415. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3416. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3417. return emulate_gp(ctxt, 0);
  3418. return X86EMUL_CONTINUE;
  3419. }
  3420. #define D(_y) { .flags = (_y) }
  3421. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3422. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3423. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3424. #define N D(NotImpl)
  3425. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3426. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3427. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3428. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3429. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3430. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3431. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3432. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3433. #define II(_f, _e, _i) \
  3434. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3435. #define IIP(_f, _e, _i, _p) \
  3436. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3437. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3438. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3439. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3440. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3441. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3442. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3443. #define I2bvIP(_f, _e, _i, _p) \
  3444. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3445. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3446. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3447. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3448. static const struct opcode group7_rm0[] = {
  3449. N,
  3450. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3451. N, N, N, N, N, N,
  3452. };
  3453. static const struct opcode group7_rm1[] = {
  3454. DI(SrcNone | Priv, monitor),
  3455. DI(SrcNone | Priv, mwait),
  3456. N, N, N, N, N, N,
  3457. };
  3458. static const struct opcode group7_rm3[] = {
  3459. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3460. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3461. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3462. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3463. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3464. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3465. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3466. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3467. };
  3468. static const struct opcode group7_rm7[] = {
  3469. N,
  3470. DIP(SrcNone, rdtscp, check_rdtsc),
  3471. N, N, N, N, N, N,
  3472. };
  3473. static const struct opcode group1[] = {
  3474. F(Lock, em_add),
  3475. F(Lock | PageTable, em_or),
  3476. F(Lock, em_adc),
  3477. F(Lock, em_sbb),
  3478. F(Lock | PageTable, em_and),
  3479. F(Lock, em_sub),
  3480. F(Lock, em_xor),
  3481. F(NoWrite, em_cmp),
  3482. };
  3483. static const struct opcode group1A[] = {
  3484. I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
  3485. };
  3486. static const struct opcode group2[] = {
  3487. F(DstMem | ModRM, em_rol),
  3488. F(DstMem | ModRM, em_ror),
  3489. F(DstMem | ModRM, em_rcl),
  3490. F(DstMem | ModRM, em_rcr),
  3491. F(DstMem | ModRM, em_shl),
  3492. F(DstMem | ModRM, em_shr),
  3493. F(DstMem | ModRM, em_shl),
  3494. F(DstMem | ModRM, em_sar),
  3495. };
  3496. static const struct opcode group3[] = {
  3497. F(DstMem | SrcImm | NoWrite, em_test),
  3498. F(DstMem | SrcImm | NoWrite, em_test),
  3499. F(DstMem | SrcNone | Lock, em_not),
  3500. F(DstMem | SrcNone | Lock, em_neg),
  3501. F(DstXacc | Src2Mem, em_mul_ex),
  3502. F(DstXacc | Src2Mem, em_imul_ex),
  3503. F(DstXacc | Src2Mem, em_div_ex),
  3504. F(DstXacc | Src2Mem, em_idiv_ex),
  3505. };
  3506. static const struct opcode group4[] = {
  3507. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3508. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3509. N, N, N, N, N, N,
  3510. };
  3511. static const struct opcode group5[] = {
  3512. F(DstMem | SrcNone | Lock, em_inc),
  3513. F(DstMem | SrcNone | Lock, em_dec),
  3514. I(SrcMem | NearBranch, em_call_near_abs),
  3515. I(SrcMemFAddr | ImplicitOps, em_call_far),
  3516. I(SrcMem | NearBranch, em_jmp_abs),
  3517. I(SrcMemFAddr | ImplicitOps, em_jmp_far),
  3518. I(SrcMem | Stack, em_push), D(Undefined),
  3519. };
  3520. static const struct opcode group6[] = {
  3521. DI(Prot | DstMem, sldt),
  3522. DI(Prot | DstMem, str),
  3523. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3524. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3525. N, N, N, N,
  3526. };
  3527. static const struct group_dual group7 = { {
  3528. II(Mov | DstMem, em_sgdt, sgdt),
  3529. II(Mov | DstMem, em_sidt, sidt),
  3530. II(SrcMem | Priv, em_lgdt, lgdt),
  3531. II(SrcMem | Priv, em_lidt, lidt),
  3532. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3533. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3534. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3535. }, {
  3536. EXT(0, group7_rm0),
  3537. EXT(0, group7_rm1),
  3538. N, EXT(0, group7_rm3),
  3539. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3540. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3541. EXT(0, group7_rm7),
  3542. } };
  3543. static const struct opcode group8[] = {
  3544. N, N, N, N,
  3545. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3546. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3547. F(DstMem | SrcImmByte | Lock, em_btr),
  3548. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3549. };
  3550. static const struct group_dual group9 = { {
  3551. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3552. }, {
  3553. N, N, N, N, N, N, N, N,
  3554. } };
  3555. static const struct opcode group11[] = {
  3556. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3557. X7(D(Undefined)),
  3558. };
  3559. static const struct gprefix pfx_0f_ae_7 = {
  3560. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3561. };
  3562. static const struct group_dual group15 = { {
  3563. N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3564. }, {
  3565. N, N, N, N, N, N, N, N,
  3566. } };
  3567. static const struct gprefix pfx_0f_6f_0f_7f = {
  3568. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3569. };
  3570. static const struct instr_dual instr_dual_0f_2b = {
  3571. I(0, em_mov), N
  3572. };
  3573. static const struct gprefix pfx_0f_2b = {
  3574. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3575. };
  3576. static const struct gprefix pfx_0f_28_0f_29 = {
  3577. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3578. };
  3579. static const struct gprefix pfx_0f_e7 = {
  3580. N, I(Sse, em_mov), N, N,
  3581. };
  3582. static const struct escape escape_d9 = { {
  3583. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3584. }, {
  3585. /* 0xC0 - 0xC7 */
  3586. N, N, N, N, N, N, N, N,
  3587. /* 0xC8 - 0xCF */
  3588. N, N, N, N, N, N, N, N,
  3589. /* 0xD0 - 0xC7 */
  3590. N, N, N, N, N, N, N, N,
  3591. /* 0xD8 - 0xDF */
  3592. N, N, N, N, N, N, N, N,
  3593. /* 0xE0 - 0xE7 */
  3594. N, N, N, N, N, N, N, N,
  3595. /* 0xE8 - 0xEF */
  3596. N, N, N, N, N, N, N, N,
  3597. /* 0xF0 - 0xF7 */
  3598. N, N, N, N, N, N, N, N,
  3599. /* 0xF8 - 0xFF */
  3600. N, N, N, N, N, N, N, N,
  3601. } };
  3602. static const struct escape escape_db = { {
  3603. N, N, N, N, N, N, N, N,
  3604. }, {
  3605. /* 0xC0 - 0xC7 */
  3606. N, N, N, N, N, N, N, N,
  3607. /* 0xC8 - 0xCF */
  3608. N, N, N, N, N, N, N, N,
  3609. /* 0xD0 - 0xC7 */
  3610. N, N, N, N, N, N, N, N,
  3611. /* 0xD8 - 0xDF */
  3612. N, N, N, N, N, N, N, N,
  3613. /* 0xE0 - 0xE7 */
  3614. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3615. /* 0xE8 - 0xEF */
  3616. N, N, N, N, N, N, N, N,
  3617. /* 0xF0 - 0xF7 */
  3618. N, N, N, N, N, N, N, N,
  3619. /* 0xF8 - 0xFF */
  3620. N, N, N, N, N, N, N, N,
  3621. } };
  3622. static const struct escape escape_dd = { {
  3623. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3624. }, {
  3625. /* 0xC0 - 0xC7 */
  3626. N, N, N, N, N, N, N, N,
  3627. /* 0xC8 - 0xCF */
  3628. N, N, N, N, N, N, N, N,
  3629. /* 0xD0 - 0xC7 */
  3630. N, N, N, N, N, N, N, N,
  3631. /* 0xD8 - 0xDF */
  3632. N, N, N, N, N, N, N, N,
  3633. /* 0xE0 - 0xE7 */
  3634. N, N, N, N, N, N, N, N,
  3635. /* 0xE8 - 0xEF */
  3636. N, N, N, N, N, N, N, N,
  3637. /* 0xF0 - 0xF7 */
  3638. N, N, N, N, N, N, N, N,
  3639. /* 0xF8 - 0xFF */
  3640. N, N, N, N, N, N, N, N,
  3641. } };
  3642. static const struct instr_dual instr_dual_0f_c3 = {
  3643. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3644. };
  3645. static const struct mode_dual mode_dual_63 = {
  3646. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3647. };
  3648. static const struct opcode opcode_table[256] = {
  3649. /* 0x00 - 0x07 */
  3650. F6ALU(Lock, em_add),
  3651. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3652. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3653. /* 0x08 - 0x0F */
  3654. F6ALU(Lock | PageTable, em_or),
  3655. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3656. N,
  3657. /* 0x10 - 0x17 */
  3658. F6ALU(Lock, em_adc),
  3659. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3660. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3661. /* 0x18 - 0x1F */
  3662. F6ALU(Lock, em_sbb),
  3663. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3664. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3665. /* 0x20 - 0x27 */
  3666. F6ALU(Lock | PageTable, em_and), N, N,
  3667. /* 0x28 - 0x2F */
  3668. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3669. /* 0x30 - 0x37 */
  3670. F6ALU(Lock, em_xor), N, N,
  3671. /* 0x38 - 0x3F */
  3672. F6ALU(NoWrite, em_cmp), N, N,
  3673. /* 0x40 - 0x4F */
  3674. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3675. /* 0x50 - 0x57 */
  3676. X8(I(SrcReg | Stack, em_push)),
  3677. /* 0x58 - 0x5F */
  3678. X8(I(DstReg | Stack, em_pop)),
  3679. /* 0x60 - 0x67 */
  3680. I(ImplicitOps | Stack | No64, em_pusha),
  3681. I(ImplicitOps | Stack | No64, em_popa),
  3682. N, MD(ModRM, &mode_dual_63),
  3683. N, N, N, N,
  3684. /* 0x68 - 0x6F */
  3685. I(SrcImm | Mov | Stack, em_push),
  3686. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3687. I(SrcImmByte | Mov | Stack, em_push),
  3688. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3689. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3690. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3691. /* 0x70 - 0x7F */
  3692. X16(D(SrcImmByte | NearBranch)),
  3693. /* 0x80 - 0x87 */
  3694. G(ByteOp | DstMem | SrcImm, group1),
  3695. G(DstMem | SrcImm, group1),
  3696. G(ByteOp | DstMem | SrcImm | No64, group1),
  3697. G(DstMem | SrcImmByte, group1),
  3698. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3699. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3700. /* 0x88 - 0x8F */
  3701. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3702. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3703. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3704. D(ModRM | SrcMem | NoAccess | DstReg),
  3705. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3706. G(0, group1A),
  3707. /* 0x90 - 0x97 */
  3708. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3709. /* 0x98 - 0x9F */
  3710. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3711. I(SrcImmFAddr | No64, em_call_far), N,
  3712. II(ImplicitOps | Stack, em_pushf, pushf),
  3713. II(ImplicitOps | Stack, em_popf, popf),
  3714. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3715. /* 0xA0 - 0xA7 */
  3716. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3717. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3718. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3719. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
  3720. /* 0xA8 - 0xAF */
  3721. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3722. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3723. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3724. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3725. /* 0xB0 - 0xB7 */
  3726. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3727. /* 0xB8 - 0xBF */
  3728. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3729. /* 0xC0 - 0xC7 */
  3730. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3731. I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
  3732. I(ImplicitOps | NearBranch, em_ret),
  3733. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3734. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3735. G(ByteOp, group11), G(0, group11),
  3736. /* 0xC8 - 0xCF */
  3737. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3738. I(ImplicitOps | SrcImmU16, em_ret_far_imm),
  3739. I(ImplicitOps, em_ret_far),
  3740. D(ImplicitOps), DI(SrcImmByte, intn),
  3741. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3742. /* 0xD0 - 0xD7 */
  3743. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3744. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3745. I(DstAcc | SrcImmUByte | No64, em_aam),
  3746. I(DstAcc | SrcImmUByte | No64, em_aad),
  3747. F(DstAcc | ByteOp | No64, em_salc),
  3748. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3749. /* 0xD8 - 0xDF */
  3750. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3751. /* 0xE0 - 0xE7 */
  3752. X3(I(SrcImmByte | NearBranch, em_loop)),
  3753. I(SrcImmByte | NearBranch, em_jcxz),
  3754. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3755. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3756. /* 0xE8 - 0xEF */
  3757. I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
  3758. I(SrcImmFAddr | No64, em_jmp_far),
  3759. D(SrcImmByte | ImplicitOps | NearBranch),
  3760. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3761. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3762. /* 0xF0 - 0xF7 */
  3763. N, DI(ImplicitOps, icebp), N, N,
  3764. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3765. G(ByteOp, group3), G(0, group3),
  3766. /* 0xF8 - 0xFF */
  3767. D(ImplicitOps), D(ImplicitOps),
  3768. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3769. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3770. };
  3771. static const struct opcode twobyte_table[256] = {
  3772. /* 0x00 - 0x0F */
  3773. G(0, group6), GD(0, &group7), N, N,
  3774. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3775. II(ImplicitOps | Priv, em_clts, clts), N,
  3776. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3777. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3778. /* 0x10 - 0x1F */
  3779. N, N, N, N, N, N, N, N,
  3780. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3781. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3782. /* 0x20 - 0x2F */
  3783. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3784. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3785. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3786. check_cr_write),
  3787. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3788. check_dr_write),
  3789. N, N, N, N,
  3790. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3791. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3792. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3793. N, N, N, N,
  3794. /* 0x30 - 0x3F */
  3795. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3796. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3797. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3798. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3799. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3800. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3801. N, N,
  3802. N, N, N, N, N, N, N, N,
  3803. /* 0x40 - 0x4F */
  3804. X16(D(DstReg | SrcMem | ModRM)),
  3805. /* 0x50 - 0x5F */
  3806. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3807. /* 0x60 - 0x6F */
  3808. N, N, N, N,
  3809. N, N, N, N,
  3810. N, N, N, N,
  3811. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3812. /* 0x70 - 0x7F */
  3813. N, N, N, N,
  3814. N, N, N, N,
  3815. N, N, N, N,
  3816. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3817. /* 0x80 - 0x8F */
  3818. X16(D(SrcImm | NearBranch)),
  3819. /* 0x90 - 0x9F */
  3820. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3821. /* 0xA0 - 0xA7 */
  3822. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3823. II(ImplicitOps, em_cpuid, cpuid),
  3824. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3825. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3826. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3827. /* 0xA8 - 0xAF */
  3828. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3829. II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
  3830. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3831. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3832. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3833. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3834. /* 0xB0 - 0xB7 */
  3835. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  3836. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3837. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3838. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3839. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3840. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3841. /* 0xB8 - 0xBF */
  3842. N, N,
  3843. G(BitOp, group8),
  3844. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3845. I(DstReg | SrcMem | ModRM, em_bsf_c),
  3846. I(DstReg | SrcMem | ModRM, em_bsr_c),
  3847. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3848. /* 0xC0 - 0xC7 */
  3849. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3850. N, ID(0, &instr_dual_0f_c3),
  3851. N, N, N, GD(0, &group9),
  3852. /* 0xC8 - 0xCF */
  3853. X8(I(DstReg, em_bswap)),
  3854. /* 0xD0 - 0xDF */
  3855. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3856. /* 0xE0 - 0xEF */
  3857. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  3858. N, N, N, N, N, N, N, N,
  3859. /* 0xF0 - 0xFF */
  3860. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3861. };
  3862. static const struct instr_dual instr_dual_0f_38_f0 = {
  3863. I(DstReg | SrcMem | Mov, em_movbe), N
  3864. };
  3865. static const struct instr_dual instr_dual_0f_38_f1 = {
  3866. I(DstMem | SrcReg | Mov, em_movbe), N
  3867. };
  3868. static const struct gprefix three_byte_0f_38_f0 = {
  3869. ID(0, &instr_dual_0f_38_f0), N, N, N
  3870. };
  3871. static const struct gprefix three_byte_0f_38_f1 = {
  3872. ID(0, &instr_dual_0f_38_f1), N, N, N
  3873. };
  3874. /*
  3875. * Insns below are selected by the prefix which indexed by the third opcode
  3876. * byte.
  3877. */
  3878. static const struct opcode opcode_map_0f_38[256] = {
  3879. /* 0x00 - 0x7f */
  3880. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3881. /* 0x80 - 0xef */
  3882. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3883. /* 0xf0 - 0xf1 */
  3884. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  3885. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  3886. /* 0xf2 - 0xff */
  3887. N, N, X4(N), X8(N)
  3888. };
  3889. #undef D
  3890. #undef N
  3891. #undef G
  3892. #undef GD
  3893. #undef I
  3894. #undef GP
  3895. #undef EXT
  3896. #undef MD
  3897. #undef ID
  3898. #undef D2bv
  3899. #undef D2bvIP
  3900. #undef I2bv
  3901. #undef I2bvIP
  3902. #undef I6ALU
  3903. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3904. {
  3905. unsigned size;
  3906. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3907. if (size == 8)
  3908. size = 4;
  3909. return size;
  3910. }
  3911. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3912. unsigned size, bool sign_extension)
  3913. {
  3914. int rc = X86EMUL_CONTINUE;
  3915. op->type = OP_IMM;
  3916. op->bytes = size;
  3917. op->addr.mem.ea = ctxt->_eip;
  3918. /* NB. Immediates are sign-extended as necessary. */
  3919. switch (op->bytes) {
  3920. case 1:
  3921. op->val = insn_fetch(s8, ctxt);
  3922. break;
  3923. case 2:
  3924. op->val = insn_fetch(s16, ctxt);
  3925. break;
  3926. case 4:
  3927. op->val = insn_fetch(s32, ctxt);
  3928. break;
  3929. case 8:
  3930. op->val = insn_fetch(s64, ctxt);
  3931. break;
  3932. }
  3933. if (!sign_extension) {
  3934. switch (op->bytes) {
  3935. case 1:
  3936. op->val &= 0xff;
  3937. break;
  3938. case 2:
  3939. op->val &= 0xffff;
  3940. break;
  3941. case 4:
  3942. op->val &= 0xffffffff;
  3943. break;
  3944. }
  3945. }
  3946. done:
  3947. return rc;
  3948. }
  3949. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3950. unsigned d)
  3951. {
  3952. int rc = X86EMUL_CONTINUE;
  3953. switch (d) {
  3954. case OpReg:
  3955. decode_register_operand(ctxt, op);
  3956. break;
  3957. case OpImmUByte:
  3958. rc = decode_imm(ctxt, op, 1, false);
  3959. break;
  3960. case OpMem:
  3961. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3962. mem_common:
  3963. *op = ctxt->memop;
  3964. ctxt->memopp = op;
  3965. if (ctxt->d & BitOp)
  3966. fetch_bit_operand(ctxt);
  3967. op->orig_val = op->val;
  3968. break;
  3969. case OpMem64:
  3970. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3971. goto mem_common;
  3972. case OpAcc:
  3973. op->type = OP_REG;
  3974. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3975. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3976. fetch_register_operand(op);
  3977. op->orig_val = op->val;
  3978. break;
  3979. case OpAccLo:
  3980. op->type = OP_REG;
  3981. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3982. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3983. fetch_register_operand(op);
  3984. op->orig_val = op->val;
  3985. break;
  3986. case OpAccHi:
  3987. if (ctxt->d & ByteOp) {
  3988. op->type = OP_NONE;
  3989. break;
  3990. }
  3991. op->type = OP_REG;
  3992. op->bytes = ctxt->op_bytes;
  3993. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3994. fetch_register_operand(op);
  3995. op->orig_val = op->val;
  3996. break;
  3997. case OpDI:
  3998. op->type = OP_MEM;
  3999. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4000. op->addr.mem.ea =
  4001. register_address(ctxt, VCPU_REGS_RDI);
  4002. op->addr.mem.seg = VCPU_SREG_ES;
  4003. op->val = 0;
  4004. op->count = 1;
  4005. break;
  4006. case OpDX:
  4007. op->type = OP_REG;
  4008. op->bytes = 2;
  4009. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4010. fetch_register_operand(op);
  4011. break;
  4012. case OpCL:
  4013. op->type = OP_IMM;
  4014. op->bytes = 1;
  4015. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  4016. break;
  4017. case OpImmByte:
  4018. rc = decode_imm(ctxt, op, 1, true);
  4019. break;
  4020. case OpOne:
  4021. op->type = OP_IMM;
  4022. op->bytes = 1;
  4023. op->val = 1;
  4024. break;
  4025. case OpImm:
  4026. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  4027. break;
  4028. case OpImm64:
  4029. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  4030. break;
  4031. case OpMem8:
  4032. ctxt->memop.bytes = 1;
  4033. if (ctxt->memop.type == OP_REG) {
  4034. ctxt->memop.addr.reg = decode_register(ctxt,
  4035. ctxt->modrm_rm, true);
  4036. fetch_register_operand(&ctxt->memop);
  4037. }
  4038. goto mem_common;
  4039. case OpMem16:
  4040. ctxt->memop.bytes = 2;
  4041. goto mem_common;
  4042. case OpMem32:
  4043. ctxt->memop.bytes = 4;
  4044. goto mem_common;
  4045. case OpImmU16:
  4046. rc = decode_imm(ctxt, op, 2, false);
  4047. break;
  4048. case OpImmU:
  4049. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  4050. break;
  4051. case OpSI:
  4052. op->type = OP_MEM;
  4053. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4054. op->addr.mem.ea =
  4055. register_address(ctxt, VCPU_REGS_RSI);
  4056. op->addr.mem.seg = ctxt->seg_override;
  4057. op->val = 0;
  4058. op->count = 1;
  4059. break;
  4060. case OpXLat:
  4061. op->type = OP_MEM;
  4062. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4063. op->addr.mem.ea =
  4064. address_mask(ctxt,
  4065. reg_read(ctxt, VCPU_REGS_RBX) +
  4066. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  4067. op->addr.mem.seg = ctxt->seg_override;
  4068. op->val = 0;
  4069. break;
  4070. case OpImmFAddr:
  4071. op->type = OP_IMM;
  4072. op->addr.mem.ea = ctxt->_eip;
  4073. op->bytes = ctxt->op_bytes + 2;
  4074. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  4075. break;
  4076. case OpMemFAddr:
  4077. ctxt->memop.bytes = ctxt->op_bytes + 2;
  4078. goto mem_common;
  4079. case OpES:
  4080. op->type = OP_IMM;
  4081. op->val = VCPU_SREG_ES;
  4082. break;
  4083. case OpCS:
  4084. op->type = OP_IMM;
  4085. op->val = VCPU_SREG_CS;
  4086. break;
  4087. case OpSS:
  4088. op->type = OP_IMM;
  4089. op->val = VCPU_SREG_SS;
  4090. break;
  4091. case OpDS:
  4092. op->type = OP_IMM;
  4093. op->val = VCPU_SREG_DS;
  4094. break;
  4095. case OpFS:
  4096. op->type = OP_IMM;
  4097. op->val = VCPU_SREG_FS;
  4098. break;
  4099. case OpGS:
  4100. op->type = OP_IMM;
  4101. op->val = VCPU_SREG_GS;
  4102. break;
  4103. case OpImplicit:
  4104. /* Special instructions do their own operand decoding. */
  4105. default:
  4106. op->type = OP_NONE; /* Disable writeback. */
  4107. break;
  4108. }
  4109. done:
  4110. return rc;
  4111. }
  4112. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  4113. {
  4114. int rc = X86EMUL_CONTINUE;
  4115. int mode = ctxt->mode;
  4116. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  4117. bool op_prefix = false;
  4118. bool has_seg_override = false;
  4119. struct opcode opcode;
  4120. ctxt->memop.type = OP_NONE;
  4121. ctxt->memopp = NULL;
  4122. ctxt->_eip = ctxt->eip;
  4123. ctxt->fetch.ptr = ctxt->fetch.data;
  4124. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  4125. ctxt->opcode_len = 1;
  4126. if (insn_len > 0)
  4127. memcpy(ctxt->fetch.data, insn, insn_len);
  4128. else {
  4129. rc = __do_insn_fetch_bytes(ctxt, 1);
  4130. if (rc != X86EMUL_CONTINUE)
  4131. return rc;
  4132. }
  4133. switch (mode) {
  4134. case X86EMUL_MODE_REAL:
  4135. case X86EMUL_MODE_VM86:
  4136. case X86EMUL_MODE_PROT16:
  4137. def_op_bytes = def_ad_bytes = 2;
  4138. break;
  4139. case X86EMUL_MODE_PROT32:
  4140. def_op_bytes = def_ad_bytes = 4;
  4141. break;
  4142. #ifdef CONFIG_X86_64
  4143. case X86EMUL_MODE_PROT64:
  4144. def_op_bytes = 4;
  4145. def_ad_bytes = 8;
  4146. break;
  4147. #endif
  4148. default:
  4149. return EMULATION_FAILED;
  4150. }
  4151. ctxt->op_bytes = def_op_bytes;
  4152. ctxt->ad_bytes = def_ad_bytes;
  4153. /* Legacy prefixes. */
  4154. for (;;) {
  4155. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  4156. case 0x66: /* operand-size override */
  4157. op_prefix = true;
  4158. /* switch between 2/4 bytes */
  4159. ctxt->op_bytes = def_op_bytes ^ 6;
  4160. break;
  4161. case 0x67: /* address-size override */
  4162. if (mode == X86EMUL_MODE_PROT64)
  4163. /* switch between 4/8 bytes */
  4164. ctxt->ad_bytes = def_ad_bytes ^ 12;
  4165. else
  4166. /* switch between 2/4 bytes */
  4167. ctxt->ad_bytes = def_ad_bytes ^ 6;
  4168. break;
  4169. case 0x26: /* ES override */
  4170. case 0x2e: /* CS override */
  4171. case 0x36: /* SS override */
  4172. case 0x3e: /* DS override */
  4173. has_seg_override = true;
  4174. ctxt->seg_override = (ctxt->b >> 3) & 3;
  4175. break;
  4176. case 0x64: /* FS override */
  4177. case 0x65: /* GS override */
  4178. has_seg_override = true;
  4179. ctxt->seg_override = ctxt->b & 7;
  4180. break;
  4181. case 0x40 ... 0x4f: /* REX */
  4182. if (mode != X86EMUL_MODE_PROT64)
  4183. goto done_prefixes;
  4184. ctxt->rex_prefix = ctxt->b;
  4185. continue;
  4186. case 0xf0: /* LOCK */
  4187. ctxt->lock_prefix = 1;
  4188. break;
  4189. case 0xf2: /* REPNE/REPNZ */
  4190. case 0xf3: /* REP/REPE/REPZ */
  4191. ctxt->rep_prefix = ctxt->b;
  4192. break;
  4193. default:
  4194. goto done_prefixes;
  4195. }
  4196. /* Any legacy prefix after a REX prefix nullifies its effect. */
  4197. ctxt->rex_prefix = 0;
  4198. }
  4199. done_prefixes:
  4200. /* REX prefix. */
  4201. if (ctxt->rex_prefix & 8)
  4202. ctxt->op_bytes = 8; /* REX.W */
  4203. /* Opcode byte(s). */
  4204. opcode = opcode_table[ctxt->b];
  4205. /* Two-byte opcode? */
  4206. if (ctxt->b == 0x0f) {
  4207. ctxt->opcode_len = 2;
  4208. ctxt->b = insn_fetch(u8, ctxt);
  4209. opcode = twobyte_table[ctxt->b];
  4210. /* 0F_38 opcode map */
  4211. if (ctxt->b == 0x38) {
  4212. ctxt->opcode_len = 3;
  4213. ctxt->b = insn_fetch(u8, ctxt);
  4214. opcode = opcode_map_0f_38[ctxt->b];
  4215. }
  4216. }
  4217. ctxt->d = opcode.flags;
  4218. if (ctxt->d & ModRM)
  4219. ctxt->modrm = insn_fetch(u8, ctxt);
  4220. /* vex-prefix instructions are not implemented */
  4221. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  4222. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  4223. ctxt->d = NotImpl;
  4224. }
  4225. while (ctxt->d & GroupMask) {
  4226. switch (ctxt->d & GroupMask) {
  4227. case Group:
  4228. goffset = (ctxt->modrm >> 3) & 7;
  4229. opcode = opcode.u.group[goffset];
  4230. break;
  4231. case GroupDual:
  4232. goffset = (ctxt->modrm >> 3) & 7;
  4233. if ((ctxt->modrm >> 6) == 3)
  4234. opcode = opcode.u.gdual->mod3[goffset];
  4235. else
  4236. opcode = opcode.u.gdual->mod012[goffset];
  4237. break;
  4238. case RMExt:
  4239. goffset = ctxt->modrm & 7;
  4240. opcode = opcode.u.group[goffset];
  4241. break;
  4242. case Prefix:
  4243. if (ctxt->rep_prefix && op_prefix)
  4244. return EMULATION_FAILED;
  4245. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4246. switch (simd_prefix) {
  4247. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4248. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4249. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4250. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4251. }
  4252. break;
  4253. case Escape:
  4254. if (ctxt->modrm > 0xbf)
  4255. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  4256. else
  4257. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4258. break;
  4259. case InstrDual:
  4260. if ((ctxt->modrm >> 6) == 3)
  4261. opcode = opcode.u.idual->mod3;
  4262. else
  4263. opcode = opcode.u.idual->mod012;
  4264. break;
  4265. case ModeDual:
  4266. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4267. opcode = opcode.u.mdual->mode64;
  4268. else
  4269. opcode = opcode.u.mdual->mode32;
  4270. break;
  4271. default:
  4272. return EMULATION_FAILED;
  4273. }
  4274. ctxt->d &= ~(u64)GroupMask;
  4275. ctxt->d |= opcode.flags;
  4276. }
  4277. /* Unrecognised? */
  4278. if (ctxt->d == 0)
  4279. return EMULATION_FAILED;
  4280. ctxt->execute = opcode.u.execute;
  4281. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  4282. return EMULATION_FAILED;
  4283. if (unlikely(ctxt->d &
  4284. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4285. No16))) {
  4286. /*
  4287. * These are copied unconditionally here, and checked unconditionally
  4288. * in x86_emulate_insn.
  4289. */
  4290. ctxt->check_perm = opcode.check_perm;
  4291. ctxt->intercept = opcode.intercept;
  4292. if (ctxt->d & NotImpl)
  4293. return EMULATION_FAILED;
  4294. if (mode == X86EMUL_MODE_PROT64) {
  4295. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4296. ctxt->op_bytes = 8;
  4297. else if (ctxt->d & NearBranch)
  4298. ctxt->op_bytes = 8;
  4299. }
  4300. if (ctxt->d & Op3264) {
  4301. if (mode == X86EMUL_MODE_PROT64)
  4302. ctxt->op_bytes = 8;
  4303. else
  4304. ctxt->op_bytes = 4;
  4305. }
  4306. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4307. ctxt->op_bytes = 4;
  4308. if (ctxt->d & Sse)
  4309. ctxt->op_bytes = 16;
  4310. else if (ctxt->d & Mmx)
  4311. ctxt->op_bytes = 8;
  4312. }
  4313. /* ModRM and SIB bytes. */
  4314. if (ctxt->d & ModRM) {
  4315. rc = decode_modrm(ctxt, &ctxt->memop);
  4316. if (!has_seg_override) {
  4317. has_seg_override = true;
  4318. ctxt->seg_override = ctxt->modrm_seg;
  4319. }
  4320. } else if (ctxt->d & MemAbs)
  4321. rc = decode_abs(ctxt, &ctxt->memop);
  4322. if (rc != X86EMUL_CONTINUE)
  4323. goto done;
  4324. if (!has_seg_override)
  4325. ctxt->seg_override = VCPU_SREG_DS;
  4326. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4327. /*
  4328. * Decode and fetch the source operand: register, memory
  4329. * or immediate.
  4330. */
  4331. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4332. if (rc != X86EMUL_CONTINUE)
  4333. goto done;
  4334. /*
  4335. * Decode and fetch the second source operand: register, memory
  4336. * or immediate.
  4337. */
  4338. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4339. if (rc != X86EMUL_CONTINUE)
  4340. goto done;
  4341. /* Decode and fetch the destination operand: register or memory. */
  4342. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4343. if (ctxt->rip_relative)
  4344. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4345. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4346. done:
  4347. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4348. }
  4349. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4350. {
  4351. return ctxt->d & PageTable;
  4352. }
  4353. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4354. {
  4355. /* The second termination condition only applies for REPE
  4356. * and REPNE. Test if the repeat string operation prefix is
  4357. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4358. * corresponding termination condition according to:
  4359. * - if REPE/REPZ and ZF = 0 then done
  4360. * - if REPNE/REPNZ and ZF = 1 then done
  4361. */
  4362. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4363. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4364. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4365. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4366. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4367. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4368. return true;
  4369. return false;
  4370. }
  4371. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4372. {
  4373. bool fault = false;
  4374. ctxt->ops->get_fpu(ctxt);
  4375. asm volatile("1: fwait \n\t"
  4376. "2: \n\t"
  4377. ".pushsection .fixup,\"ax\" \n\t"
  4378. "3: \n\t"
  4379. "movb $1, %[fault] \n\t"
  4380. "jmp 2b \n\t"
  4381. ".popsection \n\t"
  4382. _ASM_EXTABLE(1b, 3b)
  4383. : [fault]"+qm"(fault));
  4384. ctxt->ops->put_fpu(ctxt);
  4385. if (unlikely(fault))
  4386. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4387. return X86EMUL_CONTINUE;
  4388. }
  4389. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4390. struct operand *op)
  4391. {
  4392. if (op->type == OP_MM)
  4393. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4394. }
  4395. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4396. {
  4397. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4398. if (!(ctxt->d & ByteOp))
  4399. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4400. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  4401. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4402. [fastop]"+S"(fop)
  4403. : "c"(ctxt->src2.val));
  4404. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4405. if (!fop) /* exception is returned in fop variable */
  4406. return emulate_de(ctxt);
  4407. return X86EMUL_CONTINUE;
  4408. }
  4409. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4410. {
  4411. memset(&ctxt->rip_relative, 0,
  4412. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4413. ctxt->io_read.pos = 0;
  4414. ctxt->io_read.end = 0;
  4415. ctxt->mem_read.end = 0;
  4416. }
  4417. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4418. {
  4419. const struct x86_emulate_ops *ops = ctxt->ops;
  4420. int rc = X86EMUL_CONTINUE;
  4421. int saved_dst_type = ctxt->dst.type;
  4422. ctxt->mem_read.pos = 0;
  4423. /* LOCK prefix is allowed only with some instructions */
  4424. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4425. rc = emulate_ud(ctxt);
  4426. goto done;
  4427. }
  4428. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4429. rc = emulate_ud(ctxt);
  4430. goto done;
  4431. }
  4432. if (unlikely(ctxt->d &
  4433. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4434. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4435. (ctxt->d & Undefined)) {
  4436. rc = emulate_ud(ctxt);
  4437. goto done;
  4438. }
  4439. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4440. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4441. rc = emulate_ud(ctxt);
  4442. goto done;
  4443. }
  4444. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4445. rc = emulate_nm(ctxt);
  4446. goto done;
  4447. }
  4448. if (ctxt->d & Mmx) {
  4449. rc = flush_pending_x87_faults(ctxt);
  4450. if (rc != X86EMUL_CONTINUE)
  4451. goto done;
  4452. /*
  4453. * Now that we know the fpu is exception safe, we can fetch
  4454. * operands from it.
  4455. */
  4456. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4457. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4458. if (!(ctxt->d & Mov))
  4459. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4460. }
  4461. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
  4462. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4463. X86_ICPT_PRE_EXCEPT);
  4464. if (rc != X86EMUL_CONTINUE)
  4465. goto done;
  4466. }
  4467. /* Instruction can only be executed in protected mode */
  4468. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4469. rc = emulate_ud(ctxt);
  4470. goto done;
  4471. }
  4472. /* Privileged instruction can be executed only in CPL=0 */
  4473. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4474. if (ctxt->d & PrivUD)
  4475. rc = emulate_ud(ctxt);
  4476. else
  4477. rc = emulate_gp(ctxt, 0);
  4478. goto done;
  4479. }
  4480. /* Do instruction specific permission checks */
  4481. if (ctxt->d & CheckPerm) {
  4482. rc = ctxt->check_perm(ctxt);
  4483. if (rc != X86EMUL_CONTINUE)
  4484. goto done;
  4485. }
  4486. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4487. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4488. X86_ICPT_POST_EXCEPT);
  4489. if (rc != X86EMUL_CONTINUE)
  4490. goto done;
  4491. }
  4492. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4493. /* All REP prefixes have the same first termination condition */
  4494. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4495. string_registers_quirk(ctxt);
  4496. ctxt->eip = ctxt->_eip;
  4497. ctxt->eflags &= ~X86_EFLAGS_RF;
  4498. goto done;
  4499. }
  4500. }
  4501. }
  4502. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4503. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4504. ctxt->src.valptr, ctxt->src.bytes);
  4505. if (rc != X86EMUL_CONTINUE)
  4506. goto done;
  4507. ctxt->src.orig_val64 = ctxt->src.val64;
  4508. }
  4509. if (ctxt->src2.type == OP_MEM) {
  4510. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4511. &ctxt->src2.val, ctxt->src2.bytes);
  4512. if (rc != X86EMUL_CONTINUE)
  4513. goto done;
  4514. }
  4515. if ((ctxt->d & DstMask) == ImplicitOps)
  4516. goto special_insn;
  4517. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4518. /* optimisation - avoid slow emulated read if Mov */
  4519. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4520. &ctxt->dst.val, ctxt->dst.bytes);
  4521. if (rc != X86EMUL_CONTINUE) {
  4522. if (!(ctxt->d & NoWrite) &&
  4523. rc == X86EMUL_PROPAGATE_FAULT &&
  4524. ctxt->exception.vector == PF_VECTOR)
  4525. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4526. goto done;
  4527. }
  4528. }
  4529. /* Copy full 64-bit value for CMPXCHG8B. */
  4530. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4531. special_insn:
  4532. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4533. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4534. X86_ICPT_POST_MEMACCESS);
  4535. if (rc != X86EMUL_CONTINUE)
  4536. goto done;
  4537. }
  4538. if (ctxt->rep_prefix && (ctxt->d & String))
  4539. ctxt->eflags |= X86_EFLAGS_RF;
  4540. else
  4541. ctxt->eflags &= ~X86_EFLAGS_RF;
  4542. if (ctxt->execute) {
  4543. if (ctxt->d & Fastop) {
  4544. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4545. rc = fastop(ctxt, fop);
  4546. if (rc != X86EMUL_CONTINUE)
  4547. goto done;
  4548. goto writeback;
  4549. }
  4550. rc = ctxt->execute(ctxt);
  4551. if (rc != X86EMUL_CONTINUE)
  4552. goto done;
  4553. goto writeback;
  4554. }
  4555. if (ctxt->opcode_len == 2)
  4556. goto twobyte_insn;
  4557. else if (ctxt->opcode_len == 3)
  4558. goto threebyte_insn;
  4559. switch (ctxt->b) {
  4560. case 0x70 ... 0x7f: /* jcc (short) */
  4561. if (test_cc(ctxt->b, ctxt->eflags))
  4562. rc = jmp_rel(ctxt, ctxt->src.val);
  4563. break;
  4564. case 0x8d: /* lea r16/r32, m */
  4565. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4566. break;
  4567. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4568. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4569. ctxt->dst.type = OP_NONE;
  4570. else
  4571. rc = em_xchg(ctxt);
  4572. break;
  4573. case 0x98: /* cbw/cwde/cdqe */
  4574. switch (ctxt->op_bytes) {
  4575. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4576. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4577. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4578. }
  4579. break;
  4580. case 0xcc: /* int3 */
  4581. rc = emulate_int(ctxt, 3);
  4582. break;
  4583. case 0xcd: /* int n */
  4584. rc = emulate_int(ctxt, ctxt->src.val);
  4585. break;
  4586. case 0xce: /* into */
  4587. if (ctxt->eflags & X86_EFLAGS_OF)
  4588. rc = emulate_int(ctxt, 4);
  4589. break;
  4590. case 0xe9: /* jmp rel */
  4591. case 0xeb: /* jmp rel short */
  4592. rc = jmp_rel(ctxt, ctxt->src.val);
  4593. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4594. break;
  4595. case 0xf4: /* hlt */
  4596. ctxt->ops->halt(ctxt);
  4597. break;
  4598. case 0xf5: /* cmc */
  4599. /* complement carry flag from eflags reg */
  4600. ctxt->eflags ^= X86_EFLAGS_CF;
  4601. break;
  4602. case 0xf8: /* clc */
  4603. ctxt->eflags &= ~X86_EFLAGS_CF;
  4604. break;
  4605. case 0xf9: /* stc */
  4606. ctxt->eflags |= X86_EFLAGS_CF;
  4607. break;
  4608. case 0xfc: /* cld */
  4609. ctxt->eflags &= ~X86_EFLAGS_DF;
  4610. break;
  4611. case 0xfd: /* std */
  4612. ctxt->eflags |= X86_EFLAGS_DF;
  4613. break;
  4614. default:
  4615. goto cannot_emulate;
  4616. }
  4617. if (rc != X86EMUL_CONTINUE)
  4618. goto done;
  4619. writeback:
  4620. if (ctxt->d & SrcWrite) {
  4621. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4622. rc = writeback(ctxt, &ctxt->src);
  4623. if (rc != X86EMUL_CONTINUE)
  4624. goto done;
  4625. }
  4626. if (!(ctxt->d & NoWrite)) {
  4627. rc = writeback(ctxt, &ctxt->dst);
  4628. if (rc != X86EMUL_CONTINUE)
  4629. goto done;
  4630. }
  4631. /*
  4632. * restore dst type in case the decoding will be reused
  4633. * (happens for string instruction )
  4634. */
  4635. ctxt->dst.type = saved_dst_type;
  4636. if ((ctxt->d & SrcMask) == SrcSI)
  4637. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4638. if ((ctxt->d & DstMask) == DstDI)
  4639. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4640. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4641. unsigned int count;
  4642. struct read_cache *r = &ctxt->io_read;
  4643. if ((ctxt->d & SrcMask) == SrcSI)
  4644. count = ctxt->src.count;
  4645. else
  4646. count = ctxt->dst.count;
  4647. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4648. if (!string_insn_completed(ctxt)) {
  4649. /*
  4650. * Re-enter guest when pio read ahead buffer is empty
  4651. * or, if it is not used, after each 1024 iteration.
  4652. */
  4653. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4654. (r->end == 0 || r->end != r->pos)) {
  4655. /*
  4656. * Reset read cache. Usually happens before
  4657. * decode, but since instruction is restarted
  4658. * we have to do it here.
  4659. */
  4660. ctxt->mem_read.end = 0;
  4661. writeback_registers(ctxt);
  4662. return EMULATION_RESTART;
  4663. }
  4664. goto done; /* skip rip writeback */
  4665. }
  4666. ctxt->eflags &= ~X86_EFLAGS_RF;
  4667. }
  4668. ctxt->eip = ctxt->_eip;
  4669. done:
  4670. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4671. WARN_ON(ctxt->exception.vector > 0x1f);
  4672. ctxt->have_exception = true;
  4673. }
  4674. if (rc == X86EMUL_INTERCEPTED)
  4675. return EMULATION_INTERCEPTED;
  4676. if (rc == X86EMUL_CONTINUE)
  4677. writeback_registers(ctxt);
  4678. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4679. twobyte_insn:
  4680. switch (ctxt->b) {
  4681. case 0x09: /* wbinvd */
  4682. (ctxt->ops->wbinvd)(ctxt);
  4683. break;
  4684. case 0x08: /* invd */
  4685. case 0x0d: /* GrpP (prefetch) */
  4686. case 0x18: /* Grp16 (prefetch/nop) */
  4687. case 0x1f: /* nop */
  4688. break;
  4689. case 0x20: /* mov cr, reg */
  4690. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4691. break;
  4692. case 0x21: /* mov from dr to reg */
  4693. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4694. break;
  4695. case 0x40 ... 0x4f: /* cmov */
  4696. if (test_cc(ctxt->b, ctxt->eflags))
  4697. ctxt->dst.val = ctxt->src.val;
  4698. else if (ctxt->op_bytes != 4)
  4699. ctxt->dst.type = OP_NONE; /* no writeback */
  4700. break;
  4701. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4702. if (test_cc(ctxt->b, ctxt->eflags))
  4703. rc = jmp_rel(ctxt, ctxt->src.val);
  4704. break;
  4705. case 0x90 ... 0x9f: /* setcc r/m8 */
  4706. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4707. break;
  4708. case 0xb6 ... 0xb7: /* movzx */
  4709. ctxt->dst.bytes = ctxt->op_bytes;
  4710. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4711. : (u16) ctxt->src.val;
  4712. break;
  4713. case 0xbe ... 0xbf: /* movsx */
  4714. ctxt->dst.bytes = ctxt->op_bytes;
  4715. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4716. (s16) ctxt->src.val;
  4717. break;
  4718. default:
  4719. goto cannot_emulate;
  4720. }
  4721. threebyte_insn:
  4722. if (rc != X86EMUL_CONTINUE)
  4723. goto done;
  4724. goto writeback;
  4725. cannot_emulate:
  4726. return EMULATION_FAILED;
  4727. }
  4728. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4729. {
  4730. invalidate_registers(ctxt);
  4731. }
  4732. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4733. {
  4734. writeback_registers(ctxt);
  4735. }