vector.S 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. #include <asm/processor.h>
  2. #include <asm/ppc_asm.h>
  3. #include <asm/reg.h>
  4. #include <asm/asm-offsets.h>
  5. #include <asm/cputable.h>
  6. #include <asm/thread_info.h>
  7. #include <asm/page.h>
  8. #include <asm/ptrace.h>
  9. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  10. /* void do_load_up_transact_altivec(struct thread_struct *thread)
  11. *
  12. * This is similar to load_up_altivec but for the transactional version of the
  13. * vector regs. It doesn't mess with the task MSR or valid flags.
  14. * Furthermore, VEC laziness is not supported with TM currently.
  15. */
  16. _GLOBAL(do_load_up_transact_altivec)
  17. mfmsr r6
  18. oris r5,r6,MSR_VEC@h
  19. MTMSRD(r5)
  20. isync
  21. li r4,1
  22. stw r4,THREAD_USED_VR(r3)
  23. li r10,THREAD_TRANSACT_VRSTATE+VRSTATE_VSCR
  24. lvx v0,r10,r3
  25. mtvscr v0
  26. addi r10,r3,THREAD_TRANSACT_VRSTATE
  27. REST_32VRS(0,r4,r10)
  28. blr
  29. #endif
  30. /*
  31. * Load state from memory into VMX registers including VSCR.
  32. * Assumes the caller has enabled VMX in the MSR.
  33. */
  34. _GLOBAL(load_vr_state)
  35. li r4,VRSTATE_VSCR
  36. lvx v0,r4,r3
  37. mtvscr v0
  38. REST_32VRS(0,r4,r3)
  39. blr
  40. /*
  41. * Store VMX state into memory, including VSCR.
  42. * Assumes the caller has enabled VMX in the MSR.
  43. */
  44. _GLOBAL(store_vr_state)
  45. SAVE_32VRS(0, r4, r3)
  46. mfvscr v0
  47. li r4, VRSTATE_VSCR
  48. stvx v0, r4, r3
  49. blr
  50. /*
  51. * Disable VMX for the task which had it previously,
  52. * and save its vector registers in its thread_struct.
  53. * Enables the VMX for use in the kernel on return.
  54. * On SMP we know the VMX is free, since we give it up every
  55. * switch (ie, no lazy save of the vector registers).
  56. *
  57. * Note that on 32-bit this can only use registers that will be
  58. * restored by fast_exception_return, i.e. r3 - r6, r10 and r11.
  59. */
  60. _GLOBAL(load_up_altivec)
  61. mfmsr r5 /* grab the current MSR */
  62. oris r5,r5,MSR_VEC@h
  63. MTMSRD(r5) /* enable use of AltiVec now */
  64. isync
  65. /* Hack: if we get an altivec unavailable trap with VRSAVE
  66. * set to all zeros, we assume this is a broken application
  67. * that fails to set it properly, and thus we switch it to
  68. * all 1's
  69. */
  70. mfspr r4,SPRN_VRSAVE
  71. cmpwi 0,r4,0
  72. bne+ 1f
  73. li r4,-1
  74. mtspr SPRN_VRSAVE,r4
  75. 1:
  76. /* enable use of VMX after return */
  77. #ifdef CONFIG_PPC32
  78. mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
  79. oris r9,r9,MSR_VEC@h
  80. #else
  81. ld r4,PACACURRENT(r13)
  82. addi r5,r4,THREAD /* Get THREAD */
  83. oris r12,r12,MSR_VEC@h
  84. std r12,_MSR(r1)
  85. #endif
  86. addi r6,r5,THREAD_VRSTATE
  87. li r4,1
  88. li r10,VRSTATE_VSCR
  89. stw r4,THREAD_USED_VR(r5)
  90. lvx v0,r10,r6
  91. mtvscr v0
  92. REST_32VRS(0,r4,r6)
  93. /* restore registers and return */
  94. blr
  95. /*
  96. * __giveup_altivec(tsk)
  97. * Disable VMX for the task given as the argument,
  98. * and save the vector registers in its thread_struct.
  99. */
  100. _GLOBAL(__giveup_altivec)
  101. addi r3,r3,THREAD /* want THREAD of task */
  102. PPC_LL r7,THREAD_VRSAVEAREA(r3)
  103. PPC_LL r5,PT_REGS(r3)
  104. PPC_LCMPI 0,r7,0
  105. bne 2f
  106. addi r7,r3,THREAD_VRSTATE
  107. 2: PPC_LCMPI 0,r5,0
  108. SAVE_32VRS(0,r4,r7)
  109. mfvscr v0
  110. li r4,VRSTATE_VSCR
  111. stvx v0,r4,r7
  112. beq 1f
  113. PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  114. #ifdef CONFIG_VSX
  115. BEGIN_FTR_SECTION
  116. lis r3,(MSR_VEC|MSR_VSX)@h
  117. FTR_SECTION_ELSE
  118. lis r3,MSR_VEC@h
  119. ALT_FTR_SECTION_END_IFSET(CPU_FTR_VSX)
  120. #else
  121. lis r3,MSR_VEC@h
  122. #endif
  123. andc r4,r4,r3 /* disable FP for previous task */
  124. PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  125. 1:
  126. blr
  127. #ifdef CONFIG_VSX
  128. #ifdef CONFIG_PPC32
  129. #error This asm code isn't ready for 32-bit kernels
  130. #endif
  131. /*
  132. * load_up_vsx(unused, unused, tsk)
  133. * Disable VSX for the task which had it previously,
  134. * and save its vector registers in its thread_struct.
  135. * Reuse the fp and vsx saves, but first check to see if they have
  136. * been saved already.
  137. */
  138. _GLOBAL(load_up_vsx)
  139. /* Load FP and VSX registers if they haven't been done yet */
  140. andi. r5,r12,MSR_FP
  141. beql+ load_up_fpu /* skip if already loaded */
  142. andis. r5,r12,MSR_VEC@h
  143. beql+ load_up_altivec /* skip if already loaded */
  144. ld r4,PACACURRENT(r13)
  145. addi r4,r4,THREAD /* Get THREAD */
  146. li r6,1
  147. stw r6,THREAD_USED_VSR(r4) /* ... also set thread used vsr */
  148. /* enable use of VSX after return */
  149. oris r12,r12,MSR_VSX@h
  150. std r12,_MSR(r1)
  151. b fast_exception_return
  152. /*
  153. * __giveup_vsx(tsk)
  154. * Disable VSX for the task given as the argument.
  155. * Does NOT save vsx registers.
  156. */
  157. _GLOBAL(__giveup_vsx)
  158. addi r3,r3,THREAD /* want THREAD of task */
  159. ld r5,PT_REGS(r3)
  160. cmpdi 0,r5,0
  161. beq 1f
  162. ld r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  163. lis r3,MSR_VSX@h
  164. andc r4,r4,r3 /* disable VSX for previous task */
  165. std r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  166. 1:
  167. blr
  168. #endif /* CONFIG_VSX */
  169. /*
  170. * The routines below are in assembler so we can closely control the
  171. * usage of floating-point registers. These routines must be called
  172. * with preempt disabled.
  173. */
  174. #ifdef CONFIG_PPC32
  175. .data
  176. fpzero:
  177. .long 0
  178. fpone:
  179. .long 0x3f800000 /* 1.0 in single-precision FP */
  180. fphalf:
  181. .long 0x3f000000 /* 0.5 in single-precision FP */
  182. #define LDCONST(fr, name) \
  183. lis r11,name@ha; \
  184. lfs fr,name@l(r11)
  185. #else
  186. .section ".toc","aw"
  187. fpzero:
  188. .tc FD_0_0[TC],0
  189. fpone:
  190. .tc FD_3ff00000_0[TC],0x3ff0000000000000 /* 1.0 */
  191. fphalf:
  192. .tc FD_3fe00000_0[TC],0x3fe0000000000000 /* 0.5 */
  193. #define LDCONST(fr, name) \
  194. lfd fr,name@toc(r2)
  195. #endif
  196. .text
  197. /*
  198. * Internal routine to enable floating point and set FPSCR to 0.
  199. * Don't call it from C; it doesn't use the normal calling convention.
  200. */
  201. fpenable:
  202. #ifdef CONFIG_PPC32
  203. stwu r1,-64(r1)
  204. #else
  205. stdu r1,-64(r1)
  206. #endif
  207. mfmsr r10
  208. ori r11,r10,MSR_FP
  209. mtmsr r11
  210. isync
  211. stfd fr0,24(r1)
  212. stfd fr1,16(r1)
  213. stfd fr31,8(r1)
  214. LDCONST(fr1, fpzero)
  215. mffs fr31
  216. MTFSF_L(fr1)
  217. blr
  218. fpdisable:
  219. mtlr r12
  220. MTFSF_L(fr31)
  221. lfd fr31,8(r1)
  222. lfd fr1,16(r1)
  223. lfd fr0,24(r1)
  224. mtmsr r10
  225. isync
  226. addi r1,r1,64
  227. blr
  228. /*
  229. * Vector add, floating point.
  230. */
  231. _GLOBAL(vaddfp)
  232. mflr r12
  233. bl fpenable
  234. li r0,4
  235. mtctr r0
  236. li r6,0
  237. 1: lfsx fr0,r4,r6
  238. lfsx fr1,r5,r6
  239. fadds fr0,fr0,fr1
  240. stfsx fr0,r3,r6
  241. addi r6,r6,4
  242. bdnz 1b
  243. b fpdisable
  244. /*
  245. * Vector subtract, floating point.
  246. */
  247. _GLOBAL(vsubfp)
  248. mflr r12
  249. bl fpenable
  250. li r0,4
  251. mtctr r0
  252. li r6,0
  253. 1: lfsx fr0,r4,r6
  254. lfsx fr1,r5,r6
  255. fsubs fr0,fr0,fr1
  256. stfsx fr0,r3,r6
  257. addi r6,r6,4
  258. bdnz 1b
  259. b fpdisable
  260. /*
  261. * Vector multiply and add, floating point.
  262. */
  263. _GLOBAL(vmaddfp)
  264. mflr r12
  265. bl fpenable
  266. stfd fr2,32(r1)
  267. li r0,4
  268. mtctr r0
  269. li r7,0
  270. 1: lfsx fr0,r4,r7
  271. lfsx fr1,r5,r7
  272. lfsx fr2,r6,r7
  273. fmadds fr0,fr0,fr2,fr1
  274. stfsx fr0,r3,r7
  275. addi r7,r7,4
  276. bdnz 1b
  277. lfd fr2,32(r1)
  278. b fpdisable
  279. /*
  280. * Vector negative multiply and subtract, floating point.
  281. */
  282. _GLOBAL(vnmsubfp)
  283. mflr r12
  284. bl fpenable
  285. stfd fr2,32(r1)
  286. li r0,4
  287. mtctr r0
  288. li r7,0
  289. 1: lfsx fr0,r4,r7
  290. lfsx fr1,r5,r7
  291. lfsx fr2,r6,r7
  292. fnmsubs fr0,fr0,fr2,fr1
  293. stfsx fr0,r3,r7
  294. addi r7,r7,4
  295. bdnz 1b
  296. lfd fr2,32(r1)
  297. b fpdisable
  298. /*
  299. * Vector reciprocal estimate. We just compute 1.0/x.
  300. * r3 -> destination, r4 -> source.
  301. */
  302. _GLOBAL(vrefp)
  303. mflr r12
  304. bl fpenable
  305. li r0,4
  306. LDCONST(fr1, fpone)
  307. mtctr r0
  308. li r6,0
  309. 1: lfsx fr0,r4,r6
  310. fdivs fr0,fr1,fr0
  311. stfsx fr0,r3,r6
  312. addi r6,r6,4
  313. bdnz 1b
  314. b fpdisable
  315. /*
  316. * Vector reciprocal square-root estimate, floating point.
  317. * We use the frsqrte instruction for the initial estimate followed
  318. * by 2 iterations of Newton-Raphson to get sufficient accuracy.
  319. * r3 -> destination, r4 -> source.
  320. */
  321. _GLOBAL(vrsqrtefp)
  322. mflr r12
  323. bl fpenable
  324. stfd fr2,32(r1)
  325. stfd fr3,40(r1)
  326. stfd fr4,48(r1)
  327. stfd fr5,56(r1)
  328. li r0,4
  329. LDCONST(fr4, fpone)
  330. LDCONST(fr5, fphalf)
  331. mtctr r0
  332. li r6,0
  333. 1: lfsx fr0,r4,r6
  334. frsqrte fr1,fr0 /* r = frsqrte(s) */
  335. fmuls fr3,fr1,fr0 /* r * s */
  336. fmuls fr2,fr1,fr5 /* r * 0.5 */
  337. fnmsubs fr3,fr1,fr3,fr4 /* 1 - s * r * r */
  338. fmadds fr1,fr2,fr3,fr1 /* r = r + 0.5 * r * (1 - s * r * r) */
  339. fmuls fr3,fr1,fr0 /* r * s */
  340. fmuls fr2,fr1,fr5 /* r * 0.5 */
  341. fnmsubs fr3,fr1,fr3,fr4 /* 1 - s * r * r */
  342. fmadds fr1,fr2,fr3,fr1 /* r = r + 0.5 * r * (1 - s * r * r) */
  343. stfsx fr1,r3,r6
  344. addi r6,r6,4
  345. bdnz 1b
  346. lfd fr5,56(r1)
  347. lfd fr4,48(r1)
  348. lfd fr3,40(r1)
  349. lfd fr2,32(r1)
  350. b fpdisable