setup_64.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828
  1. /*
  2. *
  3. * Common boot and setup code.
  4. *
  5. * Copyright (C) 2001 PPC64 Team, IBM Corp
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #define DEBUG
  13. #include <linux/export.h>
  14. #include <linux/string.h>
  15. #include <linux/sched.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/reboot.h>
  19. #include <linux/delay.h>
  20. #include <linux/initrd.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/ioport.h>
  23. #include <linux/console.h>
  24. #include <linux/utsname.h>
  25. #include <linux/tty.h>
  26. #include <linux/root_dev.h>
  27. #include <linux/notifier.h>
  28. #include <linux/cpu.h>
  29. #include <linux/unistd.h>
  30. #include <linux/serial.h>
  31. #include <linux/serial_8250.h>
  32. #include <linux/bootmem.h>
  33. #include <linux/pci.h>
  34. #include <linux/lockdep.h>
  35. #include <linux/memblock.h>
  36. #include <linux/hugetlb.h>
  37. #include <linux/memory.h>
  38. #include <linux/nmi.h>
  39. #include <asm/io.h>
  40. #include <asm/kdump.h>
  41. #include <asm/prom.h>
  42. #include <asm/processor.h>
  43. #include <asm/pgtable.h>
  44. #include <asm/smp.h>
  45. #include <asm/elf.h>
  46. #include <asm/machdep.h>
  47. #include <asm/paca.h>
  48. #include <asm/time.h>
  49. #include <asm/cputable.h>
  50. #include <asm/sections.h>
  51. #include <asm/btext.h>
  52. #include <asm/nvram.h>
  53. #include <asm/setup.h>
  54. #include <asm/rtas.h>
  55. #include <asm/iommu.h>
  56. #include <asm/serial.h>
  57. #include <asm/cache.h>
  58. #include <asm/page.h>
  59. #include <asm/mmu.h>
  60. #include <asm/firmware.h>
  61. #include <asm/xmon.h>
  62. #include <asm/udbg.h>
  63. #include <asm/kexec.h>
  64. #include <asm/mmu_context.h>
  65. #include <asm/code-patching.h>
  66. #include <asm/kvm_ppc.h>
  67. #include <asm/hugetlb.h>
  68. #include <asm/epapr_hcalls.h>
  69. #ifdef DEBUG
  70. #define DBG(fmt...) udbg_printf(fmt)
  71. #else
  72. #define DBG(fmt...)
  73. #endif
  74. int spinning_secondaries;
  75. u64 ppc64_pft_size;
  76. /* Pick defaults since we might want to patch instructions
  77. * before we've read this from the device tree.
  78. */
  79. struct ppc64_caches ppc64_caches = {
  80. .dline_size = 0x40,
  81. .log_dline_size = 6,
  82. .iline_size = 0x40,
  83. .log_iline_size = 6
  84. };
  85. EXPORT_SYMBOL_GPL(ppc64_caches);
  86. /*
  87. * These are used in binfmt_elf.c to put aux entries on the stack
  88. * for each elf executable being started.
  89. */
  90. int dcache_bsize;
  91. int icache_bsize;
  92. int ucache_bsize;
  93. #if defined(CONFIG_PPC_BOOK3E) && defined(CONFIG_SMP)
  94. static void setup_tlb_core_data(void)
  95. {
  96. int cpu;
  97. BUILD_BUG_ON(offsetof(struct tlb_core_data, lock) != 0);
  98. for_each_possible_cpu(cpu) {
  99. int first = cpu_first_thread_sibling(cpu);
  100. /*
  101. * If we boot via kdump on a non-primary thread,
  102. * make sure we point at the thread that actually
  103. * set up this TLB.
  104. */
  105. if (cpu_first_thread_sibling(boot_cpuid) == first)
  106. first = boot_cpuid;
  107. paca[cpu].tcd_ptr = &paca[first].tcd;
  108. /*
  109. * If we have threads, we need either tlbsrx.
  110. * or e6500 tablewalk mode, or else TLB handlers
  111. * will be racy and could produce duplicate entries.
  112. */
  113. if (smt_enabled_at_boot >= 2 &&
  114. !mmu_has_feature(MMU_FTR_USE_TLBRSRV) &&
  115. book3e_htw_mode != PPC_HTW_E6500) {
  116. /* Should we panic instead? */
  117. WARN_ONCE("%s: unsupported MMU configuration -- expect problems\n",
  118. __func__);
  119. }
  120. }
  121. }
  122. #else
  123. static void setup_tlb_core_data(void)
  124. {
  125. }
  126. #endif
  127. #ifdef CONFIG_SMP
  128. static char *smt_enabled_cmdline;
  129. /* Look for ibm,smt-enabled OF option */
  130. static void check_smt_enabled(void)
  131. {
  132. struct device_node *dn;
  133. const char *smt_option;
  134. /* Default to enabling all threads */
  135. smt_enabled_at_boot = threads_per_core;
  136. /* Allow the command line to overrule the OF option */
  137. if (smt_enabled_cmdline) {
  138. if (!strcmp(smt_enabled_cmdline, "on"))
  139. smt_enabled_at_boot = threads_per_core;
  140. else if (!strcmp(smt_enabled_cmdline, "off"))
  141. smt_enabled_at_boot = 0;
  142. else {
  143. int smt;
  144. int rc;
  145. rc = kstrtoint(smt_enabled_cmdline, 10, &smt);
  146. if (!rc)
  147. smt_enabled_at_boot =
  148. min(threads_per_core, smt);
  149. }
  150. } else {
  151. dn = of_find_node_by_path("/options");
  152. if (dn) {
  153. smt_option = of_get_property(dn, "ibm,smt-enabled",
  154. NULL);
  155. if (smt_option) {
  156. if (!strcmp(smt_option, "on"))
  157. smt_enabled_at_boot = threads_per_core;
  158. else if (!strcmp(smt_option, "off"))
  159. smt_enabled_at_boot = 0;
  160. }
  161. of_node_put(dn);
  162. }
  163. }
  164. }
  165. /* Look for smt-enabled= cmdline option */
  166. static int __init early_smt_enabled(char *p)
  167. {
  168. smt_enabled_cmdline = p;
  169. return 0;
  170. }
  171. early_param("smt-enabled", early_smt_enabled);
  172. #else
  173. #define check_smt_enabled()
  174. #endif /* CONFIG_SMP */
  175. /** Fix up paca fields required for the boot cpu */
  176. static void fixup_boot_paca(void)
  177. {
  178. /* The boot cpu is started */
  179. get_paca()->cpu_start = 1;
  180. /* Allow percpu accesses to work until we setup percpu data */
  181. get_paca()->data_offset = 0;
  182. }
  183. static void cpu_ready_for_interrupts(void)
  184. {
  185. /* Set IR and DR in PACA MSR */
  186. get_paca()->kernel_msr = MSR_KERNEL;
  187. /*
  188. * Enable AIL if supported, and we are in hypervisor mode. If we are
  189. * not in hypervisor mode, we enable relocation-on interrupts later
  190. * in pSeries_setup_arch() using the H_SET_MODE hcall.
  191. */
  192. if (cpu_has_feature(CPU_FTR_HVMODE) &&
  193. cpu_has_feature(CPU_FTR_ARCH_207S)) {
  194. unsigned long lpcr = mfspr(SPRN_LPCR);
  195. mtspr(SPRN_LPCR, lpcr | LPCR_AIL_3);
  196. }
  197. }
  198. /*
  199. * Early initialization entry point. This is called by head.S
  200. * with MMU translation disabled. We rely on the "feature" of
  201. * the CPU that ignores the top 2 bits of the address in real
  202. * mode so we can access kernel globals normally provided we
  203. * only toy with things in the RMO region. From here, we do
  204. * some early parsing of the device-tree to setup out MEMBLOCK
  205. * data structures, and allocate & initialize the hash table
  206. * and segment tables so we can start running with translation
  207. * enabled.
  208. *
  209. * It is this function which will call the probe() callback of
  210. * the various platform types and copy the matching one to the
  211. * global ppc_md structure. Your platform can eventually do
  212. * some very early initializations from the probe() routine, but
  213. * this is not recommended, be very careful as, for example, the
  214. * device-tree is not accessible via normal means at this point.
  215. */
  216. void __init early_setup(unsigned long dt_ptr)
  217. {
  218. static __initdata struct paca_struct boot_paca;
  219. /* -------- printk is _NOT_ safe to use here ! ------- */
  220. /* Identify CPU type */
  221. identify_cpu(0, mfspr(SPRN_PVR));
  222. /* Assume we're on cpu 0 for now. Don't write to the paca yet! */
  223. initialise_paca(&boot_paca, 0);
  224. setup_paca(&boot_paca);
  225. fixup_boot_paca();
  226. /* Initialize lockdep early or else spinlocks will blow */
  227. lockdep_init();
  228. /* -------- printk is now safe to use ------- */
  229. /* Enable early debugging if any specified (see udbg.h) */
  230. udbg_early_init();
  231. DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr);
  232. /*
  233. * Do early initialization using the flattened device
  234. * tree, such as retrieving the physical memory map or
  235. * calculating/retrieving the hash table size.
  236. */
  237. early_init_devtree(__va(dt_ptr));
  238. epapr_paravirt_early_init();
  239. /* Now we know the logical id of our boot cpu, setup the paca. */
  240. setup_paca(&paca[boot_cpuid]);
  241. fixup_boot_paca();
  242. /* Probe the machine type */
  243. probe_machine();
  244. setup_kdump_trampoline();
  245. DBG("Found, Initializing memory management...\n");
  246. /* Initialize the hash table or TLB handling */
  247. early_init_mmu();
  248. /*
  249. * At this point, we can let interrupts switch to virtual mode
  250. * (the MMU has been setup), so adjust the MSR in the PACA to
  251. * have IR and DR set and enable AIL if it exists
  252. */
  253. cpu_ready_for_interrupts();
  254. /* Reserve large chunks of memory for use by CMA for KVM */
  255. kvm_cma_reserve();
  256. /*
  257. * Reserve any gigantic pages requested on the command line.
  258. * memblock needs to have been initialized by the time this is
  259. * called since this will reserve memory.
  260. */
  261. reserve_hugetlb_gpages();
  262. DBG(" <- early_setup()\n");
  263. #ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX
  264. /*
  265. * This needs to be done *last* (after the above DBG() even)
  266. *
  267. * Right after we return from this function, we turn on the MMU
  268. * which means the real-mode access trick that btext does will
  269. * no longer work, it needs to switch to using a real MMU
  270. * mapping. This call will ensure that it does
  271. */
  272. btext_map();
  273. #endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */
  274. }
  275. #ifdef CONFIG_SMP
  276. void early_setup_secondary(void)
  277. {
  278. /* Mark interrupts enabled in PACA */
  279. get_paca()->soft_enabled = 0;
  280. /* Initialize the hash table or TLB handling */
  281. early_init_mmu_secondary();
  282. /*
  283. * At this point, we can let interrupts switch to virtual mode
  284. * (the MMU has been setup), so adjust the MSR in the PACA to
  285. * have IR and DR set.
  286. */
  287. cpu_ready_for_interrupts();
  288. }
  289. #endif /* CONFIG_SMP */
  290. #if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
  291. static bool use_spinloop(void)
  292. {
  293. if (!IS_ENABLED(CONFIG_PPC_BOOK3E))
  294. return true;
  295. /*
  296. * When book3e boots from kexec, the ePAPR spin table does
  297. * not get used.
  298. */
  299. return of_property_read_bool(of_chosen, "linux,booted-from-kexec");
  300. }
  301. void smp_release_cpus(void)
  302. {
  303. unsigned long *ptr;
  304. int i;
  305. if (!use_spinloop())
  306. return;
  307. DBG(" -> smp_release_cpus()\n");
  308. /* All secondary cpus are spinning on a common spinloop, release them
  309. * all now so they can start to spin on their individual paca
  310. * spinloops. For non SMP kernels, the secondary cpus never get out
  311. * of the common spinloop.
  312. */
  313. ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop
  314. - PHYSICAL_START);
  315. *ptr = ppc_function_entry(generic_secondary_smp_init);
  316. /* And wait a bit for them to catch up */
  317. for (i = 0; i < 100000; i++) {
  318. mb();
  319. HMT_low();
  320. if (spinning_secondaries == 0)
  321. break;
  322. udelay(1);
  323. }
  324. DBG("spinning_secondaries = %d\n", spinning_secondaries);
  325. DBG(" <- smp_release_cpus()\n");
  326. }
  327. #endif /* CONFIG_SMP || CONFIG_KEXEC */
  328. /*
  329. * Initialize some remaining members of the ppc64_caches and systemcfg
  330. * structures
  331. * (at least until we get rid of them completely). This is mostly some
  332. * cache informations about the CPU that will be used by cache flush
  333. * routines and/or provided to userland
  334. */
  335. static void __init initialize_cache_info(void)
  336. {
  337. struct device_node *np;
  338. unsigned long num_cpus = 0;
  339. DBG(" -> initialize_cache_info()\n");
  340. for_each_node_by_type(np, "cpu") {
  341. num_cpus += 1;
  342. /*
  343. * We're assuming *all* of the CPUs have the same
  344. * d-cache and i-cache sizes... -Peter
  345. */
  346. if (num_cpus == 1) {
  347. const __be32 *sizep, *lsizep;
  348. u32 size, lsize;
  349. size = 0;
  350. lsize = cur_cpu_spec->dcache_bsize;
  351. sizep = of_get_property(np, "d-cache-size", NULL);
  352. if (sizep != NULL)
  353. size = be32_to_cpu(*sizep);
  354. lsizep = of_get_property(np, "d-cache-block-size",
  355. NULL);
  356. /* fallback if block size missing */
  357. if (lsizep == NULL)
  358. lsizep = of_get_property(np,
  359. "d-cache-line-size",
  360. NULL);
  361. if (lsizep != NULL)
  362. lsize = be32_to_cpu(*lsizep);
  363. if (sizep == NULL || lsizep == NULL)
  364. DBG("Argh, can't find dcache properties ! "
  365. "sizep: %p, lsizep: %p\n", sizep, lsizep);
  366. ppc64_caches.dsize = size;
  367. ppc64_caches.dline_size = lsize;
  368. ppc64_caches.log_dline_size = __ilog2(lsize);
  369. ppc64_caches.dlines_per_page = PAGE_SIZE / lsize;
  370. size = 0;
  371. lsize = cur_cpu_spec->icache_bsize;
  372. sizep = of_get_property(np, "i-cache-size", NULL);
  373. if (sizep != NULL)
  374. size = be32_to_cpu(*sizep);
  375. lsizep = of_get_property(np, "i-cache-block-size",
  376. NULL);
  377. if (lsizep == NULL)
  378. lsizep = of_get_property(np,
  379. "i-cache-line-size",
  380. NULL);
  381. if (lsizep != NULL)
  382. lsize = be32_to_cpu(*lsizep);
  383. if (sizep == NULL || lsizep == NULL)
  384. DBG("Argh, can't find icache properties ! "
  385. "sizep: %p, lsizep: %p\n", sizep, lsizep);
  386. ppc64_caches.isize = size;
  387. ppc64_caches.iline_size = lsize;
  388. ppc64_caches.log_iline_size = __ilog2(lsize);
  389. ppc64_caches.ilines_per_page = PAGE_SIZE / lsize;
  390. }
  391. }
  392. DBG(" <- initialize_cache_info()\n");
  393. }
  394. /*
  395. * Do some initial setup of the system. The parameters are those which
  396. * were passed in from the bootloader.
  397. */
  398. void __init setup_system(void)
  399. {
  400. DBG(" -> setup_system()\n");
  401. /* Apply the CPUs-specific and firmware specific fixups to kernel
  402. * text (nop out sections not relevant to this CPU or this firmware)
  403. */
  404. do_feature_fixups(cur_cpu_spec->cpu_features,
  405. &__start___ftr_fixup, &__stop___ftr_fixup);
  406. do_feature_fixups(cur_cpu_spec->mmu_features,
  407. &__start___mmu_ftr_fixup, &__stop___mmu_ftr_fixup);
  408. do_feature_fixups(powerpc_firmware_features,
  409. &__start___fw_ftr_fixup, &__stop___fw_ftr_fixup);
  410. do_lwsync_fixups(cur_cpu_spec->cpu_features,
  411. &__start___lwsync_fixup, &__stop___lwsync_fixup);
  412. do_final_fixups();
  413. /*
  414. * Unflatten the device-tree passed by prom_init or kexec
  415. */
  416. unflatten_device_tree();
  417. /*
  418. * Fill the ppc64_caches & systemcfg structures with informations
  419. * retrieved from the device-tree.
  420. */
  421. initialize_cache_info();
  422. #ifdef CONFIG_PPC_RTAS
  423. /*
  424. * Initialize RTAS if available
  425. */
  426. rtas_initialize();
  427. #endif /* CONFIG_PPC_RTAS */
  428. /*
  429. * Check if we have an initrd provided via the device-tree
  430. */
  431. check_for_initrd();
  432. /*
  433. * Do some platform specific early initializations, that includes
  434. * setting up the hash table pointers. It also sets up some interrupt-mapping
  435. * related options that will be used by finish_device_tree()
  436. */
  437. if (ppc_md.init_early)
  438. ppc_md.init_early();
  439. /*
  440. * We can discover serial ports now since the above did setup the
  441. * hash table management for us, thus ioremap works. We do that early
  442. * so that further code can be debugged
  443. */
  444. find_legacy_serial_ports();
  445. /*
  446. * Register early console
  447. */
  448. register_early_udbg_console();
  449. /*
  450. * Initialize xmon
  451. */
  452. xmon_setup();
  453. smp_setup_cpu_maps();
  454. check_smt_enabled();
  455. setup_tlb_core_data();
  456. /*
  457. * Freescale Book3e parts spin in a loop provided by firmware,
  458. * so smp_release_cpus() does nothing for them
  459. */
  460. #if defined(CONFIG_SMP)
  461. /* Release secondary cpus out of their spinloops at 0x60 now that
  462. * we can map physical -> logical CPU ids
  463. */
  464. smp_release_cpus();
  465. #endif
  466. pr_info("Starting Linux %s %s\n", init_utsname()->machine,
  467. init_utsname()->version);
  468. pr_info("-----------------------------------------------------\n");
  469. pr_info("ppc64_pft_size = 0x%llx\n", ppc64_pft_size);
  470. pr_info("phys_mem_size = 0x%llx\n", memblock_phys_mem_size());
  471. if (ppc64_caches.dline_size != 0x80)
  472. pr_info("dcache_line_size = 0x%x\n", ppc64_caches.dline_size);
  473. if (ppc64_caches.iline_size != 0x80)
  474. pr_info("icache_line_size = 0x%x\n", ppc64_caches.iline_size);
  475. pr_info("cpu_features = 0x%016lx\n", cur_cpu_spec->cpu_features);
  476. pr_info(" possible = 0x%016lx\n", CPU_FTRS_POSSIBLE);
  477. pr_info(" always = 0x%016lx\n", CPU_FTRS_ALWAYS);
  478. pr_info("cpu_user_features = 0x%08x 0x%08x\n", cur_cpu_spec->cpu_user_features,
  479. cur_cpu_spec->cpu_user_features2);
  480. pr_info("mmu_features = 0x%08x\n", cur_cpu_spec->mmu_features);
  481. pr_info("firmware_features = 0x%016lx\n", powerpc_firmware_features);
  482. #ifdef CONFIG_PPC_STD_MMU_64
  483. if (htab_address)
  484. pr_info("htab_address = 0x%p\n", htab_address);
  485. pr_info("htab_hash_mask = 0x%lx\n", htab_hash_mask);
  486. #endif
  487. if (PHYSICAL_START > 0)
  488. pr_info("physical_start = 0x%llx\n",
  489. (unsigned long long)PHYSICAL_START);
  490. pr_info("-----------------------------------------------------\n");
  491. DBG(" <- setup_system()\n");
  492. }
  493. /* This returns the limit below which memory accesses to the linear
  494. * mapping are guarnateed not to cause a TLB or SLB miss. This is
  495. * used to allocate interrupt or emergency stacks for which our
  496. * exception entry path doesn't deal with being interrupted.
  497. */
  498. static u64 safe_stack_limit(void)
  499. {
  500. #ifdef CONFIG_PPC_BOOK3E
  501. /* Freescale BookE bolts the entire linear mapping */
  502. if (mmu_has_feature(MMU_FTR_TYPE_FSL_E))
  503. return linear_map_top;
  504. /* Other BookE, we assume the first GB is bolted */
  505. return 1ul << 30;
  506. #else
  507. /* BookS, the first segment is bolted */
  508. if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
  509. return 1UL << SID_SHIFT_1T;
  510. return 1UL << SID_SHIFT;
  511. #endif
  512. }
  513. static void __init irqstack_early_init(void)
  514. {
  515. u64 limit = safe_stack_limit();
  516. unsigned int i;
  517. /*
  518. * Interrupt stacks must be in the first segment since we
  519. * cannot afford to take SLB misses on them.
  520. */
  521. for_each_possible_cpu(i) {
  522. softirq_ctx[i] = (struct thread_info *)
  523. __va(memblock_alloc_base(THREAD_SIZE,
  524. THREAD_SIZE, limit));
  525. hardirq_ctx[i] = (struct thread_info *)
  526. __va(memblock_alloc_base(THREAD_SIZE,
  527. THREAD_SIZE, limit));
  528. }
  529. }
  530. #ifdef CONFIG_PPC_BOOK3E
  531. static void __init exc_lvl_early_init(void)
  532. {
  533. unsigned int i;
  534. unsigned long sp;
  535. for_each_possible_cpu(i) {
  536. sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
  537. critirq_ctx[i] = (struct thread_info *)__va(sp);
  538. paca[i].crit_kstack = __va(sp + THREAD_SIZE);
  539. sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
  540. dbgirq_ctx[i] = (struct thread_info *)__va(sp);
  541. paca[i].dbg_kstack = __va(sp + THREAD_SIZE);
  542. sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
  543. mcheckirq_ctx[i] = (struct thread_info *)__va(sp);
  544. paca[i].mc_kstack = __va(sp + THREAD_SIZE);
  545. }
  546. if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
  547. patch_exception(0x040, exc_debug_debug_book3e);
  548. }
  549. #else
  550. #define exc_lvl_early_init()
  551. #endif
  552. /*
  553. * Stack space used when we detect a bad kernel stack pointer, and
  554. * early in SMP boots before relocation is enabled. Exclusive emergency
  555. * stack for machine checks.
  556. */
  557. static void __init emergency_stack_init(void)
  558. {
  559. u64 limit;
  560. unsigned int i;
  561. /*
  562. * Emergency stacks must be under 256MB, we cannot afford to take
  563. * SLB misses on them. The ABI also requires them to be 128-byte
  564. * aligned.
  565. *
  566. * Since we use these as temporary stacks during secondary CPU
  567. * bringup, we need to get at them in real mode. This means they
  568. * must also be within the RMO region.
  569. */
  570. limit = min(safe_stack_limit(), ppc64_rma_size);
  571. for_each_possible_cpu(i) {
  572. unsigned long sp;
  573. sp = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
  574. sp += THREAD_SIZE;
  575. paca[i].emergency_sp = __va(sp);
  576. #ifdef CONFIG_PPC_BOOK3S_64
  577. /* emergency stack for machine check exception handling. */
  578. sp = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
  579. sp += THREAD_SIZE;
  580. paca[i].mc_emergency_sp = __va(sp);
  581. #endif
  582. }
  583. }
  584. /*
  585. * Called into from start_kernel this initializes memblock, which is used
  586. * to manage page allocation until mem_init is called.
  587. */
  588. void __init setup_arch(char **cmdline_p)
  589. {
  590. *cmdline_p = boot_command_line;
  591. /*
  592. * Set cache line size based on type of cpu as a default.
  593. * Systems with OF can look in the properties on the cpu node(s)
  594. * for a possibly more accurate value.
  595. */
  596. dcache_bsize = ppc64_caches.dline_size;
  597. icache_bsize = ppc64_caches.iline_size;
  598. if (ppc_md.panic)
  599. setup_panic();
  600. init_mm.start_code = (unsigned long)_stext;
  601. init_mm.end_code = (unsigned long) _etext;
  602. init_mm.end_data = (unsigned long) _edata;
  603. init_mm.brk = klimit;
  604. #ifdef CONFIG_PPC_64K_PAGES
  605. init_mm.context.pte_frag = NULL;
  606. #endif
  607. #ifdef CONFIG_SPAPR_TCE_IOMMU
  608. mm_iommu_init(&init_mm.context);
  609. #endif
  610. irqstack_early_init();
  611. exc_lvl_early_init();
  612. emergency_stack_init();
  613. initmem_init();
  614. #ifdef CONFIG_DUMMY_CONSOLE
  615. conswitchp = &dummy_con;
  616. #endif
  617. if (ppc_md.setup_arch)
  618. ppc_md.setup_arch();
  619. paging_init();
  620. /* Initialize the MMU context management stuff */
  621. mmu_context_init();
  622. /* Interrupt code needs to be 64K-aligned */
  623. if ((unsigned long)_stext & 0xffff)
  624. panic("Kernelbase not 64K-aligned (0x%lx)!\n",
  625. (unsigned long)_stext);
  626. }
  627. #ifdef CONFIG_SMP
  628. #define PCPU_DYN_SIZE ()
  629. static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align)
  630. {
  631. return __alloc_bootmem_node(NODE_DATA(cpu_to_node(cpu)), size, align,
  632. __pa(MAX_DMA_ADDRESS));
  633. }
  634. static void __init pcpu_fc_free(void *ptr, size_t size)
  635. {
  636. free_bootmem(__pa(ptr), size);
  637. }
  638. static int pcpu_cpu_distance(unsigned int from, unsigned int to)
  639. {
  640. if (cpu_to_node(from) == cpu_to_node(to))
  641. return LOCAL_DISTANCE;
  642. else
  643. return REMOTE_DISTANCE;
  644. }
  645. unsigned long __per_cpu_offset[NR_CPUS] __read_mostly;
  646. EXPORT_SYMBOL(__per_cpu_offset);
  647. void __init setup_per_cpu_areas(void)
  648. {
  649. const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE;
  650. size_t atom_size;
  651. unsigned long delta;
  652. unsigned int cpu;
  653. int rc;
  654. /*
  655. * Linear mapping is one of 4K, 1M and 16M. For 4K, no need
  656. * to group units. For larger mappings, use 1M atom which
  657. * should be large enough to contain a number of units.
  658. */
  659. if (mmu_linear_psize == MMU_PAGE_4K)
  660. atom_size = PAGE_SIZE;
  661. else
  662. atom_size = 1 << 20;
  663. rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance,
  664. pcpu_fc_alloc, pcpu_fc_free);
  665. if (rc < 0)
  666. panic("cannot initialize percpu area (err=%d)", rc);
  667. delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
  668. for_each_possible_cpu(cpu) {
  669. __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu];
  670. paca[cpu].data_offset = __per_cpu_offset[cpu];
  671. }
  672. }
  673. #endif
  674. #ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
  675. unsigned long memory_block_size_bytes(void)
  676. {
  677. if (ppc_md.memory_block_size)
  678. return ppc_md.memory_block_size();
  679. return MIN_MEMORY_BLOCK_SIZE;
  680. }
  681. #endif
  682. #if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
  683. struct ppc_pci_io ppc_pci_io;
  684. EXPORT_SYMBOL(ppc_pci_io);
  685. #endif
  686. #ifdef CONFIG_HARDLOCKUP_DETECTOR
  687. u64 hw_nmi_get_sample_period(int watchdog_thresh)
  688. {
  689. return ppc_proc_freq * watchdog_thresh;
  690. }
  691. /*
  692. * The hardlockup detector breaks PMU event based branches and is likely
  693. * to get false positives in KVM guests, so disable it by default.
  694. */
  695. static int __init disable_hardlockup_detector(void)
  696. {
  697. hardlockup_detector_disable();
  698. return 0;
  699. }
  700. early_initcall(disable_hardlockup_detector);
  701. #endif