pci-common.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/byteorder.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  48. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  49. {
  50. pci_dma_ops = dma_ops;
  51. }
  52. struct dma_map_ops *get_pci_dma_ops(void)
  53. {
  54. return pci_dma_ops;
  55. }
  56. EXPORT_SYMBOL(get_pci_dma_ops);
  57. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  58. {
  59. struct pci_controller *phb;
  60. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  61. if (phb == NULL)
  62. return NULL;
  63. spin_lock(&hose_spinlock);
  64. phb->global_number = global_phb_number++;
  65. list_add_tail(&phb->list_node, &hose_list);
  66. spin_unlock(&hose_spinlock);
  67. phb->dn = dev;
  68. phb->is_dynamic = slab_is_available();
  69. #ifdef CONFIG_PPC64
  70. if (dev) {
  71. int nid = of_node_to_nid(dev);
  72. if (nid < 0 || !node_online(nid))
  73. nid = -1;
  74. PHB_SET_NODE(phb, nid);
  75. }
  76. #endif
  77. return phb;
  78. }
  79. EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
  80. void pcibios_free_controller(struct pci_controller *phb)
  81. {
  82. spin_lock(&hose_spinlock);
  83. list_del(&phb->list_node);
  84. spin_unlock(&hose_spinlock);
  85. if (phb->is_dynamic)
  86. kfree(phb);
  87. }
  88. EXPORT_SYMBOL_GPL(pcibios_free_controller);
  89. /*
  90. * The function is used to return the minimal alignment
  91. * for memory or I/O windows of the associated P2P bridge.
  92. * By default, 4KiB alignment for I/O windows and 1MiB for
  93. * memory windows.
  94. */
  95. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  96. unsigned long type)
  97. {
  98. struct pci_controller *phb = pci_bus_to_host(bus);
  99. if (phb->controller_ops.window_alignment)
  100. return phb->controller_ops.window_alignment(bus, type);
  101. /*
  102. * PCI core will figure out the default
  103. * alignment: 4KiB for I/O and 1MiB for
  104. * memory window.
  105. */
  106. return 1;
  107. }
  108. void pcibios_reset_secondary_bus(struct pci_dev *dev)
  109. {
  110. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  111. if (phb->controller_ops.reset_secondary_bus) {
  112. phb->controller_ops.reset_secondary_bus(dev);
  113. return;
  114. }
  115. pci_reset_secondary_bus(dev);
  116. }
  117. #ifdef CONFIG_PCI_IOV
  118. resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
  119. {
  120. if (ppc_md.pcibios_iov_resource_alignment)
  121. return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
  122. return pci_iov_resource_size(pdev, resno);
  123. }
  124. #endif /* CONFIG_PCI_IOV */
  125. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  126. {
  127. #ifdef CONFIG_PPC64
  128. return hose->pci_io_size;
  129. #else
  130. return resource_size(&hose->io_resource);
  131. #endif
  132. }
  133. int pcibios_vaddr_is_ioport(void __iomem *address)
  134. {
  135. int ret = 0;
  136. struct pci_controller *hose;
  137. resource_size_t size;
  138. spin_lock(&hose_spinlock);
  139. list_for_each_entry(hose, &hose_list, list_node) {
  140. size = pcibios_io_size(hose);
  141. if (address >= hose->io_base_virt &&
  142. address < (hose->io_base_virt + size)) {
  143. ret = 1;
  144. break;
  145. }
  146. }
  147. spin_unlock(&hose_spinlock);
  148. return ret;
  149. }
  150. unsigned long pci_address_to_pio(phys_addr_t address)
  151. {
  152. struct pci_controller *hose;
  153. resource_size_t size;
  154. unsigned long ret = ~0;
  155. spin_lock(&hose_spinlock);
  156. list_for_each_entry(hose, &hose_list, list_node) {
  157. size = pcibios_io_size(hose);
  158. if (address >= hose->io_base_phys &&
  159. address < (hose->io_base_phys + size)) {
  160. unsigned long base =
  161. (unsigned long)hose->io_base_virt - _IO_BASE;
  162. ret = base + (address - hose->io_base_phys);
  163. break;
  164. }
  165. }
  166. spin_unlock(&hose_spinlock);
  167. return ret;
  168. }
  169. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  170. /*
  171. * Return the domain number for this bus.
  172. */
  173. int pci_domain_nr(struct pci_bus *bus)
  174. {
  175. struct pci_controller *hose = pci_bus_to_host(bus);
  176. return hose->global_number;
  177. }
  178. EXPORT_SYMBOL(pci_domain_nr);
  179. /* This routine is meant to be used early during boot, when the
  180. * PCI bus numbers have not yet been assigned, and you need to
  181. * issue PCI config cycles to an OF device.
  182. * It could also be used to "fix" RTAS config cycles if you want
  183. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  184. * config cycles.
  185. */
  186. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  187. {
  188. while(node) {
  189. struct pci_controller *hose, *tmp;
  190. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  191. if (hose->dn == node)
  192. return hose;
  193. node = node->parent;
  194. }
  195. return NULL;
  196. }
  197. /*
  198. * Reads the interrupt pin to determine if interrupt is use by card.
  199. * If the interrupt is used, then gets the interrupt line from the
  200. * openfirmware and sets it in the pci_dev and pci_config line.
  201. */
  202. static int pci_read_irq_line(struct pci_dev *pci_dev)
  203. {
  204. struct of_phandle_args oirq;
  205. unsigned int virq;
  206. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  207. #ifdef DEBUG
  208. memset(&oirq, 0xff, sizeof(oirq));
  209. #endif
  210. /* Try to get a mapping from the device-tree */
  211. if (of_irq_parse_pci(pci_dev, &oirq)) {
  212. u8 line, pin;
  213. /* If that fails, lets fallback to what is in the config
  214. * space and map that through the default controller. We
  215. * also set the type to level low since that's what PCI
  216. * interrupts are. If your platform does differently, then
  217. * either provide a proper interrupt tree or don't use this
  218. * function.
  219. */
  220. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  221. return -1;
  222. if (pin == 0)
  223. return -1;
  224. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  225. line == 0xff || line == 0) {
  226. return -1;
  227. }
  228. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  229. line, pin);
  230. virq = irq_create_mapping(NULL, line);
  231. if (virq != NO_IRQ)
  232. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  233. } else {
  234. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  235. oirq.args_count, oirq.args[0], oirq.args[1],
  236. of_node_full_name(oirq.np));
  237. virq = irq_create_of_mapping(&oirq);
  238. }
  239. if(virq == NO_IRQ) {
  240. pr_debug(" Failed to map !\n");
  241. return -1;
  242. }
  243. pr_debug(" Mapped to linux irq %d\n", virq);
  244. pci_dev->irq = virq;
  245. return 0;
  246. }
  247. /*
  248. * Platform support for /proc/bus/pci/X/Y mmap()s,
  249. * modelled on the sparc64 implementation by Dave Miller.
  250. * -- paulus.
  251. */
  252. /*
  253. * Adjust vm_pgoff of VMA such that it is the physical page offset
  254. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  255. *
  256. * Basically, the user finds the base address for his device which he wishes
  257. * to mmap. They read the 32-bit value from the config space base register,
  258. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  259. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  260. *
  261. * Returns negative error code on failure, zero on success.
  262. */
  263. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  264. resource_size_t *offset,
  265. enum pci_mmap_state mmap_state)
  266. {
  267. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  268. unsigned long io_offset = 0;
  269. int i, res_bit;
  270. if (hose == NULL)
  271. return NULL; /* should never happen */
  272. /* If memory, add on the PCI bridge address offset */
  273. if (mmap_state == pci_mmap_mem) {
  274. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  275. *offset += hose->pci_mem_offset;
  276. #endif
  277. res_bit = IORESOURCE_MEM;
  278. } else {
  279. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  280. *offset += io_offset;
  281. res_bit = IORESOURCE_IO;
  282. }
  283. /*
  284. * Check that the offset requested corresponds to one of the
  285. * resources of the device.
  286. */
  287. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  288. struct resource *rp = &dev->resource[i];
  289. int flags = rp->flags;
  290. /* treat ROM as memory (should be already) */
  291. if (i == PCI_ROM_RESOURCE)
  292. flags |= IORESOURCE_MEM;
  293. /* Active and same type? */
  294. if ((flags & res_bit) == 0)
  295. continue;
  296. /* In the range of this resource? */
  297. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  298. continue;
  299. /* found it! construct the final physical address */
  300. if (mmap_state == pci_mmap_io)
  301. *offset += hose->io_base_phys - io_offset;
  302. return rp;
  303. }
  304. return NULL;
  305. }
  306. /*
  307. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  308. * device mapping.
  309. */
  310. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  311. pgprot_t protection,
  312. enum pci_mmap_state mmap_state,
  313. int write_combine)
  314. {
  315. /* Write combine is always 0 on non-memory space mappings. On
  316. * memory space, if the user didn't pass 1, we check for a
  317. * "prefetchable" resource. This is a bit hackish, but we use
  318. * this to workaround the inability of /sysfs to provide a write
  319. * combine bit
  320. */
  321. if (mmap_state != pci_mmap_mem)
  322. write_combine = 0;
  323. else if (write_combine == 0) {
  324. if (rp->flags & IORESOURCE_PREFETCH)
  325. write_combine = 1;
  326. }
  327. /* XXX would be nice to have a way to ask for write-through */
  328. if (write_combine)
  329. return pgprot_noncached_wc(protection);
  330. else
  331. return pgprot_noncached(protection);
  332. }
  333. /*
  334. * This one is used by /dev/mem and fbdev who have no clue about the
  335. * PCI device, it tries to find the PCI device first and calls the
  336. * above routine
  337. */
  338. pgprot_t pci_phys_mem_access_prot(struct file *file,
  339. unsigned long pfn,
  340. unsigned long size,
  341. pgprot_t prot)
  342. {
  343. struct pci_dev *pdev = NULL;
  344. struct resource *found = NULL;
  345. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  346. int i;
  347. if (page_is_ram(pfn))
  348. return prot;
  349. prot = pgprot_noncached(prot);
  350. for_each_pci_dev(pdev) {
  351. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  352. struct resource *rp = &pdev->resource[i];
  353. int flags = rp->flags;
  354. /* Active and same type? */
  355. if ((flags & IORESOURCE_MEM) == 0)
  356. continue;
  357. /* In the range of this resource? */
  358. if (offset < (rp->start & PAGE_MASK) ||
  359. offset > rp->end)
  360. continue;
  361. found = rp;
  362. break;
  363. }
  364. if (found)
  365. break;
  366. }
  367. if (found) {
  368. if (found->flags & IORESOURCE_PREFETCH)
  369. prot = pgprot_noncached_wc(prot);
  370. pci_dev_put(pdev);
  371. }
  372. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  373. (unsigned long long)offset, pgprot_val(prot));
  374. return prot;
  375. }
  376. /*
  377. * Perform the actual remap of the pages for a PCI device mapping, as
  378. * appropriate for this architecture. The region in the process to map
  379. * is described by vm_start and vm_end members of VMA, the base physical
  380. * address is found in vm_pgoff.
  381. * The pci device structure is provided so that architectures may make mapping
  382. * decisions on a per-device or per-bus basis.
  383. *
  384. * Returns a negative error code on failure, zero on success.
  385. */
  386. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  387. enum pci_mmap_state mmap_state, int write_combine)
  388. {
  389. resource_size_t offset =
  390. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  391. struct resource *rp;
  392. int ret;
  393. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  394. if (rp == NULL)
  395. return -EINVAL;
  396. vma->vm_pgoff = offset >> PAGE_SHIFT;
  397. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  398. vma->vm_page_prot,
  399. mmap_state, write_combine);
  400. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  401. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  402. return ret;
  403. }
  404. /* This provides legacy IO read access on a bus */
  405. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  406. {
  407. unsigned long offset;
  408. struct pci_controller *hose = pci_bus_to_host(bus);
  409. struct resource *rp = &hose->io_resource;
  410. void __iomem *addr;
  411. /* Check if port can be supported by that bus. We only check
  412. * the ranges of the PHB though, not the bus itself as the rules
  413. * for forwarding legacy cycles down bridges are not our problem
  414. * here. So if the host bridge supports it, we do it.
  415. */
  416. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  417. offset += port;
  418. if (!(rp->flags & IORESOURCE_IO))
  419. return -ENXIO;
  420. if (offset < rp->start || (offset + size) > rp->end)
  421. return -ENXIO;
  422. addr = hose->io_base_virt + port;
  423. switch(size) {
  424. case 1:
  425. *((u8 *)val) = in_8(addr);
  426. return 1;
  427. case 2:
  428. if (port & 1)
  429. return -EINVAL;
  430. *((u16 *)val) = in_le16(addr);
  431. return 2;
  432. case 4:
  433. if (port & 3)
  434. return -EINVAL;
  435. *((u32 *)val) = in_le32(addr);
  436. return 4;
  437. }
  438. return -EINVAL;
  439. }
  440. /* This provides legacy IO write access on a bus */
  441. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  442. {
  443. unsigned long offset;
  444. struct pci_controller *hose = pci_bus_to_host(bus);
  445. struct resource *rp = &hose->io_resource;
  446. void __iomem *addr;
  447. /* Check if port can be supported by that bus. We only check
  448. * the ranges of the PHB though, not the bus itself as the rules
  449. * for forwarding legacy cycles down bridges are not our problem
  450. * here. So if the host bridge supports it, we do it.
  451. */
  452. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  453. offset += port;
  454. if (!(rp->flags & IORESOURCE_IO))
  455. return -ENXIO;
  456. if (offset < rp->start || (offset + size) > rp->end)
  457. return -ENXIO;
  458. addr = hose->io_base_virt + port;
  459. /* WARNING: The generic code is idiotic. It gets passed a pointer
  460. * to what can be a 1, 2 or 4 byte quantity and always reads that
  461. * as a u32, which means that we have to correct the location of
  462. * the data read within those 32 bits for size 1 and 2
  463. */
  464. switch(size) {
  465. case 1:
  466. out_8(addr, val >> 24);
  467. return 1;
  468. case 2:
  469. if (port & 1)
  470. return -EINVAL;
  471. out_le16(addr, val >> 16);
  472. return 2;
  473. case 4:
  474. if (port & 3)
  475. return -EINVAL;
  476. out_le32(addr, val);
  477. return 4;
  478. }
  479. return -EINVAL;
  480. }
  481. /* This provides legacy IO or memory mmap access on a bus */
  482. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  483. struct vm_area_struct *vma,
  484. enum pci_mmap_state mmap_state)
  485. {
  486. struct pci_controller *hose = pci_bus_to_host(bus);
  487. resource_size_t offset =
  488. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  489. resource_size_t size = vma->vm_end - vma->vm_start;
  490. struct resource *rp;
  491. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  492. pci_domain_nr(bus), bus->number,
  493. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  494. (unsigned long long)offset,
  495. (unsigned long long)(offset + size - 1));
  496. if (mmap_state == pci_mmap_mem) {
  497. /* Hack alert !
  498. *
  499. * Because X is lame and can fail starting if it gets an error trying
  500. * to mmap legacy_mem (instead of just moving on without legacy memory
  501. * access) we fake it here by giving it anonymous memory, effectively
  502. * behaving just like /dev/zero
  503. */
  504. if ((offset + size) > hose->isa_mem_size) {
  505. printk(KERN_DEBUG
  506. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  507. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  508. if (vma->vm_flags & VM_SHARED)
  509. return shmem_zero_setup(vma);
  510. return 0;
  511. }
  512. offset += hose->isa_mem_phys;
  513. } else {
  514. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  515. unsigned long roffset = offset + io_offset;
  516. rp = &hose->io_resource;
  517. if (!(rp->flags & IORESOURCE_IO))
  518. return -ENXIO;
  519. if (roffset < rp->start || (roffset + size) > rp->end)
  520. return -ENXIO;
  521. offset += hose->io_base_phys;
  522. }
  523. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  524. vma->vm_pgoff = offset >> PAGE_SHIFT;
  525. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  526. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  527. vma->vm_end - vma->vm_start,
  528. vma->vm_page_prot);
  529. }
  530. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  531. const struct resource *rsrc,
  532. resource_size_t *start, resource_size_t *end)
  533. {
  534. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  535. resource_size_t offset = 0;
  536. if (hose == NULL)
  537. return;
  538. if (rsrc->flags & IORESOURCE_IO)
  539. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  540. /* We pass a fully fixed up address to userland for MMIO instead of
  541. * a BAR value because X is lame and expects to be able to use that
  542. * to pass to /dev/mem !
  543. *
  544. * That means that we'll have potentially 64 bits values where some
  545. * userland apps only expect 32 (like X itself since it thinks only
  546. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  547. * 32 bits CHRPs :-(
  548. *
  549. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  550. * has been fixed (and the fix spread enough), we can re-enable the
  551. * 2 lines below and pass down a BAR value to userland. In that case
  552. * we'll also have to re-enable the matching code in
  553. * __pci_mmap_make_offset().
  554. *
  555. * BenH.
  556. */
  557. #if 0
  558. else if (rsrc->flags & IORESOURCE_MEM)
  559. offset = hose->pci_mem_offset;
  560. #endif
  561. *start = rsrc->start - offset;
  562. *end = rsrc->end - offset;
  563. }
  564. /**
  565. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  566. * @hose: newly allocated pci_controller to be setup
  567. * @dev: device node of the host bridge
  568. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  569. *
  570. * This function will parse the "ranges" property of a PCI host bridge device
  571. * node and setup the resource mapping of a pci controller based on its
  572. * content.
  573. *
  574. * Life would be boring if it wasn't for a few issues that we have to deal
  575. * with here:
  576. *
  577. * - We can only cope with one IO space range and up to 3 Memory space
  578. * ranges. However, some machines (thanks Apple !) tend to split their
  579. * space into lots of small contiguous ranges. So we have to coalesce.
  580. *
  581. * - Some busses have IO space not starting at 0, which causes trouble with
  582. * the way we do our IO resource renumbering. The code somewhat deals with
  583. * it for 64 bits but I would expect problems on 32 bits.
  584. *
  585. * - Some 32 bits platforms such as 4xx can have physical space larger than
  586. * 32 bits so we need to use 64 bits values for the parsing
  587. */
  588. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  589. struct device_node *dev, int primary)
  590. {
  591. int memno = 0;
  592. struct resource *res;
  593. struct of_pci_range range;
  594. struct of_pci_range_parser parser;
  595. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  596. dev->full_name, primary ? "(primary)" : "");
  597. /* Check for ranges property */
  598. if (of_pci_range_parser_init(&parser, dev))
  599. return;
  600. /* Parse it */
  601. for_each_of_pci_range(&parser, &range) {
  602. /* If we failed translation or got a zero-sized region
  603. * (some FW try to feed us with non sensical zero sized regions
  604. * such as power3 which look like some kind of attempt at exposing
  605. * the VGA memory hole)
  606. */
  607. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  608. continue;
  609. /* Act based on address space type */
  610. res = NULL;
  611. switch (range.flags & IORESOURCE_TYPE_BITS) {
  612. case IORESOURCE_IO:
  613. printk(KERN_INFO
  614. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  615. range.cpu_addr, range.cpu_addr + range.size - 1,
  616. range.pci_addr);
  617. /* We support only one IO range */
  618. if (hose->pci_io_size) {
  619. printk(KERN_INFO
  620. " \\--> Skipped (too many) !\n");
  621. continue;
  622. }
  623. #ifdef CONFIG_PPC32
  624. /* On 32 bits, limit I/O space to 16MB */
  625. if (range.size > 0x01000000)
  626. range.size = 0x01000000;
  627. /* 32 bits needs to map IOs here */
  628. hose->io_base_virt = ioremap(range.cpu_addr,
  629. range.size);
  630. /* Expect trouble if pci_addr is not 0 */
  631. if (primary)
  632. isa_io_base =
  633. (unsigned long)hose->io_base_virt;
  634. #endif /* CONFIG_PPC32 */
  635. /* pci_io_size and io_base_phys always represent IO
  636. * space starting at 0 so we factor in pci_addr
  637. */
  638. hose->pci_io_size = range.pci_addr + range.size;
  639. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  640. /* Build resource */
  641. res = &hose->io_resource;
  642. range.cpu_addr = range.pci_addr;
  643. break;
  644. case IORESOURCE_MEM:
  645. printk(KERN_INFO
  646. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  647. range.cpu_addr, range.cpu_addr + range.size - 1,
  648. range.pci_addr,
  649. (range.pci_space & 0x40000000) ?
  650. "Prefetch" : "");
  651. /* We support only 3 memory ranges */
  652. if (memno >= 3) {
  653. printk(KERN_INFO
  654. " \\--> Skipped (too many) !\n");
  655. continue;
  656. }
  657. /* Handles ISA memory hole space here */
  658. if (range.pci_addr == 0) {
  659. if (primary || isa_mem_base == 0)
  660. isa_mem_base = range.cpu_addr;
  661. hose->isa_mem_phys = range.cpu_addr;
  662. hose->isa_mem_size = range.size;
  663. }
  664. /* Build resource */
  665. hose->mem_offset[memno] = range.cpu_addr -
  666. range.pci_addr;
  667. res = &hose->mem_resources[memno++];
  668. break;
  669. }
  670. if (res != NULL) {
  671. res->name = dev->full_name;
  672. res->flags = range.flags;
  673. res->start = range.cpu_addr;
  674. res->end = range.cpu_addr + range.size - 1;
  675. res->parent = res->child = res->sibling = NULL;
  676. }
  677. }
  678. }
  679. /* Decide whether to display the domain number in /proc */
  680. int pci_proc_domain(struct pci_bus *bus)
  681. {
  682. struct pci_controller *hose = pci_bus_to_host(bus);
  683. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  684. return 0;
  685. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  686. return hose->global_number != 0;
  687. return 1;
  688. }
  689. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  690. {
  691. if (ppc_md.pcibios_root_bridge_prepare)
  692. return ppc_md.pcibios_root_bridge_prepare(bridge);
  693. return 0;
  694. }
  695. /* This header fixup will do the resource fixup for all devices as they are
  696. * probed, but not for bridge ranges
  697. */
  698. static void pcibios_fixup_resources(struct pci_dev *dev)
  699. {
  700. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  701. int i;
  702. if (!hose) {
  703. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  704. pci_name(dev));
  705. return;
  706. }
  707. if (dev->is_virtfn)
  708. return;
  709. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  710. struct resource *res = dev->resource + i;
  711. struct pci_bus_region reg;
  712. if (!res->flags)
  713. continue;
  714. /* If we're going to re-assign everything, we mark all resources
  715. * as unset (and 0-base them). In addition, we mark BARs starting
  716. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  717. * since in that case, we don't want to re-assign anything
  718. */
  719. pcibios_resource_to_bus(dev->bus, &reg, res);
  720. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  721. (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  722. /* Only print message if not re-assigning */
  723. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  724. pr_debug("PCI:%s Resource %d %pR is unassigned\n",
  725. pci_name(dev), i, res);
  726. res->end -= res->start;
  727. res->start = 0;
  728. res->flags |= IORESOURCE_UNSET;
  729. continue;
  730. }
  731. pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
  732. }
  733. /* Call machine specific resource fixup */
  734. if (ppc_md.pcibios_fixup_resources)
  735. ppc_md.pcibios_fixup_resources(dev);
  736. }
  737. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  738. /* This function tries to figure out if a bridge resource has been initialized
  739. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  740. * things go more smoothly when it gets it right. It should covers cases such
  741. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  742. */
  743. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  744. struct resource *res)
  745. {
  746. struct pci_controller *hose = pci_bus_to_host(bus);
  747. struct pci_dev *dev = bus->self;
  748. resource_size_t offset;
  749. struct pci_bus_region region;
  750. u16 command;
  751. int i;
  752. /* We don't do anything if PCI_PROBE_ONLY is set */
  753. if (pci_has_flag(PCI_PROBE_ONLY))
  754. return 0;
  755. /* Job is a bit different between memory and IO */
  756. if (res->flags & IORESOURCE_MEM) {
  757. pcibios_resource_to_bus(dev->bus, &region, res);
  758. /* If the BAR is non-0 then it's probably been initialized */
  759. if (region.start != 0)
  760. return 0;
  761. /* The BAR is 0, let's check if memory decoding is enabled on
  762. * the bridge. If not, we consider it unassigned
  763. */
  764. pci_read_config_word(dev, PCI_COMMAND, &command);
  765. if ((command & PCI_COMMAND_MEMORY) == 0)
  766. return 1;
  767. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  768. * resources covers that starting address (0 then it's good enough for
  769. * us for memory space)
  770. */
  771. for (i = 0; i < 3; i++) {
  772. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  773. hose->mem_resources[i].start == hose->mem_offset[i])
  774. return 0;
  775. }
  776. /* Well, it starts at 0 and we know it will collide so we may as
  777. * well consider it as unassigned. That covers the Apple case.
  778. */
  779. return 1;
  780. } else {
  781. /* If the BAR is non-0, then we consider it assigned */
  782. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  783. if (((res->start - offset) & 0xfffffffful) != 0)
  784. return 0;
  785. /* Here, we are a bit different than memory as typically IO space
  786. * starting at low addresses -is- valid. What we do instead if that
  787. * we consider as unassigned anything that doesn't have IO enabled
  788. * in the PCI command register, and that's it.
  789. */
  790. pci_read_config_word(dev, PCI_COMMAND, &command);
  791. if (command & PCI_COMMAND_IO)
  792. return 0;
  793. /* It's starting at 0 and IO is disabled in the bridge, consider
  794. * it unassigned
  795. */
  796. return 1;
  797. }
  798. }
  799. /* Fixup resources of a PCI<->PCI bridge */
  800. static void pcibios_fixup_bridge(struct pci_bus *bus)
  801. {
  802. struct resource *res;
  803. int i;
  804. struct pci_dev *dev = bus->self;
  805. pci_bus_for_each_resource(bus, res, i) {
  806. if (!res || !res->flags)
  807. continue;
  808. if (i >= 3 && bus->self->transparent)
  809. continue;
  810. /* If we're going to reassign everything, we can
  811. * shrink the P2P resource to have size as being
  812. * of 0 in order to save space.
  813. */
  814. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  815. res->flags |= IORESOURCE_UNSET;
  816. res->start = 0;
  817. res->end = -1;
  818. continue;
  819. }
  820. pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
  821. /* Try to detect uninitialized P2P bridge resources,
  822. * and clear them out so they get re-assigned later
  823. */
  824. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  825. res->flags = 0;
  826. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  827. }
  828. }
  829. }
  830. void pcibios_setup_bus_self(struct pci_bus *bus)
  831. {
  832. struct pci_controller *phb;
  833. /* Fix up the bus resources for P2P bridges */
  834. if (bus->self != NULL)
  835. pcibios_fixup_bridge(bus);
  836. /* Platform specific bus fixups. This is currently only used
  837. * by fsl_pci and I'm hoping to get rid of it at some point
  838. */
  839. if (ppc_md.pcibios_fixup_bus)
  840. ppc_md.pcibios_fixup_bus(bus);
  841. /* Setup bus DMA mappings */
  842. phb = pci_bus_to_host(bus);
  843. if (phb->controller_ops.dma_bus_setup)
  844. phb->controller_ops.dma_bus_setup(bus);
  845. }
  846. static void pcibios_setup_device(struct pci_dev *dev)
  847. {
  848. struct pci_controller *phb;
  849. /* Fixup NUMA node as it may not be setup yet by the generic
  850. * code and is needed by the DMA init
  851. */
  852. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  853. /* Hook up default DMA ops */
  854. set_dma_ops(&dev->dev, pci_dma_ops);
  855. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  856. /* Additional platform DMA/iommu setup */
  857. phb = pci_bus_to_host(dev->bus);
  858. if (phb->controller_ops.dma_dev_setup)
  859. phb->controller_ops.dma_dev_setup(dev);
  860. /* Read default IRQs and fixup if necessary */
  861. pci_read_irq_line(dev);
  862. if (ppc_md.pci_irq_fixup)
  863. ppc_md.pci_irq_fixup(dev);
  864. }
  865. int pcibios_add_device(struct pci_dev *dev)
  866. {
  867. /*
  868. * We can only call pcibios_setup_device() after bus setup is complete,
  869. * since some of the platform specific DMA setup code depends on it.
  870. */
  871. if (dev->bus->is_added)
  872. pcibios_setup_device(dev);
  873. #ifdef CONFIG_PCI_IOV
  874. if (ppc_md.pcibios_fixup_sriov)
  875. ppc_md.pcibios_fixup_sriov(dev);
  876. #endif /* CONFIG_PCI_IOV */
  877. return 0;
  878. }
  879. void pcibios_setup_bus_devices(struct pci_bus *bus)
  880. {
  881. struct pci_dev *dev;
  882. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  883. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  884. list_for_each_entry(dev, &bus->devices, bus_list) {
  885. /* Cardbus can call us to add new devices to a bus, so ignore
  886. * those who are already fully discovered
  887. */
  888. if (dev->is_added)
  889. continue;
  890. pcibios_setup_device(dev);
  891. }
  892. }
  893. void pcibios_set_master(struct pci_dev *dev)
  894. {
  895. /* No special bus mastering setup handling */
  896. }
  897. void pcibios_fixup_bus(struct pci_bus *bus)
  898. {
  899. /* When called from the generic PCI probe, read PCI<->PCI bridge
  900. * bases. This is -not- called when generating the PCI tree from
  901. * the OF device-tree.
  902. */
  903. pci_read_bridge_bases(bus);
  904. /* Now fixup the bus bus */
  905. pcibios_setup_bus_self(bus);
  906. /* Now fixup devices on that bus */
  907. pcibios_setup_bus_devices(bus);
  908. }
  909. EXPORT_SYMBOL(pcibios_fixup_bus);
  910. void pci_fixup_cardbus(struct pci_bus *bus)
  911. {
  912. /* Now fixup devices on that bus */
  913. pcibios_setup_bus_devices(bus);
  914. }
  915. static int skip_isa_ioresource_align(struct pci_dev *dev)
  916. {
  917. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  918. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  919. return 1;
  920. return 0;
  921. }
  922. /*
  923. * We need to avoid collisions with `mirrored' VGA ports
  924. * and other strange ISA hardware, so we always want the
  925. * addresses to be allocated in the 0x000-0x0ff region
  926. * modulo 0x400.
  927. *
  928. * Why? Because some silly external IO cards only decode
  929. * the low 10 bits of the IO address. The 0x00-0xff region
  930. * is reserved for motherboard devices that decode all 16
  931. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  932. * but we want to try to avoid allocating at 0x2900-0x2bff
  933. * which might have be mirrored at 0x0100-0x03ff..
  934. */
  935. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  936. resource_size_t size, resource_size_t align)
  937. {
  938. struct pci_dev *dev = data;
  939. resource_size_t start = res->start;
  940. if (res->flags & IORESOURCE_IO) {
  941. if (skip_isa_ioresource_align(dev))
  942. return start;
  943. if (start & 0x300)
  944. start = (start + 0x3ff) & ~0x3ff;
  945. }
  946. return start;
  947. }
  948. EXPORT_SYMBOL(pcibios_align_resource);
  949. /*
  950. * Reparent resource children of pr that conflict with res
  951. * under res, and make res replace those children.
  952. */
  953. static int reparent_resources(struct resource *parent,
  954. struct resource *res)
  955. {
  956. struct resource *p, **pp;
  957. struct resource **firstpp = NULL;
  958. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  959. if (p->end < res->start)
  960. continue;
  961. if (res->end < p->start)
  962. break;
  963. if (p->start < res->start || p->end > res->end)
  964. return -1; /* not completely contained */
  965. if (firstpp == NULL)
  966. firstpp = pp;
  967. }
  968. if (firstpp == NULL)
  969. return -1; /* didn't find any conflicting entries? */
  970. res->parent = parent;
  971. res->child = *firstpp;
  972. res->sibling = *pp;
  973. *firstpp = res;
  974. *pp = NULL;
  975. for (p = res->child; p != NULL; p = p->sibling) {
  976. p->parent = res;
  977. pr_debug("PCI: Reparented %s %pR under %s\n",
  978. p->name, p, res->name);
  979. }
  980. return 0;
  981. }
  982. /*
  983. * Handle resources of PCI devices. If the world were perfect, we could
  984. * just allocate all the resource regions and do nothing more. It isn't.
  985. * On the other hand, we cannot just re-allocate all devices, as it would
  986. * require us to know lots of host bridge internals. So we attempt to
  987. * keep as much of the original configuration as possible, but tweak it
  988. * when it's found to be wrong.
  989. *
  990. * Known BIOS problems we have to work around:
  991. * - I/O or memory regions not configured
  992. * - regions configured, but not enabled in the command register
  993. * - bogus I/O addresses above 64K used
  994. * - expansion ROMs left enabled (this may sound harmless, but given
  995. * the fact the PCI specs explicitly allow address decoders to be
  996. * shared between expansion ROMs and other resource regions, it's
  997. * at least dangerous)
  998. *
  999. * Our solution:
  1000. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1001. * This gives us fixed barriers on where we can allocate.
  1002. * (2) Allocate resources for all enabled devices. If there is
  1003. * a collision, just mark the resource as unallocated. Also
  1004. * disable expansion ROMs during this step.
  1005. * (3) Try to allocate resources for disabled devices. If the
  1006. * resources were assigned correctly, everything goes well,
  1007. * if they weren't, they won't disturb allocation of other
  1008. * resources.
  1009. * (4) Assign new addresses to resources which were either
  1010. * not configured at all or misconfigured. If explicitly
  1011. * requested by the user, configure expansion ROM address
  1012. * as well.
  1013. */
  1014. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1015. {
  1016. struct pci_bus *b;
  1017. int i;
  1018. struct resource *res, *pr;
  1019. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1020. pci_domain_nr(bus), bus->number);
  1021. pci_bus_for_each_resource(bus, res, i) {
  1022. if (!res || !res->flags || res->start > res->end || res->parent)
  1023. continue;
  1024. /* If the resource was left unset at this point, we clear it */
  1025. if (res->flags & IORESOURCE_UNSET)
  1026. goto clear_resource;
  1027. if (bus->parent == NULL)
  1028. pr = (res->flags & IORESOURCE_IO) ?
  1029. &ioport_resource : &iomem_resource;
  1030. else {
  1031. pr = pci_find_parent_resource(bus->self, res);
  1032. if (pr == res) {
  1033. /* this happens when the generic PCI
  1034. * code (wrongly) decides that this
  1035. * bridge is transparent -- paulus
  1036. */
  1037. continue;
  1038. }
  1039. }
  1040. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
  1041. bus->self ? pci_name(bus->self) : "PHB", bus->number,
  1042. i, res, pr, (pr && pr->name) ? pr->name : "nil");
  1043. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1044. struct pci_dev *dev = bus->self;
  1045. if (request_resource(pr, res) == 0)
  1046. continue;
  1047. /*
  1048. * Must be a conflict with an existing entry.
  1049. * Move that entry (or entries) under the
  1050. * bridge resource and try again.
  1051. */
  1052. if (reparent_resources(pr, res) == 0)
  1053. continue;
  1054. if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
  1055. pci_claim_bridge_resource(dev,
  1056. i + PCI_BRIDGE_RESOURCES) == 0)
  1057. continue;
  1058. }
  1059. pr_warning("PCI: Cannot allocate resource region "
  1060. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1061. clear_resource:
  1062. /* The resource might be figured out when doing
  1063. * reassignment based on the resources required
  1064. * by the downstream PCI devices. Here we set
  1065. * the size of the resource to be 0 in order to
  1066. * save more space.
  1067. */
  1068. res->start = 0;
  1069. res->end = -1;
  1070. res->flags = 0;
  1071. }
  1072. list_for_each_entry(b, &bus->children, node)
  1073. pcibios_allocate_bus_resources(b);
  1074. }
  1075. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1076. {
  1077. struct resource *pr, *r = &dev->resource[idx];
  1078. pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
  1079. pci_name(dev), idx, r);
  1080. pr = pci_find_parent_resource(dev, r);
  1081. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1082. request_resource(pr, r) < 0) {
  1083. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1084. " of device %s, will remap\n", idx, pci_name(dev));
  1085. if (pr)
  1086. pr_debug("PCI: parent is %p: %pR\n", pr, pr);
  1087. /* We'll assign a new address later */
  1088. r->flags |= IORESOURCE_UNSET;
  1089. r->end -= r->start;
  1090. r->start = 0;
  1091. }
  1092. }
  1093. static void __init pcibios_allocate_resources(int pass)
  1094. {
  1095. struct pci_dev *dev = NULL;
  1096. int idx, disabled;
  1097. u16 command;
  1098. struct resource *r;
  1099. for_each_pci_dev(dev) {
  1100. pci_read_config_word(dev, PCI_COMMAND, &command);
  1101. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1102. r = &dev->resource[idx];
  1103. if (r->parent) /* Already allocated */
  1104. continue;
  1105. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1106. continue; /* Not assigned at all */
  1107. /* We only allocate ROMs on pass 1 just in case they
  1108. * have been screwed up by firmware
  1109. */
  1110. if (idx == PCI_ROM_RESOURCE )
  1111. disabled = 1;
  1112. if (r->flags & IORESOURCE_IO)
  1113. disabled = !(command & PCI_COMMAND_IO);
  1114. else
  1115. disabled = !(command & PCI_COMMAND_MEMORY);
  1116. if (pass == disabled)
  1117. alloc_resource(dev, idx);
  1118. }
  1119. if (pass)
  1120. continue;
  1121. r = &dev->resource[PCI_ROM_RESOURCE];
  1122. if (r->flags) {
  1123. /* Turn the ROM off, leave the resource region,
  1124. * but keep it unregistered.
  1125. */
  1126. u32 reg;
  1127. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1128. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1129. pr_debug("PCI: Switching off ROM of %s\n",
  1130. pci_name(dev));
  1131. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1132. pci_write_config_dword(dev, dev->rom_base_reg,
  1133. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1134. }
  1135. }
  1136. }
  1137. }
  1138. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1139. {
  1140. struct pci_controller *hose = pci_bus_to_host(bus);
  1141. resource_size_t offset;
  1142. struct resource *res, *pres;
  1143. int i;
  1144. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1145. /* Check for IO */
  1146. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1147. goto no_io;
  1148. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1149. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1150. BUG_ON(res == NULL);
  1151. res->name = "Legacy IO";
  1152. res->flags = IORESOURCE_IO;
  1153. res->start = offset;
  1154. res->end = (offset + 0xfff) & 0xfffffffful;
  1155. pr_debug("Candidate legacy IO: %pR\n", res);
  1156. if (request_resource(&hose->io_resource, res)) {
  1157. printk(KERN_DEBUG
  1158. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1159. pci_domain_nr(bus), bus->number, res);
  1160. kfree(res);
  1161. }
  1162. no_io:
  1163. /* Check for memory */
  1164. for (i = 0; i < 3; i++) {
  1165. pres = &hose->mem_resources[i];
  1166. offset = hose->mem_offset[i];
  1167. if (!(pres->flags & IORESOURCE_MEM))
  1168. continue;
  1169. pr_debug("hose mem res: %pR\n", pres);
  1170. if ((pres->start - offset) <= 0xa0000 &&
  1171. (pres->end - offset) >= 0xbffff)
  1172. break;
  1173. }
  1174. if (i >= 3)
  1175. return;
  1176. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1177. BUG_ON(res == NULL);
  1178. res->name = "Legacy VGA memory";
  1179. res->flags = IORESOURCE_MEM;
  1180. res->start = 0xa0000 + offset;
  1181. res->end = 0xbffff + offset;
  1182. pr_debug("Candidate VGA memory: %pR\n", res);
  1183. if (request_resource(pres, res)) {
  1184. printk(KERN_DEBUG
  1185. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1186. pci_domain_nr(bus), bus->number, res);
  1187. kfree(res);
  1188. }
  1189. }
  1190. void __init pcibios_resource_survey(void)
  1191. {
  1192. struct pci_bus *b;
  1193. /* Allocate and assign resources */
  1194. list_for_each_entry(b, &pci_root_buses, node)
  1195. pcibios_allocate_bus_resources(b);
  1196. pcibios_allocate_resources(0);
  1197. pcibios_allocate_resources(1);
  1198. /* Before we start assigning unassigned resource, we try to reserve
  1199. * the low IO area and the VGA memory area if they intersect the
  1200. * bus available resources to avoid allocating things on top of them
  1201. */
  1202. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1203. list_for_each_entry(b, &pci_root_buses, node)
  1204. pcibios_reserve_legacy_regions(b);
  1205. }
  1206. /* Now, if the platform didn't decide to blindly trust the firmware,
  1207. * we proceed to assigning things that were left unassigned
  1208. */
  1209. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1210. pr_debug("PCI: Assigning unassigned resources...\n");
  1211. pci_assign_unassigned_resources();
  1212. }
  1213. /* Call machine dependent fixup */
  1214. if (ppc_md.pcibios_fixup)
  1215. ppc_md.pcibios_fixup();
  1216. }
  1217. /* This is used by the PCI hotplug driver to allocate resource
  1218. * of newly plugged busses. We can try to consolidate with the
  1219. * rest of the code later, for now, keep it as-is as our main
  1220. * resource allocation function doesn't deal with sub-trees yet.
  1221. */
  1222. void pcibios_claim_one_bus(struct pci_bus *bus)
  1223. {
  1224. struct pci_dev *dev;
  1225. struct pci_bus *child_bus;
  1226. list_for_each_entry(dev, &bus->devices, bus_list) {
  1227. int i;
  1228. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1229. struct resource *r = &dev->resource[i];
  1230. if (r->parent || !r->start || !r->flags)
  1231. continue;
  1232. pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
  1233. pci_name(dev), i, r);
  1234. if (pci_claim_resource(dev, i) == 0)
  1235. continue;
  1236. pci_claim_bridge_resource(dev, i);
  1237. }
  1238. }
  1239. list_for_each_entry(child_bus, &bus->children, node)
  1240. pcibios_claim_one_bus(child_bus);
  1241. }
  1242. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1243. /* pcibios_finish_adding_to_bus
  1244. *
  1245. * This is to be called by the hotplug code after devices have been
  1246. * added to a bus, this include calling it for a PHB that is just
  1247. * being added
  1248. */
  1249. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1250. {
  1251. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1252. pci_domain_nr(bus), bus->number);
  1253. /* Allocate bus and devices resources */
  1254. pcibios_allocate_bus_resources(bus);
  1255. pcibios_claim_one_bus(bus);
  1256. if (!pci_has_flag(PCI_PROBE_ONLY))
  1257. pci_assign_unassigned_bus_resources(bus);
  1258. /* Fixup EEH */
  1259. eeh_add_device_tree_late(bus);
  1260. /* Add new devices to global lists. Register in proc, sysfs. */
  1261. pci_bus_add_devices(bus);
  1262. /* sysfs files should only be added after devices are added */
  1263. eeh_add_sysfs_files(bus);
  1264. }
  1265. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1266. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1267. {
  1268. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1269. if (phb->controller_ops.enable_device_hook)
  1270. if (!phb->controller_ops.enable_device_hook(dev))
  1271. return -EINVAL;
  1272. return pci_enable_resources(dev, mask);
  1273. }
  1274. void pcibios_disable_device(struct pci_dev *dev)
  1275. {
  1276. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1277. if (phb->controller_ops.disable_device)
  1278. phb->controller_ops.disable_device(dev);
  1279. }
  1280. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1281. {
  1282. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1283. }
  1284. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1285. struct list_head *resources)
  1286. {
  1287. struct resource *res;
  1288. resource_size_t offset;
  1289. int i;
  1290. /* Hookup PHB IO resource */
  1291. res = &hose->io_resource;
  1292. if (!res->flags) {
  1293. pr_info("PCI: I/O resource not set for host"
  1294. " bridge %s (domain %d)\n",
  1295. hose->dn->full_name, hose->global_number);
  1296. } else {
  1297. offset = pcibios_io_space_offset(hose);
  1298. pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n",
  1299. res, (unsigned long long)offset);
  1300. pci_add_resource_offset(resources, res, offset);
  1301. }
  1302. /* Hookup PHB Memory resources */
  1303. for (i = 0; i < 3; ++i) {
  1304. res = &hose->mem_resources[i];
  1305. if (!res->flags) {
  1306. if (i == 0)
  1307. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1308. "host bridge %s (domain %d)\n",
  1309. hose->dn->full_name, hose->global_number);
  1310. continue;
  1311. }
  1312. offset = hose->mem_offset[i];
  1313. pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
  1314. res, (unsigned long long)offset);
  1315. pci_add_resource_offset(resources, res, offset);
  1316. }
  1317. }
  1318. /*
  1319. * Null PCI config access functions, for the case when we can't
  1320. * find a hose.
  1321. */
  1322. #define NULL_PCI_OP(rw, size, type) \
  1323. static int \
  1324. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1325. { \
  1326. return PCIBIOS_DEVICE_NOT_FOUND; \
  1327. }
  1328. static int
  1329. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1330. int len, u32 *val)
  1331. {
  1332. return PCIBIOS_DEVICE_NOT_FOUND;
  1333. }
  1334. static int
  1335. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1336. int len, u32 val)
  1337. {
  1338. return PCIBIOS_DEVICE_NOT_FOUND;
  1339. }
  1340. static struct pci_ops null_pci_ops =
  1341. {
  1342. .read = null_read_config,
  1343. .write = null_write_config,
  1344. };
  1345. /*
  1346. * These functions are used early on before PCI scanning is done
  1347. * and all of the pci_dev and pci_bus structures have been created.
  1348. */
  1349. static struct pci_bus *
  1350. fake_pci_bus(struct pci_controller *hose, int busnr)
  1351. {
  1352. static struct pci_bus bus;
  1353. if (hose == NULL) {
  1354. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1355. }
  1356. bus.number = busnr;
  1357. bus.sysdata = hose;
  1358. bus.ops = hose? hose->ops: &null_pci_ops;
  1359. return &bus;
  1360. }
  1361. #define EARLY_PCI_OP(rw, size, type) \
  1362. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1363. int devfn, int offset, type value) \
  1364. { \
  1365. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1366. devfn, offset, value); \
  1367. }
  1368. EARLY_PCI_OP(read, byte, u8 *)
  1369. EARLY_PCI_OP(read, word, u16 *)
  1370. EARLY_PCI_OP(read, dword, u32 *)
  1371. EARLY_PCI_OP(write, byte, u8)
  1372. EARLY_PCI_OP(write, word, u16)
  1373. EARLY_PCI_OP(write, dword, u32)
  1374. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1375. int cap)
  1376. {
  1377. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1378. }
  1379. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1380. {
  1381. struct pci_controller *hose = bus->sysdata;
  1382. return of_node_get(hose->dn);
  1383. }
  1384. /**
  1385. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1386. * @hose: Pointer to the PCI host controller instance structure
  1387. */
  1388. void pcibios_scan_phb(struct pci_controller *hose)
  1389. {
  1390. LIST_HEAD(resources);
  1391. struct pci_bus *bus;
  1392. struct device_node *node = hose->dn;
  1393. int mode;
  1394. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1395. /* Get some IO space for the new PHB */
  1396. pcibios_setup_phb_io_space(hose);
  1397. /* Wire up PHB bus resources */
  1398. pcibios_setup_phb_resources(hose, &resources);
  1399. hose->busn.start = hose->first_busno;
  1400. hose->busn.end = hose->last_busno;
  1401. hose->busn.flags = IORESOURCE_BUS;
  1402. pci_add_resource(&resources, &hose->busn);
  1403. /* Create an empty bus for the toplevel */
  1404. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1405. hose->ops, hose, &resources);
  1406. if (bus == NULL) {
  1407. pr_err("Failed to create bus for PCI domain %04x\n",
  1408. hose->global_number);
  1409. pci_free_resource_list(&resources);
  1410. return;
  1411. }
  1412. hose->bus = bus;
  1413. /* Get probe mode and perform scan */
  1414. mode = PCI_PROBE_NORMAL;
  1415. if (node && hose->controller_ops.probe_mode)
  1416. mode = hose->controller_ops.probe_mode(bus);
  1417. pr_debug(" probe mode: %d\n", mode);
  1418. if (mode == PCI_PROBE_DEVTREE)
  1419. of_scan_bus(node, bus);
  1420. if (mode == PCI_PROBE_NORMAL) {
  1421. pci_bus_update_busn_res_end(bus, 255);
  1422. hose->last_busno = pci_scan_child_bus(bus);
  1423. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1424. }
  1425. /* Platform gets a chance to do some global fixups before
  1426. * we proceed to resource allocation
  1427. */
  1428. if (ppc_md.pcibios_fixup_phb)
  1429. ppc_md.pcibios_fixup_phb(hose);
  1430. /* Configure PCI Express settings */
  1431. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1432. struct pci_bus *child;
  1433. list_for_each_entry(child, &bus->children, node)
  1434. pcie_bus_configure_settings(child);
  1435. }
  1436. }
  1437. EXPORT_SYMBOL_GPL(pcibios_scan_phb);
  1438. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1439. {
  1440. int i, class = dev->class >> 8;
  1441. /* When configured as agent, programing interface = 1 */
  1442. int prog_if = dev->class & 0xf;
  1443. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1444. class == PCI_CLASS_BRIDGE_OTHER) &&
  1445. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1446. (prog_if == 0) &&
  1447. (dev->bus->parent == NULL)) {
  1448. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1449. dev->resource[i].start = 0;
  1450. dev->resource[i].end = 0;
  1451. dev->resource[i].flags = 0;
  1452. }
  1453. }
  1454. }
  1455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1456. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1457. static void fixup_vga(struct pci_dev *pdev)
  1458. {
  1459. u16 cmd;
  1460. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1461. if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
  1462. vga_set_default_device(pdev);
  1463. }
  1464. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1465. PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);