fpu.S 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * FPU support code, moved here from head.S so that it can be used
  3. * by chips which use other head-whatever.S files.
  4. *
  5. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  6. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  7. * Copyright (C) 1996 Paul Mackerras.
  8. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. *
  15. */
  16. #include <asm/reg.h>
  17. #include <asm/page.h>
  18. #include <asm/mmu.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/cputable.h>
  21. #include <asm/cache.h>
  22. #include <asm/thread_info.h>
  23. #include <asm/ppc_asm.h>
  24. #include <asm/asm-offsets.h>
  25. #include <asm/ptrace.h>
  26. #ifdef CONFIG_VSX
  27. #define __REST_32FPVSRS(n,c,base) \
  28. BEGIN_FTR_SECTION \
  29. b 2f; \
  30. END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
  31. REST_32FPRS(n,base); \
  32. b 3f; \
  33. 2: REST_32VSRS(n,c,base); \
  34. 3:
  35. #define __SAVE_32FPVSRS(n,c,base) \
  36. BEGIN_FTR_SECTION \
  37. b 2f; \
  38. END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
  39. SAVE_32FPRS(n,base); \
  40. b 3f; \
  41. 2: SAVE_32VSRS(n,c,base); \
  42. 3:
  43. #else
  44. #define __REST_32FPVSRS(n,b,base) REST_32FPRS(n, base)
  45. #define __SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base)
  46. #endif
  47. #define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base)
  48. #define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base)
  49. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  50. /* void do_load_up_transact_fpu(struct thread_struct *thread)
  51. *
  52. * This is similar to load_up_fpu but for the transactional version of the FP
  53. * register set. It doesn't mess with the task MSR or valid flags.
  54. * Furthermore, we don't do lazy FP with TM currently.
  55. */
  56. _GLOBAL(do_load_up_transact_fpu)
  57. mfmsr r6
  58. ori r5,r6,MSR_FP
  59. #ifdef CONFIG_VSX
  60. BEGIN_FTR_SECTION
  61. oris r5,r5,MSR_VSX@h
  62. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  63. #endif
  64. SYNC
  65. MTMSRD(r5)
  66. addi r7,r3,THREAD_TRANSACT_FPSTATE
  67. lfd fr0,FPSTATE_FPSCR(r7)
  68. MTFSF_L(fr0)
  69. REST_32FPVSRS(0, R4, R7)
  70. blr
  71. #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
  72. /*
  73. * Load state from memory into FP registers including FPSCR.
  74. * Assumes the caller has enabled FP in the MSR.
  75. */
  76. _GLOBAL(load_fp_state)
  77. lfd fr0,FPSTATE_FPSCR(r3)
  78. MTFSF_L(fr0)
  79. REST_32FPVSRS(0, R4, R3)
  80. blr
  81. /*
  82. * Store FP state into memory, including FPSCR
  83. * Assumes the caller has enabled FP in the MSR.
  84. */
  85. _GLOBAL(store_fp_state)
  86. SAVE_32FPVSRS(0, R4, R3)
  87. mffs fr0
  88. stfd fr0,FPSTATE_FPSCR(r3)
  89. blr
  90. /*
  91. * This task wants to use the FPU now.
  92. * On UP, disable FP for the task which had the FPU previously,
  93. * and save its floating-point registers in its thread_struct.
  94. * Load up this task's FP registers from its thread_struct,
  95. * enable the FPU for the current task and return to the task.
  96. * Note that on 32-bit this can only use registers that will be
  97. * restored by fast_exception_return, i.e. r3 - r6, r10 and r11.
  98. */
  99. _GLOBAL(load_up_fpu)
  100. mfmsr r5
  101. ori r5,r5,MSR_FP
  102. #ifdef CONFIG_VSX
  103. BEGIN_FTR_SECTION
  104. oris r5,r5,MSR_VSX@h
  105. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  106. #endif
  107. SYNC
  108. MTMSRD(r5) /* enable use of fpu now */
  109. isync
  110. /* enable use of FP after return */
  111. #ifdef CONFIG_PPC32
  112. mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
  113. lwz r4,THREAD_FPEXC_MODE(r5)
  114. ori r9,r9,MSR_FP /* enable FP for current */
  115. or r9,r9,r4
  116. #else
  117. ld r4,PACACURRENT(r13)
  118. addi r5,r4,THREAD /* Get THREAD */
  119. lwz r4,THREAD_FPEXC_MODE(r5)
  120. ori r12,r12,MSR_FP
  121. or r12,r12,r4
  122. std r12,_MSR(r1)
  123. #endif
  124. addi r10,r5,THREAD_FPSTATE
  125. lfd fr0,FPSTATE_FPSCR(r10)
  126. MTFSF_L(fr0)
  127. REST_32FPVSRS(0, R4, R10)
  128. /* restore registers and return */
  129. /* we haven't used ctr or xer or lr */
  130. blr
  131. /*
  132. * __giveup_fpu(tsk)
  133. * Disable FP for the task given as the argument,
  134. * and save the floating-point registers in its thread_struct.
  135. * Enables the FPU for use in the kernel on return.
  136. */
  137. _GLOBAL(__giveup_fpu)
  138. addi r3,r3,THREAD /* want THREAD of task */
  139. PPC_LL r6,THREAD_FPSAVEAREA(r3)
  140. PPC_LL r5,PT_REGS(r3)
  141. PPC_LCMPI 0,r6,0
  142. bne 2f
  143. addi r6,r3,THREAD_FPSTATE
  144. 2: PPC_LCMPI 0,r5,0
  145. SAVE_32FPVSRS(0, R4, R6)
  146. mffs fr0
  147. stfd fr0,FPSTATE_FPSCR(r6)
  148. beq 1f
  149. PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  150. li r3,MSR_FP|MSR_FE0|MSR_FE1
  151. #ifdef CONFIG_VSX
  152. BEGIN_FTR_SECTION
  153. oris r3,r3,MSR_VSX@h
  154. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  155. #endif
  156. andc r4,r4,r3 /* disable FP for previous task */
  157. PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  158. 1:
  159. blr
  160. /*
  161. * These are used in the alignment trap handler when emulating
  162. * single-precision loads and stores.
  163. */
  164. _GLOBAL(cvt_fd)
  165. lfs 0,0(r3)
  166. stfd 0,0(r4)
  167. blr
  168. _GLOBAL(cvt_df)
  169. lfd 0,0(r3)
  170. stfs 0,0(r4)
  171. blr