common.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * arch/arm/mach-dove/common.c
  3. *
  4. * Core functions for Marvell Dove 88AP510 System On Chip
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/clk-provider.h>
  11. #include <linux/dma-mapping.h>
  12. #include <linux/init.h>
  13. #include <linux/of.h>
  14. #include <linux/of_platform.h>
  15. #include <linux/platform_data/dma-mv_xor.h>
  16. #include <linux/platform_data/usb-ehci-orion.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/soc/dove/pmu.h>
  19. #include <asm/hardware/cache-tauros2.h>
  20. #include <asm/mach/arch.h>
  21. #include <asm/mach/map.h>
  22. #include <asm/mach/time.h>
  23. #include <mach/bridge-regs.h>
  24. #include <mach/pm.h>
  25. #include <plat/common.h>
  26. #include <plat/irq.h>
  27. #include <plat/time.h>
  28. #include "common.h"
  29. /* These can go away once Dove uses the mvebu-mbus DT binding */
  30. #define DOVE_MBUS_PCIE0_MEM_TARGET 0x4
  31. #define DOVE_MBUS_PCIE0_MEM_ATTR 0xe8
  32. #define DOVE_MBUS_PCIE0_IO_TARGET 0x4
  33. #define DOVE_MBUS_PCIE0_IO_ATTR 0xe0
  34. #define DOVE_MBUS_PCIE1_MEM_TARGET 0x8
  35. #define DOVE_MBUS_PCIE1_MEM_ATTR 0xe8
  36. #define DOVE_MBUS_PCIE1_IO_TARGET 0x8
  37. #define DOVE_MBUS_PCIE1_IO_ATTR 0xe0
  38. #define DOVE_MBUS_CESA_TARGET 0x3
  39. #define DOVE_MBUS_CESA_ATTR 0x1
  40. #define DOVE_MBUS_BOOTROM_TARGET 0x1
  41. #define DOVE_MBUS_BOOTROM_ATTR 0xfd
  42. #define DOVE_MBUS_SCRATCHPAD_TARGET 0xd
  43. #define DOVE_MBUS_SCRATCHPAD_ATTR 0x0
  44. /*****************************************************************************
  45. * I/O Address Mapping
  46. ****************************************************************************/
  47. static struct map_desc dove_io_desc[] __initdata = {
  48. {
  49. .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
  50. .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
  51. .length = DOVE_SB_REGS_SIZE,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
  55. .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
  56. .length = DOVE_NB_REGS_SIZE,
  57. .type = MT_DEVICE,
  58. },
  59. };
  60. void __init dove_map_io(void)
  61. {
  62. iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
  63. }
  64. /*****************************************************************************
  65. * CLK tree
  66. ****************************************************************************/
  67. static int dove_tclk;
  68. static DEFINE_SPINLOCK(gating_lock);
  69. static struct clk *tclk;
  70. static struct clk __init *dove_register_gate(const char *name,
  71. const char *parent, u8 bit_idx)
  72. {
  73. return clk_register_gate(NULL, name, parent, 0,
  74. (void __iomem *)CLOCK_GATING_CONTROL,
  75. bit_idx, 0, &gating_lock);
  76. }
  77. static void __init dove_clk_init(void)
  78. {
  79. struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
  80. struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
  81. struct clk *xor0, *xor1, *ge, *gephy;
  82. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
  83. dove_tclk);
  84. usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
  85. usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
  86. sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
  87. pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
  88. pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
  89. sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
  90. sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
  91. nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
  92. camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
  93. i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
  94. i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
  95. crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
  96. ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
  97. pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
  98. xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
  99. xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
  100. gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
  101. ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
  102. orion_clkdev_add(NULL, "orion_spi.0", tclk);
  103. orion_clkdev_add(NULL, "orion_spi.1", tclk);
  104. orion_clkdev_add(NULL, "orion_wdt", tclk);
  105. orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
  106. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  107. orion_clkdev_add(NULL, "orion-ehci.1", usb1);
  108. orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
  109. orion_clkdev_add(NULL, "sata_mv.0", sata);
  110. orion_clkdev_add("0", "pcie", pex0);
  111. orion_clkdev_add("1", "pcie", pex1);
  112. orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
  113. orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
  114. orion_clkdev_add(NULL, "orion_nand", nand);
  115. orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
  116. orion_clkdev_add(NULL, "mvebu-audio.0", i2s0);
  117. orion_clkdev_add(NULL, "mvebu-audio.1", i2s1);
  118. orion_clkdev_add(NULL, "mv_crypto", crypto);
  119. orion_clkdev_add(NULL, "dove-ac97", ac97);
  120. orion_clkdev_add(NULL, "dove-pdma", pdma);
  121. orion_clkdev_add(NULL, MV_XOR_NAME ".0", xor0);
  122. orion_clkdev_add(NULL, MV_XOR_NAME ".1", xor1);
  123. }
  124. /*****************************************************************************
  125. * EHCI0
  126. ****************************************************************************/
  127. void __init dove_ehci0_init(void)
  128. {
  129. orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
  130. }
  131. /*****************************************************************************
  132. * EHCI1
  133. ****************************************************************************/
  134. void __init dove_ehci1_init(void)
  135. {
  136. orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
  137. }
  138. /*****************************************************************************
  139. * GE00
  140. ****************************************************************************/
  141. void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  142. {
  143. orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
  144. IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
  145. 1600);
  146. }
  147. /*****************************************************************************
  148. * SoC RTC
  149. ****************************************************************************/
  150. static void __init dove_rtc_init(void)
  151. {
  152. orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
  153. }
  154. /*****************************************************************************
  155. * SATA
  156. ****************************************************************************/
  157. void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
  158. {
  159. orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
  160. }
  161. /*****************************************************************************
  162. * UART0
  163. ****************************************************************************/
  164. void __init dove_uart0_init(void)
  165. {
  166. orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
  167. IRQ_DOVE_UART_0, tclk);
  168. }
  169. /*****************************************************************************
  170. * UART1
  171. ****************************************************************************/
  172. void __init dove_uart1_init(void)
  173. {
  174. orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
  175. IRQ_DOVE_UART_1, tclk);
  176. }
  177. /*****************************************************************************
  178. * UART2
  179. ****************************************************************************/
  180. void __init dove_uart2_init(void)
  181. {
  182. orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
  183. IRQ_DOVE_UART_2, tclk);
  184. }
  185. /*****************************************************************************
  186. * UART3
  187. ****************************************************************************/
  188. void __init dove_uart3_init(void)
  189. {
  190. orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
  191. IRQ_DOVE_UART_3, tclk);
  192. }
  193. /*****************************************************************************
  194. * SPI
  195. ****************************************************************************/
  196. void __init dove_spi0_init(void)
  197. {
  198. orion_spi_init(DOVE_SPI0_PHYS_BASE);
  199. }
  200. void __init dove_spi1_init(void)
  201. {
  202. orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
  203. }
  204. /*****************************************************************************
  205. * I2C
  206. ****************************************************************************/
  207. void __init dove_i2c_init(void)
  208. {
  209. orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
  210. }
  211. /*****************************************************************************
  212. * Time handling
  213. ****************************************************************************/
  214. void __init dove_init_early(void)
  215. {
  216. orion_time_set_base(TIMER_VIRT_BASE);
  217. mvebu_mbus_init("marvell,dove-mbus",
  218. BRIDGE_WINS_BASE, BRIDGE_WINS_SZ,
  219. DOVE_MC_WINS_BASE, DOVE_MC_WINS_SZ);
  220. }
  221. static int __init dove_find_tclk(void)
  222. {
  223. return 166666667;
  224. }
  225. void __init dove_timer_init(void)
  226. {
  227. dove_tclk = dove_find_tclk();
  228. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  229. IRQ_DOVE_BRIDGE, dove_tclk);
  230. }
  231. /*****************************************************************************
  232. * XOR 0
  233. ****************************************************************************/
  234. static void __init dove_xor0_init(void)
  235. {
  236. orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
  237. IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
  238. }
  239. /*****************************************************************************
  240. * XOR 1
  241. ****************************************************************************/
  242. static void __init dove_xor1_init(void)
  243. {
  244. orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
  245. IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
  246. }
  247. /*****************************************************************************
  248. * SDIO
  249. ****************************************************************************/
  250. static u64 sdio_dmamask = DMA_BIT_MASK(32);
  251. static struct resource dove_sdio0_resources[] = {
  252. {
  253. .start = DOVE_SDIO0_PHYS_BASE,
  254. .end = DOVE_SDIO0_PHYS_BASE + 0xff,
  255. .flags = IORESOURCE_MEM,
  256. }, {
  257. .start = IRQ_DOVE_SDIO0,
  258. .end = IRQ_DOVE_SDIO0,
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. };
  262. static struct platform_device dove_sdio0 = {
  263. .name = "sdhci-dove",
  264. .id = 0,
  265. .dev = {
  266. .dma_mask = &sdio_dmamask,
  267. .coherent_dma_mask = DMA_BIT_MASK(32),
  268. },
  269. .resource = dove_sdio0_resources,
  270. .num_resources = ARRAY_SIZE(dove_sdio0_resources),
  271. };
  272. void __init dove_sdio0_init(void)
  273. {
  274. platform_device_register(&dove_sdio0);
  275. }
  276. static struct resource dove_sdio1_resources[] = {
  277. {
  278. .start = DOVE_SDIO1_PHYS_BASE,
  279. .end = DOVE_SDIO1_PHYS_BASE + 0xff,
  280. .flags = IORESOURCE_MEM,
  281. }, {
  282. .start = IRQ_DOVE_SDIO1,
  283. .end = IRQ_DOVE_SDIO1,
  284. .flags = IORESOURCE_IRQ,
  285. },
  286. };
  287. static struct platform_device dove_sdio1 = {
  288. .name = "sdhci-dove",
  289. .id = 1,
  290. .dev = {
  291. .dma_mask = &sdio_dmamask,
  292. .coherent_dma_mask = DMA_BIT_MASK(32),
  293. },
  294. .resource = dove_sdio1_resources,
  295. .num_resources = ARRAY_SIZE(dove_sdio1_resources),
  296. };
  297. void __init dove_sdio1_init(void)
  298. {
  299. platform_device_register(&dove_sdio1);
  300. }
  301. void __init dove_setup_cpu_wins(void)
  302. {
  303. /*
  304. * The PCIe windows will no longer be statically allocated
  305. * here once Dove is migrated to the pci-mvebu driver. The
  306. * non-PCIe windows will no longer be created here once Dove
  307. * fully moves to DT.
  308. */
  309. mvebu_mbus_add_window_remap_by_id(DOVE_MBUS_PCIE0_IO_TARGET,
  310. DOVE_MBUS_PCIE0_IO_ATTR,
  311. DOVE_PCIE0_IO_PHYS_BASE,
  312. DOVE_PCIE0_IO_SIZE,
  313. DOVE_PCIE0_IO_BUS_BASE);
  314. mvebu_mbus_add_window_remap_by_id(DOVE_MBUS_PCIE1_IO_TARGET,
  315. DOVE_MBUS_PCIE1_IO_ATTR,
  316. DOVE_PCIE1_IO_PHYS_BASE,
  317. DOVE_PCIE1_IO_SIZE,
  318. DOVE_PCIE1_IO_BUS_BASE);
  319. mvebu_mbus_add_window_by_id(DOVE_MBUS_PCIE0_MEM_TARGET,
  320. DOVE_MBUS_PCIE0_MEM_ATTR,
  321. DOVE_PCIE0_MEM_PHYS_BASE,
  322. DOVE_PCIE0_MEM_SIZE);
  323. mvebu_mbus_add_window_by_id(DOVE_MBUS_PCIE1_MEM_TARGET,
  324. DOVE_MBUS_PCIE1_MEM_ATTR,
  325. DOVE_PCIE1_MEM_PHYS_BASE,
  326. DOVE_PCIE1_MEM_SIZE);
  327. mvebu_mbus_add_window_by_id(DOVE_MBUS_CESA_TARGET,
  328. DOVE_MBUS_CESA_ATTR,
  329. DOVE_CESA_PHYS_BASE,
  330. DOVE_CESA_SIZE);
  331. mvebu_mbus_add_window_by_id(DOVE_MBUS_BOOTROM_TARGET,
  332. DOVE_MBUS_BOOTROM_ATTR,
  333. DOVE_BOOTROM_PHYS_BASE,
  334. DOVE_BOOTROM_SIZE);
  335. mvebu_mbus_add_window_by_id(DOVE_MBUS_SCRATCHPAD_TARGET,
  336. DOVE_MBUS_SCRATCHPAD_ATTR,
  337. DOVE_SCRATCHPAD_PHYS_BASE,
  338. DOVE_SCRATCHPAD_SIZE);
  339. }
  340. static struct resource orion_wdt_resource[] = {
  341. DEFINE_RES_MEM(TIMER_PHYS_BASE, 0x04),
  342. DEFINE_RES_MEM(RSTOUTn_MASK_PHYS, 0x04),
  343. };
  344. static struct platform_device orion_wdt_device = {
  345. .name = "orion_wdt",
  346. .id = -1,
  347. .num_resources = ARRAY_SIZE(orion_wdt_resource),
  348. .resource = orion_wdt_resource,
  349. };
  350. static void __init __maybe_unused orion_wdt_init(void)
  351. {
  352. platform_device_register(&orion_wdt_device);
  353. }
  354. static const struct dove_pmu_domain_initdata pmu_domains[] __initconst = {
  355. {
  356. .pwr_mask = PMU_PWR_VPU_PWR_DWN_MASK,
  357. .rst_mask = PMU_SW_RST_VIDEO_MASK,
  358. .iso_mask = PMU_ISO_VIDEO_MASK,
  359. .name = "vpu-domain",
  360. }, {
  361. .pwr_mask = PMU_PWR_GPU_PWR_DWN_MASK,
  362. .rst_mask = PMU_SW_RST_GPU_MASK,
  363. .iso_mask = PMU_ISO_GPU_MASK,
  364. .name = "gpu-domain",
  365. }, {
  366. /* sentinel */
  367. },
  368. };
  369. static const struct dove_pmu_initdata pmu_data __initconst = {
  370. .pmc_base = DOVE_PMU_VIRT_BASE,
  371. .pmu_base = DOVE_PMU_VIRT_BASE + 0x8000,
  372. .irq = IRQ_DOVE_PMU,
  373. .irq_domain_start = IRQ_DOVE_PMU_START,
  374. .domains = pmu_domains,
  375. };
  376. void __init dove_init(void)
  377. {
  378. pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
  379. (dove_tclk + 499999) / 1000000);
  380. #ifdef CONFIG_CACHE_TAUROS2
  381. tauros2_init(0);
  382. #endif
  383. dove_setup_cpu_wins();
  384. /* Setup root of clk tree */
  385. dove_clk_init();
  386. /* internal devices that every board has */
  387. dove_init_pmu_legacy(&pmu_data);
  388. dove_rtc_init();
  389. dove_xor0_init();
  390. dove_xor1_init();
  391. }
  392. void dove_restart(enum reboot_mode mode, const char *cmd)
  393. {
  394. /*
  395. * Enable soft reset to assert RSTOUTn.
  396. */
  397. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  398. /*
  399. * Assert soft reset.
  400. */
  401. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  402. while (1)
  403. ;
  404. }