mcip.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * ARC ARConnect (MultiCore IP) support (formerly known as MCIP)
  3. *
  4. * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/irq.h>
  12. #include <linux/spinlock.h>
  13. #include <asm/mcip.h>
  14. #include <asm/setup.h>
  15. static char smp_cpuinfo_buf[128];
  16. static int idu_detected;
  17. static DEFINE_RAW_SPINLOCK(mcip_lock);
  18. static void mcip_setup_per_cpu(int cpu)
  19. {
  20. smp_ipi_irq_setup(cpu, IPI_IRQ);
  21. }
  22. static void mcip_ipi_send(int cpu)
  23. {
  24. unsigned long flags;
  25. int ipi_was_pending;
  26. /*
  27. * NOTE: We must spin here if the other cpu hasn't yet
  28. * serviced a previous message. This can burn lots
  29. * of time, but we MUST follows this protocol or
  30. * ipi messages can be lost!!!
  31. * Also, we must release the lock in this loop because
  32. * the other side may get to this same loop and not
  33. * be able to ack -- thus causing deadlock.
  34. */
  35. do {
  36. raw_spin_lock_irqsave(&mcip_lock, flags);
  37. __mcip_cmd(CMD_INTRPT_READ_STATUS, cpu);
  38. ipi_was_pending = read_aux_reg(ARC_REG_MCIP_READBACK);
  39. if (ipi_was_pending == 0)
  40. break; /* break out but keep lock */
  41. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  42. } while (1);
  43. __mcip_cmd(CMD_INTRPT_GENERATE_IRQ, cpu);
  44. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  45. #ifdef CONFIG_ARC_IPI_DBG
  46. if (ipi_was_pending)
  47. pr_info("IPI ACK delayed from cpu %d\n", cpu);
  48. #endif
  49. }
  50. static void mcip_ipi_clear(int irq)
  51. {
  52. unsigned int cpu, c;
  53. unsigned long flags;
  54. unsigned int __maybe_unused copy;
  55. raw_spin_lock_irqsave(&mcip_lock, flags);
  56. /* Who sent the IPI */
  57. __mcip_cmd(CMD_INTRPT_CHECK_SOURCE, 0);
  58. copy = cpu = read_aux_reg(ARC_REG_MCIP_READBACK); /* 1,2,4,8... */
  59. /*
  60. * In rare case, multiple concurrent IPIs sent to same target can
  61. * possibly be coalesced by MCIP into 1 asserted IRQ, so @cpus can be
  62. * "vectored" (multiple bits sets) as opposed to typical single bit
  63. */
  64. do {
  65. c = __ffs(cpu); /* 0,1,2,3 */
  66. __mcip_cmd(CMD_INTRPT_GENERATE_ACK, c);
  67. cpu &= ~(1U << c);
  68. } while (cpu);
  69. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  70. #ifdef CONFIG_ARC_IPI_DBG
  71. if (c != __ffs(copy))
  72. pr_info("IPIs from %x coalesced to %x\n",
  73. copy, raw_smp_processor_id());
  74. #endif
  75. }
  76. static void mcip_probe_n_setup(void)
  77. {
  78. struct mcip_bcr {
  79. #ifdef CONFIG_CPU_BIG_ENDIAN
  80. unsigned int pad3:8,
  81. idu:1, llm:1, num_cores:6,
  82. iocoh:1, grtc:1, dbg:1, pad2:1,
  83. msg:1, sem:1, ipi:1, pad:1,
  84. ver:8;
  85. #else
  86. unsigned int ver:8,
  87. pad:1, ipi:1, sem:1, msg:1,
  88. pad2:1, dbg:1, grtc:1, iocoh:1,
  89. num_cores:6, llm:1, idu:1,
  90. pad3:8;
  91. #endif
  92. } mp;
  93. READ_BCR(ARC_REG_MCIP_BCR, mp);
  94. sprintf(smp_cpuinfo_buf,
  95. "Extn [SMP]\t: ARConnect (v%d): %d cores with %s%s%s%s\n",
  96. mp.ver, mp.num_cores,
  97. IS_AVAIL1(mp.ipi, "IPI "),
  98. IS_AVAIL1(mp.idu, "IDU "),
  99. IS_AVAIL1(mp.dbg, "DEBUG "),
  100. IS_AVAIL1(mp.grtc, "GRTC"));
  101. idu_detected = mp.idu;
  102. if (mp.dbg) {
  103. __mcip_cmd_data(CMD_DEBUG_SET_SELECT, 0, 0xf);
  104. __mcip_cmd_data(CMD_DEBUG_SET_MASK, 0xf, 0xf);
  105. }
  106. if (IS_ENABLED(CONFIG_ARC_HAS_GRTC) && !mp.grtc)
  107. panic("kernel trying to use non-existent GRTC\n");
  108. }
  109. struct plat_smp_ops plat_smp_ops = {
  110. .info = smp_cpuinfo_buf,
  111. .init_early_smp = mcip_probe_n_setup,
  112. .init_per_cpu = mcip_setup_per_cpu,
  113. .ipi_send = mcip_ipi_send,
  114. .ipi_clear = mcip_ipi_clear,
  115. };
  116. /***************************************************************************
  117. * ARCv2 Interrupt Distribution Unit (IDU)
  118. *
  119. * Connects external "COMMON" IRQs to core intc, providing:
  120. * -dynamic routing (IRQ affinity)
  121. * -load balancing (Round Robin interrupt distribution)
  122. * -1:N distribution
  123. *
  124. * It physically resides in the MCIP hw block
  125. */
  126. #include <linux/irqchip.h>
  127. #include <linux/of.h>
  128. #include <linux/of_irq.h>
  129. /*
  130. * Set the DEST for @cmn_irq to @cpu_mask (1 bit per core)
  131. */
  132. static void idu_set_dest(unsigned int cmn_irq, unsigned int cpu_mask)
  133. {
  134. __mcip_cmd_data(CMD_IDU_SET_DEST, cmn_irq, cpu_mask);
  135. }
  136. static void idu_set_mode(unsigned int cmn_irq, unsigned int lvl,
  137. unsigned int distr)
  138. {
  139. union {
  140. unsigned int word;
  141. struct {
  142. unsigned int distr:2, pad:2, lvl:1, pad2:27;
  143. };
  144. } data;
  145. data.distr = distr;
  146. data.lvl = lvl;
  147. __mcip_cmd_data(CMD_IDU_SET_MODE, cmn_irq, data.word);
  148. }
  149. static void idu_irq_mask(struct irq_data *data)
  150. {
  151. unsigned long flags;
  152. raw_spin_lock_irqsave(&mcip_lock, flags);
  153. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 1);
  154. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  155. }
  156. static void idu_irq_unmask(struct irq_data *data)
  157. {
  158. unsigned long flags;
  159. raw_spin_lock_irqsave(&mcip_lock, flags);
  160. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 0);
  161. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  162. }
  163. #ifdef CONFIG_SMP
  164. static int
  165. idu_irq_set_affinity(struct irq_data *data, const struct cpumask *cpumask,
  166. bool force)
  167. {
  168. unsigned long flags;
  169. cpumask_t online;
  170. /* errout if no online cpu per @cpumask */
  171. if (!cpumask_and(&online, cpumask, cpu_online_mask))
  172. return -EINVAL;
  173. raw_spin_lock_irqsave(&mcip_lock, flags);
  174. idu_set_dest(data->hwirq, cpumask_bits(&online)[0]);
  175. idu_set_mode(data->hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_RR);
  176. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  177. return IRQ_SET_MASK_OK;
  178. }
  179. #endif
  180. static struct irq_chip idu_irq_chip = {
  181. .name = "MCIP IDU Intc",
  182. .irq_mask = idu_irq_mask,
  183. .irq_unmask = idu_irq_unmask,
  184. #ifdef CONFIG_SMP
  185. .irq_set_affinity = idu_irq_set_affinity,
  186. #endif
  187. };
  188. static int idu_first_irq;
  189. static void idu_cascade_isr(struct irq_desc *desc)
  190. {
  191. struct irq_domain *domain = irq_desc_get_handler_data(desc);
  192. unsigned int core_irq = irq_desc_get_irq(desc);
  193. unsigned int idu_irq;
  194. idu_irq = core_irq - idu_first_irq;
  195. generic_handle_irq(irq_find_mapping(domain, idu_irq));
  196. }
  197. static int idu_irq_map(struct irq_domain *d, unsigned int virq, irq_hw_number_t hwirq)
  198. {
  199. irq_set_chip_and_handler(virq, &idu_irq_chip, handle_level_irq);
  200. irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
  201. return 0;
  202. }
  203. static int idu_irq_xlate(struct irq_domain *d, struct device_node *n,
  204. const u32 *intspec, unsigned int intsize,
  205. irq_hw_number_t *out_hwirq, unsigned int *out_type)
  206. {
  207. irq_hw_number_t hwirq = *out_hwirq = intspec[0];
  208. int distri = intspec[1];
  209. unsigned long flags;
  210. *out_type = IRQ_TYPE_NONE;
  211. /* XXX: validate distribution scheme again online cpu mask */
  212. if (distri == 0) {
  213. /* 0 - Round Robin to all cpus, otherwise 1 bit per core */
  214. raw_spin_lock_irqsave(&mcip_lock, flags);
  215. idu_set_dest(hwirq, BIT(num_online_cpus()) - 1);
  216. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_RR);
  217. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  218. } else {
  219. /*
  220. * DEST based distribution for Level Triggered intr can only
  221. * have 1 CPU, so generalize it to always contain 1 cpu
  222. */
  223. int cpu = ffs(distri);
  224. if (cpu != fls(distri))
  225. pr_warn("IDU irq %lx distri mode set to cpu %x\n",
  226. hwirq, cpu);
  227. raw_spin_lock_irqsave(&mcip_lock, flags);
  228. idu_set_dest(hwirq, cpu);
  229. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_DEST);
  230. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  231. }
  232. return 0;
  233. }
  234. static const struct irq_domain_ops idu_irq_ops = {
  235. .xlate = idu_irq_xlate,
  236. .map = idu_irq_map,
  237. };
  238. /*
  239. * [16, 23]: Statically assigned always private-per-core (Timers, WDT, IPI)
  240. * [24, 23+C]: If C > 0 then "C" common IRQs
  241. * [24+C, N]: Not statically assigned, private-per-core
  242. */
  243. static int __init
  244. idu_of_init(struct device_node *intc, struct device_node *parent)
  245. {
  246. struct irq_domain *domain;
  247. /* Read IDU BCR to confirm nr_irqs */
  248. int nr_irqs = of_irq_count(intc);
  249. int i, irq;
  250. if (!idu_detected)
  251. panic("IDU not detected, but DeviceTree using it");
  252. pr_info("MCIP: IDU referenced from Devicetree %d irqs\n", nr_irqs);
  253. domain = irq_domain_add_linear(intc, nr_irqs, &idu_irq_ops, NULL);
  254. /* Parent interrupts (core-intc) are already mapped */
  255. for (i = 0; i < nr_irqs; i++) {
  256. /*
  257. * Return parent uplink IRQs (towards core intc) 24,25,.....
  258. * this step has been done before already
  259. * however we need it to get the parent virq and set IDU handler
  260. * as first level isr
  261. */
  262. irq = irq_of_parse_and_map(intc, i);
  263. if (!i)
  264. idu_first_irq = irq;
  265. irq_set_chained_handler_and_data(irq, idu_cascade_isr, domain);
  266. }
  267. __mcip_cmd(CMD_IDU_ENABLE, 0);
  268. return 0;
  269. }
  270. IRQCHIP_DECLARE(arcv2_idu_intc, "snps,archs-idu-intc", idu_of_init);