amdgpu_connectors.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_edid.h>
  28. #include <drm/drm_crtc_helper.h>
  29. #include <drm/drm_fb_helper.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "atom.h"
  33. #include "atombios_encoders.h"
  34. #include "atombios_dp.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_i2c.h"
  37. #include <linux/pm_runtime.h>
  38. void amdgpu_connector_hotplug(struct drm_connector *connector)
  39. {
  40. struct drm_device *dev = connector->dev;
  41. struct amdgpu_device *adev = dev->dev_private;
  42. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  43. /* bail if the connector does not have hpd pin, e.g.,
  44. * VGA, TV, etc.
  45. */
  46. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
  47. return;
  48. amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  49. /* if the connector is already off, don't turn it back on */
  50. if (connector->dpms != DRM_MODE_DPMS_ON)
  51. return;
  52. /* just deal with DP (not eDP) here. */
  53. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
  54. struct amdgpu_connector_atom_dig *dig_connector =
  55. amdgpu_connector->con_priv;
  56. /* if existing sink type was not DP no need to retrain */
  57. if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
  58. return;
  59. /* first get sink type as it may be reset after (un)plug */
  60. dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  61. /* don't do anything if sink is not display port, i.e.,
  62. * passive dp->(dvi|hdmi) adaptor
  63. */
  64. if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  65. int saved_dpms = connector->dpms;
  66. /* Only turn off the display if it's physically disconnected */
  67. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  68. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  69. } else if (amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
  70. /* Don't try to start link training before we
  71. * have the dpcd */
  72. if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  73. return;
  74. /* set it to OFF so that drm_helper_connector_dpms()
  75. * won't return immediately since the current state
  76. * is ON at this point.
  77. */
  78. connector->dpms = DRM_MODE_DPMS_OFF;
  79. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  80. }
  81. connector->dpms = saved_dpms;
  82. }
  83. }
  84. }
  85. static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
  86. {
  87. struct drm_crtc *crtc = encoder->crtc;
  88. if (crtc && crtc->enabled) {
  89. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  90. crtc->x, crtc->y, crtc->primary->fb);
  91. }
  92. }
  93. int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
  94. {
  95. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  96. struct amdgpu_connector_atom_dig *dig_connector;
  97. int bpc = 8;
  98. unsigned mode_clock, max_tmds_clock;
  99. switch (connector->connector_type) {
  100. case DRM_MODE_CONNECTOR_DVII:
  101. case DRM_MODE_CONNECTOR_HDMIB:
  102. if (amdgpu_connector->use_digital) {
  103. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  104. if (connector->display_info.bpc)
  105. bpc = connector->display_info.bpc;
  106. }
  107. }
  108. break;
  109. case DRM_MODE_CONNECTOR_DVID:
  110. case DRM_MODE_CONNECTOR_HDMIA:
  111. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  112. if (connector->display_info.bpc)
  113. bpc = connector->display_info.bpc;
  114. }
  115. break;
  116. case DRM_MODE_CONNECTOR_DisplayPort:
  117. dig_connector = amdgpu_connector->con_priv;
  118. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  119. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
  120. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  121. if (connector->display_info.bpc)
  122. bpc = connector->display_info.bpc;
  123. }
  124. break;
  125. case DRM_MODE_CONNECTOR_eDP:
  126. case DRM_MODE_CONNECTOR_LVDS:
  127. if (connector->display_info.bpc)
  128. bpc = connector->display_info.bpc;
  129. else {
  130. const struct drm_connector_helper_funcs *connector_funcs =
  131. connector->helper_private;
  132. struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
  133. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  134. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  135. if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
  136. bpc = 6;
  137. else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
  138. bpc = 8;
  139. }
  140. break;
  141. }
  142. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  143. /*
  144. * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
  145. * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
  146. * 12 bpc is always supported on hdmi deep color sinks, as this is
  147. * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
  148. */
  149. if (bpc > 12) {
  150. DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
  151. connector->name, bpc);
  152. bpc = 12;
  153. }
  154. /* Any defined maximum tmds clock limit we must not exceed? */
  155. if (connector->display_info.max_tmds_clock > 0) {
  156. /* mode_clock is clock in kHz for mode to be modeset on this connector */
  157. mode_clock = amdgpu_connector->pixelclock_for_modeset;
  158. /* Maximum allowable input clock in kHz */
  159. max_tmds_clock = connector->display_info.max_tmds_clock;
  160. DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
  161. connector->name, mode_clock, max_tmds_clock);
  162. /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
  163. if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
  164. if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
  165. (mode_clock * 5/4 <= max_tmds_clock))
  166. bpc = 10;
  167. else
  168. bpc = 8;
  169. DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
  170. connector->name, bpc);
  171. }
  172. if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
  173. bpc = 8;
  174. DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
  175. connector->name, bpc);
  176. }
  177. } else if (bpc > 8) {
  178. /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
  179. DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
  180. connector->name);
  181. bpc = 8;
  182. }
  183. }
  184. if ((amdgpu_deep_color == 0) && (bpc > 8)) {
  185. DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
  186. connector->name);
  187. bpc = 8;
  188. }
  189. DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
  190. connector->name, connector->display_info.bpc, bpc);
  191. return bpc;
  192. }
  193. static void
  194. amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
  195. enum drm_connector_status status)
  196. {
  197. struct drm_encoder *best_encoder = NULL;
  198. struct drm_encoder *encoder = NULL;
  199. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  200. bool connected;
  201. int i;
  202. best_encoder = connector_funcs->best_encoder(connector);
  203. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  204. if (connector->encoder_ids[i] == 0)
  205. break;
  206. encoder = drm_encoder_find(connector->dev, NULL,
  207. connector->encoder_ids[i]);
  208. if (!encoder)
  209. continue;
  210. if ((encoder == best_encoder) && (status == connector_status_connected))
  211. connected = true;
  212. else
  213. connected = false;
  214. amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
  215. }
  216. }
  217. static struct drm_encoder *
  218. amdgpu_connector_find_encoder(struct drm_connector *connector,
  219. int encoder_type)
  220. {
  221. struct drm_encoder *encoder;
  222. int i;
  223. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  224. if (connector->encoder_ids[i] == 0)
  225. break;
  226. encoder = drm_encoder_find(connector->dev, NULL,
  227. connector->encoder_ids[i]);
  228. if (!encoder)
  229. continue;
  230. if (encoder->encoder_type == encoder_type)
  231. return encoder;
  232. }
  233. return NULL;
  234. }
  235. struct edid *amdgpu_connector_edid(struct drm_connector *connector)
  236. {
  237. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  238. struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
  239. if (amdgpu_connector->edid) {
  240. return amdgpu_connector->edid;
  241. } else if (edid_blob) {
  242. struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
  243. if (edid)
  244. amdgpu_connector->edid = edid;
  245. }
  246. return amdgpu_connector->edid;
  247. }
  248. static struct edid *
  249. amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
  250. {
  251. struct edid *edid;
  252. if (adev->mode_info.bios_hardcoded_edid) {
  253. edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
  254. if (edid) {
  255. memcpy((unsigned char *)edid,
  256. (unsigned char *)adev->mode_info.bios_hardcoded_edid,
  257. adev->mode_info.bios_hardcoded_edid_size);
  258. return edid;
  259. }
  260. }
  261. return NULL;
  262. }
  263. static void amdgpu_connector_get_edid(struct drm_connector *connector)
  264. {
  265. struct drm_device *dev = connector->dev;
  266. struct amdgpu_device *adev = dev->dev_private;
  267. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  268. if (amdgpu_connector->edid)
  269. return;
  270. /* on hw with routers, select right port */
  271. if (amdgpu_connector->router.ddc_valid)
  272. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  273. if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  274. ENCODER_OBJECT_ID_NONE) &&
  275. amdgpu_connector->ddc_bus->has_aux) {
  276. amdgpu_connector->edid = drm_get_edid(connector,
  277. &amdgpu_connector->ddc_bus->aux.ddc);
  278. } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  279. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  280. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  281. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  282. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
  283. amdgpu_connector->ddc_bus->has_aux)
  284. amdgpu_connector->edid = drm_get_edid(connector,
  285. &amdgpu_connector->ddc_bus->aux.ddc);
  286. else if (amdgpu_connector->ddc_bus)
  287. amdgpu_connector->edid = drm_get_edid(connector,
  288. &amdgpu_connector->ddc_bus->adapter);
  289. } else if (amdgpu_connector->ddc_bus) {
  290. amdgpu_connector->edid = drm_get_edid(connector,
  291. &amdgpu_connector->ddc_bus->adapter);
  292. }
  293. if (!amdgpu_connector->edid) {
  294. /* some laptops provide a hardcoded edid in rom for LCDs */
  295. if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
  296. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
  297. amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
  298. }
  299. }
  300. static void amdgpu_connector_free_edid(struct drm_connector *connector)
  301. {
  302. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  303. kfree(amdgpu_connector->edid);
  304. amdgpu_connector->edid = NULL;
  305. }
  306. static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
  307. {
  308. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  309. int ret;
  310. if (amdgpu_connector->edid) {
  311. drm_mode_connector_update_edid_property(connector, amdgpu_connector->edid);
  312. ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
  313. return ret;
  314. }
  315. drm_mode_connector_update_edid_property(connector, NULL);
  316. return 0;
  317. }
  318. static struct drm_encoder *
  319. amdgpu_connector_best_single_encoder(struct drm_connector *connector)
  320. {
  321. int enc_id = connector->encoder_ids[0];
  322. /* pick the encoder ids */
  323. if (enc_id)
  324. return drm_encoder_find(connector->dev, NULL, enc_id);
  325. return NULL;
  326. }
  327. static void amdgpu_get_native_mode(struct drm_connector *connector)
  328. {
  329. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  330. struct amdgpu_encoder *amdgpu_encoder;
  331. if (encoder == NULL)
  332. return;
  333. amdgpu_encoder = to_amdgpu_encoder(encoder);
  334. if (!list_empty(&connector->probed_modes)) {
  335. struct drm_display_mode *preferred_mode =
  336. list_first_entry(&connector->probed_modes,
  337. struct drm_display_mode, head);
  338. amdgpu_encoder->native_mode = *preferred_mode;
  339. } else {
  340. amdgpu_encoder->native_mode.clock = 0;
  341. }
  342. }
  343. static struct drm_display_mode *
  344. amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
  345. {
  346. struct drm_device *dev = encoder->dev;
  347. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  348. struct drm_display_mode *mode = NULL;
  349. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  350. if (native_mode->hdisplay != 0 &&
  351. native_mode->vdisplay != 0 &&
  352. native_mode->clock != 0) {
  353. mode = drm_mode_duplicate(dev, native_mode);
  354. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  355. drm_mode_set_name(mode);
  356. DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
  357. } else if (native_mode->hdisplay != 0 &&
  358. native_mode->vdisplay != 0) {
  359. /* mac laptops without an edid */
  360. /* Note that this is not necessarily the exact panel mode,
  361. * but an approximation based on the cvt formula. For these
  362. * systems we should ideally read the mode info out of the
  363. * registers or add a mode table, but this works and is much
  364. * simpler.
  365. */
  366. mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
  367. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  368. DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
  369. }
  370. return mode;
  371. }
  372. static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
  373. struct drm_connector *connector)
  374. {
  375. struct drm_device *dev = encoder->dev;
  376. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  377. struct drm_display_mode *mode = NULL;
  378. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  379. int i;
  380. static const struct mode_size {
  381. int w;
  382. int h;
  383. } common_modes[17] = {
  384. { 640, 480},
  385. { 720, 480},
  386. { 800, 600},
  387. { 848, 480},
  388. {1024, 768},
  389. {1152, 768},
  390. {1280, 720},
  391. {1280, 800},
  392. {1280, 854},
  393. {1280, 960},
  394. {1280, 1024},
  395. {1440, 900},
  396. {1400, 1050},
  397. {1680, 1050},
  398. {1600, 1200},
  399. {1920, 1080},
  400. {1920, 1200}
  401. };
  402. for (i = 0; i < 17; i++) {
  403. if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  404. if (common_modes[i].w > 1024 ||
  405. common_modes[i].h > 768)
  406. continue;
  407. }
  408. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  409. if (common_modes[i].w > native_mode->hdisplay ||
  410. common_modes[i].h > native_mode->vdisplay ||
  411. (common_modes[i].w == native_mode->hdisplay &&
  412. common_modes[i].h == native_mode->vdisplay))
  413. continue;
  414. }
  415. if (common_modes[i].w < 320 || common_modes[i].h < 200)
  416. continue;
  417. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  418. drm_mode_probed_add(connector, mode);
  419. }
  420. }
  421. static int amdgpu_connector_set_property(struct drm_connector *connector,
  422. struct drm_property *property,
  423. uint64_t val)
  424. {
  425. struct drm_device *dev = connector->dev;
  426. struct amdgpu_device *adev = dev->dev_private;
  427. struct drm_encoder *encoder;
  428. struct amdgpu_encoder *amdgpu_encoder;
  429. if (property == adev->mode_info.coherent_mode_property) {
  430. struct amdgpu_encoder_atom_dig *dig;
  431. bool new_coherent_mode;
  432. /* need to find digital encoder on connector */
  433. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  434. if (!encoder)
  435. return 0;
  436. amdgpu_encoder = to_amdgpu_encoder(encoder);
  437. if (!amdgpu_encoder->enc_priv)
  438. return 0;
  439. dig = amdgpu_encoder->enc_priv;
  440. new_coherent_mode = val ? true : false;
  441. if (dig->coherent_mode != new_coherent_mode) {
  442. dig->coherent_mode = new_coherent_mode;
  443. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  444. }
  445. }
  446. if (property == adev->mode_info.audio_property) {
  447. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  448. /* need to find digital encoder on connector */
  449. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  450. if (!encoder)
  451. return 0;
  452. amdgpu_encoder = to_amdgpu_encoder(encoder);
  453. if (amdgpu_connector->audio != val) {
  454. amdgpu_connector->audio = val;
  455. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  456. }
  457. }
  458. if (property == adev->mode_info.dither_property) {
  459. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  460. /* need to find digital encoder on connector */
  461. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  462. if (!encoder)
  463. return 0;
  464. amdgpu_encoder = to_amdgpu_encoder(encoder);
  465. if (amdgpu_connector->dither != val) {
  466. amdgpu_connector->dither = val;
  467. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  468. }
  469. }
  470. if (property == adev->mode_info.underscan_property) {
  471. /* need to find digital encoder on connector */
  472. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  473. if (!encoder)
  474. return 0;
  475. amdgpu_encoder = to_amdgpu_encoder(encoder);
  476. if (amdgpu_encoder->underscan_type != val) {
  477. amdgpu_encoder->underscan_type = val;
  478. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  479. }
  480. }
  481. if (property == adev->mode_info.underscan_hborder_property) {
  482. /* need to find digital encoder on connector */
  483. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  484. if (!encoder)
  485. return 0;
  486. amdgpu_encoder = to_amdgpu_encoder(encoder);
  487. if (amdgpu_encoder->underscan_hborder != val) {
  488. amdgpu_encoder->underscan_hborder = val;
  489. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  490. }
  491. }
  492. if (property == adev->mode_info.underscan_vborder_property) {
  493. /* need to find digital encoder on connector */
  494. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  495. if (!encoder)
  496. return 0;
  497. amdgpu_encoder = to_amdgpu_encoder(encoder);
  498. if (amdgpu_encoder->underscan_vborder != val) {
  499. amdgpu_encoder->underscan_vborder = val;
  500. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  501. }
  502. }
  503. if (property == adev->mode_info.load_detect_property) {
  504. struct amdgpu_connector *amdgpu_connector =
  505. to_amdgpu_connector(connector);
  506. if (val == 0)
  507. amdgpu_connector->dac_load_detect = false;
  508. else
  509. amdgpu_connector->dac_load_detect = true;
  510. }
  511. if (property == dev->mode_config.scaling_mode_property) {
  512. enum amdgpu_rmx_type rmx_type;
  513. if (connector->encoder) {
  514. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  515. } else {
  516. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  517. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  518. }
  519. switch (val) {
  520. default:
  521. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  522. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  523. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  524. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  525. }
  526. if (amdgpu_encoder->rmx_type == rmx_type)
  527. return 0;
  528. if ((rmx_type != DRM_MODE_SCALE_NONE) &&
  529. (amdgpu_encoder->native_mode.clock == 0))
  530. return 0;
  531. amdgpu_encoder->rmx_type = rmx_type;
  532. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  533. }
  534. return 0;
  535. }
  536. static void
  537. amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
  538. struct drm_connector *connector)
  539. {
  540. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  541. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  542. struct drm_display_mode *t, *mode;
  543. /* If the EDID preferred mode doesn't match the native mode, use it */
  544. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  545. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  546. if (mode->hdisplay != native_mode->hdisplay ||
  547. mode->vdisplay != native_mode->vdisplay)
  548. memcpy(native_mode, mode, sizeof(*mode));
  549. }
  550. }
  551. /* Try to get native mode details from EDID if necessary */
  552. if (!native_mode->clock) {
  553. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  554. if (mode->hdisplay == native_mode->hdisplay &&
  555. mode->vdisplay == native_mode->vdisplay) {
  556. *native_mode = *mode;
  557. drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
  558. DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
  559. break;
  560. }
  561. }
  562. }
  563. if (!native_mode->clock) {
  564. DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
  565. amdgpu_encoder->rmx_type = RMX_OFF;
  566. }
  567. }
  568. static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
  569. {
  570. struct drm_encoder *encoder;
  571. int ret = 0;
  572. struct drm_display_mode *mode;
  573. amdgpu_connector_get_edid(connector);
  574. ret = amdgpu_connector_ddc_get_modes(connector);
  575. if (ret > 0) {
  576. encoder = amdgpu_connector_best_single_encoder(connector);
  577. if (encoder) {
  578. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  579. /* add scaled modes */
  580. amdgpu_connector_add_common_modes(encoder, connector);
  581. }
  582. return ret;
  583. }
  584. encoder = amdgpu_connector_best_single_encoder(connector);
  585. if (!encoder)
  586. return 0;
  587. /* we have no EDID modes */
  588. mode = amdgpu_connector_lcd_native_mode(encoder);
  589. if (mode) {
  590. ret = 1;
  591. drm_mode_probed_add(connector, mode);
  592. /* add the width/height from vbios tables if available */
  593. connector->display_info.width_mm = mode->width_mm;
  594. connector->display_info.height_mm = mode->height_mm;
  595. /* add scaled modes */
  596. amdgpu_connector_add_common_modes(encoder, connector);
  597. }
  598. return ret;
  599. }
  600. static int amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
  601. struct drm_display_mode *mode)
  602. {
  603. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  604. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  605. return MODE_PANEL;
  606. if (encoder) {
  607. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  608. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  609. /* AVIVO hardware supports downscaling modes larger than the panel
  610. * to the panel size, but I'm not sure this is desirable.
  611. */
  612. if ((mode->hdisplay > native_mode->hdisplay) ||
  613. (mode->vdisplay > native_mode->vdisplay))
  614. return MODE_PANEL;
  615. /* if scaling is disabled, block non-native modes */
  616. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  617. if ((mode->hdisplay != native_mode->hdisplay) ||
  618. (mode->vdisplay != native_mode->vdisplay))
  619. return MODE_PANEL;
  620. }
  621. }
  622. return MODE_OK;
  623. }
  624. static enum drm_connector_status
  625. amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
  626. {
  627. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  628. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  629. enum drm_connector_status ret = connector_status_disconnected;
  630. int r;
  631. if (!drm_kms_helper_is_poll_worker()) {
  632. r = pm_runtime_get_sync(connector->dev->dev);
  633. if (r < 0)
  634. return connector_status_disconnected;
  635. }
  636. if (encoder) {
  637. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  638. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  639. /* check if panel is valid */
  640. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  641. ret = connector_status_connected;
  642. }
  643. /* check for edid as well */
  644. amdgpu_connector_get_edid(connector);
  645. if (amdgpu_connector->edid)
  646. ret = connector_status_connected;
  647. /* check acpi lid status ??? */
  648. amdgpu_connector_update_scratch_regs(connector, ret);
  649. if (!drm_kms_helper_is_poll_worker()) {
  650. pm_runtime_mark_last_busy(connector->dev->dev);
  651. pm_runtime_put_autosuspend(connector->dev->dev);
  652. }
  653. return ret;
  654. }
  655. static void amdgpu_connector_unregister(struct drm_connector *connector)
  656. {
  657. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  658. if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
  659. drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
  660. amdgpu_connector->ddc_bus->has_aux = false;
  661. }
  662. }
  663. static void amdgpu_connector_destroy(struct drm_connector *connector)
  664. {
  665. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  666. amdgpu_connector_free_edid(connector);
  667. kfree(amdgpu_connector->con_priv);
  668. drm_connector_unregister(connector);
  669. drm_connector_cleanup(connector);
  670. kfree(connector);
  671. }
  672. static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
  673. struct drm_property *property,
  674. uint64_t value)
  675. {
  676. struct drm_device *dev = connector->dev;
  677. struct amdgpu_encoder *amdgpu_encoder;
  678. enum amdgpu_rmx_type rmx_type;
  679. DRM_DEBUG_KMS("\n");
  680. if (property != dev->mode_config.scaling_mode_property)
  681. return 0;
  682. if (connector->encoder)
  683. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  684. else {
  685. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  686. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  687. }
  688. switch (value) {
  689. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  690. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  691. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  692. default:
  693. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  694. }
  695. if (amdgpu_encoder->rmx_type == rmx_type)
  696. return 0;
  697. amdgpu_encoder->rmx_type = rmx_type;
  698. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  699. return 0;
  700. }
  701. static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
  702. .get_modes = amdgpu_connector_lvds_get_modes,
  703. .mode_valid = amdgpu_connector_lvds_mode_valid,
  704. .best_encoder = amdgpu_connector_best_single_encoder,
  705. };
  706. static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
  707. .dpms = drm_helper_connector_dpms,
  708. .detect = amdgpu_connector_lvds_detect,
  709. .fill_modes = drm_helper_probe_single_connector_modes,
  710. .early_unregister = amdgpu_connector_unregister,
  711. .destroy = amdgpu_connector_destroy,
  712. .set_property = amdgpu_connector_set_lcd_property,
  713. };
  714. static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
  715. {
  716. int ret;
  717. amdgpu_connector_get_edid(connector);
  718. ret = amdgpu_connector_ddc_get_modes(connector);
  719. return ret;
  720. }
  721. static int amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
  722. struct drm_display_mode *mode)
  723. {
  724. struct drm_device *dev = connector->dev;
  725. struct amdgpu_device *adev = dev->dev_private;
  726. /* XXX check mode bandwidth */
  727. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  728. return MODE_CLOCK_HIGH;
  729. return MODE_OK;
  730. }
  731. static enum drm_connector_status
  732. amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
  733. {
  734. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  735. struct drm_encoder *encoder;
  736. const struct drm_encoder_helper_funcs *encoder_funcs;
  737. bool dret = false;
  738. enum drm_connector_status ret = connector_status_disconnected;
  739. int r;
  740. if (!drm_kms_helper_is_poll_worker()) {
  741. r = pm_runtime_get_sync(connector->dev->dev);
  742. if (r < 0)
  743. return connector_status_disconnected;
  744. }
  745. encoder = amdgpu_connector_best_single_encoder(connector);
  746. if (!encoder)
  747. ret = connector_status_disconnected;
  748. if (amdgpu_connector->ddc_bus)
  749. dret = amdgpu_ddc_probe(amdgpu_connector, false);
  750. if (dret) {
  751. amdgpu_connector->detected_by_load = false;
  752. amdgpu_connector_free_edid(connector);
  753. amdgpu_connector_get_edid(connector);
  754. if (!amdgpu_connector->edid) {
  755. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  756. connector->name);
  757. ret = connector_status_connected;
  758. } else {
  759. amdgpu_connector->use_digital =
  760. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  761. /* some oems have boards with separate digital and analog connectors
  762. * with a shared ddc line (often vga + hdmi)
  763. */
  764. if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
  765. amdgpu_connector_free_edid(connector);
  766. ret = connector_status_disconnected;
  767. } else {
  768. ret = connector_status_connected;
  769. }
  770. }
  771. } else {
  772. /* if we aren't forcing don't do destructive polling */
  773. if (!force) {
  774. /* only return the previous status if we last
  775. * detected a monitor via load.
  776. */
  777. if (amdgpu_connector->detected_by_load)
  778. ret = connector->status;
  779. goto out;
  780. }
  781. if (amdgpu_connector->dac_load_detect && encoder) {
  782. encoder_funcs = encoder->helper_private;
  783. ret = encoder_funcs->detect(encoder, connector);
  784. if (ret != connector_status_disconnected)
  785. amdgpu_connector->detected_by_load = true;
  786. }
  787. }
  788. amdgpu_connector_update_scratch_regs(connector, ret);
  789. out:
  790. if (!drm_kms_helper_is_poll_worker()) {
  791. pm_runtime_mark_last_busy(connector->dev->dev);
  792. pm_runtime_put_autosuspend(connector->dev->dev);
  793. }
  794. return ret;
  795. }
  796. static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
  797. .get_modes = amdgpu_connector_vga_get_modes,
  798. .mode_valid = amdgpu_connector_vga_mode_valid,
  799. .best_encoder = amdgpu_connector_best_single_encoder,
  800. };
  801. static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
  802. .dpms = drm_helper_connector_dpms,
  803. .detect = amdgpu_connector_vga_detect,
  804. .fill_modes = drm_helper_probe_single_connector_modes,
  805. .early_unregister = amdgpu_connector_unregister,
  806. .destroy = amdgpu_connector_destroy,
  807. .set_property = amdgpu_connector_set_property,
  808. };
  809. static bool
  810. amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
  811. {
  812. struct drm_device *dev = connector->dev;
  813. struct amdgpu_device *adev = dev->dev_private;
  814. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  815. enum drm_connector_status status;
  816. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
  817. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
  818. status = connector_status_connected;
  819. else
  820. status = connector_status_disconnected;
  821. if (connector->status == status)
  822. return true;
  823. }
  824. return false;
  825. }
  826. /*
  827. * DVI is complicated
  828. * Do a DDC probe, if DDC probe passes, get the full EDID so
  829. * we can do analog/digital monitor detection at this point.
  830. * If the monitor is an analog monitor or we got no DDC,
  831. * we need to find the DAC encoder object for this connector.
  832. * If we got no DDC, we do load detection on the DAC encoder object.
  833. * If we got analog DDC or load detection passes on the DAC encoder
  834. * we have to check if this analog encoder is shared with anyone else (TV)
  835. * if its shared we have to set the other connector to disconnected.
  836. */
  837. static enum drm_connector_status
  838. amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
  839. {
  840. struct drm_device *dev = connector->dev;
  841. struct amdgpu_device *adev = dev->dev_private;
  842. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  843. struct drm_encoder *encoder = NULL;
  844. const struct drm_encoder_helper_funcs *encoder_funcs;
  845. int i, r;
  846. enum drm_connector_status ret = connector_status_disconnected;
  847. bool dret = false, broken_edid = false;
  848. if (!drm_kms_helper_is_poll_worker()) {
  849. r = pm_runtime_get_sync(connector->dev->dev);
  850. if (r < 0)
  851. return connector_status_disconnected;
  852. }
  853. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  854. ret = connector->status;
  855. goto exit;
  856. }
  857. if (amdgpu_connector->ddc_bus)
  858. dret = amdgpu_ddc_probe(amdgpu_connector, false);
  859. if (dret) {
  860. amdgpu_connector->detected_by_load = false;
  861. amdgpu_connector_free_edid(connector);
  862. amdgpu_connector_get_edid(connector);
  863. if (!amdgpu_connector->edid) {
  864. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  865. connector->name);
  866. ret = connector_status_connected;
  867. broken_edid = true; /* defer use_digital to later */
  868. } else {
  869. amdgpu_connector->use_digital =
  870. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  871. /* some oems have boards with separate digital and analog connectors
  872. * with a shared ddc line (often vga + hdmi)
  873. */
  874. if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
  875. amdgpu_connector_free_edid(connector);
  876. ret = connector_status_disconnected;
  877. } else {
  878. ret = connector_status_connected;
  879. }
  880. /* This gets complicated. We have boards with VGA + HDMI with a
  881. * shared DDC line and we have boards with DVI-D + HDMI with a shared
  882. * DDC line. The latter is more complex because with DVI<->HDMI adapters
  883. * you don't really know what's connected to which port as both are digital.
  884. */
  885. if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
  886. struct drm_connector *list_connector;
  887. struct amdgpu_connector *list_amdgpu_connector;
  888. list_for_each_entry(list_connector, &dev->mode_config.connector_list, head) {
  889. if (connector == list_connector)
  890. continue;
  891. list_amdgpu_connector = to_amdgpu_connector(list_connector);
  892. if (list_amdgpu_connector->shared_ddc &&
  893. (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
  894. amdgpu_connector->ddc_bus->rec.i2c_id)) {
  895. /* cases where both connectors are digital */
  896. if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
  897. /* hpd is our only option in this case */
  898. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  899. amdgpu_connector_free_edid(connector);
  900. ret = connector_status_disconnected;
  901. }
  902. }
  903. }
  904. }
  905. }
  906. }
  907. }
  908. if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
  909. goto out;
  910. /* DVI-D and HDMI-A are digital only */
  911. if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
  912. (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
  913. goto out;
  914. /* if we aren't forcing don't do destructive polling */
  915. if (!force) {
  916. /* only return the previous status if we last
  917. * detected a monitor via load.
  918. */
  919. if (amdgpu_connector->detected_by_load)
  920. ret = connector->status;
  921. goto out;
  922. }
  923. /* find analog encoder */
  924. if (amdgpu_connector->dac_load_detect) {
  925. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  926. if (connector->encoder_ids[i] == 0)
  927. break;
  928. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  929. if (!encoder)
  930. continue;
  931. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
  932. encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
  933. continue;
  934. encoder_funcs = encoder->helper_private;
  935. if (encoder_funcs->detect) {
  936. if (!broken_edid) {
  937. if (ret != connector_status_connected) {
  938. /* deal with analog monitors without DDC */
  939. ret = encoder_funcs->detect(encoder, connector);
  940. if (ret == connector_status_connected) {
  941. amdgpu_connector->use_digital = false;
  942. }
  943. if (ret != connector_status_disconnected)
  944. amdgpu_connector->detected_by_load = true;
  945. }
  946. } else {
  947. enum drm_connector_status lret;
  948. /* assume digital unless load detected otherwise */
  949. amdgpu_connector->use_digital = true;
  950. lret = encoder_funcs->detect(encoder, connector);
  951. DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
  952. if (lret == connector_status_connected)
  953. amdgpu_connector->use_digital = false;
  954. }
  955. break;
  956. }
  957. }
  958. }
  959. out:
  960. /* updated in get modes as well since we need to know if it's analog or digital */
  961. amdgpu_connector_update_scratch_regs(connector, ret);
  962. exit:
  963. if (!drm_kms_helper_is_poll_worker()) {
  964. pm_runtime_mark_last_busy(connector->dev->dev);
  965. pm_runtime_put_autosuspend(connector->dev->dev);
  966. }
  967. return ret;
  968. }
  969. /* okay need to be smart in here about which encoder to pick */
  970. static struct drm_encoder *
  971. amdgpu_connector_dvi_encoder(struct drm_connector *connector)
  972. {
  973. int enc_id = connector->encoder_ids[0];
  974. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  975. struct drm_encoder *encoder;
  976. int i;
  977. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  978. if (connector->encoder_ids[i] == 0)
  979. break;
  980. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  981. if (!encoder)
  982. continue;
  983. if (amdgpu_connector->use_digital == true) {
  984. if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
  985. return encoder;
  986. } else {
  987. if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
  988. encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
  989. return encoder;
  990. }
  991. }
  992. /* see if we have a default encoder TODO */
  993. /* then check use digitial */
  994. /* pick the first one */
  995. if (enc_id)
  996. return drm_encoder_find(connector->dev, NULL, enc_id);
  997. return NULL;
  998. }
  999. static void amdgpu_connector_dvi_force(struct drm_connector *connector)
  1000. {
  1001. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1002. if (connector->force == DRM_FORCE_ON)
  1003. amdgpu_connector->use_digital = false;
  1004. if (connector->force == DRM_FORCE_ON_DIGITAL)
  1005. amdgpu_connector->use_digital = true;
  1006. }
  1007. static int amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
  1008. struct drm_display_mode *mode)
  1009. {
  1010. struct drm_device *dev = connector->dev;
  1011. struct amdgpu_device *adev = dev->dev_private;
  1012. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1013. /* XXX check mode bandwidth */
  1014. if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
  1015. if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
  1016. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
  1017. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
  1018. return MODE_OK;
  1019. } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1020. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1021. if (mode->clock > 340000)
  1022. return MODE_CLOCK_HIGH;
  1023. else
  1024. return MODE_OK;
  1025. } else {
  1026. return MODE_CLOCK_HIGH;
  1027. }
  1028. }
  1029. /* check against the max pixel clock */
  1030. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  1031. return MODE_CLOCK_HIGH;
  1032. return MODE_OK;
  1033. }
  1034. static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
  1035. .get_modes = amdgpu_connector_vga_get_modes,
  1036. .mode_valid = amdgpu_connector_dvi_mode_valid,
  1037. .best_encoder = amdgpu_connector_dvi_encoder,
  1038. };
  1039. static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
  1040. .dpms = drm_helper_connector_dpms,
  1041. .detect = amdgpu_connector_dvi_detect,
  1042. .fill_modes = drm_helper_probe_single_connector_modes,
  1043. .set_property = amdgpu_connector_set_property,
  1044. .early_unregister = amdgpu_connector_unregister,
  1045. .destroy = amdgpu_connector_destroy,
  1046. .force = amdgpu_connector_dvi_force,
  1047. };
  1048. static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
  1049. {
  1050. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1051. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1052. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1053. int ret;
  1054. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1055. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1056. struct drm_display_mode *mode;
  1057. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1058. if (!amdgpu_dig_connector->edp_on)
  1059. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1060. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1061. amdgpu_connector_get_edid(connector);
  1062. ret = amdgpu_connector_ddc_get_modes(connector);
  1063. if (!amdgpu_dig_connector->edp_on)
  1064. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1065. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1066. } else {
  1067. /* need to setup ddc on the bridge */
  1068. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1069. ENCODER_OBJECT_ID_NONE) {
  1070. if (encoder)
  1071. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1072. }
  1073. amdgpu_connector_get_edid(connector);
  1074. ret = amdgpu_connector_ddc_get_modes(connector);
  1075. }
  1076. if (ret > 0) {
  1077. if (encoder) {
  1078. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  1079. /* add scaled modes */
  1080. amdgpu_connector_add_common_modes(encoder, connector);
  1081. }
  1082. return ret;
  1083. }
  1084. if (!encoder)
  1085. return 0;
  1086. /* we have no EDID modes */
  1087. mode = amdgpu_connector_lcd_native_mode(encoder);
  1088. if (mode) {
  1089. ret = 1;
  1090. drm_mode_probed_add(connector, mode);
  1091. /* add the width/height from vbios tables if available */
  1092. connector->display_info.width_mm = mode->width_mm;
  1093. connector->display_info.height_mm = mode->height_mm;
  1094. /* add scaled modes */
  1095. amdgpu_connector_add_common_modes(encoder, connector);
  1096. }
  1097. } else {
  1098. /* need to setup ddc on the bridge */
  1099. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1100. ENCODER_OBJECT_ID_NONE) {
  1101. if (encoder)
  1102. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1103. }
  1104. amdgpu_connector_get_edid(connector);
  1105. ret = amdgpu_connector_ddc_get_modes(connector);
  1106. amdgpu_get_native_mode(connector);
  1107. }
  1108. return ret;
  1109. }
  1110. u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
  1111. {
  1112. struct drm_encoder *encoder;
  1113. struct amdgpu_encoder *amdgpu_encoder;
  1114. int i;
  1115. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1116. if (connector->encoder_ids[i] == 0)
  1117. break;
  1118. encoder = drm_encoder_find(connector->dev, NULL,
  1119. connector->encoder_ids[i]);
  1120. if (!encoder)
  1121. continue;
  1122. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1123. switch (amdgpu_encoder->encoder_id) {
  1124. case ENCODER_OBJECT_ID_TRAVIS:
  1125. case ENCODER_OBJECT_ID_NUTMEG:
  1126. return amdgpu_encoder->encoder_id;
  1127. default:
  1128. break;
  1129. }
  1130. }
  1131. return ENCODER_OBJECT_ID_NONE;
  1132. }
  1133. static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
  1134. {
  1135. struct drm_encoder *encoder;
  1136. struct amdgpu_encoder *amdgpu_encoder;
  1137. int i;
  1138. bool found = false;
  1139. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1140. if (connector->encoder_ids[i] == 0)
  1141. break;
  1142. encoder = drm_encoder_find(connector->dev, NULL,
  1143. connector->encoder_ids[i]);
  1144. if (!encoder)
  1145. continue;
  1146. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1147. if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
  1148. found = true;
  1149. }
  1150. return found;
  1151. }
  1152. bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
  1153. {
  1154. struct drm_device *dev = connector->dev;
  1155. struct amdgpu_device *adev = dev->dev_private;
  1156. if ((adev->clock.default_dispclk >= 53900) &&
  1157. amdgpu_connector_encoder_is_hbr2(connector)) {
  1158. return true;
  1159. }
  1160. return false;
  1161. }
  1162. static enum drm_connector_status
  1163. amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
  1164. {
  1165. struct drm_device *dev = connector->dev;
  1166. struct amdgpu_device *adev = dev->dev_private;
  1167. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1168. enum drm_connector_status ret = connector_status_disconnected;
  1169. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1170. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1171. int r;
  1172. if (!drm_kms_helper_is_poll_worker()) {
  1173. r = pm_runtime_get_sync(connector->dev->dev);
  1174. if (r < 0)
  1175. return connector_status_disconnected;
  1176. }
  1177. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  1178. ret = connector->status;
  1179. goto out;
  1180. }
  1181. amdgpu_connector_free_edid(connector);
  1182. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1183. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1184. if (encoder) {
  1185. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1186. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1187. /* check if panel is valid */
  1188. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  1189. ret = connector_status_connected;
  1190. }
  1191. /* eDP is always DP */
  1192. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1193. if (!amdgpu_dig_connector->edp_on)
  1194. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1195. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1196. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1197. ret = connector_status_connected;
  1198. if (!amdgpu_dig_connector->edp_on)
  1199. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1200. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1201. } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1202. ENCODER_OBJECT_ID_NONE) {
  1203. /* DP bridges are always DP */
  1204. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1205. /* get the DPCD from the bridge */
  1206. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1207. if (encoder) {
  1208. /* setup ddc on the bridge */
  1209. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1210. /* bridge chips are always aux */
  1211. if (amdgpu_ddc_probe(amdgpu_connector, true)) /* try DDC */
  1212. ret = connector_status_connected;
  1213. else if (amdgpu_connector->dac_load_detect) { /* try load detection */
  1214. const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1215. ret = encoder_funcs->detect(encoder, connector);
  1216. }
  1217. }
  1218. } else {
  1219. amdgpu_dig_connector->dp_sink_type =
  1220. amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  1221. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  1222. ret = connector_status_connected;
  1223. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  1224. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1225. } else {
  1226. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  1227. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1228. ret = connector_status_connected;
  1229. } else {
  1230. /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
  1231. if (amdgpu_ddc_probe(amdgpu_connector, false))
  1232. ret = connector_status_connected;
  1233. }
  1234. }
  1235. }
  1236. amdgpu_connector_update_scratch_regs(connector, ret);
  1237. out:
  1238. if (!drm_kms_helper_is_poll_worker()) {
  1239. pm_runtime_mark_last_busy(connector->dev->dev);
  1240. pm_runtime_put_autosuspend(connector->dev->dev);
  1241. }
  1242. return ret;
  1243. }
  1244. static int amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
  1245. struct drm_display_mode *mode)
  1246. {
  1247. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1248. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1249. /* XXX check mode bandwidth */
  1250. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1251. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1252. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1253. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  1254. return MODE_PANEL;
  1255. if (encoder) {
  1256. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1257. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1258. /* AVIVO hardware supports downscaling modes larger than the panel
  1259. * to the panel size, but I'm not sure this is desirable.
  1260. */
  1261. if ((mode->hdisplay > native_mode->hdisplay) ||
  1262. (mode->vdisplay > native_mode->vdisplay))
  1263. return MODE_PANEL;
  1264. /* if scaling is disabled, block non-native modes */
  1265. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  1266. if ((mode->hdisplay != native_mode->hdisplay) ||
  1267. (mode->vdisplay != native_mode->vdisplay))
  1268. return MODE_PANEL;
  1269. }
  1270. }
  1271. return MODE_OK;
  1272. } else {
  1273. if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  1274. (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  1275. return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
  1276. } else {
  1277. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1278. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1279. if (mode->clock > 340000)
  1280. return MODE_CLOCK_HIGH;
  1281. } else {
  1282. if (mode->clock > 165000)
  1283. return MODE_CLOCK_HIGH;
  1284. }
  1285. }
  1286. }
  1287. return MODE_OK;
  1288. }
  1289. static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
  1290. .get_modes = amdgpu_connector_dp_get_modes,
  1291. .mode_valid = amdgpu_connector_dp_mode_valid,
  1292. .best_encoder = amdgpu_connector_dvi_encoder,
  1293. };
  1294. static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
  1295. .dpms = drm_helper_connector_dpms,
  1296. .detect = amdgpu_connector_dp_detect,
  1297. .fill_modes = drm_helper_probe_single_connector_modes,
  1298. .set_property = amdgpu_connector_set_property,
  1299. .early_unregister = amdgpu_connector_unregister,
  1300. .destroy = amdgpu_connector_destroy,
  1301. .force = amdgpu_connector_dvi_force,
  1302. };
  1303. static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
  1304. .dpms = drm_helper_connector_dpms,
  1305. .detect = amdgpu_connector_dp_detect,
  1306. .fill_modes = drm_helper_probe_single_connector_modes,
  1307. .set_property = amdgpu_connector_set_lcd_property,
  1308. .early_unregister = amdgpu_connector_unregister,
  1309. .destroy = amdgpu_connector_destroy,
  1310. .force = amdgpu_connector_dvi_force,
  1311. };
  1312. void
  1313. amdgpu_connector_add(struct amdgpu_device *adev,
  1314. uint32_t connector_id,
  1315. uint32_t supported_device,
  1316. int connector_type,
  1317. struct amdgpu_i2c_bus_rec *i2c_bus,
  1318. uint16_t connector_object_id,
  1319. struct amdgpu_hpd *hpd,
  1320. struct amdgpu_router *router)
  1321. {
  1322. struct drm_device *dev = adev->ddev;
  1323. struct drm_connector *connector;
  1324. struct amdgpu_connector *amdgpu_connector;
  1325. struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
  1326. struct drm_encoder *encoder;
  1327. struct amdgpu_encoder *amdgpu_encoder;
  1328. uint32_t subpixel_order = SubPixelNone;
  1329. bool shared_ddc = false;
  1330. bool is_dp_bridge = false;
  1331. bool has_aux = false;
  1332. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  1333. return;
  1334. /* see if we already added it */
  1335. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1336. amdgpu_connector = to_amdgpu_connector(connector);
  1337. if (amdgpu_connector->connector_id == connector_id) {
  1338. amdgpu_connector->devices |= supported_device;
  1339. return;
  1340. }
  1341. if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
  1342. if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
  1343. amdgpu_connector->shared_ddc = true;
  1344. shared_ddc = true;
  1345. }
  1346. if (amdgpu_connector->router_bus && router->ddc_valid &&
  1347. (amdgpu_connector->router.router_id == router->router_id)) {
  1348. amdgpu_connector->shared_ddc = false;
  1349. shared_ddc = false;
  1350. }
  1351. }
  1352. }
  1353. /* check if it's a dp bridge */
  1354. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1355. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1356. if (amdgpu_encoder->devices & supported_device) {
  1357. switch (amdgpu_encoder->encoder_id) {
  1358. case ENCODER_OBJECT_ID_TRAVIS:
  1359. case ENCODER_OBJECT_ID_NUTMEG:
  1360. is_dp_bridge = true;
  1361. break;
  1362. default:
  1363. break;
  1364. }
  1365. }
  1366. }
  1367. amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
  1368. if (!amdgpu_connector)
  1369. return;
  1370. connector = &amdgpu_connector->base;
  1371. amdgpu_connector->connector_id = connector_id;
  1372. amdgpu_connector->devices = supported_device;
  1373. amdgpu_connector->shared_ddc = shared_ddc;
  1374. amdgpu_connector->connector_object_id = connector_object_id;
  1375. amdgpu_connector->hpd = *hpd;
  1376. amdgpu_connector->router = *router;
  1377. if (router->ddc_valid || router->cd_valid) {
  1378. amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
  1379. if (!amdgpu_connector->router_bus)
  1380. DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
  1381. }
  1382. if (is_dp_bridge) {
  1383. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1384. if (!amdgpu_dig_connector)
  1385. goto failed;
  1386. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1387. if (i2c_bus->valid) {
  1388. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1389. if (amdgpu_connector->ddc_bus)
  1390. has_aux = true;
  1391. else
  1392. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1393. }
  1394. switch (connector_type) {
  1395. case DRM_MODE_CONNECTOR_VGA:
  1396. case DRM_MODE_CONNECTOR_DVIA:
  1397. default:
  1398. drm_connector_init(dev, &amdgpu_connector->base,
  1399. &amdgpu_connector_dp_funcs, connector_type);
  1400. drm_connector_helper_add(&amdgpu_connector->base,
  1401. &amdgpu_connector_dp_helper_funcs);
  1402. connector->interlace_allowed = true;
  1403. connector->doublescan_allowed = true;
  1404. amdgpu_connector->dac_load_detect = true;
  1405. drm_object_attach_property(&amdgpu_connector->base.base,
  1406. adev->mode_info.load_detect_property,
  1407. 1);
  1408. drm_object_attach_property(&amdgpu_connector->base.base,
  1409. dev->mode_config.scaling_mode_property,
  1410. DRM_MODE_SCALE_NONE);
  1411. break;
  1412. case DRM_MODE_CONNECTOR_DVII:
  1413. case DRM_MODE_CONNECTOR_DVID:
  1414. case DRM_MODE_CONNECTOR_HDMIA:
  1415. case DRM_MODE_CONNECTOR_HDMIB:
  1416. case DRM_MODE_CONNECTOR_DisplayPort:
  1417. drm_connector_init(dev, &amdgpu_connector->base,
  1418. &amdgpu_connector_dp_funcs, connector_type);
  1419. drm_connector_helper_add(&amdgpu_connector->base,
  1420. &amdgpu_connector_dp_helper_funcs);
  1421. drm_object_attach_property(&amdgpu_connector->base.base,
  1422. adev->mode_info.underscan_property,
  1423. UNDERSCAN_OFF);
  1424. drm_object_attach_property(&amdgpu_connector->base.base,
  1425. adev->mode_info.underscan_hborder_property,
  1426. 0);
  1427. drm_object_attach_property(&amdgpu_connector->base.base,
  1428. adev->mode_info.underscan_vborder_property,
  1429. 0);
  1430. drm_object_attach_property(&amdgpu_connector->base.base,
  1431. dev->mode_config.scaling_mode_property,
  1432. DRM_MODE_SCALE_NONE);
  1433. drm_object_attach_property(&amdgpu_connector->base.base,
  1434. adev->mode_info.dither_property,
  1435. AMDGPU_FMT_DITHER_DISABLE);
  1436. if (amdgpu_audio != 0)
  1437. drm_object_attach_property(&amdgpu_connector->base.base,
  1438. adev->mode_info.audio_property,
  1439. AMDGPU_AUDIO_AUTO);
  1440. subpixel_order = SubPixelHorizontalRGB;
  1441. connector->interlace_allowed = true;
  1442. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1443. connector->doublescan_allowed = true;
  1444. else
  1445. connector->doublescan_allowed = false;
  1446. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1447. amdgpu_connector->dac_load_detect = true;
  1448. drm_object_attach_property(&amdgpu_connector->base.base,
  1449. adev->mode_info.load_detect_property,
  1450. 1);
  1451. }
  1452. break;
  1453. case DRM_MODE_CONNECTOR_LVDS:
  1454. case DRM_MODE_CONNECTOR_eDP:
  1455. drm_connector_init(dev, &amdgpu_connector->base,
  1456. &amdgpu_connector_edp_funcs, connector_type);
  1457. drm_connector_helper_add(&amdgpu_connector->base,
  1458. &amdgpu_connector_dp_helper_funcs);
  1459. drm_object_attach_property(&amdgpu_connector->base.base,
  1460. dev->mode_config.scaling_mode_property,
  1461. DRM_MODE_SCALE_FULLSCREEN);
  1462. subpixel_order = SubPixelHorizontalRGB;
  1463. connector->interlace_allowed = false;
  1464. connector->doublescan_allowed = false;
  1465. break;
  1466. }
  1467. } else {
  1468. switch (connector_type) {
  1469. case DRM_MODE_CONNECTOR_VGA:
  1470. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1471. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1472. if (i2c_bus->valid) {
  1473. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1474. if (!amdgpu_connector->ddc_bus)
  1475. DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1476. }
  1477. amdgpu_connector->dac_load_detect = true;
  1478. drm_object_attach_property(&amdgpu_connector->base.base,
  1479. adev->mode_info.load_detect_property,
  1480. 1);
  1481. drm_object_attach_property(&amdgpu_connector->base.base,
  1482. dev->mode_config.scaling_mode_property,
  1483. DRM_MODE_SCALE_NONE);
  1484. /* no HPD on analog connectors */
  1485. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1486. connector->interlace_allowed = true;
  1487. connector->doublescan_allowed = true;
  1488. break;
  1489. case DRM_MODE_CONNECTOR_DVIA:
  1490. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1491. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1492. if (i2c_bus->valid) {
  1493. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1494. if (!amdgpu_connector->ddc_bus)
  1495. DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1496. }
  1497. amdgpu_connector->dac_load_detect = true;
  1498. drm_object_attach_property(&amdgpu_connector->base.base,
  1499. adev->mode_info.load_detect_property,
  1500. 1);
  1501. drm_object_attach_property(&amdgpu_connector->base.base,
  1502. dev->mode_config.scaling_mode_property,
  1503. DRM_MODE_SCALE_NONE);
  1504. /* no HPD on analog connectors */
  1505. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1506. connector->interlace_allowed = true;
  1507. connector->doublescan_allowed = true;
  1508. break;
  1509. case DRM_MODE_CONNECTOR_DVII:
  1510. case DRM_MODE_CONNECTOR_DVID:
  1511. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1512. if (!amdgpu_dig_connector)
  1513. goto failed;
  1514. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1515. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1516. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1517. if (i2c_bus->valid) {
  1518. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1519. if (!amdgpu_connector->ddc_bus)
  1520. DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1521. }
  1522. subpixel_order = SubPixelHorizontalRGB;
  1523. drm_object_attach_property(&amdgpu_connector->base.base,
  1524. adev->mode_info.coherent_mode_property,
  1525. 1);
  1526. drm_object_attach_property(&amdgpu_connector->base.base,
  1527. adev->mode_info.underscan_property,
  1528. UNDERSCAN_OFF);
  1529. drm_object_attach_property(&amdgpu_connector->base.base,
  1530. adev->mode_info.underscan_hborder_property,
  1531. 0);
  1532. drm_object_attach_property(&amdgpu_connector->base.base,
  1533. adev->mode_info.underscan_vborder_property,
  1534. 0);
  1535. drm_object_attach_property(&amdgpu_connector->base.base,
  1536. dev->mode_config.scaling_mode_property,
  1537. DRM_MODE_SCALE_NONE);
  1538. if (amdgpu_audio != 0) {
  1539. drm_object_attach_property(&amdgpu_connector->base.base,
  1540. adev->mode_info.audio_property,
  1541. AMDGPU_AUDIO_AUTO);
  1542. }
  1543. drm_object_attach_property(&amdgpu_connector->base.base,
  1544. adev->mode_info.dither_property,
  1545. AMDGPU_FMT_DITHER_DISABLE);
  1546. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1547. amdgpu_connector->dac_load_detect = true;
  1548. drm_object_attach_property(&amdgpu_connector->base.base,
  1549. adev->mode_info.load_detect_property,
  1550. 1);
  1551. }
  1552. connector->interlace_allowed = true;
  1553. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  1554. connector->doublescan_allowed = true;
  1555. else
  1556. connector->doublescan_allowed = false;
  1557. break;
  1558. case DRM_MODE_CONNECTOR_HDMIA:
  1559. case DRM_MODE_CONNECTOR_HDMIB:
  1560. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1561. if (!amdgpu_dig_connector)
  1562. goto failed;
  1563. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1564. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1565. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1566. if (i2c_bus->valid) {
  1567. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1568. if (!amdgpu_connector->ddc_bus)
  1569. DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1570. }
  1571. drm_object_attach_property(&amdgpu_connector->base.base,
  1572. adev->mode_info.coherent_mode_property,
  1573. 1);
  1574. drm_object_attach_property(&amdgpu_connector->base.base,
  1575. adev->mode_info.underscan_property,
  1576. UNDERSCAN_OFF);
  1577. drm_object_attach_property(&amdgpu_connector->base.base,
  1578. adev->mode_info.underscan_hborder_property,
  1579. 0);
  1580. drm_object_attach_property(&amdgpu_connector->base.base,
  1581. adev->mode_info.underscan_vborder_property,
  1582. 0);
  1583. drm_object_attach_property(&amdgpu_connector->base.base,
  1584. dev->mode_config.scaling_mode_property,
  1585. DRM_MODE_SCALE_NONE);
  1586. if (amdgpu_audio != 0) {
  1587. drm_object_attach_property(&amdgpu_connector->base.base,
  1588. adev->mode_info.audio_property,
  1589. AMDGPU_AUDIO_AUTO);
  1590. }
  1591. drm_object_attach_property(&amdgpu_connector->base.base,
  1592. adev->mode_info.dither_property,
  1593. AMDGPU_FMT_DITHER_DISABLE);
  1594. subpixel_order = SubPixelHorizontalRGB;
  1595. connector->interlace_allowed = true;
  1596. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1597. connector->doublescan_allowed = true;
  1598. else
  1599. connector->doublescan_allowed = false;
  1600. break;
  1601. case DRM_MODE_CONNECTOR_DisplayPort:
  1602. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1603. if (!amdgpu_dig_connector)
  1604. goto failed;
  1605. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1606. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dp_funcs, connector_type);
  1607. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1608. if (i2c_bus->valid) {
  1609. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1610. if (amdgpu_connector->ddc_bus)
  1611. has_aux = true;
  1612. else
  1613. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1614. }
  1615. subpixel_order = SubPixelHorizontalRGB;
  1616. drm_object_attach_property(&amdgpu_connector->base.base,
  1617. adev->mode_info.coherent_mode_property,
  1618. 1);
  1619. drm_object_attach_property(&amdgpu_connector->base.base,
  1620. adev->mode_info.underscan_property,
  1621. UNDERSCAN_OFF);
  1622. drm_object_attach_property(&amdgpu_connector->base.base,
  1623. adev->mode_info.underscan_hborder_property,
  1624. 0);
  1625. drm_object_attach_property(&amdgpu_connector->base.base,
  1626. adev->mode_info.underscan_vborder_property,
  1627. 0);
  1628. drm_object_attach_property(&amdgpu_connector->base.base,
  1629. dev->mode_config.scaling_mode_property,
  1630. DRM_MODE_SCALE_NONE);
  1631. if (amdgpu_audio != 0) {
  1632. drm_object_attach_property(&amdgpu_connector->base.base,
  1633. adev->mode_info.audio_property,
  1634. AMDGPU_AUDIO_AUTO);
  1635. }
  1636. drm_object_attach_property(&amdgpu_connector->base.base,
  1637. adev->mode_info.dither_property,
  1638. AMDGPU_FMT_DITHER_DISABLE);
  1639. connector->interlace_allowed = true;
  1640. /* in theory with a DP to VGA converter... */
  1641. connector->doublescan_allowed = false;
  1642. break;
  1643. case DRM_MODE_CONNECTOR_eDP:
  1644. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1645. if (!amdgpu_dig_connector)
  1646. goto failed;
  1647. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1648. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_edp_funcs, connector_type);
  1649. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1650. if (i2c_bus->valid) {
  1651. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1652. if (amdgpu_connector->ddc_bus)
  1653. has_aux = true;
  1654. else
  1655. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1656. }
  1657. drm_object_attach_property(&amdgpu_connector->base.base,
  1658. dev->mode_config.scaling_mode_property,
  1659. DRM_MODE_SCALE_FULLSCREEN);
  1660. subpixel_order = SubPixelHorizontalRGB;
  1661. connector->interlace_allowed = false;
  1662. connector->doublescan_allowed = false;
  1663. break;
  1664. case DRM_MODE_CONNECTOR_LVDS:
  1665. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1666. if (!amdgpu_dig_connector)
  1667. goto failed;
  1668. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1669. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_lvds_funcs, connector_type);
  1670. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
  1671. if (i2c_bus->valid) {
  1672. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1673. if (!amdgpu_connector->ddc_bus)
  1674. DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1675. }
  1676. drm_object_attach_property(&amdgpu_connector->base.base,
  1677. dev->mode_config.scaling_mode_property,
  1678. DRM_MODE_SCALE_FULLSCREEN);
  1679. subpixel_order = SubPixelHorizontalRGB;
  1680. connector->interlace_allowed = false;
  1681. connector->doublescan_allowed = false;
  1682. break;
  1683. }
  1684. }
  1685. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
  1686. if (i2c_bus->valid) {
  1687. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1688. DRM_CONNECTOR_POLL_DISCONNECT;
  1689. }
  1690. } else
  1691. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1692. connector->display_info.subpixel_order = subpixel_order;
  1693. drm_connector_register(connector);
  1694. if (has_aux)
  1695. amdgpu_atombios_dp_aux_init(amdgpu_connector);
  1696. return;
  1697. failed:
  1698. drm_connector_cleanup(connector);
  1699. kfree(connector);
  1700. }