amdgpu_ttm.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  49. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  50. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  51. {
  52. struct amdgpu_mman *mman;
  53. struct amdgpu_device *adev;
  54. mman = container_of(bdev, struct amdgpu_mman, bdev);
  55. adev = container_of(mman, struct amdgpu_device, mman);
  56. return adev;
  57. }
  58. /*
  59. * Global memory.
  60. */
  61. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. struct amdgpu_ring *ring;
  73. struct amd_sched_rq *rq;
  74. int r;
  75. adev->mman.mem_global_referenced = false;
  76. global_ref = &adev->mman.mem_global_ref;
  77. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  78. global_ref->size = sizeof(struct ttm_mem_global);
  79. global_ref->init = &amdgpu_ttm_mem_global_init;
  80. global_ref->release = &amdgpu_ttm_mem_global_release;
  81. r = drm_global_item_ref(global_ref);
  82. if (r != 0) {
  83. DRM_ERROR("Failed setting up TTM memory accounting "
  84. "subsystem.\n");
  85. return r;
  86. }
  87. adev->mman.bo_global_ref.mem_glob =
  88. adev->mman.mem_global_ref.object;
  89. global_ref = &adev->mman.bo_global_ref.ref;
  90. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  91. global_ref->size = sizeof(struct ttm_bo_global);
  92. global_ref->init = &ttm_bo_global_init;
  93. global_ref->release = &ttm_bo_global_release;
  94. r = drm_global_item_ref(global_ref);
  95. if (r != 0) {
  96. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  97. drm_global_item_unref(&adev->mman.mem_global_ref);
  98. return r;
  99. }
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r != 0) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. drm_global_item_unref(&adev->mman.mem_global_ref);
  107. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  108. return r;
  109. }
  110. adev->mman.mem_global_referenced = true;
  111. return 0;
  112. }
  113. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  114. {
  115. if (adev->mman.mem_global_referenced) {
  116. amd_sched_entity_fini(adev->mman.entity.sched,
  117. &adev->mman.entity);
  118. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  119. drm_global_item_unref(&adev->mman.mem_global_ref);
  120. adev->mman.mem_global_referenced = false;
  121. }
  122. }
  123. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  124. {
  125. return 0;
  126. }
  127. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  128. struct ttm_mem_type_manager *man)
  129. {
  130. struct amdgpu_device *adev;
  131. adev = amdgpu_get_adev(bdev);
  132. switch (type) {
  133. case TTM_PL_SYSTEM:
  134. /* System memory */
  135. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  136. man->available_caching = TTM_PL_MASK_CACHING;
  137. man->default_caching = TTM_PL_FLAG_CACHED;
  138. break;
  139. case TTM_PL_TT:
  140. man->func = &ttm_bo_manager_func;
  141. man->gpu_offset = adev->mc.gtt_start;
  142. man->available_caching = TTM_PL_MASK_CACHING;
  143. man->default_caching = TTM_PL_FLAG_CACHED;
  144. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  145. break;
  146. case TTM_PL_VRAM:
  147. /* "On-card" video ram */
  148. man->func = &ttm_bo_manager_func;
  149. man->gpu_offset = adev->mc.vram_start;
  150. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  151. TTM_MEMTYPE_FLAG_MAPPABLE;
  152. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  153. man->default_caching = TTM_PL_FLAG_WC;
  154. break;
  155. case AMDGPU_PL_GDS:
  156. case AMDGPU_PL_GWS:
  157. case AMDGPU_PL_OA:
  158. /* On-chip GDS memory*/
  159. man->func = &ttm_bo_manager_func;
  160. man->gpu_offset = 0;
  161. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  162. man->available_caching = TTM_PL_FLAG_UNCACHED;
  163. man->default_caching = TTM_PL_FLAG_UNCACHED;
  164. break;
  165. default:
  166. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  167. return -EINVAL;
  168. }
  169. return 0;
  170. }
  171. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  172. struct ttm_placement *placement)
  173. {
  174. struct amdgpu_bo *rbo;
  175. static struct ttm_place placements = {
  176. .fpfn = 0,
  177. .lpfn = 0,
  178. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  179. };
  180. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  181. placement->placement = &placements;
  182. placement->busy_placement = &placements;
  183. placement->num_placement = 1;
  184. placement->num_busy_placement = 1;
  185. return;
  186. }
  187. rbo = container_of(bo, struct amdgpu_bo, tbo);
  188. switch (bo->mem.mem_type) {
  189. case TTM_PL_VRAM:
  190. if (rbo->adev->mman.buffer_funcs_ring->ready == false)
  191. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  192. else
  193. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
  194. break;
  195. case TTM_PL_TT:
  196. default:
  197. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  198. }
  199. *placement = rbo->placement;
  200. }
  201. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  202. {
  203. struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
  204. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  205. }
  206. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  207. struct ttm_mem_reg *new_mem)
  208. {
  209. struct ttm_mem_reg *old_mem = &bo->mem;
  210. BUG_ON(old_mem->mm_node != NULL);
  211. *old_mem = *new_mem;
  212. new_mem->mm_node = NULL;
  213. }
  214. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  215. bool evict, bool no_wait_gpu,
  216. struct ttm_mem_reg *new_mem,
  217. struct ttm_mem_reg *old_mem)
  218. {
  219. struct amdgpu_device *adev;
  220. struct amdgpu_ring *ring;
  221. uint64_t old_start, new_start;
  222. struct fence *fence;
  223. int r;
  224. adev = amdgpu_get_adev(bo->bdev);
  225. ring = adev->mman.buffer_funcs_ring;
  226. old_start = old_mem->start << PAGE_SHIFT;
  227. new_start = new_mem->start << PAGE_SHIFT;
  228. switch (old_mem->mem_type) {
  229. case TTM_PL_VRAM:
  230. old_start += adev->mc.vram_start;
  231. break;
  232. case TTM_PL_TT:
  233. old_start += adev->mc.gtt_start;
  234. break;
  235. default:
  236. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  237. return -EINVAL;
  238. }
  239. switch (new_mem->mem_type) {
  240. case TTM_PL_VRAM:
  241. new_start += adev->mc.vram_start;
  242. break;
  243. case TTM_PL_TT:
  244. new_start += adev->mc.gtt_start;
  245. break;
  246. default:
  247. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  248. return -EINVAL;
  249. }
  250. if (!ring->ready) {
  251. DRM_ERROR("Trying to move memory with ring turned off.\n");
  252. return -EINVAL;
  253. }
  254. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  255. r = amdgpu_copy_buffer(ring, old_start, new_start,
  256. new_mem->num_pages * PAGE_SIZE, /* bytes */
  257. bo->resv, &fence);
  258. /* FIXME: handle copy error */
  259. r = ttm_bo_move_accel_cleanup(bo, fence,
  260. evict, no_wait_gpu, new_mem);
  261. fence_put(fence);
  262. return r;
  263. }
  264. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  265. bool evict, bool interruptible,
  266. bool no_wait_gpu,
  267. struct ttm_mem_reg *new_mem)
  268. {
  269. struct amdgpu_device *adev;
  270. struct ttm_mem_reg *old_mem = &bo->mem;
  271. struct ttm_mem_reg tmp_mem;
  272. struct ttm_place placements;
  273. struct ttm_placement placement;
  274. int r;
  275. adev = amdgpu_get_adev(bo->bdev);
  276. tmp_mem = *new_mem;
  277. tmp_mem.mm_node = NULL;
  278. placement.num_placement = 1;
  279. placement.placement = &placements;
  280. placement.num_busy_placement = 1;
  281. placement.busy_placement = &placements;
  282. placements.fpfn = 0;
  283. placements.lpfn = 0;
  284. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  285. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  286. interruptible, no_wait_gpu);
  287. if (unlikely(r)) {
  288. return r;
  289. }
  290. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  291. if (unlikely(r)) {
  292. goto out_cleanup;
  293. }
  294. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  295. if (unlikely(r)) {
  296. goto out_cleanup;
  297. }
  298. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  299. if (unlikely(r)) {
  300. goto out_cleanup;
  301. }
  302. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
  303. out_cleanup:
  304. ttm_bo_mem_put(bo, &tmp_mem);
  305. return r;
  306. }
  307. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  308. bool evict, bool interruptible,
  309. bool no_wait_gpu,
  310. struct ttm_mem_reg *new_mem)
  311. {
  312. struct amdgpu_device *adev;
  313. struct ttm_mem_reg *old_mem = &bo->mem;
  314. struct ttm_mem_reg tmp_mem;
  315. struct ttm_placement placement;
  316. struct ttm_place placements;
  317. int r;
  318. adev = amdgpu_get_adev(bo->bdev);
  319. tmp_mem = *new_mem;
  320. tmp_mem.mm_node = NULL;
  321. placement.num_placement = 1;
  322. placement.placement = &placements;
  323. placement.num_busy_placement = 1;
  324. placement.busy_placement = &placements;
  325. placements.fpfn = 0;
  326. placements.lpfn = 0;
  327. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  328. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  329. interruptible, no_wait_gpu);
  330. if (unlikely(r)) {
  331. return r;
  332. }
  333. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
  334. if (unlikely(r)) {
  335. goto out_cleanup;
  336. }
  337. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  338. if (unlikely(r)) {
  339. goto out_cleanup;
  340. }
  341. out_cleanup:
  342. ttm_bo_mem_put(bo, &tmp_mem);
  343. return r;
  344. }
  345. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  346. bool evict, bool interruptible,
  347. bool no_wait_gpu,
  348. struct ttm_mem_reg *new_mem)
  349. {
  350. struct amdgpu_device *adev;
  351. struct ttm_mem_reg *old_mem = &bo->mem;
  352. int r;
  353. adev = amdgpu_get_adev(bo->bdev);
  354. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  355. amdgpu_move_null(bo, new_mem);
  356. return 0;
  357. }
  358. if ((old_mem->mem_type == TTM_PL_TT &&
  359. new_mem->mem_type == TTM_PL_SYSTEM) ||
  360. (old_mem->mem_type == TTM_PL_SYSTEM &&
  361. new_mem->mem_type == TTM_PL_TT)) {
  362. /* bind is enough */
  363. amdgpu_move_null(bo, new_mem);
  364. return 0;
  365. }
  366. if (adev->mman.buffer_funcs == NULL ||
  367. adev->mman.buffer_funcs_ring == NULL ||
  368. !adev->mman.buffer_funcs_ring->ready) {
  369. /* use memcpy */
  370. goto memcpy;
  371. }
  372. if (old_mem->mem_type == TTM_PL_VRAM &&
  373. new_mem->mem_type == TTM_PL_SYSTEM) {
  374. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  375. no_wait_gpu, new_mem);
  376. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  377. new_mem->mem_type == TTM_PL_VRAM) {
  378. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  379. no_wait_gpu, new_mem);
  380. } else {
  381. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  382. }
  383. if (r) {
  384. memcpy:
  385. r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
  386. if (r) {
  387. return r;
  388. }
  389. }
  390. /* update statistics */
  391. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  392. return 0;
  393. }
  394. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  395. {
  396. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  397. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  398. mem->bus.addr = NULL;
  399. mem->bus.offset = 0;
  400. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  401. mem->bus.base = 0;
  402. mem->bus.is_iomem = false;
  403. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  404. return -EINVAL;
  405. switch (mem->mem_type) {
  406. case TTM_PL_SYSTEM:
  407. /* system memory */
  408. return 0;
  409. case TTM_PL_TT:
  410. break;
  411. case TTM_PL_VRAM:
  412. mem->bus.offset = mem->start << PAGE_SHIFT;
  413. /* check if it's visible */
  414. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  415. return -EINVAL;
  416. mem->bus.base = adev->mc.aper_base;
  417. mem->bus.is_iomem = true;
  418. #ifdef __alpha__
  419. /*
  420. * Alpha: use bus.addr to hold the ioremap() return,
  421. * so we can modify bus.base below.
  422. */
  423. if (mem->placement & TTM_PL_FLAG_WC)
  424. mem->bus.addr =
  425. ioremap_wc(mem->bus.base + mem->bus.offset,
  426. mem->bus.size);
  427. else
  428. mem->bus.addr =
  429. ioremap_nocache(mem->bus.base + mem->bus.offset,
  430. mem->bus.size);
  431. /*
  432. * Alpha: Use just the bus offset plus
  433. * the hose/domain memory base for bus.base.
  434. * It then can be used to build PTEs for VRAM
  435. * access, as done in ttm_bo_vm_fault().
  436. */
  437. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  438. adev->ddev->hose->dense_mem_base;
  439. #endif
  440. break;
  441. default:
  442. return -EINVAL;
  443. }
  444. return 0;
  445. }
  446. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  447. {
  448. }
  449. /*
  450. * TTM backend functions.
  451. */
  452. struct amdgpu_ttm_tt {
  453. struct ttm_dma_tt ttm;
  454. struct amdgpu_device *adev;
  455. u64 offset;
  456. uint64_t userptr;
  457. struct mm_struct *usermm;
  458. uint32_t userflags;
  459. };
  460. /* prepare the sg table with the user pages */
  461. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  462. {
  463. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  464. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  465. unsigned pinned = 0, nents;
  466. int r;
  467. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  468. enum dma_data_direction direction = write ?
  469. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  470. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  471. /* check that we only pin down anonymous memory
  472. to prevent problems with writeback */
  473. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  474. struct vm_area_struct *vma;
  475. vma = find_vma(gtt->usermm, gtt->userptr);
  476. if (!vma || vma->vm_file || vma->vm_end < end)
  477. return -EPERM;
  478. }
  479. do {
  480. unsigned num_pages = ttm->num_pages - pinned;
  481. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  482. struct page **pages = ttm->pages + pinned;
  483. r = get_user_pages(current, current->mm, userptr, num_pages,
  484. write, 0, pages, NULL);
  485. if (r < 0)
  486. goto release_pages;
  487. pinned += r;
  488. } while (pinned < ttm->num_pages);
  489. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  490. ttm->num_pages << PAGE_SHIFT,
  491. GFP_KERNEL);
  492. if (r)
  493. goto release_sg;
  494. r = -ENOMEM;
  495. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  496. if (nents != ttm->sg->nents)
  497. goto release_sg;
  498. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  499. gtt->ttm.dma_address, ttm->num_pages);
  500. return 0;
  501. release_sg:
  502. kfree(ttm->sg);
  503. release_pages:
  504. release_pages(ttm->pages, pinned, 0);
  505. return r;
  506. }
  507. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  508. {
  509. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  510. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  511. struct sg_page_iter sg_iter;
  512. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  513. enum dma_data_direction direction = write ?
  514. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  515. /* double check that we don't free the table twice */
  516. if (!ttm->sg->sgl)
  517. return;
  518. /* free the sg table and pages again */
  519. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  520. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  521. struct page *page = sg_page_iter_page(&sg_iter);
  522. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  523. set_page_dirty(page);
  524. mark_page_accessed(page);
  525. page_cache_release(page);
  526. }
  527. sg_free_table(ttm->sg);
  528. }
  529. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  530. struct ttm_mem_reg *bo_mem)
  531. {
  532. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  533. uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  534. int r;
  535. if (gtt->userptr) {
  536. r = amdgpu_ttm_tt_pin_userptr(ttm);
  537. if (r) {
  538. DRM_ERROR("failed to pin userptr\n");
  539. return r;
  540. }
  541. }
  542. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  543. if (!ttm->num_pages) {
  544. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  545. ttm->num_pages, bo_mem, ttm);
  546. }
  547. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  548. bo_mem->mem_type == AMDGPU_PL_GWS ||
  549. bo_mem->mem_type == AMDGPU_PL_OA)
  550. return -EINVAL;
  551. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  552. ttm->pages, gtt->ttm.dma_address, flags);
  553. if (r) {
  554. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  555. ttm->num_pages, (unsigned)gtt->offset);
  556. return r;
  557. }
  558. return 0;
  559. }
  560. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  561. {
  562. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  563. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  564. if (gtt->adev->gart.ready)
  565. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  566. if (gtt->userptr)
  567. amdgpu_ttm_tt_unpin_userptr(ttm);
  568. return 0;
  569. }
  570. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  571. {
  572. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  573. ttm_dma_tt_fini(&gtt->ttm);
  574. kfree(gtt);
  575. }
  576. static struct ttm_backend_func amdgpu_backend_func = {
  577. .bind = &amdgpu_ttm_backend_bind,
  578. .unbind = &amdgpu_ttm_backend_unbind,
  579. .destroy = &amdgpu_ttm_backend_destroy,
  580. };
  581. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  582. unsigned long size, uint32_t page_flags,
  583. struct page *dummy_read_page)
  584. {
  585. struct amdgpu_device *adev;
  586. struct amdgpu_ttm_tt *gtt;
  587. adev = amdgpu_get_adev(bdev);
  588. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  589. if (gtt == NULL) {
  590. return NULL;
  591. }
  592. gtt->ttm.ttm.func = &amdgpu_backend_func;
  593. gtt->adev = adev;
  594. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  595. kfree(gtt);
  596. return NULL;
  597. }
  598. return &gtt->ttm.ttm;
  599. }
  600. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  601. {
  602. struct amdgpu_device *adev;
  603. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  604. unsigned i;
  605. int r;
  606. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  607. if (ttm->state != tt_unpopulated)
  608. return 0;
  609. if (gtt && gtt->userptr) {
  610. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  611. if (!ttm->sg)
  612. return -ENOMEM;
  613. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  614. ttm->state = tt_unbound;
  615. return 0;
  616. }
  617. if (slave && ttm->sg) {
  618. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  619. gtt->ttm.dma_address, ttm->num_pages);
  620. ttm->state = tt_unbound;
  621. return 0;
  622. }
  623. adev = amdgpu_get_adev(ttm->bdev);
  624. #ifdef CONFIG_SWIOTLB
  625. if (swiotlb_nr_tbl()) {
  626. return ttm_dma_populate(&gtt->ttm, adev->dev);
  627. }
  628. #endif
  629. r = ttm_pool_populate(ttm);
  630. if (r) {
  631. return r;
  632. }
  633. for (i = 0; i < ttm->num_pages; i++) {
  634. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  635. 0, PAGE_SIZE,
  636. PCI_DMA_BIDIRECTIONAL);
  637. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  638. while (--i) {
  639. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  640. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  641. gtt->ttm.dma_address[i] = 0;
  642. }
  643. ttm_pool_unpopulate(ttm);
  644. return -EFAULT;
  645. }
  646. }
  647. return 0;
  648. }
  649. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  650. {
  651. struct amdgpu_device *adev;
  652. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  653. unsigned i;
  654. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  655. if (gtt && gtt->userptr) {
  656. kfree(ttm->sg);
  657. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  658. return;
  659. }
  660. if (slave)
  661. return;
  662. adev = amdgpu_get_adev(ttm->bdev);
  663. #ifdef CONFIG_SWIOTLB
  664. if (swiotlb_nr_tbl()) {
  665. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  666. return;
  667. }
  668. #endif
  669. for (i = 0; i < ttm->num_pages; i++) {
  670. if (gtt->ttm.dma_address[i]) {
  671. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  672. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  673. }
  674. }
  675. ttm_pool_unpopulate(ttm);
  676. }
  677. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  678. uint32_t flags)
  679. {
  680. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  681. if (gtt == NULL)
  682. return -EINVAL;
  683. gtt->userptr = addr;
  684. gtt->usermm = current->mm;
  685. gtt->userflags = flags;
  686. return 0;
  687. }
  688. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  689. {
  690. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  691. if (gtt == NULL)
  692. return NULL;
  693. return gtt->usermm;
  694. }
  695. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  696. unsigned long end)
  697. {
  698. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  699. unsigned long size;
  700. if (gtt == NULL)
  701. return false;
  702. if (gtt->ttm.ttm.state != tt_bound || !gtt->userptr)
  703. return false;
  704. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  705. if (gtt->userptr > end || gtt->userptr + size <= start)
  706. return false;
  707. return true;
  708. }
  709. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  710. {
  711. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  712. if (gtt == NULL)
  713. return false;
  714. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  715. }
  716. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  717. struct ttm_mem_reg *mem)
  718. {
  719. uint32_t flags = 0;
  720. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  721. flags |= AMDGPU_PTE_VALID;
  722. if (mem && mem->mem_type == TTM_PL_TT) {
  723. flags |= AMDGPU_PTE_SYSTEM;
  724. if (ttm->caching_state == tt_cached)
  725. flags |= AMDGPU_PTE_SNOOPED;
  726. }
  727. if (adev->asic_type >= CHIP_TONGA)
  728. flags |= AMDGPU_PTE_EXECUTABLE;
  729. flags |= AMDGPU_PTE_READABLE;
  730. if (!amdgpu_ttm_tt_is_readonly(ttm))
  731. flags |= AMDGPU_PTE_WRITEABLE;
  732. return flags;
  733. }
  734. static struct ttm_bo_driver amdgpu_bo_driver = {
  735. .ttm_tt_create = &amdgpu_ttm_tt_create,
  736. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  737. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  738. .invalidate_caches = &amdgpu_invalidate_caches,
  739. .init_mem_type = &amdgpu_init_mem_type,
  740. .evict_flags = &amdgpu_evict_flags,
  741. .move = &amdgpu_bo_move,
  742. .verify_access = &amdgpu_verify_access,
  743. .move_notify = &amdgpu_bo_move_notify,
  744. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  745. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  746. .io_mem_free = &amdgpu_ttm_io_mem_free,
  747. };
  748. int amdgpu_ttm_init(struct amdgpu_device *adev)
  749. {
  750. int r;
  751. r = amdgpu_ttm_global_init(adev);
  752. if (r) {
  753. return r;
  754. }
  755. /* No others user of address space so set it to 0 */
  756. r = ttm_bo_device_init(&adev->mman.bdev,
  757. adev->mman.bo_global_ref.ref.object,
  758. &amdgpu_bo_driver,
  759. adev->ddev->anon_inode->i_mapping,
  760. DRM_FILE_PAGE_OFFSET,
  761. adev->need_dma32);
  762. if (r) {
  763. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  764. return r;
  765. }
  766. adev->mman.initialized = true;
  767. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  768. adev->mc.real_vram_size >> PAGE_SHIFT);
  769. if (r) {
  770. DRM_ERROR("Failed initializing VRAM heap.\n");
  771. return r;
  772. }
  773. /* Change the size here instead of the init above so only lpfn is affected */
  774. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  775. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  776. AMDGPU_GEM_DOMAIN_VRAM,
  777. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  778. NULL, NULL, &adev->stollen_vga_memory);
  779. if (r) {
  780. return r;
  781. }
  782. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  783. if (r)
  784. return r;
  785. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  786. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  787. if (r) {
  788. amdgpu_bo_unref(&adev->stollen_vga_memory);
  789. return r;
  790. }
  791. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  792. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  793. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  794. adev->mc.gtt_size >> PAGE_SHIFT);
  795. if (r) {
  796. DRM_ERROR("Failed initializing GTT heap.\n");
  797. return r;
  798. }
  799. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  800. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  801. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  802. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  803. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  804. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  805. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  806. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  807. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  808. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  809. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  810. /* GDS Memory */
  811. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  812. adev->gds.mem.total_size >> PAGE_SHIFT);
  813. if (r) {
  814. DRM_ERROR("Failed initializing GDS heap.\n");
  815. return r;
  816. }
  817. /* GWS */
  818. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  819. adev->gds.gws.total_size >> PAGE_SHIFT);
  820. if (r) {
  821. DRM_ERROR("Failed initializing gws heap.\n");
  822. return r;
  823. }
  824. /* OA */
  825. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  826. adev->gds.oa.total_size >> PAGE_SHIFT);
  827. if (r) {
  828. DRM_ERROR("Failed initializing oa heap.\n");
  829. return r;
  830. }
  831. r = amdgpu_ttm_debugfs_init(adev);
  832. if (r) {
  833. DRM_ERROR("Failed to init debugfs\n");
  834. return r;
  835. }
  836. return 0;
  837. }
  838. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  839. {
  840. int r;
  841. if (!adev->mman.initialized)
  842. return;
  843. amdgpu_ttm_debugfs_fini(adev);
  844. if (adev->stollen_vga_memory) {
  845. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  846. if (r == 0) {
  847. amdgpu_bo_unpin(adev->stollen_vga_memory);
  848. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  849. }
  850. amdgpu_bo_unref(&adev->stollen_vga_memory);
  851. }
  852. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  853. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  854. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  855. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  856. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  857. ttm_bo_device_release(&adev->mman.bdev);
  858. amdgpu_gart_fini(adev);
  859. amdgpu_ttm_global_fini(adev);
  860. adev->mman.initialized = false;
  861. DRM_INFO("amdgpu: ttm finalized\n");
  862. }
  863. /* this should only be called at bootup or when userspace
  864. * isn't running */
  865. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  866. {
  867. struct ttm_mem_type_manager *man;
  868. if (!adev->mman.initialized)
  869. return;
  870. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  871. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  872. man->size = size >> PAGE_SHIFT;
  873. }
  874. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  875. {
  876. struct drm_file *file_priv;
  877. struct amdgpu_device *adev;
  878. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  879. return -EINVAL;
  880. file_priv = filp->private_data;
  881. adev = file_priv->minor->dev->dev_private;
  882. if (adev == NULL)
  883. return -EINVAL;
  884. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  885. }
  886. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  887. uint64_t src_offset,
  888. uint64_t dst_offset,
  889. uint32_t byte_count,
  890. struct reservation_object *resv,
  891. struct fence **fence)
  892. {
  893. struct amdgpu_device *adev = ring->adev;
  894. struct amdgpu_job *job;
  895. uint32_t max_bytes;
  896. unsigned num_loops, num_dw;
  897. unsigned i;
  898. int r;
  899. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  900. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  901. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  902. /* for IB padding */
  903. while (num_dw & 0x7)
  904. num_dw++;
  905. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  906. if (r)
  907. return r;
  908. if (resv) {
  909. r = amdgpu_sync_resv(adev, &job->sync, resv,
  910. AMDGPU_FENCE_OWNER_UNDEFINED);
  911. if (r) {
  912. DRM_ERROR("sync failed (%d).\n", r);
  913. goto error_free;
  914. }
  915. }
  916. for (i = 0; i < num_loops; i++) {
  917. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  918. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  919. dst_offset, cur_size_in_bytes);
  920. src_offset += cur_size_in_bytes;
  921. dst_offset += cur_size_in_bytes;
  922. byte_count -= cur_size_in_bytes;
  923. }
  924. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  925. WARN_ON(job->ibs[0].length_dw > num_dw);
  926. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  927. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  928. if (r)
  929. goto error_free;
  930. return 0;
  931. error_free:
  932. amdgpu_job_free(job);
  933. return r;
  934. }
  935. #if defined(CONFIG_DEBUG_FS)
  936. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  937. {
  938. struct drm_info_node *node = (struct drm_info_node *)m->private;
  939. unsigned ttm_pl = *(int *)node->info_ent->data;
  940. struct drm_device *dev = node->minor->dev;
  941. struct amdgpu_device *adev = dev->dev_private;
  942. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  943. int ret;
  944. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  945. spin_lock(&glob->lru_lock);
  946. ret = drm_mm_dump_table(m, mm);
  947. spin_unlock(&glob->lru_lock);
  948. if (ttm_pl == TTM_PL_VRAM)
  949. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  950. adev->mman.bdev.man[ttm_pl].size,
  951. (u64)atomic64_read(&adev->vram_usage) >> 20,
  952. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  953. return ret;
  954. }
  955. static int ttm_pl_vram = TTM_PL_VRAM;
  956. static int ttm_pl_tt = TTM_PL_TT;
  957. static struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  958. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  959. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  960. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  961. #ifdef CONFIG_SWIOTLB
  962. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  963. #endif
  964. };
  965. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  966. size_t size, loff_t *pos)
  967. {
  968. struct amdgpu_device *adev = f->f_inode->i_private;
  969. ssize_t result = 0;
  970. int r;
  971. if (size & 0x3 || *pos & 0x3)
  972. return -EINVAL;
  973. while (size) {
  974. unsigned long flags;
  975. uint32_t value;
  976. if (*pos >= adev->mc.mc_vram_size)
  977. return result;
  978. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  979. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  980. WREG32(mmMM_INDEX_HI, *pos >> 31);
  981. value = RREG32(mmMM_DATA);
  982. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  983. r = put_user(value, (uint32_t *)buf);
  984. if (r)
  985. return r;
  986. result += 4;
  987. buf += 4;
  988. *pos += 4;
  989. size -= 4;
  990. }
  991. return result;
  992. }
  993. static const struct file_operations amdgpu_ttm_vram_fops = {
  994. .owner = THIS_MODULE,
  995. .read = amdgpu_ttm_vram_read,
  996. .llseek = default_llseek
  997. };
  998. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  999. size_t size, loff_t *pos)
  1000. {
  1001. struct amdgpu_device *adev = f->f_inode->i_private;
  1002. ssize_t result = 0;
  1003. int r;
  1004. while (size) {
  1005. loff_t p = *pos / PAGE_SIZE;
  1006. unsigned off = *pos & ~PAGE_MASK;
  1007. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1008. struct page *page;
  1009. void *ptr;
  1010. if (p >= adev->gart.num_cpu_pages)
  1011. return result;
  1012. page = adev->gart.pages[p];
  1013. if (page) {
  1014. ptr = kmap(page);
  1015. ptr += off;
  1016. r = copy_to_user(buf, ptr, cur_size);
  1017. kunmap(adev->gart.pages[p]);
  1018. } else
  1019. r = clear_user(buf, cur_size);
  1020. if (r)
  1021. return -EFAULT;
  1022. result += cur_size;
  1023. buf += cur_size;
  1024. *pos += cur_size;
  1025. size -= cur_size;
  1026. }
  1027. return result;
  1028. }
  1029. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1030. .owner = THIS_MODULE,
  1031. .read = amdgpu_ttm_gtt_read,
  1032. .llseek = default_llseek
  1033. };
  1034. #endif
  1035. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1036. {
  1037. #if defined(CONFIG_DEBUG_FS)
  1038. unsigned count;
  1039. struct drm_minor *minor = adev->ddev->primary;
  1040. struct dentry *ent, *root = minor->debugfs_root;
  1041. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1042. adev, &amdgpu_ttm_vram_fops);
  1043. if (IS_ERR(ent))
  1044. return PTR_ERR(ent);
  1045. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1046. adev->mman.vram = ent;
  1047. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1048. adev, &amdgpu_ttm_gtt_fops);
  1049. if (IS_ERR(ent))
  1050. return PTR_ERR(ent);
  1051. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1052. adev->mman.gtt = ent;
  1053. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1054. #ifdef CONFIG_SWIOTLB
  1055. if (!swiotlb_nr_tbl())
  1056. --count;
  1057. #endif
  1058. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1059. #else
  1060. return 0;
  1061. #endif
  1062. }
  1063. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1064. {
  1065. #if defined(CONFIG_DEBUG_FS)
  1066. debugfs_remove(adev->mman.vram);
  1067. adev->mman.vram = NULL;
  1068. debugfs_remove(adev->mman.gtt);
  1069. adev->mman.gtt = NULL;
  1070. #endif
  1071. }