msm8916-wcd-analog.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265
  1. #include <linux/module.h>
  2. #include <linux/err.h>
  3. #include <linux/kernel.h>
  4. #include <linux/delay.h>
  5. #include <linux/regulator/consumer.h>
  6. #include <linux/types.h>
  7. #include <linux/clk.h>
  8. #include <linux/of.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/regmap.h>
  11. #include <sound/soc.h>
  12. #include <sound/pcm.h>
  13. #include <sound/pcm_params.h>
  14. #include <sound/tlv.h>
  15. #include <sound/jack.h>
  16. #define CDC_D_REVISION1 (0xf000)
  17. #define CDC_D_PERPH_SUBTYPE (0xf005)
  18. #define CDC_D_INT_EN_SET (0x015)
  19. #define CDC_D_INT_EN_CLR (0x016)
  20. #define MBHC_SWITCH_INT BIT(7)
  21. #define MBHC_MIC_ELECTRICAL_INS_REM_DET BIT(6)
  22. #define MBHC_BUTTON_PRESS_DET BIT(5)
  23. #define MBHC_BUTTON_RELEASE_DET BIT(4)
  24. #define CDC_D_CDC_RST_CTL (0xf046)
  25. #define RST_CTL_DIG_SW_RST_N_MASK BIT(7)
  26. #define RST_CTL_DIG_SW_RST_N_RESET 0
  27. #define RST_CTL_DIG_SW_RST_N_REMOVE_RESET BIT(7)
  28. #define CDC_D_CDC_TOP_CLK_CTL (0xf048)
  29. #define TOP_CLK_CTL_A_MCLK_MCLK2_EN_MASK (BIT(2) | BIT(3))
  30. #define TOP_CLK_CTL_A_MCLK_EN_ENABLE BIT(2)
  31. #define TOP_CLK_CTL_A_MCLK2_EN_ENABLE BIT(3)
  32. #define CDC_D_CDC_ANA_CLK_CTL (0xf049)
  33. #define ANA_CLK_CTL_EAR_HPHR_CLK_EN_MASK BIT(0)
  34. #define ANA_CLK_CTL_EAR_HPHR_CLK_EN BIT(0)
  35. #define ANA_CLK_CTL_EAR_HPHL_CLK_EN BIT(1)
  36. #define ANA_CLK_CTL_SPKR_CLK_EN_MASK BIT(4)
  37. #define ANA_CLK_CTL_SPKR_CLK_EN BIT(4)
  38. #define ANA_CLK_CTL_TXA_CLK25_EN BIT(5)
  39. #define CDC_D_CDC_DIG_CLK_CTL (0xf04A)
  40. #define DIG_CLK_CTL_RXD1_CLK_EN BIT(0)
  41. #define DIG_CLK_CTL_RXD2_CLK_EN BIT(1)
  42. #define DIG_CLK_CTL_RXD3_CLK_EN BIT(2)
  43. #define DIG_CLK_CTL_D_MBHC_CLK_EN_MASK BIT(3)
  44. #define DIG_CLK_CTL_D_MBHC_CLK_EN BIT(3)
  45. #define DIG_CLK_CTL_TXD_CLK_EN BIT(4)
  46. #define DIG_CLK_CTL_NCP_CLK_EN_MASK BIT(6)
  47. #define DIG_CLK_CTL_NCP_CLK_EN BIT(6)
  48. #define DIG_CLK_CTL_RXD_PDM_CLK_EN_MASK BIT(7)
  49. #define DIG_CLK_CTL_RXD_PDM_CLK_EN BIT(7)
  50. #define CDC_D_CDC_CONN_TX1_CTL (0xf050)
  51. #define CONN_TX1_SERIAL_TX1_MUX GENMASK(1, 0)
  52. #define CONN_TX1_SERIAL_TX1_ADC_1 0x0
  53. #define CONN_TX1_SERIAL_TX1_RX_PDM_LB 0x1
  54. #define CONN_TX1_SERIAL_TX1_ZERO 0x2
  55. #define CDC_D_CDC_CONN_TX2_CTL (0xf051)
  56. #define CONN_TX2_SERIAL_TX2_MUX GENMASK(1, 0)
  57. #define CONN_TX2_SERIAL_TX2_ADC_2 0x0
  58. #define CONN_TX2_SERIAL_TX2_RX_PDM_LB 0x1
  59. #define CONN_TX2_SERIAL_TX2_ZERO 0x2
  60. #define CDC_D_CDC_CONN_HPHR_DAC_CTL (0xf052)
  61. #define CDC_D_CDC_CONN_RX1_CTL (0xf053)
  62. #define CDC_D_CDC_CONN_RX2_CTL (0xf054)
  63. #define CDC_D_CDC_CONN_RX3_CTL (0xf055)
  64. #define CDC_D_CDC_CONN_RX_LB_CTL (0xf056)
  65. #define CDC_D_SEC_ACCESS (0xf0D0)
  66. #define CDC_D_PERPH_RESET_CTL3 (0xf0DA)
  67. #define CDC_D_PERPH_RESET_CTL4 (0xf0DB)
  68. #define CDC_A_REVISION1 (0xf100)
  69. #define CDC_A_REVISION2 (0xf101)
  70. #define CDC_A_REVISION3 (0xf102)
  71. #define CDC_A_REVISION4 (0xf103)
  72. #define CDC_A_PERPH_TYPE (0xf104)
  73. #define CDC_A_PERPH_SUBTYPE (0xf105)
  74. #define CDC_A_INT_RT_STS (0xf110)
  75. #define CDC_A_INT_SET_TYPE (0xf111)
  76. #define CDC_A_INT_POLARITY_HIGH (0xf112)
  77. #define CDC_A_INT_POLARITY_LOW (0xf113)
  78. #define CDC_A_INT_LATCHED_CLR (0xf114)
  79. #define CDC_A_INT_EN_SET (0xf115)
  80. #define CDC_A_INT_EN_CLR (0xf116)
  81. #define CDC_A_INT_LATCHED_STS (0xf118)
  82. #define CDC_A_INT_PENDING_STS (0xf119)
  83. #define CDC_A_INT_MID_SEL (0xf11A)
  84. #define CDC_A_INT_PRIORITY (0xf11B)
  85. #define CDC_A_MICB_1_EN (0xf140)
  86. #define MICB_1_EN_MICB_ENABLE BIT(7)
  87. #define MICB_1_EN_BYP_CAP_MASK BIT(6)
  88. #define MICB_1_EN_NO_EXT_BYP_CAP BIT(6)
  89. #define MICB_1_EN_EXT_BYP_CAP 0
  90. #define MICB_1_EN_PULL_DOWN_EN_MASK BIT(5)
  91. #define MICB_1_EN_PULL_DOWN_EN_ENABLE BIT(5)
  92. #define MICB_1_EN_OPA_STG2_TAIL_CURR_MASK GENMASK(3, 1)
  93. #define MICB_1_EN_OPA_STG2_TAIL_CURR_1_60UA (0x4)
  94. #define MICB_1_EN_PULL_UP_EN_MASK BIT(4)
  95. #define MICB_1_EN_TX3_GND_SEL_MASK BIT(0)
  96. #define MICB_1_EN_TX3_GND_SEL_TX_GND 0
  97. #define CDC_A_MICB_1_VAL (0xf141)
  98. #define MICB_MIN_VAL 1600
  99. #define MICB_STEP_SIZE 50
  100. #define MICB_VOLTAGE_REGVAL(v) (((v - MICB_MIN_VAL)/MICB_STEP_SIZE) << 3)
  101. #define MICB_1_VAL_MICB_OUT_VAL_MASK GENMASK(7, 3)
  102. #define MICB_1_VAL_MICB_OUT_VAL_V2P70V ((0x16) << 3)
  103. #define MICB_1_VAL_MICB_OUT_VAL_V1P80V ((0x4) << 3)
  104. #define CDC_A_MICB_1_CTL (0xf142)
  105. #define MICB_1_CTL_CFILT_REF_SEL_MASK BIT(1)
  106. #define MICB_1_CTL_CFILT_REF_SEL_HPF_REF BIT(1)
  107. #define MICB_1_CTL_EXT_PRECHARG_EN_MASK BIT(5)
  108. #define MICB_1_CTL_EXT_PRECHARG_EN_ENABLE BIT(5)
  109. #define MICB_1_CTL_INT_PRECHARG_BYP_MASK BIT(6)
  110. #define MICB_1_CTL_INT_PRECHARG_BYP_EXT_PRECHRG_SEL BIT(6)
  111. #define CDC_A_MICB_1_INT_RBIAS (0xf143)
  112. #define MICB_1_INT_TX1_INT_RBIAS_EN_MASK BIT(7)
  113. #define MICB_1_INT_TX1_INT_RBIAS_EN_ENABLE BIT(7)
  114. #define MICB_1_INT_TX1_INT_RBIAS_EN_DISABLE 0
  115. #define MICB_1_INT_TX1_INT_PULLUP_EN_MASK BIT(6)
  116. #define MICB_1_INT_TX1_INT_PULLUP_EN_TX1N_TO_MICBIAS BIT(6)
  117. #define MICB_1_INT_TX1_INT_PULLUP_EN_TX1N_TO_GND 0
  118. #define MICB_1_INT_TX2_INT_RBIAS_EN_MASK BIT(4)
  119. #define MICB_1_INT_TX2_INT_RBIAS_EN_ENABLE BIT(4)
  120. #define MICB_1_INT_TX2_INT_RBIAS_EN_DISABLE 0
  121. #define MICB_1_INT_TX2_INT_PULLUP_EN_MASK BIT(3)
  122. #define MICB_1_INT_TX2_INT_PULLUP_EN_TX1N_TO_MICBIAS BIT(3)
  123. #define MICB_1_INT_TX2_INT_PULLUP_EN_TX1N_TO_GND 0
  124. #define MICB_1_INT_TX3_INT_RBIAS_EN_MASK BIT(1)
  125. #define MICB_1_INT_TX3_INT_RBIAS_EN_ENABLE BIT(1)
  126. #define MICB_1_INT_TX3_INT_RBIAS_EN_DISABLE 0
  127. #define MICB_1_INT_TX3_INT_PULLUP_EN_MASK BIT(0)
  128. #define MICB_1_INT_TX3_INT_PULLUP_EN_TX1N_TO_MICBIAS BIT(0)
  129. #define MICB_1_INT_TX3_INT_PULLUP_EN_TX1N_TO_GND 0
  130. #define CDC_A_MICB_2_EN (0xf144)
  131. #define CDC_A_MICB_2_EN_ENABLE BIT(7)
  132. #define CDC_A_MICB_2_PULL_DOWN_EN_MASK BIT(5)
  133. #define CDC_A_MICB_2_PULL_DOWN_EN BIT(5)
  134. #define CDC_A_TX_1_2_ATEST_CTL_2 (0xf145)
  135. #define CDC_A_MASTER_BIAS_CTL (0xf146)
  136. #define CDC_A_MBHC_DET_CTL_1 (0xf147)
  137. #define CDC_A_MBHC_DET_CTL_L_DET_EN BIT(7)
  138. #define CDC_A_MBHC_DET_CTL_GND_DET_EN BIT(6)
  139. #define CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_INSERTION BIT(5)
  140. #define CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_REMOVAL (0)
  141. #define CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_MASK BIT(5)
  142. #define CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_SHIFT (5)
  143. #define CDC_A_MBHC_DET_CTL_MIC_CLAMP_CTL_AUTO BIT(4)
  144. #define CDC_A_MBHC_DET_CTL_MIC_CLAMP_CTL_MANUAL BIT(3)
  145. #define CDC_A_MBHC_DET_CTL_MIC_CLAMP_CTL_MASK GENMASK(4, 3)
  146. #define CDC_A_MBHC_DET_CTL_MBHC_BIAS_EN BIT(2)
  147. #define CDC_A_MBHC_DET_CTL_2 (0xf150)
  148. #define CDC_A_MBHC_DET_CTL_HS_L_DET_PULL_UP_CTRL_I_3P0 (BIT(7) | BIT(6))
  149. #define CDC_A_MBHC_DET_CTL_HS_L_DET_COMPA_CTRL_V0P9_VDD BIT(5)
  150. #define CDC_A_PLUG_TYPE_MASK GENMASK(4, 3)
  151. #define CDC_A_HPHL_PLUG_TYPE_NO BIT(4)
  152. #define CDC_A_GND_PLUG_TYPE_NO BIT(3)
  153. #define CDC_A_MBHC_DET_CTL_HPHL_100K_TO_GND_EN_MASK BIT(0)
  154. #define CDC_A_MBHC_DET_CTL_HPHL_100K_TO_GND_EN BIT(0)
  155. #define CDC_A_MBHC_FSM_CTL (0xf151)
  156. #define CDC_A_MBHC_FSM_CTL_MBHC_FSM_EN BIT(7)
  157. #define CDC_A_MBHC_FSM_CTL_MBHC_FSM_EN_MASK BIT(7)
  158. #define CDC_A_MBHC_FSM_CTL_BTN_ISRC_CTRL_I_100UA (0x3 << 4)
  159. #define CDC_A_MBHC_FSM_CTL_BTN_ISRC_CTRL_MASK GENMASK(6, 4)
  160. #define CDC_A_MBHC_DBNC_TIMER (0xf152)
  161. #define CDC_A_MBHC_DBNC_TIMER_BTN_DBNC_T_16MS BIT(3)
  162. #define CDC_A_MBHC_DBNC_TIMER_INSREM_DBNC_T_256_MS (0x9 << 4)
  163. #define CDC_A_MBHC_BTN0_ZDET_CTL_0 (0xf153)
  164. #define CDC_A_MBHC_BTN1_ZDET_CTL_1 (0xf154)
  165. #define CDC_A_MBHC_BTN2_ZDET_CTL_2 (0xf155)
  166. #define CDC_A_MBHC_BTN3_CTL (0xf156)
  167. #define CDC_A_MBHC_BTN4_CTL (0xf157)
  168. #define CDC_A_MBHC_BTN_VREF_FINE_SHIFT (2)
  169. #define CDC_A_MBHC_BTN_VREF_FINE_MASK GENMASK(4, 2)
  170. #define CDC_A_MBHC_BTN_VREF_COARSE_MASK GENMASK(7, 5)
  171. #define CDC_A_MBHC_BTN_VREF_COARSE_SHIFT (5)
  172. #define CDC_A_MBHC_BTN_VREF_MASK (CDC_A_MBHC_BTN_VREF_COARSE_MASK | \
  173. CDC_A_MBHC_BTN_VREF_FINE_MASK)
  174. #define CDC_A_MBHC_RESULT_1 (0xf158)
  175. #define CDC_A_MBHC_RESULT_1_BTN_RESULT_MASK GENMASK(4, 0)
  176. #define CDC_A_TX_1_EN (0xf160)
  177. #define CDC_A_TX_2_EN (0xf161)
  178. #define CDC_A_TX_1_2_TEST_CTL_1 (0xf162)
  179. #define CDC_A_TX_1_2_TEST_CTL_2 (0xf163)
  180. #define CDC_A_TX_1_2_ATEST_CTL (0xf164)
  181. #define CDC_A_TX_1_2_OPAMP_BIAS (0xf165)
  182. #define CDC_A_TX_3_EN (0xf167)
  183. #define CDC_A_NCP_EN (0xf180)
  184. #define CDC_A_NCP_CLK (0xf181)
  185. #define CDC_A_NCP_FBCTRL (0xf183)
  186. #define CDC_A_NCP_FBCTRL_FB_CLK_INV_MASK BIT(5)
  187. #define CDC_A_NCP_FBCTRL_FB_CLK_INV BIT(5)
  188. #define CDC_A_NCP_BIAS (0xf184)
  189. #define CDC_A_NCP_VCTRL (0xf185)
  190. #define CDC_A_NCP_TEST (0xf186)
  191. #define CDC_A_NCP_CLIM_ADDR (0xf187)
  192. #define CDC_A_RX_CLOCK_DIVIDER (0xf190)
  193. #define CDC_A_RX_COM_OCP_CTL (0xf191)
  194. #define CDC_A_RX_COM_OCP_COUNT (0xf192)
  195. #define CDC_A_RX_COM_BIAS_DAC (0xf193)
  196. #define RX_COM_BIAS_DAC_RX_BIAS_EN_MASK BIT(7)
  197. #define RX_COM_BIAS_DAC_RX_BIAS_EN_ENABLE BIT(7)
  198. #define RX_COM_BIAS_DAC_DAC_REF_EN_MASK BIT(0)
  199. #define RX_COM_BIAS_DAC_DAC_REF_EN_ENABLE BIT(0)
  200. #define CDC_A_RX_HPH_BIAS_PA (0xf194)
  201. #define CDC_A_RX_HPH_BIAS_LDO_OCP (0xf195)
  202. #define CDC_A_RX_HPH_BIAS_CNP (0xf196)
  203. #define CDC_A_RX_HPH_CNP_EN (0xf197)
  204. #define CDC_A_RX_HPH_L_PA_DAC_CTL (0xf19B)
  205. #define RX_HPA_L_PA_DAC_CTL_DATA_RESET_MASK BIT(1)
  206. #define RX_HPA_L_PA_DAC_CTL_DATA_RESET_RESET BIT(1)
  207. #define CDC_A_RX_HPH_R_PA_DAC_CTL (0xf19D)
  208. #define RX_HPH_R_PA_DAC_CTL_DATA_RESET BIT(1)
  209. #define RX_HPH_R_PA_DAC_CTL_DATA_RESET_MASK BIT(1)
  210. #define CDC_A_RX_EAR_CTL (0xf19E)
  211. #define RX_EAR_CTL_SPK_VBAT_LDO_EN_MASK BIT(0)
  212. #define RX_EAR_CTL_SPK_VBAT_LDO_EN_ENABLE BIT(0)
  213. #define CDC_A_SPKR_DAC_CTL (0xf1B0)
  214. #define SPKR_DAC_CTL_DAC_RESET_MASK BIT(4)
  215. #define SPKR_DAC_CTL_DAC_RESET_NORMAL 0
  216. #define CDC_A_SPKR_DRV_CTL (0xf1B2)
  217. #define SPKR_DRV_CTL_DEF_MASK 0xEF
  218. #define SPKR_DRV_CLASSD_PA_EN_MASK BIT(7)
  219. #define SPKR_DRV_CLASSD_PA_EN_ENABLE BIT(7)
  220. #define SPKR_DRV_CAL_EN BIT(6)
  221. #define SPKR_DRV_SETTLE_EN BIT(5)
  222. #define SPKR_DRV_FW_EN BIT(3)
  223. #define SPKR_DRV_BOOST_SET BIT(2)
  224. #define SPKR_DRV_CMFB_SET BIT(1)
  225. #define SPKR_DRV_GAIN_SET BIT(0)
  226. #define SPKR_DRV_CTL_DEF_VAL (SPKR_DRV_CLASSD_PA_EN_ENABLE | \
  227. SPKR_DRV_CAL_EN | SPKR_DRV_SETTLE_EN | \
  228. SPKR_DRV_FW_EN | SPKR_DRV_BOOST_SET | \
  229. SPKR_DRV_CMFB_SET | SPKR_DRV_GAIN_SET)
  230. #define CDC_A_SPKR_OCP_CTL (0xf1B4)
  231. #define CDC_A_SPKR_PWRSTG_CTL (0xf1B5)
  232. #define SPKR_PWRSTG_CTL_DAC_EN_MASK BIT(0)
  233. #define SPKR_PWRSTG_CTL_DAC_EN BIT(0)
  234. #define SPKR_PWRSTG_CTL_MASK 0xE0
  235. #define SPKR_PWRSTG_CTL_BBM_MASK BIT(7)
  236. #define SPKR_PWRSTG_CTL_BBM_EN BIT(7)
  237. #define SPKR_PWRSTG_CTL_HBRDGE_EN_MASK BIT(6)
  238. #define SPKR_PWRSTG_CTL_HBRDGE_EN BIT(6)
  239. #define SPKR_PWRSTG_CTL_CLAMP_EN_MASK BIT(5)
  240. #define SPKR_PWRSTG_CTL_CLAMP_EN BIT(5)
  241. #define CDC_A_SPKR_DRV_DBG (0xf1B7)
  242. #define CDC_A_CURRENT_LIMIT (0xf1C0)
  243. #define CDC_A_BOOST_EN_CTL (0xf1C3)
  244. #define CDC_A_SLOPE_COMP_IP_ZERO (0xf1C4)
  245. #define CDC_A_SEC_ACCESS (0xf1D0)
  246. #define CDC_A_PERPH_RESET_CTL3 (0xf1DA)
  247. #define CDC_A_PERPH_RESET_CTL4 (0xf1DB)
  248. #define MSM8916_WCD_ANALOG_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  249. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  250. #define MSM8916_WCD_ANALOG_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  251. SNDRV_PCM_FMTBIT_S32_LE)
  252. static int btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  253. SND_JACK_BTN_2 | SND_JACK_BTN_3 | SND_JACK_BTN_4;
  254. static int hs_jack_mask = SND_JACK_HEADPHONE | SND_JACK_HEADSET;
  255. static const char * const supply_names[] = {
  256. "vdd-cdc-io",
  257. "vdd-cdc-tx-rx-cx",
  258. };
  259. #define MBHC_MAX_BUTTONS (5)
  260. struct pm8916_wcd_analog_priv {
  261. u16 pmic_rev;
  262. u16 codec_version;
  263. bool mbhc_btn_enabled;
  264. /* special event to detect accessory type */
  265. int mbhc_btn0_released;
  266. bool detect_accessory_type;
  267. struct clk *mclk;
  268. struct snd_soc_component *component;
  269. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  270. struct snd_soc_jack *jack;
  271. bool hphl_jack_type_normally_open;
  272. bool gnd_jack_type_normally_open;
  273. /* Voltage threshold when internal current source of 100uA is used */
  274. u32 vref_btn_cs[MBHC_MAX_BUTTONS];
  275. /* Voltage threshold when microphone bias is ON */
  276. u32 vref_btn_micb[MBHC_MAX_BUTTONS];
  277. unsigned int micbias1_cap_mode;
  278. unsigned int micbias2_cap_mode;
  279. unsigned int micbias_mv;
  280. };
  281. static const char *const adc2_mux_text[] = { "ZERO", "INP2", "INP3" };
  282. static const char *const rdac2_mux_text[] = { "ZERO", "RX2", "RX1" };
  283. static const char *const hph_text[] = { "ZERO", "Switch", };
  284. static const struct soc_enum hph_enum = SOC_ENUM_SINGLE_VIRT(
  285. ARRAY_SIZE(hph_text), hph_text);
  286. static const struct snd_kcontrol_new hphl_mux = SOC_DAPM_ENUM("HPHL", hph_enum);
  287. static const struct snd_kcontrol_new hphr_mux = SOC_DAPM_ENUM("HPHR", hph_enum);
  288. /* ADC2 MUX */
  289. static const struct soc_enum adc2_enum = SOC_ENUM_SINGLE_VIRT(
  290. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  291. /* RDAC2 MUX */
  292. static const struct soc_enum rdac2_mux_enum = SOC_ENUM_SINGLE(
  293. CDC_D_CDC_CONN_HPHR_DAC_CTL, 0, 3, rdac2_mux_text);
  294. static const struct snd_kcontrol_new spkr_switch[] = {
  295. SOC_DAPM_SINGLE("Switch", CDC_A_SPKR_DAC_CTL, 7, 1, 0)
  296. };
  297. static const struct snd_kcontrol_new rdac2_mux = SOC_DAPM_ENUM(
  298. "RDAC2 MUX Mux", rdac2_mux_enum);
  299. static const struct snd_kcontrol_new tx_adc2_mux = SOC_DAPM_ENUM(
  300. "ADC2 MUX Mux", adc2_enum);
  301. /* Analog Gain control 0 dB to +24 dB in 6 dB steps */
  302. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 600, 0);
  303. static const struct snd_kcontrol_new pm8916_wcd_analog_snd_controls[] = {
  304. SOC_SINGLE_TLV("ADC1 Volume", CDC_A_TX_1_EN, 3, 8, 0, analog_gain),
  305. SOC_SINGLE_TLV("ADC2 Volume", CDC_A_TX_2_EN, 3, 8, 0, analog_gain),
  306. SOC_SINGLE_TLV("ADC3 Volume", CDC_A_TX_3_EN, 3, 8, 0, analog_gain),
  307. };
  308. static void pm8916_wcd_analog_micbias_enable(struct snd_soc_component *component)
  309. {
  310. struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
  311. snd_soc_component_update_bits(component, CDC_A_MICB_1_CTL,
  312. MICB_1_CTL_EXT_PRECHARG_EN_MASK |
  313. MICB_1_CTL_INT_PRECHARG_BYP_MASK,
  314. MICB_1_CTL_INT_PRECHARG_BYP_EXT_PRECHRG_SEL
  315. | MICB_1_CTL_EXT_PRECHARG_EN_ENABLE);
  316. if (wcd->micbias_mv) {
  317. snd_soc_component_update_bits(component, CDC_A_MICB_1_VAL,
  318. MICB_1_VAL_MICB_OUT_VAL_MASK,
  319. MICB_VOLTAGE_REGVAL(wcd->micbias_mv));
  320. /*
  321. * Special headset needs MICBIAS as 2.7V so wait for
  322. * 50 msec for the MICBIAS to reach 2.7 volts.
  323. */
  324. if (wcd->micbias_mv >= 2700)
  325. msleep(50);
  326. }
  327. snd_soc_component_update_bits(component, CDC_A_MICB_1_CTL,
  328. MICB_1_CTL_EXT_PRECHARG_EN_MASK |
  329. MICB_1_CTL_INT_PRECHARG_BYP_MASK, 0);
  330. }
  331. static int pm8916_wcd_analog_enable_micbias_ext(struct snd_soc_component
  332. *component, int event,
  333. int reg, unsigned int cap_mode)
  334. {
  335. switch (event) {
  336. case SND_SOC_DAPM_POST_PMU:
  337. pm8916_wcd_analog_micbias_enable(component);
  338. snd_soc_component_update_bits(component, CDC_A_MICB_1_EN,
  339. MICB_1_EN_BYP_CAP_MASK, cap_mode);
  340. break;
  341. }
  342. return 0;
  343. }
  344. static int pm8916_wcd_analog_enable_micbias_int(struct snd_soc_component
  345. *component, int event,
  346. int reg, u32 cap_mode)
  347. {
  348. switch (event) {
  349. case SND_SOC_DAPM_PRE_PMU:
  350. snd_soc_component_update_bits(component, CDC_A_MICB_1_INT_RBIAS,
  351. MICB_1_INT_TX2_INT_RBIAS_EN_MASK,
  352. MICB_1_INT_TX2_INT_RBIAS_EN_ENABLE);
  353. snd_soc_component_update_bits(component, reg, MICB_1_EN_PULL_DOWN_EN_MASK, 0);
  354. snd_soc_component_update_bits(component, CDC_A_MICB_1_EN,
  355. MICB_1_EN_OPA_STG2_TAIL_CURR_MASK,
  356. MICB_1_EN_OPA_STG2_TAIL_CURR_1_60UA);
  357. break;
  358. case SND_SOC_DAPM_POST_PMU:
  359. pm8916_wcd_analog_micbias_enable(component);
  360. snd_soc_component_update_bits(component, CDC_A_MICB_1_EN,
  361. MICB_1_EN_BYP_CAP_MASK, cap_mode);
  362. break;
  363. }
  364. return 0;
  365. }
  366. static int pm8916_wcd_analog_enable_micbias_ext1(struct
  367. snd_soc_dapm_widget
  368. *w, struct snd_kcontrol
  369. *kcontrol, int event)
  370. {
  371. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  372. struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
  373. return pm8916_wcd_analog_enable_micbias_ext(component, event, w->reg,
  374. wcd->micbias1_cap_mode);
  375. }
  376. static int pm8916_wcd_analog_enable_micbias_ext2(struct
  377. snd_soc_dapm_widget
  378. *w, struct snd_kcontrol
  379. *kcontrol, int event)
  380. {
  381. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  382. struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
  383. return pm8916_wcd_analog_enable_micbias_ext(component, event, w->reg,
  384. wcd->micbias2_cap_mode);
  385. }
  386. static int pm8916_wcd_analog_enable_micbias_int1(struct
  387. snd_soc_dapm_widget
  388. *w, struct snd_kcontrol
  389. *kcontrol, int event)
  390. {
  391. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  392. struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
  393. return pm8916_wcd_analog_enable_micbias_int(component, event, w->reg,
  394. wcd->micbias1_cap_mode);
  395. }
  396. static int pm8916_mbhc_configure_bias(struct pm8916_wcd_analog_priv *priv,
  397. bool micbias2_enabled)
  398. {
  399. struct snd_soc_component *component = priv->component;
  400. u32 coarse, fine, reg_val, reg_addr;
  401. int *vrefs, i;
  402. if (!micbias2_enabled) { /* use internal 100uA Current source */
  403. /* Enable internal 2.2k Internal Rbias Resistor */
  404. snd_soc_component_update_bits(component, CDC_A_MICB_1_INT_RBIAS,
  405. MICB_1_INT_TX2_INT_RBIAS_EN_MASK,
  406. MICB_1_INT_TX2_INT_RBIAS_EN_ENABLE);
  407. /* Remove pull down on MIC BIAS2 */
  408. snd_soc_component_update_bits(component, CDC_A_MICB_2_EN,
  409. CDC_A_MICB_2_PULL_DOWN_EN_MASK,
  410. 0);
  411. /* enable 100uA internal current source */
  412. snd_soc_component_update_bits(component, CDC_A_MBHC_FSM_CTL,
  413. CDC_A_MBHC_FSM_CTL_BTN_ISRC_CTRL_MASK,
  414. CDC_A_MBHC_FSM_CTL_BTN_ISRC_CTRL_I_100UA);
  415. }
  416. snd_soc_component_update_bits(component, CDC_A_MBHC_FSM_CTL,
  417. CDC_A_MBHC_FSM_CTL_MBHC_FSM_EN_MASK,
  418. CDC_A_MBHC_FSM_CTL_MBHC_FSM_EN);
  419. if (micbias2_enabled)
  420. vrefs = &priv->vref_btn_micb[0];
  421. else
  422. vrefs = &priv->vref_btn_cs[0];
  423. /* program vref ranges for all the buttons */
  424. reg_addr = CDC_A_MBHC_BTN0_ZDET_CTL_0;
  425. for (i = 0; i < MBHC_MAX_BUTTONS; i++) {
  426. /* split mv in to coarse parts of 100mv & fine parts of 12mv */
  427. coarse = (vrefs[i] / 100);
  428. fine = ((vrefs[i] % 100) / 12);
  429. reg_val = (coarse << CDC_A_MBHC_BTN_VREF_COARSE_SHIFT) |
  430. (fine << CDC_A_MBHC_BTN_VREF_FINE_SHIFT);
  431. snd_soc_component_update_bits(component, reg_addr,
  432. CDC_A_MBHC_BTN_VREF_MASK,
  433. reg_val);
  434. reg_addr++;
  435. }
  436. return 0;
  437. }
  438. static void pm8916_wcd_setup_mbhc(struct pm8916_wcd_analog_priv *wcd)
  439. {
  440. struct snd_soc_component *component = wcd->component;
  441. bool micbias_enabled = false;
  442. u32 plug_type = 0;
  443. u32 int_en_mask;
  444. snd_soc_component_write(component, CDC_A_MBHC_DET_CTL_1,
  445. CDC_A_MBHC_DET_CTL_L_DET_EN |
  446. CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_INSERTION |
  447. CDC_A_MBHC_DET_CTL_MIC_CLAMP_CTL_AUTO |
  448. CDC_A_MBHC_DET_CTL_MBHC_BIAS_EN);
  449. if (wcd->hphl_jack_type_normally_open)
  450. plug_type |= CDC_A_HPHL_PLUG_TYPE_NO;
  451. if (wcd->gnd_jack_type_normally_open)
  452. plug_type |= CDC_A_GND_PLUG_TYPE_NO;
  453. snd_soc_component_write(component, CDC_A_MBHC_DET_CTL_2,
  454. CDC_A_MBHC_DET_CTL_HS_L_DET_PULL_UP_CTRL_I_3P0 |
  455. CDC_A_MBHC_DET_CTL_HS_L_DET_COMPA_CTRL_V0P9_VDD |
  456. plug_type |
  457. CDC_A_MBHC_DET_CTL_HPHL_100K_TO_GND_EN);
  458. snd_soc_component_write(component, CDC_A_MBHC_DBNC_TIMER,
  459. CDC_A_MBHC_DBNC_TIMER_INSREM_DBNC_T_256_MS |
  460. CDC_A_MBHC_DBNC_TIMER_BTN_DBNC_T_16MS);
  461. /* enable MBHC clock */
  462. snd_soc_component_update_bits(component, CDC_D_CDC_DIG_CLK_CTL,
  463. DIG_CLK_CTL_D_MBHC_CLK_EN_MASK,
  464. DIG_CLK_CTL_D_MBHC_CLK_EN);
  465. if (snd_soc_component_read32(component, CDC_A_MICB_2_EN) & CDC_A_MICB_2_EN_ENABLE)
  466. micbias_enabled = true;
  467. pm8916_mbhc_configure_bias(wcd, micbias_enabled);
  468. int_en_mask = MBHC_SWITCH_INT;
  469. if (wcd->mbhc_btn_enabled)
  470. int_en_mask |= MBHC_BUTTON_PRESS_DET | MBHC_BUTTON_RELEASE_DET;
  471. snd_soc_component_update_bits(component, CDC_D_INT_EN_CLR, int_en_mask, 0);
  472. snd_soc_component_update_bits(component, CDC_D_INT_EN_SET, int_en_mask, int_en_mask);
  473. wcd->mbhc_btn0_released = false;
  474. wcd->detect_accessory_type = true;
  475. }
  476. static int pm8916_wcd_analog_enable_micbias_int2(struct
  477. snd_soc_dapm_widget
  478. *w, struct snd_kcontrol
  479. *kcontrol, int event)
  480. {
  481. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  482. struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
  483. switch (event) {
  484. case SND_SOC_DAPM_POST_PMU:
  485. pm8916_mbhc_configure_bias(wcd, true);
  486. break;
  487. case SND_SOC_DAPM_POST_PMD:
  488. pm8916_mbhc_configure_bias(wcd, false);
  489. break;
  490. }
  491. return pm8916_wcd_analog_enable_micbias_int(component, event, w->reg,
  492. wcd->micbias2_cap_mode);
  493. }
  494. static int pm8916_wcd_analog_enable_adc(struct snd_soc_dapm_widget *w,
  495. struct snd_kcontrol *kcontrol,
  496. int event)
  497. {
  498. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  499. u16 adc_reg = CDC_A_TX_1_2_TEST_CTL_2;
  500. u8 init_bit_shift;
  501. if (w->reg == CDC_A_TX_1_EN)
  502. init_bit_shift = 5;
  503. else
  504. init_bit_shift = 4;
  505. switch (event) {
  506. case SND_SOC_DAPM_PRE_PMU:
  507. if (w->reg == CDC_A_TX_2_EN)
  508. snd_soc_component_update_bits(component, CDC_A_MICB_1_CTL,
  509. MICB_1_CTL_CFILT_REF_SEL_MASK,
  510. MICB_1_CTL_CFILT_REF_SEL_HPF_REF);
  511. /*
  512. * Add delay of 10 ms to give sufficient time for the voltage
  513. * to shoot up and settle so that the txfe init does not
  514. * happen when the input voltage is changing too much.
  515. */
  516. usleep_range(10000, 10010);
  517. snd_soc_component_update_bits(component, adc_reg, 1 << init_bit_shift,
  518. 1 << init_bit_shift);
  519. switch (w->reg) {
  520. case CDC_A_TX_1_EN:
  521. snd_soc_component_update_bits(component, CDC_D_CDC_CONN_TX1_CTL,
  522. CONN_TX1_SERIAL_TX1_MUX,
  523. CONN_TX1_SERIAL_TX1_ADC_1);
  524. break;
  525. case CDC_A_TX_2_EN:
  526. case CDC_A_TX_3_EN:
  527. snd_soc_component_update_bits(component, CDC_D_CDC_CONN_TX2_CTL,
  528. CONN_TX2_SERIAL_TX2_MUX,
  529. CONN_TX2_SERIAL_TX2_ADC_2);
  530. break;
  531. }
  532. break;
  533. case SND_SOC_DAPM_POST_PMU:
  534. /*
  535. * Add delay of 12 ms before deasserting the init
  536. * to reduce the tx pop
  537. */
  538. usleep_range(12000, 12010);
  539. snd_soc_component_update_bits(component, adc_reg, 1 << init_bit_shift, 0x00);
  540. break;
  541. case SND_SOC_DAPM_POST_PMD:
  542. switch (w->reg) {
  543. case CDC_A_TX_1_EN:
  544. snd_soc_component_update_bits(component, CDC_D_CDC_CONN_TX1_CTL,
  545. CONN_TX1_SERIAL_TX1_MUX,
  546. CONN_TX1_SERIAL_TX1_ZERO);
  547. break;
  548. case CDC_A_TX_2_EN:
  549. snd_soc_component_update_bits(component, CDC_A_MICB_1_CTL,
  550. MICB_1_CTL_CFILT_REF_SEL_MASK, 0);
  551. /* fall through */
  552. case CDC_A_TX_3_EN:
  553. snd_soc_component_update_bits(component, CDC_D_CDC_CONN_TX2_CTL,
  554. CONN_TX2_SERIAL_TX2_MUX,
  555. CONN_TX2_SERIAL_TX2_ZERO);
  556. break;
  557. }
  558. break;
  559. }
  560. return 0;
  561. }
  562. static int pm8916_wcd_analog_enable_spk_pa(struct snd_soc_dapm_widget *w,
  563. struct snd_kcontrol *kcontrol,
  564. int event)
  565. {
  566. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  567. switch (event) {
  568. case SND_SOC_DAPM_PRE_PMU:
  569. snd_soc_component_update_bits(component, CDC_A_SPKR_PWRSTG_CTL,
  570. SPKR_PWRSTG_CTL_DAC_EN_MASK |
  571. SPKR_PWRSTG_CTL_BBM_MASK |
  572. SPKR_PWRSTG_CTL_HBRDGE_EN_MASK |
  573. SPKR_PWRSTG_CTL_CLAMP_EN_MASK,
  574. SPKR_PWRSTG_CTL_DAC_EN|
  575. SPKR_PWRSTG_CTL_BBM_EN |
  576. SPKR_PWRSTG_CTL_HBRDGE_EN |
  577. SPKR_PWRSTG_CTL_CLAMP_EN);
  578. snd_soc_component_update_bits(component, CDC_A_RX_EAR_CTL,
  579. RX_EAR_CTL_SPK_VBAT_LDO_EN_MASK,
  580. RX_EAR_CTL_SPK_VBAT_LDO_EN_ENABLE);
  581. break;
  582. case SND_SOC_DAPM_POST_PMU:
  583. snd_soc_component_update_bits(component, CDC_A_SPKR_DRV_CTL,
  584. SPKR_DRV_CTL_DEF_MASK,
  585. SPKR_DRV_CTL_DEF_VAL);
  586. snd_soc_component_update_bits(component, w->reg,
  587. SPKR_DRV_CLASSD_PA_EN_MASK,
  588. SPKR_DRV_CLASSD_PA_EN_ENABLE);
  589. break;
  590. case SND_SOC_DAPM_POST_PMD:
  591. snd_soc_component_update_bits(component, CDC_A_SPKR_PWRSTG_CTL,
  592. SPKR_PWRSTG_CTL_DAC_EN_MASK|
  593. SPKR_PWRSTG_CTL_BBM_MASK |
  594. SPKR_PWRSTG_CTL_HBRDGE_EN_MASK |
  595. SPKR_PWRSTG_CTL_CLAMP_EN_MASK, 0);
  596. snd_soc_component_update_bits(component, CDC_A_SPKR_DAC_CTL,
  597. SPKR_DAC_CTL_DAC_RESET_MASK,
  598. SPKR_DAC_CTL_DAC_RESET_NORMAL);
  599. snd_soc_component_update_bits(component, CDC_A_RX_EAR_CTL,
  600. RX_EAR_CTL_SPK_VBAT_LDO_EN_MASK, 0);
  601. break;
  602. }
  603. return 0;
  604. }
  605. static const struct reg_default wcd_reg_defaults_2_0[] = {
  606. {CDC_A_RX_COM_OCP_CTL, 0xD1},
  607. {CDC_A_RX_COM_OCP_COUNT, 0xFF},
  608. {CDC_D_SEC_ACCESS, 0xA5},
  609. {CDC_D_PERPH_RESET_CTL3, 0x0F},
  610. {CDC_A_TX_1_2_OPAMP_BIAS, 0x4F},
  611. {CDC_A_NCP_FBCTRL, 0x28},
  612. {CDC_A_SPKR_DRV_CTL, 0x69},
  613. {CDC_A_SPKR_DRV_DBG, 0x01},
  614. {CDC_A_BOOST_EN_CTL, 0x5F},
  615. {CDC_A_SLOPE_COMP_IP_ZERO, 0x88},
  616. {CDC_A_SEC_ACCESS, 0xA5},
  617. {CDC_A_PERPH_RESET_CTL3, 0x0F},
  618. {CDC_A_CURRENT_LIMIT, 0x82},
  619. {CDC_A_SPKR_DAC_CTL, 0x03},
  620. {CDC_A_SPKR_OCP_CTL, 0xE1},
  621. {CDC_A_MASTER_BIAS_CTL, 0x30},
  622. };
  623. static int pm8916_wcd_analog_probe(struct snd_soc_component *component)
  624. {
  625. struct pm8916_wcd_analog_priv *priv = dev_get_drvdata(component->dev);
  626. int err, reg;
  627. err = regulator_bulk_enable(ARRAY_SIZE(priv->supplies), priv->supplies);
  628. if (err != 0) {
  629. dev_err(component->dev, "failed to enable regulators (%d)\n", err);
  630. return err;
  631. }
  632. snd_soc_component_init_regmap(component,
  633. dev_get_regmap(component->dev->parent, NULL));
  634. snd_soc_component_set_drvdata(component, priv);
  635. priv->pmic_rev = snd_soc_component_read32(component, CDC_D_REVISION1);
  636. priv->codec_version = snd_soc_component_read32(component, CDC_D_PERPH_SUBTYPE);
  637. dev_info(component->dev, "PMIC REV: %d\t CODEC Version: %d\n",
  638. priv->pmic_rev, priv->codec_version);
  639. snd_soc_component_write(component, CDC_D_PERPH_RESET_CTL4, 0x01);
  640. snd_soc_component_write(component, CDC_A_PERPH_RESET_CTL4, 0x01);
  641. for (reg = 0; reg < ARRAY_SIZE(wcd_reg_defaults_2_0); reg++)
  642. snd_soc_component_write(component, wcd_reg_defaults_2_0[reg].reg,
  643. wcd_reg_defaults_2_0[reg].def);
  644. priv->component = component;
  645. snd_soc_component_update_bits(component, CDC_D_CDC_RST_CTL,
  646. RST_CTL_DIG_SW_RST_N_MASK,
  647. RST_CTL_DIG_SW_RST_N_REMOVE_RESET);
  648. pm8916_wcd_setup_mbhc(priv);
  649. return 0;
  650. }
  651. static void pm8916_wcd_analog_remove(struct snd_soc_component *component)
  652. {
  653. struct pm8916_wcd_analog_priv *priv = dev_get_drvdata(component->dev);
  654. snd_soc_component_update_bits(component, CDC_D_CDC_RST_CTL,
  655. RST_CTL_DIG_SW_RST_N_MASK, 0);
  656. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  657. priv->supplies);
  658. }
  659. static const struct snd_soc_dapm_route pm8916_wcd_analog_audio_map[] = {
  660. {"PDM_RX1", NULL, "PDM Playback"},
  661. {"PDM_RX2", NULL, "PDM Playback"},
  662. {"PDM_RX3", NULL, "PDM Playback"},
  663. {"PDM Capture", NULL, "PDM_TX"},
  664. /* ADC Connections */
  665. {"PDM_TX", NULL, "ADC2"},
  666. {"PDM_TX", NULL, "ADC3"},
  667. {"ADC2", NULL, "ADC2 MUX"},
  668. {"ADC3", NULL, "ADC2 MUX"},
  669. {"ADC2 MUX", "INP2", "ADC2_INP2"},
  670. {"ADC2 MUX", "INP3", "ADC2_INP3"},
  671. {"PDM_TX", NULL, "ADC1"},
  672. {"ADC1", NULL, "AMIC1"},
  673. {"ADC2_INP2", NULL, "AMIC2"},
  674. {"ADC2_INP3", NULL, "AMIC3"},
  675. /* RDAC Connections */
  676. {"HPHR DAC", NULL, "RDAC2 MUX"},
  677. {"RDAC2 MUX", "RX1", "PDM_RX1"},
  678. {"RDAC2 MUX", "RX2", "PDM_RX2"},
  679. {"HPHL DAC", NULL, "PDM_RX1"},
  680. {"PDM_RX1", NULL, "RXD1_CLK"},
  681. {"PDM_RX2", NULL, "RXD2_CLK"},
  682. {"PDM_RX3", NULL, "RXD3_CLK"},
  683. {"PDM_RX1", NULL, "RXD_PDM_CLK"},
  684. {"PDM_RX2", NULL, "RXD_PDM_CLK"},
  685. {"PDM_RX3", NULL, "RXD_PDM_CLK"},
  686. {"ADC1", NULL, "TXD_CLK"},
  687. {"ADC2", NULL, "TXD_CLK"},
  688. {"ADC3", NULL, "TXD_CLK"},
  689. {"ADC1", NULL, "TXA_CLK25"},
  690. {"ADC2", NULL, "TXA_CLK25"},
  691. {"ADC3", NULL, "TXA_CLK25"},
  692. {"PDM_RX1", NULL, "A_MCLK2"},
  693. {"PDM_RX2", NULL, "A_MCLK2"},
  694. {"PDM_RX3", NULL, "A_MCLK2"},
  695. {"PDM_TX", NULL, "A_MCLK2"},
  696. {"A_MCLK2", NULL, "A_MCLK"},
  697. /* Headset (RX MIX1 and RX MIX2) */
  698. {"HEADPHONE", NULL, "HPHL PA"},
  699. {"HEADPHONE", NULL, "HPHR PA"},
  700. {"HPHL PA", NULL, "EAR_HPHL_CLK"},
  701. {"HPHR PA", NULL, "EAR_HPHR_CLK"},
  702. {"CP", NULL, "NCP_CLK"},
  703. {"HPHL PA", NULL, "HPHL"},
  704. {"HPHR PA", NULL, "HPHR"},
  705. {"HPHL PA", NULL, "CP"},
  706. {"HPHL PA", NULL, "RX_BIAS"},
  707. {"HPHR PA", NULL, "CP"},
  708. {"HPHR PA", NULL, "RX_BIAS"},
  709. {"HPHL", "Switch", "HPHL DAC"},
  710. {"HPHR", "Switch", "HPHR DAC"},
  711. {"RX_BIAS", NULL, "DAC_REF"},
  712. {"SPK_OUT", NULL, "SPK PA"},
  713. {"SPK PA", NULL, "RX_BIAS"},
  714. {"SPK PA", NULL, "SPKR_CLK"},
  715. {"SPK PA", NULL, "SPK DAC"},
  716. {"SPK DAC", "Switch", "PDM_RX3"},
  717. {"MIC BIAS Internal1", NULL, "INT_LDO_H"},
  718. {"MIC BIAS Internal2", NULL, "INT_LDO_H"},
  719. {"MIC BIAS External1", NULL, "INT_LDO_H"},
  720. {"MIC BIAS External2", NULL, "INT_LDO_H"},
  721. {"MIC BIAS Internal1", NULL, "vdd-micbias"},
  722. {"MIC BIAS Internal2", NULL, "vdd-micbias"},
  723. {"MIC BIAS External1", NULL, "vdd-micbias"},
  724. {"MIC BIAS External2", NULL, "vdd-micbias"},
  725. };
  726. static const struct snd_soc_dapm_widget pm8916_wcd_analog_dapm_widgets[] = {
  727. SND_SOC_DAPM_AIF_IN("PDM_RX1", NULL, 0, SND_SOC_NOPM, 0, 0),
  728. SND_SOC_DAPM_AIF_IN("PDM_RX2", NULL, 0, SND_SOC_NOPM, 0, 0),
  729. SND_SOC_DAPM_AIF_IN("PDM_RX3", NULL, 0, SND_SOC_NOPM, 0, 0),
  730. SND_SOC_DAPM_AIF_OUT("PDM_TX", NULL, 0, SND_SOC_NOPM, 0, 0),
  731. SND_SOC_DAPM_INPUT("AMIC1"),
  732. SND_SOC_DAPM_INPUT("AMIC3"),
  733. SND_SOC_DAPM_INPUT("AMIC2"),
  734. SND_SOC_DAPM_OUTPUT("HEADPHONE"),
  735. /* RX stuff */
  736. SND_SOC_DAPM_SUPPLY("INT_LDO_H", SND_SOC_NOPM, 1, 0, NULL, 0),
  737. SND_SOC_DAPM_PGA("HPHL PA", CDC_A_RX_HPH_CNP_EN, 5, 0, NULL, 0),
  738. SND_SOC_DAPM_MUX("HPHL", SND_SOC_NOPM, 0, 0, &hphl_mux),
  739. SND_SOC_DAPM_MIXER("HPHL DAC", CDC_A_RX_HPH_L_PA_DAC_CTL, 3, 0, NULL,
  740. 0),
  741. SND_SOC_DAPM_PGA("HPHR PA", CDC_A_RX_HPH_CNP_EN, 4, 0, NULL, 0),
  742. SND_SOC_DAPM_MUX("HPHR", SND_SOC_NOPM, 0, 0, &hphr_mux),
  743. SND_SOC_DAPM_MIXER("HPHR DAC", CDC_A_RX_HPH_R_PA_DAC_CTL, 3, 0, NULL,
  744. 0),
  745. SND_SOC_DAPM_MIXER("SPK DAC", SND_SOC_NOPM, 0, 0,
  746. spkr_switch, ARRAY_SIZE(spkr_switch)),
  747. /* Speaker */
  748. SND_SOC_DAPM_OUTPUT("SPK_OUT"),
  749. SND_SOC_DAPM_PGA_E("SPK PA", CDC_A_SPKR_DRV_CTL,
  750. 6, 0, NULL, 0,
  751. pm8916_wcd_analog_enable_spk_pa,
  752. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  753. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  754. SND_SOC_DAPM_REGULATOR_SUPPLY("vdd-micbias", 0, 0),
  755. SND_SOC_DAPM_SUPPLY("CP", CDC_A_NCP_EN, 0, 0, NULL, 0),
  756. SND_SOC_DAPM_SUPPLY("DAC_REF", CDC_A_RX_COM_BIAS_DAC, 0, 0, NULL, 0),
  757. SND_SOC_DAPM_SUPPLY("RX_BIAS", CDC_A_RX_COM_BIAS_DAC, 7, 0, NULL, 0),
  758. /* TX */
  759. SND_SOC_DAPM_SUPPLY("MIC BIAS Internal1", CDC_A_MICB_1_EN, 7, 0,
  760. pm8916_wcd_analog_enable_micbias_int1,
  761. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  762. SND_SOC_DAPM_POST_PMD),
  763. SND_SOC_DAPM_SUPPLY("MIC BIAS Internal2", CDC_A_MICB_2_EN, 7, 0,
  764. pm8916_wcd_analog_enable_micbias_int2,
  765. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  766. SND_SOC_DAPM_POST_PMD),
  767. SND_SOC_DAPM_SUPPLY("MIC BIAS External1", CDC_A_MICB_1_EN, 7, 0,
  768. pm8916_wcd_analog_enable_micbias_ext1,
  769. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  770. SND_SOC_DAPM_SUPPLY("MIC BIAS External2", CDC_A_MICB_2_EN, 7, 0,
  771. pm8916_wcd_analog_enable_micbias_ext2,
  772. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  773. SND_SOC_DAPM_ADC_E("ADC1", NULL, CDC_A_TX_1_EN, 7, 0,
  774. pm8916_wcd_analog_enable_adc,
  775. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  776. SND_SOC_DAPM_POST_PMD),
  777. SND_SOC_DAPM_ADC_E("ADC2_INP2", NULL, CDC_A_TX_2_EN, 7, 0,
  778. pm8916_wcd_analog_enable_adc,
  779. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  780. SND_SOC_DAPM_POST_PMD),
  781. SND_SOC_DAPM_ADC_E("ADC2_INP3", NULL, CDC_A_TX_3_EN, 7, 0,
  782. pm8916_wcd_analog_enable_adc,
  783. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  784. SND_SOC_DAPM_POST_PMD),
  785. SND_SOC_DAPM_MIXER("ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  786. SND_SOC_DAPM_MIXER("ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  787. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0, &tx_adc2_mux),
  788. SND_SOC_DAPM_MUX("RDAC2 MUX", SND_SOC_NOPM, 0, 0, &rdac2_mux),
  789. /* Analog path clocks */
  790. SND_SOC_DAPM_SUPPLY("EAR_HPHR_CLK", CDC_D_CDC_ANA_CLK_CTL, 0, 0, NULL,
  791. 0),
  792. SND_SOC_DAPM_SUPPLY("EAR_HPHL_CLK", CDC_D_CDC_ANA_CLK_CTL, 1, 0, NULL,
  793. 0),
  794. SND_SOC_DAPM_SUPPLY("SPKR_CLK", CDC_D_CDC_ANA_CLK_CTL, 4, 0, NULL, 0),
  795. SND_SOC_DAPM_SUPPLY("TXA_CLK25", CDC_D_CDC_ANA_CLK_CTL, 5, 0, NULL, 0),
  796. /* Digital path clocks */
  797. SND_SOC_DAPM_SUPPLY("RXD1_CLK", CDC_D_CDC_DIG_CLK_CTL, 0, 0, NULL, 0),
  798. SND_SOC_DAPM_SUPPLY("RXD2_CLK", CDC_D_CDC_DIG_CLK_CTL, 1, 0, NULL, 0),
  799. SND_SOC_DAPM_SUPPLY("RXD3_CLK", CDC_D_CDC_DIG_CLK_CTL, 2, 0, NULL, 0),
  800. SND_SOC_DAPM_SUPPLY("TXD_CLK", CDC_D_CDC_DIG_CLK_CTL, 4, 0, NULL, 0),
  801. SND_SOC_DAPM_SUPPLY("NCP_CLK", CDC_D_CDC_DIG_CLK_CTL, 6, 0, NULL, 0),
  802. SND_SOC_DAPM_SUPPLY("RXD_PDM_CLK", CDC_D_CDC_DIG_CLK_CTL, 7, 0, NULL,
  803. 0),
  804. /* System Clock source */
  805. SND_SOC_DAPM_SUPPLY("A_MCLK", CDC_D_CDC_TOP_CLK_CTL, 2, 0, NULL, 0),
  806. /* TX ADC and RX DAC Clock source. */
  807. SND_SOC_DAPM_SUPPLY("A_MCLK2", CDC_D_CDC_TOP_CLK_CTL, 3, 0, NULL, 0),
  808. };
  809. static int pm8916_wcd_analog_set_jack(struct snd_soc_component *component,
  810. struct snd_soc_jack *jack,
  811. void *data)
  812. {
  813. struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
  814. wcd->jack = jack;
  815. return 0;
  816. }
  817. static irqreturn_t mbhc_btn_release_irq_handler(int irq, void *arg)
  818. {
  819. struct pm8916_wcd_analog_priv *priv = arg;
  820. if (priv->detect_accessory_type) {
  821. struct snd_soc_component *component = priv->component;
  822. u32 val = snd_soc_component_read32(component, CDC_A_MBHC_RESULT_1);
  823. /* check if its BTN0 thats released */
  824. if ((val != -1) && !(val & CDC_A_MBHC_RESULT_1_BTN_RESULT_MASK))
  825. priv->mbhc_btn0_released = true;
  826. } else {
  827. snd_soc_jack_report(priv->jack, 0, btn_mask);
  828. }
  829. return IRQ_HANDLED;
  830. }
  831. static irqreturn_t mbhc_btn_press_irq_handler(int irq, void *arg)
  832. {
  833. struct pm8916_wcd_analog_priv *priv = arg;
  834. struct snd_soc_component *component = priv->component;
  835. u32 btn_result;
  836. btn_result = snd_soc_component_read32(component, CDC_A_MBHC_RESULT_1) &
  837. CDC_A_MBHC_RESULT_1_BTN_RESULT_MASK;
  838. switch (btn_result) {
  839. case 0xf:
  840. snd_soc_jack_report(priv->jack, SND_JACK_BTN_4, btn_mask);
  841. break;
  842. case 0x7:
  843. snd_soc_jack_report(priv->jack, SND_JACK_BTN_3, btn_mask);
  844. break;
  845. case 0x3:
  846. snd_soc_jack_report(priv->jack, SND_JACK_BTN_2, btn_mask);
  847. break;
  848. case 0x1:
  849. snd_soc_jack_report(priv->jack, SND_JACK_BTN_1, btn_mask);
  850. break;
  851. case 0x0:
  852. /* handle BTN_0 specially for type detection */
  853. if (!priv->detect_accessory_type)
  854. snd_soc_jack_report(priv->jack,
  855. SND_JACK_BTN_0, btn_mask);
  856. break;
  857. default:
  858. dev_err(component->dev,
  859. "Unexpected button press result (%x)", btn_result);
  860. break;
  861. }
  862. return IRQ_HANDLED;
  863. }
  864. static irqreturn_t pm8916_mbhc_switch_irq_handler(int irq, void *arg)
  865. {
  866. struct pm8916_wcd_analog_priv *priv = arg;
  867. struct snd_soc_component *component = priv->component;
  868. bool ins = false;
  869. if (snd_soc_component_read32(component, CDC_A_MBHC_DET_CTL_1) &
  870. CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_MASK)
  871. ins = true;
  872. /* Set the detection type appropriately */
  873. snd_soc_component_update_bits(component, CDC_A_MBHC_DET_CTL_1,
  874. CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_MASK,
  875. (!ins << CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_SHIFT));
  876. if (ins) { /* hs insertion */
  877. bool micbias_enabled = false;
  878. if (snd_soc_component_read32(component, CDC_A_MICB_2_EN) &
  879. CDC_A_MICB_2_EN_ENABLE)
  880. micbias_enabled = true;
  881. pm8916_mbhc_configure_bias(priv, micbias_enabled);
  882. /*
  883. * if only a btn0 press event is receive just before
  884. * insert event then its a 3 pole headphone else if
  885. * both press and release event received then its
  886. * a headset.
  887. */
  888. if (priv->mbhc_btn0_released)
  889. snd_soc_jack_report(priv->jack,
  890. SND_JACK_HEADSET, hs_jack_mask);
  891. else
  892. snd_soc_jack_report(priv->jack,
  893. SND_JACK_HEADPHONE, hs_jack_mask);
  894. priv->detect_accessory_type = false;
  895. } else { /* removal */
  896. snd_soc_jack_report(priv->jack, 0, hs_jack_mask);
  897. priv->detect_accessory_type = true;
  898. priv->mbhc_btn0_released = false;
  899. }
  900. return IRQ_HANDLED;
  901. }
  902. static struct snd_soc_dai_driver pm8916_wcd_analog_dai[] = {
  903. [0] = {
  904. .name = "pm8916_wcd_analog_pdm_rx",
  905. .id = 0,
  906. .playback = {
  907. .stream_name = "PDM Playback",
  908. .rates = MSM8916_WCD_ANALOG_RATES,
  909. .formats = MSM8916_WCD_ANALOG_FORMATS,
  910. .channels_min = 1,
  911. .channels_max = 3,
  912. },
  913. },
  914. [1] = {
  915. .name = "pm8916_wcd_analog_pdm_tx",
  916. .id = 1,
  917. .capture = {
  918. .stream_name = "PDM Capture",
  919. .rates = MSM8916_WCD_ANALOG_RATES,
  920. .formats = MSM8916_WCD_ANALOG_FORMATS,
  921. .channels_min = 1,
  922. .channels_max = 4,
  923. },
  924. },
  925. };
  926. static const struct snd_soc_component_driver pm8916_wcd_analog = {
  927. .probe = pm8916_wcd_analog_probe,
  928. .remove = pm8916_wcd_analog_remove,
  929. .set_jack = pm8916_wcd_analog_set_jack,
  930. .controls = pm8916_wcd_analog_snd_controls,
  931. .num_controls = ARRAY_SIZE(pm8916_wcd_analog_snd_controls),
  932. .dapm_widgets = pm8916_wcd_analog_dapm_widgets,
  933. .num_dapm_widgets = ARRAY_SIZE(pm8916_wcd_analog_dapm_widgets),
  934. .dapm_routes = pm8916_wcd_analog_audio_map,
  935. .num_dapm_routes = ARRAY_SIZE(pm8916_wcd_analog_audio_map),
  936. .idle_bias_on = 1,
  937. .use_pmdown_time = 1,
  938. .endianness = 1,
  939. .non_legacy_dai_naming = 1,
  940. };
  941. static int pm8916_wcd_analog_parse_dt(struct device *dev,
  942. struct pm8916_wcd_analog_priv *priv)
  943. {
  944. int rval;
  945. if (of_property_read_bool(dev->of_node, "qcom,micbias1-ext-cap"))
  946. priv->micbias1_cap_mode = MICB_1_EN_EXT_BYP_CAP;
  947. else
  948. priv->micbias1_cap_mode = MICB_1_EN_NO_EXT_BYP_CAP;
  949. if (of_property_read_bool(dev->of_node, "qcom,micbias2-ext-cap"))
  950. priv->micbias2_cap_mode = MICB_1_EN_EXT_BYP_CAP;
  951. else
  952. priv->micbias2_cap_mode = MICB_1_EN_NO_EXT_BYP_CAP;
  953. of_property_read_u32(dev->of_node, "qcom,micbias-lvl",
  954. &priv->micbias_mv);
  955. if (of_property_read_bool(dev->of_node,
  956. "qcom,hphl-jack-type-normally-open"))
  957. priv->hphl_jack_type_normally_open = true;
  958. else
  959. priv->hphl_jack_type_normally_open = false;
  960. if (of_property_read_bool(dev->of_node,
  961. "qcom,gnd-jack-type-normally-open"))
  962. priv->gnd_jack_type_normally_open = true;
  963. else
  964. priv->gnd_jack_type_normally_open = false;
  965. priv->mbhc_btn_enabled = true;
  966. rval = of_property_read_u32_array(dev->of_node,
  967. "qcom,mbhc-vthreshold-low",
  968. &priv->vref_btn_cs[0],
  969. MBHC_MAX_BUTTONS);
  970. if (rval < 0) {
  971. priv->mbhc_btn_enabled = false;
  972. } else {
  973. rval = of_property_read_u32_array(dev->of_node,
  974. "qcom,mbhc-vthreshold-high",
  975. &priv->vref_btn_micb[0],
  976. MBHC_MAX_BUTTONS);
  977. if (rval < 0)
  978. priv->mbhc_btn_enabled = false;
  979. }
  980. if (!priv->mbhc_btn_enabled)
  981. dev_err(dev,
  982. "DT property missing, MBHC btn detection disabled\n");
  983. return 0;
  984. }
  985. static int pm8916_wcd_analog_spmi_probe(struct platform_device *pdev)
  986. {
  987. struct pm8916_wcd_analog_priv *priv;
  988. struct device *dev = &pdev->dev;
  989. int ret, i, irq;
  990. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  991. if (!priv)
  992. return -ENOMEM;
  993. ret = pm8916_wcd_analog_parse_dt(dev, priv);
  994. if (ret < 0)
  995. return ret;
  996. priv->mclk = devm_clk_get(dev, "mclk");
  997. if (IS_ERR(priv->mclk)) {
  998. dev_err(dev, "failed to get mclk\n");
  999. return PTR_ERR(priv->mclk);
  1000. }
  1001. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1002. priv->supplies[i].supply = supply_names[i];
  1003. ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(priv->supplies),
  1004. priv->supplies);
  1005. if (ret) {
  1006. dev_err(dev, "Failed to get regulator supplies %d\n", ret);
  1007. return ret;
  1008. }
  1009. ret = clk_prepare_enable(priv->mclk);
  1010. if (ret < 0) {
  1011. dev_err(dev, "failed to enable mclk %d\n", ret);
  1012. return ret;
  1013. }
  1014. irq = platform_get_irq_byname(pdev, "mbhc_switch_int");
  1015. if (irq < 0) {
  1016. dev_err(dev, "failed to get mbhc switch irq\n");
  1017. return irq;
  1018. }
  1019. ret = devm_request_threaded_irq(dev, irq, NULL,
  1020. pm8916_mbhc_switch_irq_handler,
  1021. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING |
  1022. IRQF_ONESHOT,
  1023. "mbhc switch irq", priv);
  1024. if (ret)
  1025. dev_err(dev, "cannot request mbhc switch irq\n");
  1026. if (priv->mbhc_btn_enabled) {
  1027. irq = platform_get_irq_byname(pdev, "mbhc_but_press_det");
  1028. if (irq < 0) {
  1029. dev_err(dev, "failed to get button press irq\n");
  1030. return irq;
  1031. }
  1032. ret = devm_request_threaded_irq(dev, irq, NULL,
  1033. mbhc_btn_press_irq_handler,
  1034. IRQF_TRIGGER_RISING |
  1035. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  1036. "mbhc btn press irq", priv);
  1037. if (ret)
  1038. dev_err(dev, "cannot request mbhc button press irq\n");
  1039. irq = platform_get_irq_byname(pdev, "mbhc_but_rel_det");
  1040. if (irq < 0) {
  1041. dev_err(dev, "failed to get button release irq\n");
  1042. return irq;
  1043. }
  1044. ret = devm_request_threaded_irq(dev, irq, NULL,
  1045. mbhc_btn_release_irq_handler,
  1046. IRQF_TRIGGER_RISING |
  1047. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  1048. "mbhc btn release irq", priv);
  1049. if (ret)
  1050. dev_err(dev, "cannot request mbhc button release irq\n");
  1051. }
  1052. dev_set_drvdata(dev, priv);
  1053. return devm_snd_soc_register_component(dev, &pm8916_wcd_analog,
  1054. pm8916_wcd_analog_dai,
  1055. ARRAY_SIZE(pm8916_wcd_analog_dai));
  1056. }
  1057. static int pm8916_wcd_analog_spmi_remove(struct platform_device *pdev)
  1058. {
  1059. struct pm8916_wcd_analog_priv *priv = dev_get_drvdata(&pdev->dev);
  1060. clk_disable_unprepare(priv->mclk);
  1061. return 0;
  1062. }
  1063. static const struct of_device_id pm8916_wcd_analog_spmi_match_table[] = {
  1064. { .compatible = "qcom,pm8916-wcd-analog-codec", },
  1065. { }
  1066. };
  1067. MODULE_DEVICE_TABLE(of, pm8916_wcd_analog_spmi_match_table);
  1068. static struct platform_driver pm8916_wcd_analog_spmi_driver = {
  1069. .driver = {
  1070. .name = "qcom,pm8916-wcd-spmi-codec",
  1071. .of_match_table = pm8916_wcd_analog_spmi_match_table,
  1072. },
  1073. .probe = pm8916_wcd_analog_spmi_probe,
  1074. .remove = pm8916_wcd_analog_spmi_remove,
  1075. };
  1076. module_platform_driver(pm8916_wcd_analog_spmi_driver);
  1077. MODULE_AUTHOR("Srinivas Kandagatla <srinivas.kandagatla@linaro.org>");
  1078. MODULE_DESCRIPTION("PMIC PM8916 WCD Analog Codec driver");
  1079. MODULE_LICENSE("GPL v2");