vector.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830
  1. /*
  2. * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. * Moved from arch/x86/kernel/apic/io_apic.c.
  6. * Jiang Liu <jiang.liu@linux.intel.com>
  7. * Enable support of hierarchical irqdomains
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/interrupt.h>
  14. #include <linux/init.h>
  15. #include <linux/compiler.h>
  16. #include <linux/slab.h>
  17. #include <asm/irqdomain.h>
  18. #include <asm/hw_irq.h>
  19. #include <asm/apic.h>
  20. #include <asm/i8259.h>
  21. #include <asm/desc.h>
  22. #include <asm/irq_remapping.h>
  23. struct apic_chip_data {
  24. struct irq_cfg cfg;
  25. cpumask_var_t domain;
  26. cpumask_var_t old_domain;
  27. u8 move_in_progress : 1;
  28. };
  29. struct irq_domain *x86_vector_domain;
  30. static DEFINE_RAW_SPINLOCK(vector_lock);
  31. static cpumask_var_t vector_cpumask;
  32. static struct irq_chip lapic_controller;
  33. #ifdef CONFIG_X86_IO_APIC
  34. static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY];
  35. #endif
  36. void lock_vector_lock(void)
  37. {
  38. /* Used to the online set of cpus does not change
  39. * during assign_irq_vector.
  40. */
  41. raw_spin_lock(&vector_lock);
  42. }
  43. void unlock_vector_lock(void)
  44. {
  45. raw_spin_unlock(&vector_lock);
  46. }
  47. static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data)
  48. {
  49. if (!irq_data)
  50. return NULL;
  51. while (irq_data->parent_data)
  52. irq_data = irq_data->parent_data;
  53. return irq_data->chip_data;
  54. }
  55. struct irq_cfg *irqd_cfg(struct irq_data *irq_data)
  56. {
  57. struct apic_chip_data *data = apic_chip_data(irq_data);
  58. return data ? &data->cfg : NULL;
  59. }
  60. struct irq_cfg *irq_cfg(unsigned int irq)
  61. {
  62. return irqd_cfg(irq_get_irq_data(irq));
  63. }
  64. static struct apic_chip_data *alloc_apic_chip_data(int node)
  65. {
  66. struct apic_chip_data *data;
  67. data = kzalloc_node(sizeof(*data), GFP_KERNEL, node);
  68. if (!data)
  69. return NULL;
  70. if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node))
  71. goto out_data;
  72. if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node))
  73. goto out_domain;
  74. return data;
  75. out_domain:
  76. free_cpumask_var(data->domain);
  77. out_data:
  78. kfree(data);
  79. return NULL;
  80. }
  81. static void free_apic_chip_data(struct apic_chip_data *data)
  82. {
  83. if (data) {
  84. free_cpumask_var(data->domain);
  85. free_cpumask_var(data->old_domain);
  86. kfree(data);
  87. }
  88. }
  89. static int __assign_irq_vector(int irq, struct apic_chip_data *d,
  90. const struct cpumask *mask)
  91. {
  92. /*
  93. * NOTE! The local APIC isn't very good at handling
  94. * multiple interrupts at the same interrupt level.
  95. * As the interrupt level is determined by taking the
  96. * vector number and shifting that right by 4, we
  97. * want to spread these out a bit so that they don't
  98. * all fall in the same interrupt level.
  99. *
  100. * Also, we've got to be careful not to trash gate
  101. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  102. */
  103. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  104. static int current_offset = VECTOR_OFFSET_START % 16;
  105. int cpu, err;
  106. if (d->move_in_progress)
  107. return -EBUSY;
  108. /* Only try and allocate irqs on cpus that are present */
  109. err = -ENOSPC;
  110. cpumask_clear(d->old_domain);
  111. cpu = cpumask_first_and(mask, cpu_online_mask);
  112. while (cpu < nr_cpu_ids) {
  113. int new_cpu, vector, offset;
  114. apic->vector_allocation_domain(cpu, vector_cpumask, mask);
  115. if (cpumask_subset(vector_cpumask, d->domain)) {
  116. err = 0;
  117. if (cpumask_equal(vector_cpumask, d->domain))
  118. break;
  119. /*
  120. * New cpumask using the vector is a proper subset of
  121. * the current in use mask. So cleanup the vector
  122. * allocation for the members that are not used anymore.
  123. */
  124. cpumask_andnot(d->old_domain, d->domain,
  125. vector_cpumask);
  126. d->move_in_progress =
  127. cpumask_intersects(d->old_domain, cpu_online_mask);
  128. cpumask_and(d->domain, d->domain, vector_cpumask);
  129. break;
  130. }
  131. vector = current_vector;
  132. offset = current_offset;
  133. next:
  134. vector += 16;
  135. if (vector >= first_system_vector) {
  136. offset = (offset + 1) % 16;
  137. vector = FIRST_EXTERNAL_VECTOR + offset;
  138. }
  139. if (unlikely(current_vector == vector)) {
  140. cpumask_or(d->old_domain, d->old_domain,
  141. vector_cpumask);
  142. cpumask_andnot(vector_cpumask, mask, d->old_domain);
  143. cpu = cpumask_first_and(vector_cpumask,
  144. cpu_online_mask);
  145. continue;
  146. }
  147. if (test_bit(vector, used_vectors))
  148. goto next;
  149. for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask) {
  150. if (!IS_ERR_OR_NULL(per_cpu(vector_irq, new_cpu)[vector]))
  151. goto next;
  152. }
  153. /* Found one! */
  154. current_vector = vector;
  155. current_offset = offset;
  156. if (d->cfg.vector) {
  157. cpumask_copy(d->old_domain, d->domain);
  158. d->move_in_progress =
  159. cpumask_intersects(d->old_domain, cpu_online_mask);
  160. }
  161. for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask)
  162. per_cpu(vector_irq, new_cpu)[vector] = irq_to_desc(irq);
  163. d->cfg.vector = vector;
  164. cpumask_copy(d->domain, vector_cpumask);
  165. err = 0;
  166. break;
  167. }
  168. if (!err) {
  169. /* cache destination APIC IDs into cfg->dest_apicid */
  170. err = apic->cpu_mask_to_apicid_and(mask, d->domain,
  171. &d->cfg.dest_apicid);
  172. }
  173. return err;
  174. }
  175. static int assign_irq_vector(int irq, struct apic_chip_data *data,
  176. const struct cpumask *mask)
  177. {
  178. int err;
  179. unsigned long flags;
  180. raw_spin_lock_irqsave(&vector_lock, flags);
  181. err = __assign_irq_vector(irq, data, mask);
  182. raw_spin_unlock_irqrestore(&vector_lock, flags);
  183. return err;
  184. }
  185. static int assign_irq_vector_policy(int irq, int node,
  186. struct apic_chip_data *data,
  187. struct irq_alloc_info *info)
  188. {
  189. if (info && info->mask)
  190. return assign_irq_vector(irq, data, info->mask);
  191. if (node != NUMA_NO_NODE &&
  192. assign_irq_vector(irq, data, cpumask_of_node(node)) == 0)
  193. return 0;
  194. return assign_irq_vector(irq, data, apic->target_cpus());
  195. }
  196. static void clear_irq_vector(int irq, struct apic_chip_data *data)
  197. {
  198. struct irq_desc *desc;
  199. unsigned long flags;
  200. int cpu, vector;
  201. raw_spin_lock_irqsave(&vector_lock, flags);
  202. BUG_ON(!data->cfg.vector);
  203. vector = data->cfg.vector;
  204. for_each_cpu_and(cpu, data->domain, cpu_online_mask)
  205. per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
  206. data->cfg.vector = 0;
  207. cpumask_clear(data->domain);
  208. if (likely(!data->move_in_progress)) {
  209. raw_spin_unlock_irqrestore(&vector_lock, flags);
  210. return;
  211. }
  212. desc = irq_to_desc(irq);
  213. for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) {
  214. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  215. vector++) {
  216. if (per_cpu(vector_irq, cpu)[vector] != desc)
  217. continue;
  218. per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
  219. break;
  220. }
  221. }
  222. data->move_in_progress = 0;
  223. raw_spin_unlock_irqrestore(&vector_lock, flags);
  224. }
  225. void init_irq_alloc_info(struct irq_alloc_info *info,
  226. const struct cpumask *mask)
  227. {
  228. memset(info, 0, sizeof(*info));
  229. info->mask = mask;
  230. }
  231. void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
  232. {
  233. if (src)
  234. *dst = *src;
  235. else
  236. memset(dst, 0, sizeof(*dst));
  237. }
  238. static void x86_vector_free_irqs(struct irq_domain *domain,
  239. unsigned int virq, unsigned int nr_irqs)
  240. {
  241. struct irq_data *irq_data;
  242. int i;
  243. for (i = 0; i < nr_irqs; i++) {
  244. irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i);
  245. if (irq_data && irq_data->chip_data) {
  246. clear_irq_vector(virq + i, irq_data->chip_data);
  247. free_apic_chip_data(irq_data->chip_data);
  248. #ifdef CONFIG_X86_IO_APIC
  249. if (virq + i < nr_legacy_irqs())
  250. legacy_irq_data[virq + i] = NULL;
  251. #endif
  252. irq_domain_reset_irq_data(irq_data);
  253. }
  254. }
  255. }
  256. static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
  257. unsigned int nr_irqs, void *arg)
  258. {
  259. struct irq_alloc_info *info = arg;
  260. struct apic_chip_data *data;
  261. struct irq_data *irq_data;
  262. int i, err, node;
  263. if (disable_apic)
  264. return -ENXIO;
  265. /* Currently vector allocator can't guarantee contiguous allocations */
  266. if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
  267. return -ENOSYS;
  268. for (i = 0; i < nr_irqs; i++) {
  269. irq_data = irq_domain_get_irq_data(domain, virq + i);
  270. BUG_ON(!irq_data);
  271. node = irq_data_get_node(irq_data);
  272. #ifdef CONFIG_X86_IO_APIC
  273. if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i])
  274. data = legacy_irq_data[virq + i];
  275. else
  276. #endif
  277. data = alloc_apic_chip_data(node);
  278. if (!data) {
  279. err = -ENOMEM;
  280. goto error;
  281. }
  282. irq_data->chip = &lapic_controller;
  283. irq_data->chip_data = data;
  284. irq_data->hwirq = virq + i;
  285. err = assign_irq_vector_policy(virq, node, data, info);
  286. if (err)
  287. goto error;
  288. }
  289. return 0;
  290. error:
  291. x86_vector_free_irqs(domain, virq, i + 1);
  292. return err;
  293. }
  294. static const struct irq_domain_ops x86_vector_domain_ops = {
  295. .alloc = x86_vector_alloc_irqs,
  296. .free = x86_vector_free_irqs,
  297. };
  298. int __init arch_probe_nr_irqs(void)
  299. {
  300. int nr;
  301. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  302. nr_irqs = NR_VECTORS * nr_cpu_ids;
  303. nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
  304. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  305. /*
  306. * for MSI and HT dyn irq
  307. */
  308. if (gsi_top <= NR_IRQS_LEGACY)
  309. nr += 8 * nr_cpu_ids;
  310. else
  311. nr += gsi_top * 16;
  312. #endif
  313. if (nr < nr_irqs)
  314. nr_irqs = nr;
  315. return nr_legacy_irqs();
  316. }
  317. #ifdef CONFIG_X86_IO_APIC
  318. static void init_legacy_irqs(void)
  319. {
  320. int i, node = cpu_to_node(0);
  321. struct apic_chip_data *data;
  322. /*
  323. * For legacy IRQ's, start with assigning irq0 to irq15 to
  324. * ISA_IRQ_VECTOR(i) for all cpu's.
  325. */
  326. for (i = 0; i < nr_legacy_irqs(); i++) {
  327. data = legacy_irq_data[i] = alloc_apic_chip_data(node);
  328. BUG_ON(!data);
  329. data->cfg.vector = ISA_IRQ_VECTOR(i);
  330. cpumask_setall(data->domain);
  331. irq_set_chip_data(i, data);
  332. }
  333. }
  334. #else
  335. static void init_legacy_irqs(void) { }
  336. #endif
  337. int __init arch_early_irq_init(void)
  338. {
  339. init_legacy_irqs();
  340. x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops,
  341. NULL);
  342. BUG_ON(x86_vector_domain == NULL);
  343. irq_set_default_host(x86_vector_domain);
  344. arch_init_msi_domain(x86_vector_domain);
  345. arch_init_htirq_domain(x86_vector_domain);
  346. BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL));
  347. return arch_early_ioapic_init();
  348. }
  349. /* Initialize vector_irq on a new cpu */
  350. static void __setup_vector_irq(int cpu)
  351. {
  352. struct apic_chip_data *data;
  353. struct irq_desc *desc;
  354. int irq, vector;
  355. /* Mark the inuse vectors */
  356. for_each_irq_desc(irq, desc) {
  357. struct irq_data *idata = irq_desc_get_irq_data(desc);
  358. data = apic_chip_data(idata);
  359. if (!data || !cpumask_test_cpu(cpu, data->domain))
  360. continue;
  361. vector = data->cfg.vector;
  362. per_cpu(vector_irq, cpu)[vector] = desc;
  363. }
  364. /* Mark the free vectors */
  365. for (vector = 0; vector < NR_VECTORS; ++vector) {
  366. desc = per_cpu(vector_irq, cpu)[vector];
  367. if (IS_ERR_OR_NULL(desc))
  368. continue;
  369. data = apic_chip_data(irq_desc_get_irq_data(desc));
  370. if (!cpumask_test_cpu(cpu, data->domain))
  371. per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
  372. }
  373. }
  374. /*
  375. * Setup the vector to irq mappings. Must be called with vector_lock held.
  376. */
  377. void setup_vector_irq(int cpu)
  378. {
  379. int irq;
  380. lockdep_assert_held(&vector_lock);
  381. /*
  382. * On most of the platforms, legacy PIC delivers the interrupts on the
  383. * boot cpu. But there are certain platforms where PIC interrupts are
  384. * delivered to multiple cpu's. If the legacy IRQ is handled by the
  385. * legacy PIC, for the new cpu that is coming online, setup the static
  386. * legacy vector to irq mapping:
  387. */
  388. for (irq = 0; irq < nr_legacy_irqs(); irq++)
  389. per_cpu(vector_irq, cpu)[ISA_IRQ_VECTOR(irq)] = irq_to_desc(irq);
  390. __setup_vector_irq(cpu);
  391. }
  392. static int apic_retrigger_irq(struct irq_data *irq_data)
  393. {
  394. struct apic_chip_data *data = apic_chip_data(irq_data);
  395. unsigned long flags;
  396. int cpu;
  397. raw_spin_lock_irqsave(&vector_lock, flags);
  398. cpu = cpumask_first_and(data->domain, cpu_online_mask);
  399. apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector);
  400. raw_spin_unlock_irqrestore(&vector_lock, flags);
  401. return 1;
  402. }
  403. void apic_ack_edge(struct irq_data *data)
  404. {
  405. irq_complete_move(irqd_cfg(data));
  406. irq_move_irq(data);
  407. ack_APIC_irq();
  408. }
  409. static int apic_set_affinity(struct irq_data *irq_data,
  410. const struct cpumask *dest, bool force)
  411. {
  412. struct apic_chip_data *data = irq_data->chip_data;
  413. int err, irq = irq_data->irq;
  414. if (!config_enabled(CONFIG_SMP))
  415. return -EPERM;
  416. if (!cpumask_intersects(dest, cpu_online_mask))
  417. return -EINVAL;
  418. err = assign_irq_vector(irq, data, dest);
  419. if (err) {
  420. struct irq_data *top = irq_get_irq_data(irq);
  421. if (assign_irq_vector(irq, data,
  422. irq_data_get_affinity_mask(top)))
  423. pr_err("Failed to recover vector for irq %d\n", irq);
  424. return err;
  425. }
  426. return IRQ_SET_MASK_OK;
  427. }
  428. static struct irq_chip lapic_controller = {
  429. .irq_ack = apic_ack_edge,
  430. .irq_set_affinity = apic_set_affinity,
  431. .irq_retrigger = apic_retrigger_irq,
  432. };
  433. #ifdef CONFIG_SMP
  434. static void __send_cleanup_vector(struct apic_chip_data *data)
  435. {
  436. cpumask_var_t cleanup_mask;
  437. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  438. unsigned int i;
  439. for_each_cpu_and(i, data->old_domain, cpu_online_mask)
  440. apic->send_IPI_mask(cpumask_of(i),
  441. IRQ_MOVE_CLEANUP_VECTOR);
  442. } else {
  443. cpumask_and(cleanup_mask, data->old_domain, cpu_online_mask);
  444. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  445. free_cpumask_var(cleanup_mask);
  446. }
  447. data->move_in_progress = 0;
  448. }
  449. void send_cleanup_vector(struct irq_cfg *cfg)
  450. {
  451. struct apic_chip_data *data;
  452. data = container_of(cfg, struct apic_chip_data, cfg);
  453. if (data->move_in_progress)
  454. __send_cleanup_vector(data);
  455. }
  456. asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
  457. {
  458. unsigned vector, me;
  459. entering_ack_irq();
  460. /* Prevent vectors vanishing under us */
  461. raw_spin_lock(&vector_lock);
  462. me = smp_processor_id();
  463. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  464. struct apic_chip_data *data;
  465. struct irq_desc *desc;
  466. unsigned int irr;
  467. retry:
  468. desc = __this_cpu_read(vector_irq[vector]);
  469. if (IS_ERR_OR_NULL(desc))
  470. continue;
  471. if (!raw_spin_trylock(&desc->lock)) {
  472. raw_spin_unlock(&vector_lock);
  473. cpu_relax();
  474. raw_spin_lock(&vector_lock);
  475. goto retry;
  476. }
  477. data = apic_chip_data(irq_desc_get_irq_data(desc));
  478. if (!data)
  479. goto unlock;
  480. /*
  481. * Check if the irq migration is in progress. If so, we
  482. * haven't received the cleanup request yet for this irq.
  483. */
  484. if (data->move_in_progress)
  485. goto unlock;
  486. if (vector == data->cfg.vector &&
  487. cpumask_test_cpu(me, data->domain))
  488. goto unlock;
  489. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  490. /*
  491. * Check if the vector that needs to be cleanedup is
  492. * registered at the cpu's IRR. If so, then this is not
  493. * the best time to clean it up. Lets clean it up in the
  494. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  495. * to myself.
  496. */
  497. if (irr & (1 << (vector % 32))) {
  498. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  499. goto unlock;
  500. }
  501. __this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
  502. unlock:
  503. raw_spin_unlock(&desc->lock);
  504. }
  505. raw_spin_unlock(&vector_lock);
  506. exiting_irq();
  507. }
  508. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  509. {
  510. unsigned me;
  511. struct apic_chip_data *data;
  512. data = container_of(cfg, struct apic_chip_data, cfg);
  513. if (likely(!data->move_in_progress))
  514. return;
  515. me = smp_processor_id();
  516. if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain))
  517. __send_cleanup_vector(data);
  518. }
  519. void irq_complete_move(struct irq_cfg *cfg)
  520. {
  521. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  522. }
  523. void irq_force_complete_move(int irq)
  524. {
  525. struct irq_cfg *cfg = irq_cfg(irq);
  526. if (cfg)
  527. __irq_complete_move(cfg, cfg->vector);
  528. }
  529. #endif
  530. static void __init print_APIC_field(int base)
  531. {
  532. int i;
  533. printk(KERN_DEBUG);
  534. for (i = 0; i < 8; i++)
  535. pr_cont("%08x", apic_read(base + i*0x10));
  536. pr_cont("\n");
  537. }
  538. static void __init print_local_APIC(void *dummy)
  539. {
  540. unsigned int i, v, ver, maxlvt;
  541. u64 icr;
  542. pr_debug("printing local APIC contents on CPU#%d/%d:\n",
  543. smp_processor_id(), hard_smp_processor_id());
  544. v = apic_read(APIC_ID);
  545. pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
  546. v = apic_read(APIC_LVR);
  547. pr_info("... APIC VERSION: %08x\n", v);
  548. ver = GET_APIC_VERSION(v);
  549. maxlvt = lapic_get_maxlvt();
  550. v = apic_read(APIC_TASKPRI);
  551. pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  552. /* !82489DX */
  553. if (APIC_INTEGRATED(ver)) {
  554. if (!APIC_XAPIC(ver)) {
  555. v = apic_read(APIC_ARBPRI);
  556. pr_debug("... APIC ARBPRI: %08x (%02x)\n",
  557. v, v & APIC_ARBPRI_MASK);
  558. }
  559. v = apic_read(APIC_PROCPRI);
  560. pr_debug("... APIC PROCPRI: %08x\n", v);
  561. }
  562. /*
  563. * Remote read supported only in the 82489DX and local APIC for
  564. * Pentium processors.
  565. */
  566. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  567. v = apic_read(APIC_RRR);
  568. pr_debug("... APIC RRR: %08x\n", v);
  569. }
  570. v = apic_read(APIC_LDR);
  571. pr_debug("... APIC LDR: %08x\n", v);
  572. if (!x2apic_enabled()) {
  573. v = apic_read(APIC_DFR);
  574. pr_debug("... APIC DFR: %08x\n", v);
  575. }
  576. v = apic_read(APIC_SPIV);
  577. pr_debug("... APIC SPIV: %08x\n", v);
  578. pr_debug("... APIC ISR field:\n");
  579. print_APIC_field(APIC_ISR);
  580. pr_debug("... APIC TMR field:\n");
  581. print_APIC_field(APIC_TMR);
  582. pr_debug("... APIC IRR field:\n");
  583. print_APIC_field(APIC_IRR);
  584. /* !82489DX */
  585. if (APIC_INTEGRATED(ver)) {
  586. /* Due to the Pentium erratum 3AP. */
  587. if (maxlvt > 3)
  588. apic_write(APIC_ESR, 0);
  589. v = apic_read(APIC_ESR);
  590. pr_debug("... APIC ESR: %08x\n", v);
  591. }
  592. icr = apic_icr_read();
  593. pr_debug("... APIC ICR: %08x\n", (u32)icr);
  594. pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
  595. v = apic_read(APIC_LVTT);
  596. pr_debug("... APIC LVTT: %08x\n", v);
  597. if (maxlvt > 3) {
  598. /* PC is LVT#4. */
  599. v = apic_read(APIC_LVTPC);
  600. pr_debug("... APIC LVTPC: %08x\n", v);
  601. }
  602. v = apic_read(APIC_LVT0);
  603. pr_debug("... APIC LVT0: %08x\n", v);
  604. v = apic_read(APIC_LVT1);
  605. pr_debug("... APIC LVT1: %08x\n", v);
  606. if (maxlvt > 2) {
  607. /* ERR is LVT#3. */
  608. v = apic_read(APIC_LVTERR);
  609. pr_debug("... APIC LVTERR: %08x\n", v);
  610. }
  611. v = apic_read(APIC_TMICT);
  612. pr_debug("... APIC TMICT: %08x\n", v);
  613. v = apic_read(APIC_TMCCT);
  614. pr_debug("... APIC TMCCT: %08x\n", v);
  615. v = apic_read(APIC_TDCR);
  616. pr_debug("... APIC TDCR: %08x\n", v);
  617. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  618. v = apic_read(APIC_EFEAT);
  619. maxlvt = (v >> 16) & 0xff;
  620. pr_debug("... APIC EFEAT: %08x\n", v);
  621. v = apic_read(APIC_ECTRL);
  622. pr_debug("... APIC ECTRL: %08x\n", v);
  623. for (i = 0; i < maxlvt; i++) {
  624. v = apic_read(APIC_EILVTn(i));
  625. pr_debug("... APIC EILVT%d: %08x\n", i, v);
  626. }
  627. }
  628. pr_cont("\n");
  629. }
  630. static void __init print_local_APICs(int maxcpu)
  631. {
  632. int cpu;
  633. if (!maxcpu)
  634. return;
  635. preempt_disable();
  636. for_each_online_cpu(cpu) {
  637. if (cpu >= maxcpu)
  638. break;
  639. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  640. }
  641. preempt_enable();
  642. }
  643. static void __init print_PIC(void)
  644. {
  645. unsigned int v;
  646. unsigned long flags;
  647. if (!nr_legacy_irqs())
  648. return;
  649. pr_debug("\nprinting PIC contents\n");
  650. raw_spin_lock_irqsave(&i8259A_lock, flags);
  651. v = inb(0xa1) << 8 | inb(0x21);
  652. pr_debug("... PIC IMR: %04x\n", v);
  653. v = inb(0xa0) << 8 | inb(0x20);
  654. pr_debug("... PIC IRR: %04x\n", v);
  655. outb(0x0b, 0xa0);
  656. outb(0x0b, 0x20);
  657. v = inb(0xa0) << 8 | inb(0x20);
  658. outb(0x0a, 0xa0);
  659. outb(0x0a, 0x20);
  660. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  661. pr_debug("... PIC ISR: %04x\n", v);
  662. v = inb(0x4d1) << 8 | inb(0x4d0);
  663. pr_debug("... PIC ELCR: %04x\n", v);
  664. }
  665. static int show_lapic __initdata = 1;
  666. static __init int setup_show_lapic(char *arg)
  667. {
  668. int num = -1;
  669. if (strcmp(arg, "all") == 0) {
  670. show_lapic = CONFIG_NR_CPUS;
  671. } else {
  672. get_option(&arg, &num);
  673. if (num >= 0)
  674. show_lapic = num;
  675. }
  676. return 1;
  677. }
  678. __setup("show_lapic=", setup_show_lapic);
  679. static int __init print_ICs(void)
  680. {
  681. if (apic_verbosity == APIC_QUIET)
  682. return 0;
  683. print_PIC();
  684. /* don't print out if apic is not there */
  685. if (!cpu_has_apic && !apic_from_smp_config())
  686. return 0;
  687. print_local_APICs(show_lapic);
  688. print_IO_APICs();
  689. return 0;
  690. }
  691. late_initcall(print_ICs);