emulate.c 130 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstImmUByte (OpImmUByte << DstShift)
  84. #define DstDX (OpDX << DstShift)
  85. #define DstAccLo (OpAccLo << DstShift)
  86. #define DstMask (OpMask << DstShift)
  87. /* Source operand type. */
  88. #define SrcShift 6
  89. #define SrcNone (OpNone << SrcShift)
  90. #define SrcReg (OpReg << SrcShift)
  91. #define SrcMem (OpMem << SrcShift)
  92. #define SrcMem16 (OpMem16 << SrcShift)
  93. #define SrcMem32 (OpMem32 << SrcShift)
  94. #define SrcImm (OpImm << SrcShift)
  95. #define SrcImmByte (OpImmByte << SrcShift)
  96. #define SrcOne (OpOne << SrcShift)
  97. #define SrcImmUByte (OpImmUByte << SrcShift)
  98. #define SrcImmU (OpImmU << SrcShift)
  99. #define SrcSI (OpSI << SrcShift)
  100. #define SrcXLat (OpXLat << SrcShift)
  101. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  102. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  103. #define SrcAcc (OpAcc << SrcShift)
  104. #define SrcImmU16 (OpImmU16 << SrcShift)
  105. #define SrcImm64 (OpImm64 << SrcShift)
  106. #define SrcDX (OpDX << SrcShift)
  107. #define SrcMem8 (OpMem8 << SrcShift)
  108. #define SrcAccHi (OpAccHi << SrcShift)
  109. #define SrcMask (OpMask << SrcShift)
  110. #define BitOp (1<<11)
  111. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  112. #define String (1<<13) /* String instruction (rep capable) */
  113. #define Stack (1<<14) /* Stack instruction (push/pop) */
  114. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  115. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  116. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  117. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  118. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  119. #define Escape (5<<15) /* Escape to coprocessor instruction */
  120. #define Sse (1<<18) /* SSE Vector instruction */
  121. /* Generic ModRM decode. */
  122. #define ModRM (1<<19)
  123. /* Destination is only written; never read. */
  124. #define Mov (1<<20)
  125. /* Misc flags */
  126. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  127. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  128. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  129. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  130. #define Undefined (1<<25) /* No Such Instruction */
  131. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  132. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  133. #define No64 (1<<28)
  134. #define PageTable (1 << 29) /* instruction used to write page table */
  135. #define NotImpl (1 << 30) /* instruction is not implemented */
  136. /* Source 2 operand type */
  137. #define Src2Shift (31)
  138. #define Src2None (OpNone << Src2Shift)
  139. #define Src2Mem (OpMem << Src2Shift)
  140. #define Src2CL (OpCL << Src2Shift)
  141. #define Src2ImmByte (OpImmByte << Src2Shift)
  142. #define Src2One (OpOne << Src2Shift)
  143. #define Src2Imm (OpImm << Src2Shift)
  144. #define Src2ES (OpES << Src2Shift)
  145. #define Src2CS (OpCS << Src2Shift)
  146. #define Src2SS (OpSS << Src2Shift)
  147. #define Src2DS (OpDS << Src2Shift)
  148. #define Src2FS (OpFS << Src2Shift)
  149. #define Src2GS (OpGS << Src2Shift)
  150. #define Src2Mask (OpMask << Src2Shift)
  151. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  152. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  153. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  154. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  155. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  156. #define NoWrite ((u64)1 << 45) /* No writeback */
  157. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  158. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  159. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  160. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  161. #define NoBigReal ((u64)1 << 50) /* No big real mode */
  162. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  163. #define NearBranch ((u64)1 << 52) /* Near branches */
  164. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  165. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  166. #define X2(x...) x, x
  167. #define X3(x...) X2(x), x
  168. #define X4(x...) X2(x), X2(x)
  169. #define X5(x...) X4(x), x
  170. #define X6(x...) X4(x), X2(x)
  171. #define X7(x...) X4(x), X3(x)
  172. #define X8(x...) X4(x), X4(x)
  173. #define X16(x...) X8(x), X8(x)
  174. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  175. #define FASTOP_SIZE 8
  176. /*
  177. * fastop functions have a special calling convention:
  178. *
  179. * dst: rax (in/out)
  180. * src: rdx (in/out)
  181. * src2: rcx (in)
  182. * flags: rflags (in/out)
  183. * ex: rsi (in:fastop pointer, out:zero if exception)
  184. *
  185. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  186. * different operand sizes can be reached by calculation, rather than a jump
  187. * table (which would be bigger than the code).
  188. *
  189. * fastop functions are declared as taking a never-defined fastop parameter,
  190. * so they can't be called from C directly.
  191. */
  192. struct fastop;
  193. struct opcode {
  194. u64 flags : 56;
  195. u64 intercept : 8;
  196. union {
  197. int (*execute)(struct x86_emulate_ctxt *ctxt);
  198. const struct opcode *group;
  199. const struct group_dual *gdual;
  200. const struct gprefix *gprefix;
  201. const struct escape *esc;
  202. void (*fastop)(struct fastop *fake);
  203. } u;
  204. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  205. };
  206. struct group_dual {
  207. struct opcode mod012[8];
  208. struct opcode mod3[8];
  209. };
  210. struct gprefix {
  211. struct opcode pfx_no;
  212. struct opcode pfx_66;
  213. struct opcode pfx_f2;
  214. struct opcode pfx_f3;
  215. };
  216. struct escape {
  217. struct opcode op[8];
  218. struct opcode high[64];
  219. };
  220. /* EFLAGS bit definitions. */
  221. #define EFLG_ID (1<<21)
  222. #define EFLG_VIP (1<<20)
  223. #define EFLG_VIF (1<<19)
  224. #define EFLG_AC (1<<18)
  225. #define EFLG_VM (1<<17)
  226. #define EFLG_RF (1<<16)
  227. #define EFLG_IOPL (3<<12)
  228. #define EFLG_NT (1<<14)
  229. #define EFLG_OF (1<<11)
  230. #define EFLG_DF (1<<10)
  231. #define EFLG_IF (1<<9)
  232. #define EFLG_TF (1<<8)
  233. #define EFLG_SF (1<<7)
  234. #define EFLG_ZF (1<<6)
  235. #define EFLG_AF (1<<4)
  236. #define EFLG_PF (1<<2)
  237. #define EFLG_CF (1<<0)
  238. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  239. #define EFLG_RESERVED_ONE_MASK 2
  240. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  241. {
  242. if (!(ctxt->regs_valid & (1 << nr))) {
  243. ctxt->regs_valid |= 1 << nr;
  244. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  245. }
  246. return ctxt->_regs[nr];
  247. }
  248. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  249. {
  250. ctxt->regs_valid |= 1 << nr;
  251. ctxt->regs_dirty |= 1 << nr;
  252. return &ctxt->_regs[nr];
  253. }
  254. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  255. {
  256. reg_read(ctxt, nr);
  257. return reg_write(ctxt, nr);
  258. }
  259. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  260. {
  261. unsigned reg;
  262. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  263. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  264. }
  265. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  266. {
  267. ctxt->regs_dirty = 0;
  268. ctxt->regs_valid = 0;
  269. }
  270. /*
  271. * These EFLAGS bits are restored from saved value during emulation, and
  272. * any changes are written back to the saved value after emulation.
  273. */
  274. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  275. #ifdef CONFIG_X86_64
  276. #define ON64(x) x
  277. #else
  278. #define ON64(x)
  279. #endif
  280. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  281. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  282. #define FOP_RET "ret \n\t"
  283. #define FOP_START(op) \
  284. extern void em_##op(struct fastop *fake); \
  285. asm(".pushsection .text, \"ax\" \n\t" \
  286. ".global em_" #op " \n\t" \
  287. FOP_ALIGN \
  288. "em_" #op ": \n\t"
  289. #define FOP_END \
  290. ".popsection")
  291. #define FOPNOP() FOP_ALIGN FOP_RET
  292. #define FOP1E(op, dst) \
  293. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  294. #define FOP1EEX(op, dst) \
  295. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  296. #define FASTOP1(op) \
  297. FOP_START(op) \
  298. FOP1E(op##b, al) \
  299. FOP1E(op##w, ax) \
  300. FOP1E(op##l, eax) \
  301. ON64(FOP1E(op##q, rax)) \
  302. FOP_END
  303. /* 1-operand, using src2 (for MUL/DIV r/m) */
  304. #define FASTOP1SRC2(op, name) \
  305. FOP_START(name) \
  306. FOP1E(op, cl) \
  307. FOP1E(op, cx) \
  308. FOP1E(op, ecx) \
  309. ON64(FOP1E(op, rcx)) \
  310. FOP_END
  311. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  312. #define FASTOP1SRC2EX(op, name) \
  313. FOP_START(name) \
  314. FOP1EEX(op, cl) \
  315. FOP1EEX(op, cx) \
  316. FOP1EEX(op, ecx) \
  317. ON64(FOP1EEX(op, rcx)) \
  318. FOP_END
  319. #define FOP2E(op, dst, src) \
  320. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  321. #define FASTOP2(op) \
  322. FOP_START(op) \
  323. FOP2E(op##b, al, dl) \
  324. FOP2E(op##w, ax, dx) \
  325. FOP2E(op##l, eax, edx) \
  326. ON64(FOP2E(op##q, rax, rdx)) \
  327. FOP_END
  328. /* 2 operand, word only */
  329. #define FASTOP2W(op) \
  330. FOP_START(op) \
  331. FOPNOP() \
  332. FOP2E(op##w, ax, dx) \
  333. FOP2E(op##l, eax, edx) \
  334. ON64(FOP2E(op##q, rax, rdx)) \
  335. FOP_END
  336. /* 2 operand, src is CL */
  337. #define FASTOP2CL(op) \
  338. FOP_START(op) \
  339. FOP2E(op##b, al, cl) \
  340. FOP2E(op##w, ax, cl) \
  341. FOP2E(op##l, eax, cl) \
  342. ON64(FOP2E(op##q, rax, cl)) \
  343. FOP_END
  344. /* 2 operand, src and dest are reversed */
  345. #define FASTOP2R(op, name) \
  346. FOP_START(name) \
  347. FOP2E(op##b, dl, al) \
  348. FOP2E(op##w, dx, ax) \
  349. FOP2E(op##l, edx, eax) \
  350. ON64(FOP2E(op##q, rdx, rax)) \
  351. FOP_END
  352. #define FOP3E(op, dst, src, src2) \
  353. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  354. /* 3-operand, word-only, src2=cl */
  355. #define FASTOP3WCL(op) \
  356. FOP_START(op) \
  357. FOPNOP() \
  358. FOP3E(op##w, ax, dx, cl) \
  359. FOP3E(op##l, eax, edx, cl) \
  360. ON64(FOP3E(op##q, rax, rdx, cl)) \
  361. FOP_END
  362. /* Special case for SETcc - 1 instruction per cc */
  363. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  364. asm(".global kvm_fastop_exception \n"
  365. "kvm_fastop_exception: xor %esi, %esi; ret");
  366. FOP_START(setcc)
  367. FOP_SETCC(seto)
  368. FOP_SETCC(setno)
  369. FOP_SETCC(setc)
  370. FOP_SETCC(setnc)
  371. FOP_SETCC(setz)
  372. FOP_SETCC(setnz)
  373. FOP_SETCC(setbe)
  374. FOP_SETCC(setnbe)
  375. FOP_SETCC(sets)
  376. FOP_SETCC(setns)
  377. FOP_SETCC(setp)
  378. FOP_SETCC(setnp)
  379. FOP_SETCC(setl)
  380. FOP_SETCC(setnl)
  381. FOP_SETCC(setle)
  382. FOP_SETCC(setnle)
  383. FOP_END;
  384. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  385. FOP_END;
  386. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  387. enum x86_intercept intercept,
  388. enum x86_intercept_stage stage)
  389. {
  390. struct x86_instruction_info info = {
  391. .intercept = intercept,
  392. .rep_prefix = ctxt->rep_prefix,
  393. .modrm_mod = ctxt->modrm_mod,
  394. .modrm_reg = ctxt->modrm_reg,
  395. .modrm_rm = ctxt->modrm_rm,
  396. .src_val = ctxt->src.val64,
  397. .dst_val = ctxt->dst.val64,
  398. .src_bytes = ctxt->src.bytes,
  399. .dst_bytes = ctxt->dst.bytes,
  400. .ad_bytes = ctxt->ad_bytes,
  401. .next_rip = ctxt->eip,
  402. };
  403. return ctxt->ops->intercept(ctxt, &info, stage);
  404. }
  405. static void assign_masked(ulong *dest, ulong src, ulong mask)
  406. {
  407. *dest = (*dest & ~mask) | (src & mask);
  408. }
  409. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  410. {
  411. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  412. }
  413. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  414. {
  415. u16 sel;
  416. struct desc_struct ss;
  417. if (ctxt->mode == X86EMUL_MODE_PROT64)
  418. return ~0UL;
  419. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  420. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  421. }
  422. static int stack_size(struct x86_emulate_ctxt *ctxt)
  423. {
  424. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  425. }
  426. /* Access/update address held in a register, based on addressing mode. */
  427. static inline unsigned long
  428. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  429. {
  430. if (ctxt->ad_bytes == sizeof(unsigned long))
  431. return reg;
  432. else
  433. return reg & ad_mask(ctxt);
  434. }
  435. static inline unsigned long
  436. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  437. {
  438. return address_mask(ctxt, reg);
  439. }
  440. static void masked_increment(ulong *reg, ulong mask, int inc)
  441. {
  442. assign_masked(reg, *reg + inc, mask);
  443. }
  444. static inline void
  445. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  446. {
  447. ulong mask;
  448. if (ctxt->ad_bytes == sizeof(unsigned long))
  449. mask = ~0UL;
  450. else
  451. mask = ad_mask(ctxt);
  452. masked_increment(reg, mask, inc);
  453. }
  454. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  455. {
  456. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  457. }
  458. static u32 desc_limit_scaled(struct desc_struct *desc)
  459. {
  460. u32 limit = get_desc_limit(desc);
  461. return desc->g ? (limit << 12) | 0xfff : limit;
  462. }
  463. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  464. {
  465. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  466. return 0;
  467. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  468. }
  469. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  470. u32 error, bool valid)
  471. {
  472. WARN_ON(vec > 0x1f);
  473. ctxt->exception.vector = vec;
  474. ctxt->exception.error_code = error;
  475. ctxt->exception.error_code_valid = valid;
  476. return X86EMUL_PROPAGATE_FAULT;
  477. }
  478. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  479. {
  480. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  481. }
  482. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  483. {
  484. return emulate_exception(ctxt, GP_VECTOR, err, true);
  485. }
  486. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  487. {
  488. return emulate_exception(ctxt, SS_VECTOR, err, true);
  489. }
  490. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  491. {
  492. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  493. }
  494. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  495. {
  496. return emulate_exception(ctxt, TS_VECTOR, err, true);
  497. }
  498. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  499. {
  500. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  501. }
  502. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  503. {
  504. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  505. }
  506. static inline int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  507. int cs_l)
  508. {
  509. switch (ctxt->op_bytes) {
  510. case 2:
  511. ctxt->_eip = (u16)dst;
  512. break;
  513. case 4:
  514. ctxt->_eip = (u32)dst;
  515. break;
  516. #ifdef CONFIG_X86_64
  517. case 8:
  518. if ((cs_l && is_noncanonical_address(dst)) ||
  519. (!cs_l && (dst >> 32) != 0))
  520. return emulate_gp(ctxt, 0);
  521. ctxt->_eip = dst;
  522. break;
  523. #endif
  524. default:
  525. WARN(1, "unsupported eip assignment size\n");
  526. }
  527. return X86EMUL_CONTINUE;
  528. }
  529. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  530. {
  531. return assign_eip_far(ctxt, dst, ctxt->mode == X86EMUL_MODE_PROT64);
  532. }
  533. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  534. {
  535. return assign_eip_near(ctxt, ctxt->_eip + rel);
  536. }
  537. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  538. {
  539. u16 selector;
  540. struct desc_struct desc;
  541. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  542. return selector;
  543. }
  544. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  545. unsigned seg)
  546. {
  547. u16 dummy;
  548. u32 base3;
  549. struct desc_struct desc;
  550. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  551. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  552. }
  553. /*
  554. * x86 defines three classes of vector instructions: explicitly
  555. * aligned, explicitly unaligned, and the rest, which change behaviour
  556. * depending on whether they're AVX encoded or not.
  557. *
  558. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  559. * subject to the same check.
  560. */
  561. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  562. {
  563. if (likely(size < 16))
  564. return false;
  565. if (ctxt->d & Aligned)
  566. return true;
  567. else if (ctxt->d & Unaligned)
  568. return false;
  569. else if (ctxt->d & Avx)
  570. return false;
  571. else
  572. return true;
  573. }
  574. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  575. struct segmented_address addr,
  576. unsigned *max_size, unsigned size,
  577. bool write, bool fetch,
  578. ulong *linear)
  579. {
  580. struct desc_struct desc;
  581. bool usable;
  582. ulong la;
  583. u32 lim;
  584. u16 sel;
  585. la = seg_base(ctxt, addr.seg) + addr.ea;
  586. *max_size = 0;
  587. switch (ctxt->mode) {
  588. case X86EMUL_MODE_PROT64:
  589. if (is_noncanonical_address(la))
  590. return emulate_gp(ctxt, 0);
  591. *max_size = min_t(u64, ~0u, (1ull << 48) - la);
  592. if (size > *max_size)
  593. goto bad;
  594. break;
  595. default:
  596. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  597. addr.seg);
  598. if (!usable)
  599. goto bad;
  600. /* code segment in protected mode or read-only data segment */
  601. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  602. || !(desc.type & 2)) && write)
  603. goto bad;
  604. /* unreadable code segment */
  605. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  606. goto bad;
  607. lim = desc_limit_scaled(&desc);
  608. if ((desc.type & 8) || !(desc.type & 4)) {
  609. /* expand-up segment */
  610. if (addr.ea > lim)
  611. goto bad;
  612. *max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
  613. } else {
  614. /* expand-down segment */
  615. if (addr.ea <= lim)
  616. goto bad;
  617. lim = desc.d ? 0xffffffff : 0xffff;
  618. if (addr.ea > lim)
  619. goto bad;
  620. *max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
  621. }
  622. if (size > *max_size)
  623. goto bad;
  624. break;
  625. }
  626. if (ctxt->mode != X86EMUL_MODE_PROT64)
  627. la &= (u32)-1;
  628. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  629. return emulate_gp(ctxt, 0);
  630. *linear = la;
  631. return X86EMUL_CONTINUE;
  632. bad:
  633. if (addr.seg == VCPU_SREG_SS)
  634. return emulate_ss(ctxt, 0);
  635. else
  636. return emulate_gp(ctxt, 0);
  637. }
  638. static int linearize(struct x86_emulate_ctxt *ctxt,
  639. struct segmented_address addr,
  640. unsigned size, bool write,
  641. ulong *linear)
  642. {
  643. unsigned max_size;
  644. return __linearize(ctxt, addr, &max_size, size, write, false, linear);
  645. }
  646. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  647. struct segmented_address addr,
  648. void *data,
  649. unsigned size)
  650. {
  651. int rc;
  652. ulong linear;
  653. rc = linearize(ctxt, addr, size, false, &linear);
  654. if (rc != X86EMUL_CONTINUE)
  655. return rc;
  656. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  657. }
  658. /*
  659. * Prefetch the remaining bytes of the instruction without crossing page
  660. * boundary if they are not in fetch_cache yet.
  661. */
  662. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  663. {
  664. int rc;
  665. unsigned size, max_size;
  666. unsigned long linear;
  667. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  668. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  669. .ea = ctxt->eip + cur_size };
  670. /*
  671. * We do not know exactly how many bytes will be needed, and
  672. * __linearize is expensive, so fetch as much as possible. We
  673. * just have to avoid going beyond the 15 byte limit, the end
  674. * of the segment, or the end of the page.
  675. *
  676. * __linearize is called with size 0 so that it does not do any
  677. * boundary check itself. Instead, we use max_size to check
  678. * against op_size.
  679. */
  680. rc = __linearize(ctxt, addr, &max_size, 0, false, true, &linear);
  681. if (unlikely(rc != X86EMUL_CONTINUE))
  682. return rc;
  683. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  684. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  685. /*
  686. * One instruction can only straddle two pages,
  687. * and one has been loaded at the beginning of
  688. * x86_decode_insn. So, if not enough bytes
  689. * still, we must have hit the 15-byte boundary.
  690. */
  691. if (unlikely(size < op_size))
  692. return emulate_gp(ctxt, 0);
  693. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  694. size, &ctxt->exception);
  695. if (unlikely(rc != X86EMUL_CONTINUE))
  696. return rc;
  697. ctxt->fetch.end += size;
  698. return X86EMUL_CONTINUE;
  699. }
  700. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  701. unsigned size)
  702. {
  703. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  704. if (unlikely(done_size < size))
  705. return __do_insn_fetch_bytes(ctxt, size - done_size);
  706. else
  707. return X86EMUL_CONTINUE;
  708. }
  709. /* Fetch next part of the instruction being emulated. */
  710. #define insn_fetch(_type, _ctxt) \
  711. ({ _type _x; \
  712. \
  713. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  714. if (rc != X86EMUL_CONTINUE) \
  715. goto done; \
  716. ctxt->_eip += sizeof(_type); \
  717. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  718. ctxt->fetch.ptr += sizeof(_type); \
  719. _x; \
  720. })
  721. #define insn_fetch_arr(_arr, _size, _ctxt) \
  722. ({ \
  723. rc = do_insn_fetch_bytes(_ctxt, _size); \
  724. if (rc != X86EMUL_CONTINUE) \
  725. goto done; \
  726. ctxt->_eip += (_size); \
  727. memcpy(_arr, ctxt->fetch.ptr, _size); \
  728. ctxt->fetch.ptr += (_size); \
  729. })
  730. /*
  731. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  732. * pointer into the block that addresses the relevant register.
  733. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  734. */
  735. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  736. int byteop)
  737. {
  738. void *p;
  739. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  740. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  741. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  742. else
  743. p = reg_rmw(ctxt, modrm_reg);
  744. return p;
  745. }
  746. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  747. struct segmented_address addr,
  748. u16 *size, unsigned long *address, int op_bytes)
  749. {
  750. int rc;
  751. if (op_bytes == 2)
  752. op_bytes = 3;
  753. *address = 0;
  754. rc = segmented_read_std(ctxt, addr, size, 2);
  755. if (rc != X86EMUL_CONTINUE)
  756. return rc;
  757. addr.ea += 2;
  758. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  759. return rc;
  760. }
  761. FASTOP2(add);
  762. FASTOP2(or);
  763. FASTOP2(adc);
  764. FASTOP2(sbb);
  765. FASTOP2(and);
  766. FASTOP2(sub);
  767. FASTOP2(xor);
  768. FASTOP2(cmp);
  769. FASTOP2(test);
  770. FASTOP1SRC2(mul, mul_ex);
  771. FASTOP1SRC2(imul, imul_ex);
  772. FASTOP1SRC2EX(div, div_ex);
  773. FASTOP1SRC2EX(idiv, idiv_ex);
  774. FASTOP3WCL(shld);
  775. FASTOP3WCL(shrd);
  776. FASTOP2W(imul);
  777. FASTOP1(not);
  778. FASTOP1(neg);
  779. FASTOP1(inc);
  780. FASTOP1(dec);
  781. FASTOP2CL(rol);
  782. FASTOP2CL(ror);
  783. FASTOP2CL(rcl);
  784. FASTOP2CL(rcr);
  785. FASTOP2CL(shl);
  786. FASTOP2CL(shr);
  787. FASTOP2CL(sar);
  788. FASTOP2W(bsf);
  789. FASTOP2W(bsr);
  790. FASTOP2W(bt);
  791. FASTOP2W(bts);
  792. FASTOP2W(btr);
  793. FASTOP2W(btc);
  794. FASTOP2(xadd);
  795. FASTOP2R(cmp, cmp_r);
  796. static u8 test_cc(unsigned int condition, unsigned long flags)
  797. {
  798. u8 rc;
  799. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  800. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  801. asm("push %[flags]; popf; call *%[fastop]"
  802. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  803. return rc;
  804. }
  805. static void fetch_register_operand(struct operand *op)
  806. {
  807. switch (op->bytes) {
  808. case 1:
  809. op->val = *(u8 *)op->addr.reg;
  810. break;
  811. case 2:
  812. op->val = *(u16 *)op->addr.reg;
  813. break;
  814. case 4:
  815. op->val = *(u32 *)op->addr.reg;
  816. break;
  817. case 8:
  818. op->val = *(u64 *)op->addr.reg;
  819. break;
  820. }
  821. }
  822. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  823. {
  824. ctxt->ops->get_fpu(ctxt);
  825. switch (reg) {
  826. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  827. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  828. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  829. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  830. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  831. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  832. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  833. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  834. #ifdef CONFIG_X86_64
  835. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  836. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  837. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  838. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  839. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  840. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  841. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  842. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  843. #endif
  844. default: BUG();
  845. }
  846. ctxt->ops->put_fpu(ctxt);
  847. }
  848. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  849. int reg)
  850. {
  851. ctxt->ops->get_fpu(ctxt);
  852. switch (reg) {
  853. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  854. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  855. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  856. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  857. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  858. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  859. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  860. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  861. #ifdef CONFIG_X86_64
  862. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  863. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  864. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  865. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  866. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  867. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  868. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  869. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  870. #endif
  871. default: BUG();
  872. }
  873. ctxt->ops->put_fpu(ctxt);
  874. }
  875. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  876. {
  877. ctxt->ops->get_fpu(ctxt);
  878. switch (reg) {
  879. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  880. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  881. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  882. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  883. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  884. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  885. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  886. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  887. default: BUG();
  888. }
  889. ctxt->ops->put_fpu(ctxt);
  890. }
  891. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  892. {
  893. ctxt->ops->get_fpu(ctxt);
  894. switch (reg) {
  895. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  896. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  897. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  898. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  899. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  900. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  901. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  902. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  903. default: BUG();
  904. }
  905. ctxt->ops->put_fpu(ctxt);
  906. }
  907. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  908. {
  909. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  910. return emulate_nm(ctxt);
  911. ctxt->ops->get_fpu(ctxt);
  912. asm volatile("fninit");
  913. ctxt->ops->put_fpu(ctxt);
  914. return X86EMUL_CONTINUE;
  915. }
  916. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  917. {
  918. u16 fcw;
  919. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  920. return emulate_nm(ctxt);
  921. ctxt->ops->get_fpu(ctxt);
  922. asm volatile("fnstcw %0": "+m"(fcw));
  923. ctxt->ops->put_fpu(ctxt);
  924. /* force 2 byte destination */
  925. ctxt->dst.bytes = 2;
  926. ctxt->dst.val = fcw;
  927. return X86EMUL_CONTINUE;
  928. }
  929. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  930. {
  931. u16 fsw;
  932. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  933. return emulate_nm(ctxt);
  934. ctxt->ops->get_fpu(ctxt);
  935. asm volatile("fnstsw %0": "+m"(fsw));
  936. ctxt->ops->put_fpu(ctxt);
  937. /* force 2 byte destination */
  938. ctxt->dst.bytes = 2;
  939. ctxt->dst.val = fsw;
  940. return X86EMUL_CONTINUE;
  941. }
  942. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  943. struct operand *op)
  944. {
  945. unsigned reg = ctxt->modrm_reg;
  946. if (!(ctxt->d & ModRM))
  947. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  948. if (ctxt->d & Sse) {
  949. op->type = OP_XMM;
  950. op->bytes = 16;
  951. op->addr.xmm = reg;
  952. read_sse_reg(ctxt, &op->vec_val, reg);
  953. return;
  954. }
  955. if (ctxt->d & Mmx) {
  956. reg &= 7;
  957. op->type = OP_MM;
  958. op->bytes = 8;
  959. op->addr.mm = reg;
  960. return;
  961. }
  962. op->type = OP_REG;
  963. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  964. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  965. fetch_register_operand(op);
  966. op->orig_val = op->val;
  967. }
  968. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  969. {
  970. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  971. ctxt->modrm_seg = VCPU_SREG_SS;
  972. }
  973. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  974. struct operand *op)
  975. {
  976. u8 sib;
  977. int index_reg, base_reg, scale;
  978. int rc = X86EMUL_CONTINUE;
  979. ulong modrm_ea = 0;
  980. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  981. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  982. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  983. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  984. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  985. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  986. ctxt->modrm_seg = VCPU_SREG_DS;
  987. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  988. op->type = OP_REG;
  989. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  990. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  991. ctxt->d & ByteOp);
  992. if (ctxt->d & Sse) {
  993. op->type = OP_XMM;
  994. op->bytes = 16;
  995. op->addr.xmm = ctxt->modrm_rm;
  996. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  997. return rc;
  998. }
  999. if (ctxt->d & Mmx) {
  1000. op->type = OP_MM;
  1001. op->bytes = 8;
  1002. op->addr.mm = ctxt->modrm_rm & 7;
  1003. return rc;
  1004. }
  1005. fetch_register_operand(op);
  1006. return rc;
  1007. }
  1008. op->type = OP_MEM;
  1009. if (ctxt->ad_bytes == 2) {
  1010. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1011. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1012. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1013. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1014. /* 16-bit ModR/M decode. */
  1015. switch (ctxt->modrm_mod) {
  1016. case 0:
  1017. if (ctxt->modrm_rm == 6)
  1018. modrm_ea += insn_fetch(u16, ctxt);
  1019. break;
  1020. case 1:
  1021. modrm_ea += insn_fetch(s8, ctxt);
  1022. break;
  1023. case 2:
  1024. modrm_ea += insn_fetch(u16, ctxt);
  1025. break;
  1026. }
  1027. switch (ctxt->modrm_rm) {
  1028. case 0:
  1029. modrm_ea += bx + si;
  1030. break;
  1031. case 1:
  1032. modrm_ea += bx + di;
  1033. break;
  1034. case 2:
  1035. modrm_ea += bp + si;
  1036. break;
  1037. case 3:
  1038. modrm_ea += bp + di;
  1039. break;
  1040. case 4:
  1041. modrm_ea += si;
  1042. break;
  1043. case 5:
  1044. modrm_ea += di;
  1045. break;
  1046. case 6:
  1047. if (ctxt->modrm_mod != 0)
  1048. modrm_ea += bp;
  1049. break;
  1050. case 7:
  1051. modrm_ea += bx;
  1052. break;
  1053. }
  1054. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1055. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1056. ctxt->modrm_seg = VCPU_SREG_SS;
  1057. modrm_ea = (u16)modrm_ea;
  1058. } else {
  1059. /* 32/64-bit ModR/M decode. */
  1060. if ((ctxt->modrm_rm & 7) == 4) {
  1061. sib = insn_fetch(u8, ctxt);
  1062. index_reg |= (sib >> 3) & 7;
  1063. base_reg |= sib & 7;
  1064. scale = sib >> 6;
  1065. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1066. modrm_ea += insn_fetch(s32, ctxt);
  1067. else {
  1068. modrm_ea += reg_read(ctxt, base_reg);
  1069. adjust_modrm_seg(ctxt, base_reg);
  1070. }
  1071. if (index_reg != 4)
  1072. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1073. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1074. modrm_ea += insn_fetch(s32, ctxt);
  1075. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1076. ctxt->rip_relative = 1;
  1077. } else {
  1078. base_reg = ctxt->modrm_rm;
  1079. modrm_ea += reg_read(ctxt, base_reg);
  1080. adjust_modrm_seg(ctxt, base_reg);
  1081. }
  1082. switch (ctxt->modrm_mod) {
  1083. case 1:
  1084. modrm_ea += insn_fetch(s8, ctxt);
  1085. break;
  1086. case 2:
  1087. modrm_ea += insn_fetch(s32, ctxt);
  1088. break;
  1089. }
  1090. }
  1091. op->addr.mem.ea = modrm_ea;
  1092. if (ctxt->ad_bytes != 8)
  1093. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1094. done:
  1095. return rc;
  1096. }
  1097. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1098. struct operand *op)
  1099. {
  1100. int rc = X86EMUL_CONTINUE;
  1101. op->type = OP_MEM;
  1102. switch (ctxt->ad_bytes) {
  1103. case 2:
  1104. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1105. break;
  1106. case 4:
  1107. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1108. break;
  1109. case 8:
  1110. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1111. break;
  1112. }
  1113. done:
  1114. return rc;
  1115. }
  1116. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1117. {
  1118. long sv = 0, mask;
  1119. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1120. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1121. if (ctxt->src.bytes == 2)
  1122. sv = (s16)ctxt->src.val & (s16)mask;
  1123. else if (ctxt->src.bytes == 4)
  1124. sv = (s32)ctxt->src.val & (s32)mask;
  1125. else
  1126. sv = (s64)ctxt->src.val & (s64)mask;
  1127. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1128. ctxt->dst.addr.mem.ea + (sv >> 3));
  1129. }
  1130. /* only subword offset */
  1131. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1132. }
  1133. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1134. unsigned long addr, void *dest, unsigned size)
  1135. {
  1136. int rc;
  1137. struct read_cache *mc = &ctxt->mem_read;
  1138. if (mc->pos < mc->end)
  1139. goto read_cached;
  1140. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1141. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1142. &ctxt->exception);
  1143. if (rc != X86EMUL_CONTINUE)
  1144. return rc;
  1145. mc->end += size;
  1146. read_cached:
  1147. memcpy(dest, mc->data + mc->pos, size);
  1148. mc->pos += size;
  1149. return X86EMUL_CONTINUE;
  1150. }
  1151. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1152. struct segmented_address addr,
  1153. void *data,
  1154. unsigned size)
  1155. {
  1156. int rc;
  1157. ulong linear;
  1158. rc = linearize(ctxt, addr, size, false, &linear);
  1159. if (rc != X86EMUL_CONTINUE)
  1160. return rc;
  1161. return read_emulated(ctxt, linear, data, size);
  1162. }
  1163. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1164. struct segmented_address addr,
  1165. const void *data,
  1166. unsigned size)
  1167. {
  1168. int rc;
  1169. ulong linear;
  1170. rc = linearize(ctxt, addr, size, true, &linear);
  1171. if (rc != X86EMUL_CONTINUE)
  1172. return rc;
  1173. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1174. &ctxt->exception);
  1175. }
  1176. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1177. struct segmented_address addr,
  1178. const void *orig_data, const void *data,
  1179. unsigned size)
  1180. {
  1181. int rc;
  1182. ulong linear;
  1183. rc = linearize(ctxt, addr, size, true, &linear);
  1184. if (rc != X86EMUL_CONTINUE)
  1185. return rc;
  1186. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1187. size, &ctxt->exception);
  1188. }
  1189. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1190. unsigned int size, unsigned short port,
  1191. void *dest)
  1192. {
  1193. struct read_cache *rc = &ctxt->io_read;
  1194. if (rc->pos == rc->end) { /* refill pio read ahead */
  1195. unsigned int in_page, n;
  1196. unsigned int count = ctxt->rep_prefix ?
  1197. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1198. in_page = (ctxt->eflags & EFLG_DF) ?
  1199. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1200. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1201. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1202. if (n == 0)
  1203. n = 1;
  1204. rc->pos = rc->end = 0;
  1205. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1206. return 0;
  1207. rc->end = n * size;
  1208. }
  1209. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1210. !(ctxt->eflags & EFLG_DF)) {
  1211. ctxt->dst.data = rc->data + rc->pos;
  1212. ctxt->dst.type = OP_MEM_STR;
  1213. ctxt->dst.count = (rc->end - rc->pos) / size;
  1214. rc->pos = rc->end;
  1215. } else {
  1216. memcpy(dest, rc->data + rc->pos, size);
  1217. rc->pos += size;
  1218. }
  1219. return 1;
  1220. }
  1221. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1222. u16 index, struct desc_struct *desc)
  1223. {
  1224. struct desc_ptr dt;
  1225. ulong addr;
  1226. ctxt->ops->get_idt(ctxt, &dt);
  1227. if (dt.size < index * 8 + 7)
  1228. return emulate_gp(ctxt, index << 3 | 0x2);
  1229. addr = dt.address + index * 8;
  1230. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1231. &ctxt->exception);
  1232. }
  1233. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1234. u16 selector, struct desc_ptr *dt)
  1235. {
  1236. const struct x86_emulate_ops *ops = ctxt->ops;
  1237. u32 base3 = 0;
  1238. if (selector & 1 << 2) {
  1239. struct desc_struct desc;
  1240. u16 sel;
  1241. memset (dt, 0, sizeof *dt);
  1242. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1243. VCPU_SREG_LDTR))
  1244. return;
  1245. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1246. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1247. } else
  1248. ops->get_gdt(ctxt, dt);
  1249. }
  1250. /* allowed just for 8 bytes segments */
  1251. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1252. u16 selector, struct desc_struct *desc,
  1253. ulong *desc_addr_p)
  1254. {
  1255. struct desc_ptr dt;
  1256. u16 index = selector >> 3;
  1257. ulong addr;
  1258. get_descriptor_table_ptr(ctxt, selector, &dt);
  1259. if (dt.size < index * 8 + 7)
  1260. return emulate_gp(ctxt, selector & 0xfffc);
  1261. *desc_addr_p = addr = dt.address + index * 8;
  1262. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1263. &ctxt->exception);
  1264. }
  1265. /* allowed just for 8 bytes segments */
  1266. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1267. u16 selector, struct desc_struct *desc)
  1268. {
  1269. struct desc_ptr dt;
  1270. u16 index = selector >> 3;
  1271. ulong addr;
  1272. get_descriptor_table_ptr(ctxt, selector, &dt);
  1273. if (dt.size < index * 8 + 7)
  1274. return emulate_gp(ctxt, selector & 0xfffc);
  1275. addr = dt.address + index * 8;
  1276. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1277. &ctxt->exception);
  1278. }
  1279. /* Does not support long mode */
  1280. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1281. u16 selector, int seg, u8 cpl,
  1282. bool in_task_switch,
  1283. struct desc_struct *desc)
  1284. {
  1285. struct desc_struct seg_desc, old_desc;
  1286. u8 dpl, rpl;
  1287. unsigned err_vec = GP_VECTOR;
  1288. u32 err_code = 0;
  1289. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1290. ulong desc_addr;
  1291. int ret;
  1292. u16 dummy;
  1293. u32 base3 = 0;
  1294. memset(&seg_desc, 0, sizeof seg_desc);
  1295. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1296. /* set real mode segment descriptor (keep limit etc. for
  1297. * unreal mode) */
  1298. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1299. set_desc_base(&seg_desc, selector << 4);
  1300. goto load;
  1301. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1302. /* VM86 needs a clean new segment descriptor */
  1303. set_desc_base(&seg_desc, selector << 4);
  1304. set_desc_limit(&seg_desc, 0xffff);
  1305. seg_desc.type = 3;
  1306. seg_desc.p = 1;
  1307. seg_desc.s = 1;
  1308. seg_desc.dpl = 3;
  1309. goto load;
  1310. }
  1311. rpl = selector & 3;
  1312. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1313. if ((seg == VCPU_SREG_CS
  1314. || (seg == VCPU_SREG_SS
  1315. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1316. || seg == VCPU_SREG_TR)
  1317. && null_selector)
  1318. goto exception;
  1319. /* TR should be in GDT only */
  1320. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1321. goto exception;
  1322. if (null_selector) /* for NULL selector skip all following checks */
  1323. goto load;
  1324. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1325. if (ret != X86EMUL_CONTINUE)
  1326. return ret;
  1327. err_code = selector & 0xfffc;
  1328. err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
  1329. /* can't load system descriptor into segment selector */
  1330. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1331. goto exception;
  1332. if (!seg_desc.p) {
  1333. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1334. goto exception;
  1335. }
  1336. dpl = seg_desc.dpl;
  1337. switch (seg) {
  1338. case VCPU_SREG_SS:
  1339. /*
  1340. * segment is not a writable data segment or segment
  1341. * selector's RPL != CPL or segment selector's RPL != CPL
  1342. */
  1343. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1344. goto exception;
  1345. break;
  1346. case VCPU_SREG_CS:
  1347. if (!(seg_desc.type & 8))
  1348. goto exception;
  1349. if (seg_desc.type & 4) {
  1350. /* conforming */
  1351. if (dpl > cpl)
  1352. goto exception;
  1353. } else {
  1354. /* nonconforming */
  1355. if (rpl > cpl || dpl != cpl)
  1356. goto exception;
  1357. }
  1358. /* in long-mode d/b must be clear if l is set */
  1359. if (seg_desc.d && seg_desc.l) {
  1360. u64 efer = 0;
  1361. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1362. if (efer & EFER_LMA)
  1363. goto exception;
  1364. }
  1365. /* CS(RPL) <- CPL */
  1366. selector = (selector & 0xfffc) | cpl;
  1367. break;
  1368. case VCPU_SREG_TR:
  1369. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1370. goto exception;
  1371. old_desc = seg_desc;
  1372. seg_desc.type |= 2; /* busy */
  1373. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1374. sizeof(seg_desc), &ctxt->exception);
  1375. if (ret != X86EMUL_CONTINUE)
  1376. return ret;
  1377. break;
  1378. case VCPU_SREG_LDTR:
  1379. if (seg_desc.s || seg_desc.type != 2)
  1380. goto exception;
  1381. break;
  1382. default: /* DS, ES, FS, or GS */
  1383. /*
  1384. * segment is not a data or readable code segment or
  1385. * ((segment is a data or nonconforming code segment)
  1386. * and (both RPL and CPL > DPL))
  1387. */
  1388. if ((seg_desc.type & 0xa) == 0x8 ||
  1389. (((seg_desc.type & 0xc) != 0xc) &&
  1390. (rpl > dpl && cpl > dpl)))
  1391. goto exception;
  1392. break;
  1393. }
  1394. if (seg_desc.s) {
  1395. /* mark segment as accessed */
  1396. seg_desc.type |= 1;
  1397. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1398. if (ret != X86EMUL_CONTINUE)
  1399. return ret;
  1400. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1401. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1402. sizeof(base3), &ctxt->exception);
  1403. if (ret != X86EMUL_CONTINUE)
  1404. return ret;
  1405. if (is_noncanonical_address(get_desc_base(&seg_desc) |
  1406. ((u64)base3 << 32)))
  1407. return emulate_gp(ctxt, 0);
  1408. }
  1409. load:
  1410. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1411. if (desc)
  1412. *desc = seg_desc;
  1413. return X86EMUL_CONTINUE;
  1414. exception:
  1415. return emulate_exception(ctxt, err_vec, err_code, true);
  1416. }
  1417. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1418. u16 selector, int seg)
  1419. {
  1420. u8 cpl = ctxt->ops->cpl(ctxt);
  1421. return __load_segment_descriptor(ctxt, selector, seg, cpl, false, NULL);
  1422. }
  1423. static void write_register_operand(struct operand *op)
  1424. {
  1425. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1426. switch (op->bytes) {
  1427. case 1:
  1428. *(u8 *)op->addr.reg = (u8)op->val;
  1429. break;
  1430. case 2:
  1431. *(u16 *)op->addr.reg = (u16)op->val;
  1432. break;
  1433. case 4:
  1434. *op->addr.reg = (u32)op->val;
  1435. break; /* 64b: zero-extend */
  1436. case 8:
  1437. *op->addr.reg = op->val;
  1438. break;
  1439. }
  1440. }
  1441. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1442. {
  1443. switch (op->type) {
  1444. case OP_REG:
  1445. write_register_operand(op);
  1446. break;
  1447. case OP_MEM:
  1448. if (ctxt->lock_prefix)
  1449. return segmented_cmpxchg(ctxt,
  1450. op->addr.mem,
  1451. &op->orig_val,
  1452. &op->val,
  1453. op->bytes);
  1454. else
  1455. return segmented_write(ctxt,
  1456. op->addr.mem,
  1457. &op->val,
  1458. op->bytes);
  1459. break;
  1460. case OP_MEM_STR:
  1461. return segmented_write(ctxt,
  1462. op->addr.mem,
  1463. op->data,
  1464. op->bytes * op->count);
  1465. break;
  1466. case OP_XMM:
  1467. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1468. break;
  1469. case OP_MM:
  1470. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1471. break;
  1472. case OP_NONE:
  1473. /* no writeback */
  1474. break;
  1475. default:
  1476. break;
  1477. }
  1478. return X86EMUL_CONTINUE;
  1479. }
  1480. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1481. {
  1482. struct segmented_address addr;
  1483. rsp_increment(ctxt, -bytes);
  1484. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1485. addr.seg = VCPU_SREG_SS;
  1486. return segmented_write(ctxt, addr, data, bytes);
  1487. }
  1488. static int em_push(struct x86_emulate_ctxt *ctxt)
  1489. {
  1490. /* Disable writeback. */
  1491. ctxt->dst.type = OP_NONE;
  1492. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1493. }
  1494. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1495. void *dest, int len)
  1496. {
  1497. int rc;
  1498. struct segmented_address addr;
  1499. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1500. addr.seg = VCPU_SREG_SS;
  1501. rc = segmented_read(ctxt, addr, dest, len);
  1502. if (rc != X86EMUL_CONTINUE)
  1503. return rc;
  1504. rsp_increment(ctxt, len);
  1505. return rc;
  1506. }
  1507. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1508. {
  1509. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1510. }
  1511. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1512. void *dest, int len)
  1513. {
  1514. int rc;
  1515. unsigned long val, change_mask;
  1516. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1517. int cpl = ctxt->ops->cpl(ctxt);
  1518. rc = emulate_pop(ctxt, &val, len);
  1519. if (rc != X86EMUL_CONTINUE)
  1520. return rc;
  1521. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1522. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
  1523. switch(ctxt->mode) {
  1524. case X86EMUL_MODE_PROT64:
  1525. case X86EMUL_MODE_PROT32:
  1526. case X86EMUL_MODE_PROT16:
  1527. if (cpl == 0)
  1528. change_mask |= EFLG_IOPL;
  1529. if (cpl <= iopl)
  1530. change_mask |= EFLG_IF;
  1531. break;
  1532. case X86EMUL_MODE_VM86:
  1533. if (iopl < 3)
  1534. return emulate_gp(ctxt, 0);
  1535. change_mask |= EFLG_IF;
  1536. break;
  1537. default: /* real mode */
  1538. change_mask |= (EFLG_IOPL | EFLG_IF);
  1539. break;
  1540. }
  1541. *(unsigned long *)dest =
  1542. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1543. return rc;
  1544. }
  1545. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1546. {
  1547. ctxt->dst.type = OP_REG;
  1548. ctxt->dst.addr.reg = &ctxt->eflags;
  1549. ctxt->dst.bytes = ctxt->op_bytes;
  1550. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1551. }
  1552. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1553. {
  1554. int rc;
  1555. unsigned frame_size = ctxt->src.val;
  1556. unsigned nesting_level = ctxt->src2.val & 31;
  1557. ulong rbp;
  1558. if (nesting_level)
  1559. return X86EMUL_UNHANDLEABLE;
  1560. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1561. rc = push(ctxt, &rbp, stack_size(ctxt));
  1562. if (rc != X86EMUL_CONTINUE)
  1563. return rc;
  1564. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1565. stack_mask(ctxt));
  1566. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1567. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1568. stack_mask(ctxt));
  1569. return X86EMUL_CONTINUE;
  1570. }
  1571. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1572. {
  1573. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1574. stack_mask(ctxt));
  1575. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1576. }
  1577. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1578. {
  1579. int seg = ctxt->src2.val;
  1580. ctxt->src.val = get_segment_selector(ctxt, seg);
  1581. if (ctxt->op_bytes == 4) {
  1582. rsp_increment(ctxt, -2);
  1583. ctxt->op_bytes = 2;
  1584. }
  1585. return em_push(ctxt);
  1586. }
  1587. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1588. {
  1589. int seg = ctxt->src2.val;
  1590. unsigned long selector;
  1591. int rc;
  1592. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1593. if (rc != X86EMUL_CONTINUE)
  1594. return rc;
  1595. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1596. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1597. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1598. return rc;
  1599. }
  1600. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1601. {
  1602. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1603. int rc = X86EMUL_CONTINUE;
  1604. int reg = VCPU_REGS_RAX;
  1605. while (reg <= VCPU_REGS_RDI) {
  1606. (reg == VCPU_REGS_RSP) ?
  1607. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1608. rc = em_push(ctxt);
  1609. if (rc != X86EMUL_CONTINUE)
  1610. return rc;
  1611. ++reg;
  1612. }
  1613. return rc;
  1614. }
  1615. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1616. {
  1617. ctxt->src.val = (unsigned long)ctxt->eflags;
  1618. return em_push(ctxt);
  1619. }
  1620. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1621. {
  1622. int rc = X86EMUL_CONTINUE;
  1623. int reg = VCPU_REGS_RDI;
  1624. while (reg >= VCPU_REGS_RAX) {
  1625. if (reg == VCPU_REGS_RSP) {
  1626. rsp_increment(ctxt, ctxt->op_bytes);
  1627. --reg;
  1628. }
  1629. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1630. if (rc != X86EMUL_CONTINUE)
  1631. break;
  1632. --reg;
  1633. }
  1634. return rc;
  1635. }
  1636. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1637. {
  1638. const struct x86_emulate_ops *ops = ctxt->ops;
  1639. int rc;
  1640. struct desc_ptr dt;
  1641. gva_t cs_addr;
  1642. gva_t eip_addr;
  1643. u16 cs, eip;
  1644. /* TODO: Add limit checks */
  1645. ctxt->src.val = ctxt->eflags;
  1646. rc = em_push(ctxt);
  1647. if (rc != X86EMUL_CONTINUE)
  1648. return rc;
  1649. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1650. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1651. rc = em_push(ctxt);
  1652. if (rc != X86EMUL_CONTINUE)
  1653. return rc;
  1654. ctxt->src.val = ctxt->_eip;
  1655. rc = em_push(ctxt);
  1656. if (rc != X86EMUL_CONTINUE)
  1657. return rc;
  1658. ops->get_idt(ctxt, &dt);
  1659. eip_addr = dt.address + (irq << 2);
  1660. cs_addr = dt.address + (irq << 2) + 2;
  1661. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1662. if (rc != X86EMUL_CONTINUE)
  1663. return rc;
  1664. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1665. if (rc != X86EMUL_CONTINUE)
  1666. return rc;
  1667. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1668. if (rc != X86EMUL_CONTINUE)
  1669. return rc;
  1670. ctxt->_eip = eip;
  1671. return rc;
  1672. }
  1673. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1674. {
  1675. int rc;
  1676. invalidate_registers(ctxt);
  1677. rc = __emulate_int_real(ctxt, irq);
  1678. if (rc == X86EMUL_CONTINUE)
  1679. writeback_registers(ctxt);
  1680. return rc;
  1681. }
  1682. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1683. {
  1684. switch(ctxt->mode) {
  1685. case X86EMUL_MODE_REAL:
  1686. return __emulate_int_real(ctxt, irq);
  1687. case X86EMUL_MODE_VM86:
  1688. case X86EMUL_MODE_PROT16:
  1689. case X86EMUL_MODE_PROT32:
  1690. case X86EMUL_MODE_PROT64:
  1691. default:
  1692. /* Protected mode interrupts unimplemented yet */
  1693. return X86EMUL_UNHANDLEABLE;
  1694. }
  1695. }
  1696. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1697. {
  1698. int rc = X86EMUL_CONTINUE;
  1699. unsigned long temp_eip = 0;
  1700. unsigned long temp_eflags = 0;
  1701. unsigned long cs = 0;
  1702. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1703. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1704. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1705. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1706. /* TODO: Add stack limit check */
  1707. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1708. if (rc != X86EMUL_CONTINUE)
  1709. return rc;
  1710. if (temp_eip & ~0xffff)
  1711. return emulate_gp(ctxt, 0);
  1712. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1713. if (rc != X86EMUL_CONTINUE)
  1714. return rc;
  1715. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1716. if (rc != X86EMUL_CONTINUE)
  1717. return rc;
  1718. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1719. if (rc != X86EMUL_CONTINUE)
  1720. return rc;
  1721. ctxt->_eip = temp_eip;
  1722. if (ctxt->op_bytes == 4)
  1723. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1724. else if (ctxt->op_bytes == 2) {
  1725. ctxt->eflags &= ~0xffff;
  1726. ctxt->eflags |= temp_eflags;
  1727. }
  1728. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1729. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1730. return rc;
  1731. }
  1732. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1733. {
  1734. switch(ctxt->mode) {
  1735. case X86EMUL_MODE_REAL:
  1736. return emulate_iret_real(ctxt);
  1737. case X86EMUL_MODE_VM86:
  1738. case X86EMUL_MODE_PROT16:
  1739. case X86EMUL_MODE_PROT32:
  1740. case X86EMUL_MODE_PROT64:
  1741. default:
  1742. /* iret from protected mode unimplemented yet */
  1743. return X86EMUL_UNHANDLEABLE;
  1744. }
  1745. }
  1746. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1747. {
  1748. int rc;
  1749. unsigned short sel, old_sel;
  1750. struct desc_struct old_desc, new_desc;
  1751. const struct x86_emulate_ops *ops = ctxt->ops;
  1752. u8 cpl = ctxt->ops->cpl(ctxt);
  1753. /* Assignment of RIP may only fail in 64-bit mode */
  1754. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1755. ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
  1756. VCPU_SREG_CS);
  1757. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1758. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
  1759. &new_desc);
  1760. if (rc != X86EMUL_CONTINUE)
  1761. return rc;
  1762. rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
  1763. if (rc != X86EMUL_CONTINUE) {
  1764. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1765. /* assigning eip failed; restore the old cs */
  1766. ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
  1767. return rc;
  1768. }
  1769. return rc;
  1770. }
  1771. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1772. {
  1773. return assign_eip_near(ctxt, ctxt->src.val);
  1774. }
  1775. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1776. {
  1777. int rc;
  1778. long int old_eip;
  1779. old_eip = ctxt->_eip;
  1780. rc = assign_eip_near(ctxt, ctxt->src.val);
  1781. if (rc != X86EMUL_CONTINUE)
  1782. return rc;
  1783. ctxt->src.val = old_eip;
  1784. rc = em_push(ctxt);
  1785. return rc;
  1786. }
  1787. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1788. {
  1789. u64 old = ctxt->dst.orig_val64;
  1790. if (ctxt->dst.bytes == 16)
  1791. return X86EMUL_UNHANDLEABLE;
  1792. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1793. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1794. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1795. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1796. ctxt->eflags &= ~EFLG_ZF;
  1797. } else {
  1798. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1799. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1800. ctxt->eflags |= EFLG_ZF;
  1801. }
  1802. return X86EMUL_CONTINUE;
  1803. }
  1804. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1805. {
  1806. int rc;
  1807. unsigned long eip;
  1808. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1809. if (rc != X86EMUL_CONTINUE)
  1810. return rc;
  1811. return assign_eip_near(ctxt, eip);
  1812. }
  1813. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1814. {
  1815. int rc;
  1816. unsigned long eip, cs;
  1817. u16 old_cs;
  1818. int cpl = ctxt->ops->cpl(ctxt);
  1819. struct desc_struct old_desc, new_desc;
  1820. const struct x86_emulate_ops *ops = ctxt->ops;
  1821. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1822. ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
  1823. VCPU_SREG_CS);
  1824. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1825. if (rc != X86EMUL_CONTINUE)
  1826. return rc;
  1827. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1828. if (rc != X86EMUL_CONTINUE)
  1829. return rc;
  1830. /* Outer-privilege level return is not implemented */
  1831. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1832. return X86EMUL_UNHANDLEABLE;
  1833. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, 0, false,
  1834. &new_desc);
  1835. if (rc != X86EMUL_CONTINUE)
  1836. return rc;
  1837. rc = assign_eip_far(ctxt, eip, new_desc.l);
  1838. if (rc != X86EMUL_CONTINUE) {
  1839. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1840. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  1841. }
  1842. return rc;
  1843. }
  1844. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1845. {
  1846. int rc;
  1847. rc = em_ret_far(ctxt);
  1848. if (rc != X86EMUL_CONTINUE)
  1849. return rc;
  1850. rsp_increment(ctxt, ctxt->src.val);
  1851. return X86EMUL_CONTINUE;
  1852. }
  1853. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1854. {
  1855. /* Save real source value, then compare EAX against destination. */
  1856. ctxt->dst.orig_val = ctxt->dst.val;
  1857. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1858. ctxt->src.orig_val = ctxt->src.val;
  1859. ctxt->src.val = ctxt->dst.orig_val;
  1860. fastop(ctxt, em_cmp);
  1861. if (ctxt->eflags & EFLG_ZF) {
  1862. /* Success: write back to memory. */
  1863. ctxt->dst.val = ctxt->src.orig_val;
  1864. } else {
  1865. /* Failure: write the value we saw to EAX. */
  1866. ctxt->dst.type = OP_REG;
  1867. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1868. ctxt->dst.val = ctxt->dst.orig_val;
  1869. }
  1870. return X86EMUL_CONTINUE;
  1871. }
  1872. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1873. {
  1874. int seg = ctxt->src2.val;
  1875. unsigned short sel;
  1876. int rc;
  1877. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1878. rc = load_segment_descriptor(ctxt, sel, seg);
  1879. if (rc != X86EMUL_CONTINUE)
  1880. return rc;
  1881. ctxt->dst.val = ctxt->src.val;
  1882. return rc;
  1883. }
  1884. static void
  1885. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1886. struct desc_struct *cs, struct desc_struct *ss)
  1887. {
  1888. cs->l = 0; /* will be adjusted later */
  1889. set_desc_base(cs, 0); /* flat segment */
  1890. cs->g = 1; /* 4kb granularity */
  1891. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1892. cs->type = 0x0b; /* Read, Execute, Accessed */
  1893. cs->s = 1;
  1894. cs->dpl = 0; /* will be adjusted later */
  1895. cs->p = 1;
  1896. cs->d = 1;
  1897. cs->avl = 0;
  1898. set_desc_base(ss, 0); /* flat segment */
  1899. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1900. ss->g = 1; /* 4kb granularity */
  1901. ss->s = 1;
  1902. ss->type = 0x03; /* Read/Write, Accessed */
  1903. ss->d = 1; /* 32bit stack segment */
  1904. ss->dpl = 0;
  1905. ss->p = 1;
  1906. ss->l = 0;
  1907. ss->avl = 0;
  1908. }
  1909. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1910. {
  1911. u32 eax, ebx, ecx, edx;
  1912. eax = ecx = 0;
  1913. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1914. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1915. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1916. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1917. }
  1918. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1919. {
  1920. const struct x86_emulate_ops *ops = ctxt->ops;
  1921. u32 eax, ebx, ecx, edx;
  1922. /*
  1923. * syscall should always be enabled in longmode - so only become
  1924. * vendor specific (cpuid) if other modes are active...
  1925. */
  1926. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1927. return true;
  1928. eax = 0x00000000;
  1929. ecx = 0x00000000;
  1930. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1931. /*
  1932. * Intel ("GenuineIntel")
  1933. * remark: Intel CPUs only support "syscall" in 64bit
  1934. * longmode. Also an 64bit guest with a
  1935. * 32bit compat-app running will #UD !! While this
  1936. * behaviour can be fixed (by emulating) into AMD
  1937. * response - CPUs of AMD can't behave like Intel.
  1938. */
  1939. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1940. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1941. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1942. return false;
  1943. /* AMD ("AuthenticAMD") */
  1944. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1945. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1946. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1947. return true;
  1948. /* AMD ("AMDisbetter!") */
  1949. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1950. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1951. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1952. return true;
  1953. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1954. return false;
  1955. }
  1956. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1957. {
  1958. const struct x86_emulate_ops *ops = ctxt->ops;
  1959. struct desc_struct cs, ss;
  1960. u64 msr_data;
  1961. u16 cs_sel, ss_sel;
  1962. u64 efer = 0;
  1963. /* syscall is not available in real mode */
  1964. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1965. ctxt->mode == X86EMUL_MODE_VM86)
  1966. return emulate_ud(ctxt);
  1967. if (!(em_syscall_is_enabled(ctxt)))
  1968. return emulate_ud(ctxt);
  1969. ops->get_msr(ctxt, MSR_EFER, &efer);
  1970. setup_syscalls_segments(ctxt, &cs, &ss);
  1971. if (!(efer & EFER_SCE))
  1972. return emulate_ud(ctxt);
  1973. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1974. msr_data >>= 32;
  1975. cs_sel = (u16)(msr_data & 0xfffc);
  1976. ss_sel = (u16)(msr_data + 8);
  1977. if (efer & EFER_LMA) {
  1978. cs.d = 0;
  1979. cs.l = 1;
  1980. }
  1981. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1982. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1983. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1984. if (efer & EFER_LMA) {
  1985. #ifdef CONFIG_X86_64
  1986. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  1987. ops->get_msr(ctxt,
  1988. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1989. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1990. ctxt->_eip = msr_data;
  1991. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1992. ctxt->eflags &= ~msr_data;
  1993. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1994. #endif
  1995. } else {
  1996. /* legacy mode */
  1997. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1998. ctxt->_eip = (u32)msr_data;
  1999. ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
  2000. }
  2001. return X86EMUL_CONTINUE;
  2002. }
  2003. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2004. {
  2005. const struct x86_emulate_ops *ops = ctxt->ops;
  2006. struct desc_struct cs, ss;
  2007. u64 msr_data;
  2008. u16 cs_sel, ss_sel;
  2009. u64 efer = 0;
  2010. ops->get_msr(ctxt, MSR_EFER, &efer);
  2011. /* inject #GP if in real mode */
  2012. if (ctxt->mode == X86EMUL_MODE_REAL)
  2013. return emulate_gp(ctxt, 0);
  2014. /*
  2015. * Not recognized on AMD in compat mode (but is recognized in legacy
  2016. * mode).
  2017. */
  2018. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  2019. && !vendor_intel(ctxt))
  2020. return emulate_ud(ctxt);
  2021. /* sysenter/sysexit have not been tested in 64bit mode. */
  2022. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2023. return X86EMUL_UNHANDLEABLE;
  2024. setup_syscalls_segments(ctxt, &cs, &ss);
  2025. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2026. switch (ctxt->mode) {
  2027. case X86EMUL_MODE_PROT32:
  2028. if ((msr_data & 0xfffc) == 0x0)
  2029. return emulate_gp(ctxt, 0);
  2030. break;
  2031. case X86EMUL_MODE_PROT64:
  2032. if (msr_data == 0x0)
  2033. return emulate_gp(ctxt, 0);
  2034. break;
  2035. default:
  2036. break;
  2037. }
  2038. ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
  2039. cs_sel = (u16)msr_data;
  2040. cs_sel &= ~SELECTOR_RPL_MASK;
  2041. ss_sel = cs_sel + 8;
  2042. ss_sel &= ~SELECTOR_RPL_MASK;
  2043. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  2044. cs.d = 0;
  2045. cs.l = 1;
  2046. }
  2047. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2048. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2049. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2050. ctxt->_eip = msr_data;
  2051. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2052. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2053. return X86EMUL_CONTINUE;
  2054. }
  2055. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2056. {
  2057. const struct x86_emulate_ops *ops = ctxt->ops;
  2058. struct desc_struct cs, ss;
  2059. u64 msr_data, rcx, rdx;
  2060. int usermode;
  2061. u16 cs_sel = 0, ss_sel = 0;
  2062. /* inject #GP if in real mode or Virtual 8086 mode */
  2063. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2064. ctxt->mode == X86EMUL_MODE_VM86)
  2065. return emulate_gp(ctxt, 0);
  2066. setup_syscalls_segments(ctxt, &cs, &ss);
  2067. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2068. usermode = X86EMUL_MODE_PROT64;
  2069. else
  2070. usermode = X86EMUL_MODE_PROT32;
  2071. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2072. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2073. cs.dpl = 3;
  2074. ss.dpl = 3;
  2075. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2076. switch (usermode) {
  2077. case X86EMUL_MODE_PROT32:
  2078. cs_sel = (u16)(msr_data + 16);
  2079. if ((msr_data & 0xfffc) == 0x0)
  2080. return emulate_gp(ctxt, 0);
  2081. ss_sel = (u16)(msr_data + 24);
  2082. rcx = (u32)rcx;
  2083. rdx = (u32)rdx;
  2084. break;
  2085. case X86EMUL_MODE_PROT64:
  2086. cs_sel = (u16)(msr_data + 32);
  2087. if (msr_data == 0x0)
  2088. return emulate_gp(ctxt, 0);
  2089. ss_sel = cs_sel + 8;
  2090. cs.d = 0;
  2091. cs.l = 1;
  2092. if (is_noncanonical_address(rcx) ||
  2093. is_noncanonical_address(rdx))
  2094. return emulate_gp(ctxt, 0);
  2095. break;
  2096. }
  2097. cs_sel |= SELECTOR_RPL_MASK;
  2098. ss_sel |= SELECTOR_RPL_MASK;
  2099. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2100. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2101. ctxt->_eip = rdx;
  2102. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2103. return X86EMUL_CONTINUE;
  2104. }
  2105. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2106. {
  2107. int iopl;
  2108. if (ctxt->mode == X86EMUL_MODE_REAL)
  2109. return false;
  2110. if (ctxt->mode == X86EMUL_MODE_VM86)
  2111. return true;
  2112. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2113. return ctxt->ops->cpl(ctxt) > iopl;
  2114. }
  2115. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2116. u16 port, u16 len)
  2117. {
  2118. const struct x86_emulate_ops *ops = ctxt->ops;
  2119. struct desc_struct tr_seg;
  2120. u32 base3;
  2121. int r;
  2122. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2123. unsigned mask = (1 << len) - 1;
  2124. unsigned long base;
  2125. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2126. if (!tr_seg.p)
  2127. return false;
  2128. if (desc_limit_scaled(&tr_seg) < 103)
  2129. return false;
  2130. base = get_desc_base(&tr_seg);
  2131. #ifdef CONFIG_X86_64
  2132. base |= ((u64)base3) << 32;
  2133. #endif
  2134. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2135. if (r != X86EMUL_CONTINUE)
  2136. return false;
  2137. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2138. return false;
  2139. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2140. if (r != X86EMUL_CONTINUE)
  2141. return false;
  2142. if ((perm >> bit_idx) & mask)
  2143. return false;
  2144. return true;
  2145. }
  2146. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2147. u16 port, u16 len)
  2148. {
  2149. if (ctxt->perm_ok)
  2150. return true;
  2151. if (emulator_bad_iopl(ctxt))
  2152. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2153. return false;
  2154. ctxt->perm_ok = true;
  2155. return true;
  2156. }
  2157. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2158. struct tss_segment_16 *tss)
  2159. {
  2160. tss->ip = ctxt->_eip;
  2161. tss->flag = ctxt->eflags;
  2162. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2163. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2164. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2165. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2166. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2167. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2168. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2169. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2170. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2171. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2172. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2173. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2174. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2175. }
  2176. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2177. struct tss_segment_16 *tss)
  2178. {
  2179. int ret;
  2180. u8 cpl;
  2181. ctxt->_eip = tss->ip;
  2182. ctxt->eflags = tss->flag | 2;
  2183. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2184. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2185. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2186. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2187. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2188. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2189. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2190. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2191. /*
  2192. * SDM says that segment selectors are loaded before segment
  2193. * descriptors
  2194. */
  2195. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2196. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2197. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2198. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2199. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2200. cpl = tss->cs & 3;
  2201. /*
  2202. * Now load segment descriptors. If fault happens at this stage
  2203. * it is handled in a context of new task
  2204. */
  2205. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2206. true, NULL);
  2207. if (ret != X86EMUL_CONTINUE)
  2208. return ret;
  2209. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2210. true, NULL);
  2211. if (ret != X86EMUL_CONTINUE)
  2212. return ret;
  2213. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2214. true, NULL);
  2215. if (ret != X86EMUL_CONTINUE)
  2216. return ret;
  2217. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2218. true, NULL);
  2219. if (ret != X86EMUL_CONTINUE)
  2220. return ret;
  2221. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2222. true, NULL);
  2223. if (ret != X86EMUL_CONTINUE)
  2224. return ret;
  2225. return X86EMUL_CONTINUE;
  2226. }
  2227. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2228. u16 tss_selector, u16 old_tss_sel,
  2229. ulong old_tss_base, struct desc_struct *new_desc)
  2230. {
  2231. const struct x86_emulate_ops *ops = ctxt->ops;
  2232. struct tss_segment_16 tss_seg;
  2233. int ret;
  2234. u32 new_tss_base = get_desc_base(new_desc);
  2235. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2236. &ctxt->exception);
  2237. if (ret != X86EMUL_CONTINUE)
  2238. /* FIXME: need to provide precise fault address */
  2239. return ret;
  2240. save_state_to_tss16(ctxt, &tss_seg);
  2241. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2242. &ctxt->exception);
  2243. if (ret != X86EMUL_CONTINUE)
  2244. /* FIXME: need to provide precise fault address */
  2245. return ret;
  2246. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2247. &ctxt->exception);
  2248. if (ret != X86EMUL_CONTINUE)
  2249. /* FIXME: need to provide precise fault address */
  2250. return ret;
  2251. if (old_tss_sel != 0xffff) {
  2252. tss_seg.prev_task_link = old_tss_sel;
  2253. ret = ops->write_std(ctxt, new_tss_base,
  2254. &tss_seg.prev_task_link,
  2255. sizeof tss_seg.prev_task_link,
  2256. &ctxt->exception);
  2257. if (ret != X86EMUL_CONTINUE)
  2258. /* FIXME: need to provide precise fault address */
  2259. return ret;
  2260. }
  2261. return load_state_from_tss16(ctxt, &tss_seg);
  2262. }
  2263. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2264. struct tss_segment_32 *tss)
  2265. {
  2266. /* CR3 and ldt selector are not saved intentionally */
  2267. tss->eip = ctxt->_eip;
  2268. tss->eflags = ctxt->eflags;
  2269. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2270. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2271. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2272. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2273. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2274. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2275. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2276. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2277. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2278. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2279. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2280. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2281. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2282. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2283. }
  2284. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2285. struct tss_segment_32 *tss)
  2286. {
  2287. int ret;
  2288. u8 cpl;
  2289. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2290. return emulate_gp(ctxt, 0);
  2291. ctxt->_eip = tss->eip;
  2292. ctxt->eflags = tss->eflags | 2;
  2293. /* General purpose registers */
  2294. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2295. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2296. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2297. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2298. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2299. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2300. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2301. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2302. /*
  2303. * SDM says that segment selectors are loaded before segment
  2304. * descriptors. This is important because CPL checks will
  2305. * use CS.RPL.
  2306. */
  2307. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2308. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2309. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2310. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2311. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2312. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2313. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2314. /*
  2315. * If we're switching between Protected Mode and VM86, we need to make
  2316. * sure to update the mode before loading the segment descriptors so
  2317. * that the selectors are interpreted correctly.
  2318. */
  2319. if (ctxt->eflags & X86_EFLAGS_VM) {
  2320. ctxt->mode = X86EMUL_MODE_VM86;
  2321. cpl = 3;
  2322. } else {
  2323. ctxt->mode = X86EMUL_MODE_PROT32;
  2324. cpl = tss->cs & 3;
  2325. }
  2326. /*
  2327. * Now load segment descriptors. If fault happenes at this stage
  2328. * it is handled in a context of new task
  2329. */
  2330. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2331. cpl, true, NULL);
  2332. if (ret != X86EMUL_CONTINUE)
  2333. return ret;
  2334. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2335. true, NULL);
  2336. if (ret != X86EMUL_CONTINUE)
  2337. return ret;
  2338. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2339. true, NULL);
  2340. if (ret != X86EMUL_CONTINUE)
  2341. return ret;
  2342. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2343. true, NULL);
  2344. if (ret != X86EMUL_CONTINUE)
  2345. return ret;
  2346. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2347. true, NULL);
  2348. if (ret != X86EMUL_CONTINUE)
  2349. return ret;
  2350. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2351. true, NULL);
  2352. if (ret != X86EMUL_CONTINUE)
  2353. return ret;
  2354. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2355. true, NULL);
  2356. if (ret != X86EMUL_CONTINUE)
  2357. return ret;
  2358. return X86EMUL_CONTINUE;
  2359. }
  2360. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2361. u16 tss_selector, u16 old_tss_sel,
  2362. ulong old_tss_base, struct desc_struct *new_desc)
  2363. {
  2364. const struct x86_emulate_ops *ops = ctxt->ops;
  2365. struct tss_segment_32 tss_seg;
  2366. int ret;
  2367. u32 new_tss_base = get_desc_base(new_desc);
  2368. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2369. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2370. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2371. &ctxt->exception);
  2372. if (ret != X86EMUL_CONTINUE)
  2373. /* FIXME: need to provide precise fault address */
  2374. return ret;
  2375. save_state_to_tss32(ctxt, &tss_seg);
  2376. /* Only GP registers and segment selectors are saved */
  2377. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2378. ldt_sel_offset - eip_offset, &ctxt->exception);
  2379. if (ret != X86EMUL_CONTINUE)
  2380. /* FIXME: need to provide precise fault address */
  2381. return ret;
  2382. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2383. &ctxt->exception);
  2384. if (ret != X86EMUL_CONTINUE)
  2385. /* FIXME: need to provide precise fault address */
  2386. return ret;
  2387. if (old_tss_sel != 0xffff) {
  2388. tss_seg.prev_task_link = old_tss_sel;
  2389. ret = ops->write_std(ctxt, new_tss_base,
  2390. &tss_seg.prev_task_link,
  2391. sizeof tss_seg.prev_task_link,
  2392. &ctxt->exception);
  2393. if (ret != X86EMUL_CONTINUE)
  2394. /* FIXME: need to provide precise fault address */
  2395. return ret;
  2396. }
  2397. return load_state_from_tss32(ctxt, &tss_seg);
  2398. }
  2399. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2400. u16 tss_selector, int idt_index, int reason,
  2401. bool has_error_code, u32 error_code)
  2402. {
  2403. const struct x86_emulate_ops *ops = ctxt->ops;
  2404. struct desc_struct curr_tss_desc, next_tss_desc;
  2405. int ret;
  2406. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2407. ulong old_tss_base =
  2408. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2409. u32 desc_limit;
  2410. ulong desc_addr;
  2411. /* FIXME: old_tss_base == ~0 ? */
  2412. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2413. if (ret != X86EMUL_CONTINUE)
  2414. return ret;
  2415. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2416. if (ret != X86EMUL_CONTINUE)
  2417. return ret;
  2418. /* FIXME: check that next_tss_desc is tss */
  2419. /*
  2420. * Check privileges. The three cases are task switch caused by...
  2421. *
  2422. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2423. * 2. Exception/IRQ/iret: No check is performed
  2424. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2425. * hardware checks it before exiting.
  2426. */
  2427. if (reason == TASK_SWITCH_GATE) {
  2428. if (idt_index != -1) {
  2429. /* Software interrupts */
  2430. struct desc_struct task_gate_desc;
  2431. int dpl;
  2432. ret = read_interrupt_descriptor(ctxt, idt_index,
  2433. &task_gate_desc);
  2434. if (ret != X86EMUL_CONTINUE)
  2435. return ret;
  2436. dpl = task_gate_desc.dpl;
  2437. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2438. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2439. }
  2440. }
  2441. desc_limit = desc_limit_scaled(&next_tss_desc);
  2442. if (!next_tss_desc.p ||
  2443. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2444. desc_limit < 0x2b)) {
  2445. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2446. }
  2447. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2448. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2449. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2450. }
  2451. if (reason == TASK_SWITCH_IRET)
  2452. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2453. /* set back link to prev task only if NT bit is set in eflags
  2454. note that old_tss_sel is not used after this point */
  2455. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2456. old_tss_sel = 0xffff;
  2457. if (next_tss_desc.type & 8)
  2458. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2459. old_tss_base, &next_tss_desc);
  2460. else
  2461. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2462. old_tss_base, &next_tss_desc);
  2463. if (ret != X86EMUL_CONTINUE)
  2464. return ret;
  2465. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2466. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2467. if (reason != TASK_SWITCH_IRET) {
  2468. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2469. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2470. }
  2471. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2472. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2473. if (has_error_code) {
  2474. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2475. ctxt->lock_prefix = 0;
  2476. ctxt->src.val = (unsigned long) error_code;
  2477. ret = em_push(ctxt);
  2478. }
  2479. return ret;
  2480. }
  2481. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2482. u16 tss_selector, int idt_index, int reason,
  2483. bool has_error_code, u32 error_code)
  2484. {
  2485. int rc;
  2486. invalidate_registers(ctxt);
  2487. ctxt->_eip = ctxt->eip;
  2488. ctxt->dst.type = OP_NONE;
  2489. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2490. has_error_code, error_code);
  2491. if (rc == X86EMUL_CONTINUE) {
  2492. ctxt->eip = ctxt->_eip;
  2493. writeback_registers(ctxt);
  2494. }
  2495. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2496. }
  2497. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2498. struct operand *op)
  2499. {
  2500. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2501. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2502. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2503. }
  2504. static int em_das(struct x86_emulate_ctxt *ctxt)
  2505. {
  2506. u8 al, old_al;
  2507. bool af, cf, old_cf;
  2508. cf = ctxt->eflags & X86_EFLAGS_CF;
  2509. al = ctxt->dst.val;
  2510. old_al = al;
  2511. old_cf = cf;
  2512. cf = false;
  2513. af = ctxt->eflags & X86_EFLAGS_AF;
  2514. if ((al & 0x0f) > 9 || af) {
  2515. al -= 6;
  2516. cf = old_cf | (al >= 250);
  2517. af = true;
  2518. } else {
  2519. af = false;
  2520. }
  2521. if (old_al > 0x99 || old_cf) {
  2522. al -= 0x60;
  2523. cf = true;
  2524. }
  2525. ctxt->dst.val = al;
  2526. /* Set PF, ZF, SF */
  2527. ctxt->src.type = OP_IMM;
  2528. ctxt->src.val = 0;
  2529. ctxt->src.bytes = 1;
  2530. fastop(ctxt, em_or);
  2531. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2532. if (cf)
  2533. ctxt->eflags |= X86_EFLAGS_CF;
  2534. if (af)
  2535. ctxt->eflags |= X86_EFLAGS_AF;
  2536. return X86EMUL_CONTINUE;
  2537. }
  2538. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2539. {
  2540. u8 al, ah;
  2541. if (ctxt->src.val == 0)
  2542. return emulate_de(ctxt);
  2543. al = ctxt->dst.val & 0xff;
  2544. ah = al / ctxt->src.val;
  2545. al %= ctxt->src.val;
  2546. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2547. /* Set PF, ZF, SF */
  2548. ctxt->src.type = OP_IMM;
  2549. ctxt->src.val = 0;
  2550. ctxt->src.bytes = 1;
  2551. fastop(ctxt, em_or);
  2552. return X86EMUL_CONTINUE;
  2553. }
  2554. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2555. {
  2556. u8 al = ctxt->dst.val & 0xff;
  2557. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2558. al = (al + (ah * ctxt->src.val)) & 0xff;
  2559. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2560. /* Set PF, ZF, SF */
  2561. ctxt->src.type = OP_IMM;
  2562. ctxt->src.val = 0;
  2563. ctxt->src.bytes = 1;
  2564. fastop(ctxt, em_or);
  2565. return X86EMUL_CONTINUE;
  2566. }
  2567. static int em_call(struct x86_emulate_ctxt *ctxt)
  2568. {
  2569. int rc;
  2570. long rel = ctxt->src.val;
  2571. ctxt->src.val = (unsigned long)ctxt->_eip;
  2572. rc = jmp_rel(ctxt, rel);
  2573. if (rc != X86EMUL_CONTINUE)
  2574. return rc;
  2575. return em_push(ctxt);
  2576. }
  2577. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2578. {
  2579. u16 sel, old_cs;
  2580. ulong old_eip;
  2581. int rc;
  2582. struct desc_struct old_desc, new_desc;
  2583. const struct x86_emulate_ops *ops = ctxt->ops;
  2584. int cpl = ctxt->ops->cpl(ctxt);
  2585. old_eip = ctxt->_eip;
  2586. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2587. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2588. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
  2589. &new_desc);
  2590. if (rc != X86EMUL_CONTINUE)
  2591. return X86EMUL_CONTINUE;
  2592. rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
  2593. if (rc != X86EMUL_CONTINUE)
  2594. goto fail;
  2595. ctxt->src.val = old_cs;
  2596. rc = em_push(ctxt);
  2597. if (rc != X86EMUL_CONTINUE)
  2598. goto fail;
  2599. ctxt->src.val = old_eip;
  2600. rc = em_push(ctxt);
  2601. /* If we failed, we tainted the memory, but the very least we should
  2602. restore cs */
  2603. if (rc != X86EMUL_CONTINUE)
  2604. goto fail;
  2605. return rc;
  2606. fail:
  2607. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2608. return rc;
  2609. }
  2610. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2611. {
  2612. int rc;
  2613. unsigned long eip;
  2614. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2615. if (rc != X86EMUL_CONTINUE)
  2616. return rc;
  2617. rc = assign_eip_near(ctxt, eip);
  2618. if (rc != X86EMUL_CONTINUE)
  2619. return rc;
  2620. rsp_increment(ctxt, ctxt->src.val);
  2621. return X86EMUL_CONTINUE;
  2622. }
  2623. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2624. {
  2625. /* Write back the register source. */
  2626. ctxt->src.val = ctxt->dst.val;
  2627. write_register_operand(&ctxt->src);
  2628. /* Write back the memory destination with implicit LOCK prefix. */
  2629. ctxt->dst.val = ctxt->src.orig_val;
  2630. ctxt->lock_prefix = 1;
  2631. return X86EMUL_CONTINUE;
  2632. }
  2633. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2634. {
  2635. ctxt->dst.val = ctxt->src2.val;
  2636. return fastop(ctxt, em_imul);
  2637. }
  2638. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2639. {
  2640. ctxt->dst.type = OP_REG;
  2641. ctxt->dst.bytes = ctxt->src.bytes;
  2642. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2643. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2644. return X86EMUL_CONTINUE;
  2645. }
  2646. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2647. {
  2648. u64 tsc = 0;
  2649. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2650. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2651. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2652. return X86EMUL_CONTINUE;
  2653. }
  2654. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2655. {
  2656. u64 pmc;
  2657. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2658. return emulate_gp(ctxt, 0);
  2659. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2660. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2661. return X86EMUL_CONTINUE;
  2662. }
  2663. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2664. {
  2665. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2666. return X86EMUL_CONTINUE;
  2667. }
  2668. #define FFL(x) bit(X86_FEATURE_##x)
  2669. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2670. {
  2671. u32 ebx, ecx, edx, eax = 1;
  2672. u16 tmp;
  2673. /*
  2674. * Check MOVBE is set in the guest-visible CPUID leaf.
  2675. */
  2676. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2677. if (!(ecx & FFL(MOVBE)))
  2678. return emulate_ud(ctxt);
  2679. switch (ctxt->op_bytes) {
  2680. case 2:
  2681. /*
  2682. * From MOVBE definition: "...When the operand size is 16 bits,
  2683. * the upper word of the destination register remains unchanged
  2684. * ..."
  2685. *
  2686. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2687. * rules so we have to do the operation almost per hand.
  2688. */
  2689. tmp = (u16)ctxt->src.val;
  2690. ctxt->dst.val &= ~0xffffUL;
  2691. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2692. break;
  2693. case 4:
  2694. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2695. break;
  2696. case 8:
  2697. ctxt->dst.val = swab64(ctxt->src.val);
  2698. break;
  2699. default:
  2700. BUG();
  2701. }
  2702. return X86EMUL_CONTINUE;
  2703. }
  2704. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2705. {
  2706. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2707. return emulate_gp(ctxt, 0);
  2708. /* Disable writeback. */
  2709. ctxt->dst.type = OP_NONE;
  2710. return X86EMUL_CONTINUE;
  2711. }
  2712. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2713. {
  2714. unsigned long val;
  2715. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2716. val = ctxt->src.val & ~0ULL;
  2717. else
  2718. val = ctxt->src.val & ~0U;
  2719. /* #UD condition is already handled. */
  2720. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2721. return emulate_gp(ctxt, 0);
  2722. /* Disable writeback. */
  2723. ctxt->dst.type = OP_NONE;
  2724. return X86EMUL_CONTINUE;
  2725. }
  2726. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2727. {
  2728. u64 msr_data;
  2729. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2730. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2731. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2732. return emulate_gp(ctxt, 0);
  2733. return X86EMUL_CONTINUE;
  2734. }
  2735. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2736. {
  2737. u64 msr_data;
  2738. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2739. return emulate_gp(ctxt, 0);
  2740. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2741. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2742. return X86EMUL_CONTINUE;
  2743. }
  2744. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2745. {
  2746. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2747. return emulate_ud(ctxt);
  2748. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2749. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  2750. ctxt->dst.bytes = 2;
  2751. return X86EMUL_CONTINUE;
  2752. }
  2753. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2754. {
  2755. u16 sel = ctxt->src.val;
  2756. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2757. return emulate_ud(ctxt);
  2758. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2759. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2760. /* Disable writeback. */
  2761. ctxt->dst.type = OP_NONE;
  2762. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2763. }
  2764. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2765. {
  2766. u16 sel = ctxt->src.val;
  2767. /* Disable writeback. */
  2768. ctxt->dst.type = OP_NONE;
  2769. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2770. }
  2771. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2772. {
  2773. u16 sel = ctxt->src.val;
  2774. /* Disable writeback. */
  2775. ctxt->dst.type = OP_NONE;
  2776. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2777. }
  2778. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2779. {
  2780. int rc;
  2781. ulong linear;
  2782. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2783. if (rc == X86EMUL_CONTINUE)
  2784. ctxt->ops->invlpg(ctxt, linear);
  2785. /* Disable writeback. */
  2786. ctxt->dst.type = OP_NONE;
  2787. return X86EMUL_CONTINUE;
  2788. }
  2789. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2790. {
  2791. ulong cr0;
  2792. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2793. cr0 &= ~X86_CR0_TS;
  2794. ctxt->ops->set_cr(ctxt, 0, cr0);
  2795. return X86EMUL_CONTINUE;
  2796. }
  2797. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2798. {
  2799. int rc = ctxt->ops->fix_hypercall(ctxt);
  2800. if (rc != X86EMUL_CONTINUE)
  2801. return rc;
  2802. /* Let the processor re-execute the fixed hypercall */
  2803. ctxt->_eip = ctxt->eip;
  2804. /* Disable writeback. */
  2805. ctxt->dst.type = OP_NONE;
  2806. return X86EMUL_CONTINUE;
  2807. }
  2808. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2809. void (*get)(struct x86_emulate_ctxt *ctxt,
  2810. struct desc_ptr *ptr))
  2811. {
  2812. struct desc_ptr desc_ptr;
  2813. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2814. ctxt->op_bytes = 8;
  2815. get(ctxt, &desc_ptr);
  2816. if (ctxt->op_bytes == 2) {
  2817. ctxt->op_bytes = 4;
  2818. desc_ptr.address &= 0x00ffffff;
  2819. }
  2820. /* Disable writeback. */
  2821. ctxt->dst.type = OP_NONE;
  2822. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2823. &desc_ptr, 2 + ctxt->op_bytes);
  2824. }
  2825. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2826. {
  2827. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2828. }
  2829. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2830. {
  2831. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2832. }
  2833. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  2834. {
  2835. struct desc_ptr desc_ptr;
  2836. int rc;
  2837. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2838. ctxt->op_bytes = 8;
  2839. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2840. &desc_ptr.size, &desc_ptr.address,
  2841. ctxt->op_bytes);
  2842. if (rc != X86EMUL_CONTINUE)
  2843. return rc;
  2844. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  2845. is_noncanonical_address(desc_ptr.address))
  2846. return emulate_gp(ctxt, 0);
  2847. if (lgdt)
  2848. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2849. else
  2850. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2851. /* Disable writeback. */
  2852. ctxt->dst.type = OP_NONE;
  2853. return X86EMUL_CONTINUE;
  2854. }
  2855. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2856. {
  2857. return em_lgdt_lidt(ctxt, true);
  2858. }
  2859. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2860. {
  2861. int rc;
  2862. rc = ctxt->ops->fix_hypercall(ctxt);
  2863. /* Disable writeback. */
  2864. ctxt->dst.type = OP_NONE;
  2865. return rc;
  2866. }
  2867. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2868. {
  2869. return em_lgdt_lidt(ctxt, false);
  2870. }
  2871. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2872. {
  2873. if (ctxt->dst.type == OP_MEM)
  2874. ctxt->dst.bytes = 2;
  2875. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2876. return X86EMUL_CONTINUE;
  2877. }
  2878. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2879. {
  2880. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2881. | (ctxt->src.val & 0x0f));
  2882. ctxt->dst.type = OP_NONE;
  2883. return X86EMUL_CONTINUE;
  2884. }
  2885. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2886. {
  2887. int rc = X86EMUL_CONTINUE;
  2888. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2889. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2890. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2891. rc = jmp_rel(ctxt, ctxt->src.val);
  2892. return rc;
  2893. }
  2894. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2895. {
  2896. int rc = X86EMUL_CONTINUE;
  2897. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2898. rc = jmp_rel(ctxt, ctxt->src.val);
  2899. return rc;
  2900. }
  2901. static int em_in(struct x86_emulate_ctxt *ctxt)
  2902. {
  2903. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2904. &ctxt->dst.val))
  2905. return X86EMUL_IO_NEEDED;
  2906. return X86EMUL_CONTINUE;
  2907. }
  2908. static int em_out(struct x86_emulate_ctxt *ctxt)
  2909. {
  2910. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2911. &ctxt->src.val, 1);
  2912. /* Disable writeback. */
  2913. ctxt->dst.type = OP_NONE;
  2914. return X86EMUL_CONTINUE;
  2915. }
  2916. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2917. {
  2918. if (emulator_bad_iopl(ctxt))
  2919. return emulate_gp(ctxt, 0);
  2920. ctxt->eflags &= ~X86_EFLAGS_IF;
  2921. return X86EMUL_CONTINUE;
  2922. }
  2923. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2924. {
  2925. if (emulator_bad_iopl(ctxt))
  2926. return emulate_gp(ctxt, 0);
  2927. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2928. ctxt->eflags |= X86_EFLAGS_IF;
  2929. return X86EMUL_CONTINUE;
  2930. }
  2931. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2932. {
  2933. u32 eax, ebx, ecx, edx;
  2934. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2935. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2936. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2937. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2938. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2939. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2940. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2941. return X86EMUL_CONTINUE;
  2942. }
  2943. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  2944. {
  2945. u32 flags;
  2946. flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
  2947. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  2948. ctxt->eflags &= ~0xffUL;
  2949. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  2950. return X86EMUL_CONTINUE;
  2951. }
  2952. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2953. {
  2954. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2955. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2956. return X86EMUL_CONTINUE;
  2957. }
  2958. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2959. {
  2960. switch (ctxt->op_bytes) {
  2961. #ifdef CONFIG_X86_64
  2962. case 8:
  2963. asm("bswap %0" : "+r"(ctxt->dst.val));
  2964. break;
  2965. #endif
  2966. default:
  2967. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2968. break;
  2969. }
  2970. return X86EMUL_CONTINUE;
  2971. }
  2972. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  2973. {
  2974. /* emulating clflush regardless of cpuid */
  2975. return X86EMUL_CONTINUE;
  2976. }
  2977. static bool valid_cr(int nr)
  2978. {
  2979. switch (nr) {
  2980. case 0:
  2981. case 2 ... 4:
  2982. case 8:
  2983. return true;
  2984. default:
  2985. return false;
  2986. }
  2987. }
  2988. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2989. {
  2990. if (!valid_cr(ctxt->modrm_reg))
  2991. return emulate_ud(ctxt);
  2992. return X86EMUL_CONTINUE;
  2993. }
  2994. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2995. {
  2996. u64 new_val = ctxt->src.val64;
  2997. int cr = ctxt->modrm_reg;
  2998. u64 efer = 0;
  2999. static u64 cr_reserved_bits[] = {
  3000. 0xffffffff00000000ULL,
  3001. 0, 0, 0, /* CR3 checked later */
  3002. CR4_RESERVED_BITS,
  3003. 0, 0, 0,
  3004. CR8_RESERVED_BITS,
  3005. };
  3006. if (!valid_cr(cr))
  3007. return emulate_ud(ctxt);
  3008. if (new_val & cr_reserved_bits[cr])
  3009. return emulate_gp(ctxt, 0);
  3010. switch (cr) {
  3011. case 0: {
  3012. u64 cr4;
  3013. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3014. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3015. return emulate_gp(ctxt, 0);
  3016. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3017. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3018. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3019. !(cr4 & X86_CR4_PAE))
  3020. return emulate_gp(ctxt, 0);
  3021. break;
  3022. }
  3023. case 3: {
  3024. u64 rsvd = 0;
  3025. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3026. if (efer & EFER_LMA)
  3027. rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
  3028. if (new_val & rsvd)
  3029. return emulate_gp(ctxt, 0);
  3030. break;
  3031. }
  3032. case 4: {
  3033. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3034. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3035. return emulate_gp(ctxt, 0);
  3036. break;
  3037. }
  3038. }
  3039. return X86EMUL_CONTINUE;
  3040. }
  3041. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3042. {
  3043. unsigned long dr7;
  3044. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3045. /* Check if DR7.Global_Enable is set */
  3046. return dr7 & (1 << 13);
  3047. }
  3048. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3049. {
  3050. int dr = ctxt->modrm_reg;
  3051. u64 cr4;
  3052. if (dr > 7)
  3053. return emulate_ud(ctxt);
  3054. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3055. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3056. return emulate_ud(ctxt);
  3057. if (check_dr7_gd(ctxt)) {
  3058. ulong dr6;
  3059. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3060. dr6 &= ~15;
  3061. dr6 |= DR6_BD | DR6_RTM;
  3062. ctxt->ops->set_dr(ctxt, 6, dr6);
  3063. return emulate_db(ctxt);
  3064. }
  3065. return X86EMUL_CONTINUE;
  3066. }
  3067. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3068. {
  3069. u64 new_val = ctxt->src.val64;
  3070. int dr = ctxt->modrm_reg;
  3071. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3072. return emulate_gp(ctxt, 0);
  3073. return check_dr_read(ctxt);
  3074. }
  3075. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3076. {
  3077. u64 efer;
  3078. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3079. if (!(efer & EFER_SVME))
  3080. return emulate_ud(ctxt);
  3081. return X86EMUL_CONTINUE;
  3082. }
  3083. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3084. {
  3085. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3086. /* Valid physical address? */
  3087. if (rax & 0xffff000000000000ULL)
  3088. return emulate_gp(ctxt, 0);
  3089. return check_svme(ctxt);
  3090. }
  3091. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3092. {
  3093. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3094. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3095. return emulate_ud(ctxt);
  3096. return X86EMUL_CONTINUE;
  3097. }
  3098. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3099. {
  3100. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3101. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3102. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3103. ctxt->ops->check_pmc(ctxt, rcx))
  3104. return emulate_gp(ctxt, 0);
  3105. return X86EMUL_CONTINUE;
  3106. }
  3107. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3108. {
  3109. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3110. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3111. return emulate_gp(ctxt, 0);
  3112. return X86EMUL_CONTINUE;
  3113. }
  3114. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3115. {
  3116. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3117. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3118. return emulate_gp(ctxt, 0);
  3119. return X86EMUL_CONTINUE;
  3120. }
  3121. #define D(_y) { .flags = (_y) }
  3122. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3123. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3124. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3125. #define N D(NotImpl)
  3126. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3127. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3128. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3129. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3130. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3131. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3132. #define II(_f, _e, _i) \
  3133. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3134. #define IIP(_f, _e, _i, _p) \
  3135. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3136. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3137. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3138. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3139. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3140. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3141. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3142. #define I2bvIP(_f, _e, _i, _p) \
  3143. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3144. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3145. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3146. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3147. static const struct opcode group7_rm0[] = {
  3148. N,
  3149. I(SrcNone | Priv | EmulateOnUD, em_vmcall),
  3150. N, N, N, N, N, N,
  3151. };
  3152. static const struct opcode group7_rm1[] = {
  3153. DI(SrcNone | Priv, monitor),
  3154. DI(SrcNone | Priv, mwait),
  3155. N, N, N, N, N, N,
  3156. };
  3157. static const struct opcode group7_rm3[] = {
  3158. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3159. II(SrcNone | Prot | EmulateOnUD, em_vmmcall, vmmcall),
  3160. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3161. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3162. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3163. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3164. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3165. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3166. };
  3167. static const struct opcode group7_rm7[] = {
  3168. N,
  3169. DIP(SrcNone, rdtscp, check_rdtsc),
  3170. N, N, N, N, N, N,
  3171. };
  3172. static const struct opcode group1[] = {
  3173. F(Lock, em_add),
  3174. F(Lock | PageTable, em_or),
  3175. F(Lock, em_adc),
  3176. F(Lock, em_sbb),
  3177. F(Lock | PageTable, em_and),
  3178. F(Lock, em_sub),
  3179. F(Lock, em_xor),
  3180. F(NoWrite, em_cmp),
  3181. };
  3182. static const struct opcode group1A[] = {
  3183. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3184. };
  3185. static const struct opcode group2[] = {
  3186. F(DstMem | ModRM, em_rol),
  3187. F(DstMem | ModRM, em_ror),
  3188. F(DstMem | ModRM, em_rcl),
  3189. F(DstMem | ModRM, em_rcr),
  3190. F(DstMem | ModRM, em_shl),
  3191. F(DstMem | ModRM, em_shr),
  3192. F(DstMem | ModRM, em_shl),
  3193. F(DstMem | ModRM, em_sar),
  3194. };
  3195. static const struct opcode group3[] = {
  3196. F(DstMem | SrcImm | NoWrite, em_test),
  3197. F(DstMem | SrcImm | NoWrite, em_test),
  3198. F(DstMem | SrcNone | Lock, em_not),
  3199. F(DstMem | SrcNone | Lock, em_neg),
  3200. F(DstXacc | Src2Mem, em_mul_ex),
  3201. F(DstXacc | Src2Mem, em_imul_ex),
  3202. F(DstXacc | Src2Mem, em_div_ex),
  3203. F(DstXacc | Src2Mem, em_idiv_ex),
  3204. };
  3205. static const struct opcode group4[] = {
  3206. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3207. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3208. N, N, N, N, N, N,
  3209. };
  3210. static const struct opcode group5[] = {
  3211. F(DstMem | SrcNone | Lock, em_inc),
  3212. F(DstMem | SrcNone | Lock, em_dec),
  3213. I(SrcMem | NearBranch, em_call_near_abs),
  3214. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3215. I(SrcMem | NearBranch, em_jmp_abs),
  3216. I(SrcMemFAddr | ImplicitOps, em_jmp_far),
  3217. I(SrcMem | Stack, em_push), D(Undefined),
  3218. };
  3219. static const struct opcode group6[] = {
  3220. DI(Prot, sldt),
  3221. DI(Prot, str),
  3222. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3223. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3224. N, N, N, N,
  3225. };
  3226. static const struct group_dual group7 = { {
  3227. II(Mov | DstMem, em_sgdt, sgdt),
  3228. II(Mov | DstMem, em_sidt, sidt),
  3229. II(SrcMem | Priv, em_lgdt, lgdt),
  3230. II(SrcMem | Priv, em_lidt, lidt),
  3231. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3232. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3233. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3234. }, {
  3235. EXT(0, group7_rm0),
  3236. EXT(0, group7_rm1),
  3237. N, EXT(0, group7_rm3),
  3238. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3239. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3240. EXT(0, group7_rm7),
  3241. } };
  3242. static const struct opcode group8[] = {
  3243. N, N, N, N,
  3244. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3245. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3246. F(DstMem | SrcImmByte | Lock, em_btr),
  3247. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3248. };
  3249. static const struct group_dual group9 = { {
  3250. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3251. }, {
  3252. N, N, N, N, N, N, N, N,
  3253. } };
  3254. static const struct opcode group11[] = {
  3255. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3256. X7(D(Undefined)),
  3257. };
  3258. static const struct gprefix pfx_0f_ae_7 = {
  3259. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3260. };
  3261. static const struct group_dual group15 = { {
  3262. N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3263. }, {
  3264. N, N, N, N, N, N, N, N,
  3265. } };
  3266. static const struct gprefix pfx_0f_6f_0f_7f = {
  3267. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3268. };
  3269. static const struct gprefix pfx_0f_2b = {
  3270. I(0, em_mov), I(0, em_mov), N, N,
  3271. };
  3272. static const struct gprefix pfx_0f_28_0f_29 = {
  3273. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3274. };
  3275. static const struct gprefix pfx_0f_e7 = {
  3276. N, I(Sse, em_mov), N, N,
  3277. };
  3278. static const struct escape escape_d9 = { {
  3279. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3280. }, {
  3281. /* 0xC0 - 0xC7 */
  3282. N, N, N, N, N, N, N, N,
  3283. /* 0xC8 - 0xCF */
  3284. N, N, N, N, N, N, N, N,
  3285. /* 0xD0 - 0xC7 */
  3286. N, N, N, N, N, N, N, N,
  3287. /* 0xD8 - 0xDF */
  3288. N, N, N, N, N, N, N, N,
  3289. /* 0xE0 - 0xE7 */
  3290. N, N, N, N, N, N, N, N,
  3291. /* 0xE8 - 0xEF */
  3292. N, N, N, N, N, N, N, N,
  3293. /* 0xF0 - 0xF7 */
  3294. N, N, N, N, N, N, N, N,
  3295. /* 0xF8 - 0xFF */
  3296. N, N, N, N, N, N, N, N,
  3297. } };
  3298. static const struct escape escape_db = { {
  3299. N, N, N, N, N, N, N, N,
  3300. }, {
  3301. /* 0xC0 - 0xC7 */
  3302. N, N, N, N, N, N, N, N,
  3303. /* 0xC8 - 0xCF */
  3304. N, N, N, N, N, N, N, N,
  3305. /* 0xD0 - 0xC7 */
  3306. N, N, N, N, N, N, N, N,
  3307. /* 0xD8 - 0xDF */
  3308. N, N, N, N, N, N, N, N,
  3309. /* 0xE0 - 0xE7 */
  3310. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3311. /* 0xE8 - 0xEF */
  3312. N, N, N, N, N, N, N, N,
  3313. /* 0xF0 - 0xF7 */
  3314. N, N, N, N, N, N, N, N,
  3315. /* 0xF8 - 0xFF */
  3316. N, N, N, N, N, N, N, N,
  3317. } };
  3318. static const struct escape escape_dd = { {
  3319. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3320. }, {
  3321. /* 0xC0 - 0xC7 */
  3322. N, N, N, N, N, N, N, N,
  3323. /* 0xC8 - 0xCF */
  3324. N, N, N, N, N, N, N, N,
  3325. /* 0xD0 - 0xC7 */
  3326. N, N, N, N, N, N, N, N,
  3327. /* 0xD8 - 0xDF */
  3328. N, N, N, N, N, N, N, N,
  3329. /* 0xE0 - 0xE7 */
  3330. N, N, N, N, N, N, N, N,
  3331. /* 0xE8 - 0xEF */
  3332. N, N, N, N, N, N, N, N,
  3333. /* 0xF0 - 0xF7 */
  3334. N, N, N, N, N, N, N, N,
  3335. /* 0xF8 - 0xFF */
  3336. N, N, N, N, N, N, N, N,
  3337. } };
  3338. static const struct opcode opcode_table[256] = {
  3339. /* 0x00 - 0x07 */
  3340. F6ALU(Lock, em_add),
  3341. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3342. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3343. /* 0x08 - 0x0F */
  3344. F6ALU(Lock | PageTable, em_or),
  3345. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3346. N,
  3347. /* 0x10 - 0x17 */
  3348. F6ALU(Lock, em_adc),
  3349. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3350. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3351. /* 0x18 - 0x1F */
  3352. F6ALU(Lock, em_sbb),
  3353. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3354. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3355. /* 0x20 - 0x27 */
  3356. F6ALU(Lock | PageTable, em_and), N, N,
  3357. /* 0x28 - 0x2F */
  3358. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3359. /* 0x30 - 0x37 */
  3360. F6ALU(Lock, em_xor), N, N,
  3361. /* 0x38 - 0x3F */
  3362. F6ALU(NoWrite, em_cmp), N, N,
  3363. /* 0x40 - 0x4F */
  3364. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3365. /* 0x50 - 0x57 */
  3366. X8(I(SrcReg | Stack, em_push)),
  3367. /* 0x58 - 0x5F */
  3368. X8(I(DstReg | Stack, em_pop)),
  3369. /* 0x60 - 0x67 */
  3370. I(ImplicitOps | Stack | No64, em_pusha),
  3371. I(ImplicitOps | Stack | No64, em_popa),
  3372. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3373. N, N, N, N,
  3374. /* 0x68 - 0x6F */
  3375. I(SrcImm | Mov | Stack, em_push),
  3376. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3377. I(SrcImmByte | Mov | Stack, em_push),
  3378. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3379. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3380. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3381. /* 0x70 - 0x7F */
  3382. X16(D(SrcImmByte | NearBranch)),
  3383. /* 0x80 - 0x87 */
  3384. G(ByteOp | DstMem | SrcImm, group1),
  3385. G(DstMem | SrcImm, group1),
  3386. G(ByteOp | DstMem | SrcImm | No64, group1),
  3387. G(DstMem | SrcImmByte, group1),
  3388. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3389. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3390. /* 0x88 - 0x8F */
  3391. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3392. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3393. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3394. D(ModRM | SrcMem | NoAccess | DstReg),
  3395. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3396. G(0, group1A),
  3397. /* 0x90 - 0x97 */
  3398. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3399. /* 0x98 - 0x9F */
  3400. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3401. I(SrcImmFAddr | No64, em_call_far), N,
  3402. II(ImplicitOps | Stack, em_pushf, pushf),
  3403. II(ImplicitOps | Stack, em_popf, popf),
  3404. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3405. /* 0xA0 - 0xA7 */
  3406. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3407. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3408. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3409. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
  3410. /* 0xA8 - 0xAF */
  3411. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3412. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3413. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3414. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3415. /* 0xB0 - 0xB7 */
  3416. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3417. /* 0xB8 - 0xBF */
  3418. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3419. /* 0xC0 - 0xC7 */
  3420. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3421. I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
  3422. I(ImplicitOps | NearBranch, em_ret),
  3423. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3424. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3425. G(ByteOp, group11), G(0, group11),
  3426. /* 0xC8 - 0xCF */
  3427. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3428. I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
  3429. I(ImplicitOps | Stack, em_ret_far),
  3430. D(ImplicitOps), DI(SrcImmByte, intn),
  3431. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3432. /* 0xD0 - 0xD7 */
  3433. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3434. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3435. I(DstAcc | SrcImmUByte | No64, em_aam),
  3436. I(DstAcc | SrcImmUByte | No64, em_aad),
  3437. F(DstAcc | ByteOp | No64, em_salc),
  3438. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3439. /* 0xD8 - 0xDF */
  3440. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3441. /* 0xE0 - 0xE7 */
  3442. X3(I(SrcImmByte | NearBranch, em_loop)),
  3443. I(SrcImmByte | NearBranch, em_jcxz),
  3444. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3445. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3446. /* 0xE8 - 0xEF */
  3447. I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
  3448. I(SrcImmFAddr | No64, em_jmp_far),
  3449. D(SrcImmByte | ImplicitOps | NearBranch),
  3450. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3451. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3452. /* 0xF0 - 0xF7 */
  3453. N, DI(ImplicitOps, icebp), N, N,
  3454. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3455. G(ByteOp, group3), G(0, group3),
  3456. /* 0xF8 - 0xFF */
  3457. D(ImplicitOps), D(ImplicitOps),
  3458. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3459. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3460. };
  3461. static const struct opcode twobyte_table[256] = {
  3462. /* 0x00 - 0x0F */
  3463. G(0, group6), GD(0, &group7), N, N,
  3464. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3465. II(ImplicitOps | Priv, em_clts, clts), N,
  3466. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3467. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3468. /* 0x10 - 0x1F */
  3469. N, N, N, N, N, N, N, N,
  3470. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3471. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3472. /* 0x20 - 0x2F */
  3473. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3474. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3475. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3476. check_cr_write),
  3477. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3478. check_dr_write),
  3479. N, N, N, N,
  3480. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3481. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3482. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3483. N, N, N, N,
  3484. /* 0x30 - 0x3F */
  3485. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3486. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3487. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3488. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3489. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3490. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3491. N, N,
  3492. N, N, N, N, N, N, N, N,
  3493. /* 0x40 - 0x4F */
  3494. X16(D(DstReg | SrcMem | ModRM)),
  3495. /* 0x50 - 0x5F */
  3496. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3497. /* 0x60 - 0x6F */
  3498. N, N, N, N,
  3499. N, N, N, N,
  3500. N, N, N, N,
  3501. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3502. /* 0x70 - 0x7F */
  3503. N, N, N, N,
  3504. N, N, N, N,
  3505. N, N, N, N,
  3506. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3507. /* 0x80 - 0x8F */
  3508. X16(D(SrcImm | NearBranch)),
  3509. /* 0x90 - 0x9F */
  3510. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3511. /* 0xA0 - 0xA7 */
  3512. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3513. II(ImplicitOps, em_cpuid, cpuid),
  3514. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3515. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3516. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3517. /* 0xA8 - 0xAF */
  3518. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3519. DI(ImplicitOps, rsm),
  3520. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3521. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3522. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3523. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3524. /* 0xB0 - 0xB7 */
  3525. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3526. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3527. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3528. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3529. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3530. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3531. /* 0xB8 - 0xBF */
  3532. N, N,
  3533. G(BitOp, group8),
  3534. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3535. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3536. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3537. /* 0xC0 - 0xC7 */
  3538. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3539. N, I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov),
  3540. N, N, N, GD(0, &group9),
  3541. /* 0xC8 - 0xCF */
  3542. X8(I(DstReg, em_bswap)),
  3543. /* 0xD0 - 0xDF */
  3544. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3545. /* 0xE0 - 0xEF */
  3546. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  3547. N, N, N, N, N, N, N, N,
  3548. /* 0xF0 - 0xFF */
  3549. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3550. };
  3551. static const struct gprefix three_byte_0f_38_f0 = {
  3552. I(DstReg | SrcMem | Mov, em_movbe), N, N, N
  3553. };
  3554. static const struct gprefix three_byte_0f_38_f1 = {
  3555. I(DstMem | SrcReg | Mov, em_movbe), N, N, N
  3556. };
  3557. /*
  3558. * Insns below are selected by the prefix which indexed by the third opcode
  3559. * byte.
  3560. */
  3561. static const struct opcode opcode_map_0f_38[256] = {
  3562. /* 0x00 - 0x7f */
  3563. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3564. /* 0x80 - 0xef */
  3565. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3566. /* 0xf0 - 0xf1 */
  3567. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
  3568. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
  3569. /* 0xf2 - 0xff */
  3570. N, N, X4(N), X8(N)
  3571. };
  3572. #undef D
  3573. #undef N
  3574. #undef G
  3575. #undef GD
  3576. #undef I
  3577. #undef GP
  3578. #undef EXT
  3579. #undef D2bv
  3580. #undef D2bvIP
  3581. #undef I2bv
  3582. #undef I2bvIP
  3583. #undef I6ALU
  3584. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3585. {
  3586. unsigned size;
  3587. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3588. if (size == 8)
  3589. size = 4;
  3590. return size;
  3591. }
  3592. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3593. unsigned size, bool sign_extension)
  3594. {
  3595. int rc = X86EMUL_CONTINUE;
  3596. op->type = OP_IMM;
  3597. op->bytes = size;
  3598. op->addr.mem.ea = ctxt->_eip;
  3599. /* NB. Immediates are sign-extended as necessary. */
  3600. switch (op->bytes) {
  3601. case 1:
  3602. op->val = insn_fetch(s8, ctxt);
  3603. break;
  3604. case 2:
  3605. op->val = insn_fetch(s16, ctxt);
  3606. break;
  3607. case 4:
  3608. op->val = insn_fetch(s32, ctxt);
  3609. break;
  3610. case 8:
  3611. op->val = insn_fetch(s64, ctxt);
  3612. break;
  3613. }
  3614. if (!sign_extension) {
  3615. switch (op->bytes) {
  3616. case 1:
  3617. op->val &= 0xff;
  3618. break;
  3619. case 2:
  3620. op->val &= 0xffff;
  3621. break;
  3622. case 4:
  3623. op->val &= 0xffffffff;
  3624. break;
  3625. }
  3626. }
  3627. done:
  3628. return rc;
  3629. }
  3630. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3631. unsigned d)
  3632. {
  3633. int rc = X86EMUL_CONTINUE;
  3634. switch (d) {
  3635. case OpReg:
  3636. decode_register_operand(ctxt, op);
  3637. break;
  3638. case OpImmUByte:
  3639. rc = decode_imm(ctxt, op, 1, false);
  3640. break;
  3641. case OpMem:
  3642. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3643. mem_common:
  3644. *op = ctxt->memop;
  3645. ctxt->memopp = op;
  3646. if (ctxt->d & BitOp)
  3647. fetch_bit_operand(ctxt);
  3648. op->orig_val = op->val;
  3649. break;
  3650. case OpMem64:
  3651. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3652. goto mem_common;
  3653. case OpAcc:
  3654. op->type = OP_REG;
  3655. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3656. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3657. fetch_register_operand(op);
  3658. op->orig_val = op->val;
  3659. break;
  3660. case OpAccLo:
  3661. op->type = OP_REG;
  3662. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3663. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3664. fetch_register_operand(op);
  3665. op->orig_val = op->val;
  3666. break;
  3667. case OpAccHi:
  3668. if (ctxt->d & ByteOp) {
  3669. op->type = OP_NONE;
  3670. break;
  3671. }
  3672. op->type = OP_REG;
  3673. op->bytes = ctxt->op_bytes;
  3674. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3675. fetch_register_operand(op);
  3676. op->orig_val = op->val;
  3677. break;
  3678. case OpDI:
  3679. op->type = OP_MEM;
  3680. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3681. op->addr.mem.ea =
  3682. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3683. op->addr.mem.seg = VCPU_SREG_ES;
  3684. op->val = 0;
  3685. op->count = 1;
  3686. break;
  3687. case OpDX:
  3688. op->type = OP_REG;
  3689. op->bytes = 2;
  3690. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3691. fetch_register_operand(op);
  3692. break;
  3693. case OpCL:
  3694. op->bytes = 1;
  3695. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3696. break;
  3697. case OpImmByte:
  3698. rc = decode_imm(ctxt, op, 1, true);
  3699. break;
  3700. case OpOne:
  3701. op->bytes = 1;
  3702. op->val = 1;
  3703. break;
  3704. case OpImm:
  3705. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3706. break;
  3707. case OpImm64:
  3708. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3709. break;
  3710. case OpMem8:
  3711. ctxt->memop.bytes = 1;
  3712. if (ctxt->memop.type == OP_REG) {
  3713. ctxt->memop.addr.reg = decode_register(ctxt,
  3714. ctxt->modrm_rm, true);
  3715. fetch_register_operand(&ctxt->memop);
  3716. }
  3717. goto mem_common;
  3718. case OpMem16:
  3719. ctxt->memop.bytes = 2;
  3720. goto mem_common;
  3721. case OpMem32:
  3722. ctxt->memop.bytes = 4;
  3723. goto mem_common;
  3724. case OpImmU16:
  3725. rc = decode_imm(ctxt, op, 2, false);
  3726. break;
  3727. case OpImmU:
  3728. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3729. break;
  3730. case OpSI:
  3731. op->type = OP_MEM;
  3732. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3733. op->addr.mem.ea =
  3734. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3735. op->addr.mem.seg = ctxt->seg_override;
  3736. op->val = 0;
  3737. op->count = 1;
  3738. break;
  3739. case OpXLat:
  3740. op->type = OP_MEM;
  3741. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3742. op->addr.mem.ea =
  3743. register_address(ctxt,
  3744. reg_read(ctxt, VCPU_REGS_RBX) +
  3745. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3746. op->addr.mem.seg = ctxt->seg_override;
  3747. op->val = 0;
  3748. break;
  3749. case OpImmFAddr:
  3750. op->type = OP_IMM;
  3751. op->addr.mem.ea = ctxt->_eip;
  3752. op->bytes = ctxt->op_bytes + 2;
  3753. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3754. break;
  3755. case OpMemFAddr:
  3756. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3757. goto mem_common;
  3758. case OpES:
  3759. op->val = VCPU_SREG_ES;
  3760. break;
  3761. case OpCS:
  3762. op->val = VCPU_SREG_CS;
  3763. break;
  3764. case OpSS:
  3765. op->val = VCPU_SREG_SS;
  3766. break;
  3767. case OpDS:
  3768. op->val = VCPU_SREG_DS;
  3769. break;
  3770. case OpFS:
  3771. op->val = VCPU_SREG_FS;
  3772. break;
  3773. case OpGS:
  3774. op->val = VCPU_SREG_GS;
  3775. break;
  3776. case OpImplicit:
  3777. /* Special instructions do their own operand decoding. */
  3778. default:
  3779. op->type = OP_NONE; /* Disable writeback. */
  3780. break;
  3781. }
  3782. done:
  3783. return rc;
  3784. }
  3785. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3786. {
  3787. int rc = X86EMUL_CONTINUE;
  3788. int mode = ctxt->mode;
  3789. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3790. bool op_prefix = false;
  3791. bool has_seg_override = false;
  3792. struct opcode opcode;
  3793. ctxt->memop.type = OP_NONE;
  3794. ctxt->memopp = NULL;
  3795. ctxt->_eip = ctxt->eip;
  3796. ctxt->fetch.ptr = ctxt->fetch.data;
  3797. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  3798. ctxt->opcode_len = 1;
  3799. if (insn_len > 0)
  3800. memcpy(ctxt->fetch.data, insn, insn_len);
  3801. else {
  3802. rc = __do_insn_fetch_bytes(ctxt, 1);
  3803. if (rc != X86EMUL_CONTINUE)
  3804. return rc;
  3805. }
  3806. switch (mode) {
  3807. case X86EMUL_MODE_REAL:
  3808. case X86EMUL_MODE_VM86:
  3809. case X86EMUL_MODE_PROT16:
  3810. def_op_bytes = def_ad_bytes = 2;
  3811. break;
  3812. case X86EMUL_MODE_PROT32:
  3813. def_op_bytes = def_ad_bytes = 4;
  3814. break;
  3815. #ifdef CONFIG_X86_64
  3816. case X86EMUL_MODE_PROT64:
  3817. def_op_bytes = 4;
  3818. def_ad_bytes = 8;
  3819. break;
  3820. #endif
  3821. default:
  3822. return EMULATION_FAILED;
  3823. }
  3824. ctxt->op_bytes = def_op_bytes;
  3825. ctxt->ad_bytes = def_ad_bytes;
  3826. /* Legacy prefixes. */
  3827. for (;;) {
  3828. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3829. case 0x66: /* operand-size override */
  3830. op_prefix = true;
  3831. /* switch between 2/4 bytes */
  3832. ctxt->op_bytes = def_op_bytes ^ 6;
  3833. break;
  3834. case 0x67: /* address-size override */
  3835. if (mode == X86EMUL_MODE_PROT64)
  3836. /* switch between 4/8 bytes */
  3837. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3838. else
  3839. /* switch between 2/4 bytes */
  3840. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3841. break;
  3842. case 0x26: /* ES override */
  3843. case 0x2e: /* CS override */
  3844. case 0x36: /* SS override */
  3845. case 0x3e: /* DS override */
  3846. has_seg_override = true;
  3847. ctxt->seg_override = (ctxt->b >> 3) & 3;
  3848. break;
  3849. case 0x64: /* FS override */
  3850. case 0x65: /* GS override */
  3851. has_seg_override = true;
  3852. ctxt->seg_override = ctxt->b & 7;
  3853. break;
  3854. case 0x40 ... 0x4f: /* REX */
  3855. if (mode != X86EMUL_MODE_PROT64)
  3856. goto done_prefixes;
  3857. ctxt->rex_prefix = ctxt->b;
  3858. continue;
  3859. case 0xf0: /* LOCK */
  3860. ctxt->lock_prefix = 1;
  3861. break;
  3862. case 0xf2: /* REPNE/REPNZ */
  3863. case 0xf3: /* REP/REPE/REPZ */
  3864. ctxt->rep_prefix = ctxt->b;
  3865. break;
  3866. default:
  3867. goto done_prefixes;
  3868. }
  3869. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3870. ctxt->rex_prefix = 0;
  3871. }
  3872. done_prefixes:
  3873. /* REX prefix. */
  3874. if (ctxt->rex_prefix & 8)
  3875. ctxt->op_bytes = 8; /* REX.W */
  3876. /* Opcode byte(s). */
  3877. opcode = opcode_table[ctxt->b];
  3878. /* Two-byte opcode? */
  3879. if (ctxt->b == 0x0f) {
  3880. ctxt->opcode_len = 2;
  3881. ctxt->b = insn_fetch(u8, ctxt);
  3882. opcode = twobyte_table[ctxt->b];
  3883. /* 0F_38 opcode map */
  3884. if (ctxt->b == 0x38) {
  3885. ctxt->opcode_len = 3;
  3886. ctxt->b = insn_fetch(u8, ctxt);
  3887. opcode = opcode_map_0f_38[ctxt->b];
  3888. }
  3889. }
  3890. ctxt->d = opcode.flags;
  3891. if (ctxt->d & ModRM)
  3892. ctxt->modrm = insn_fetch(u8, ctxt);
  3893. /* vex-prefix instructions are not implemented */
  3894. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  3895. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  3896. ctxt->d = NotImpl;
  3897. }
  3898. while (ctxt->d & GroupMask) {
  3899. switch (ctxt->d & GroupMask) {
  3900. case Group:
  3901. goffset = (ctxt->modrm >> 3) & 7;
  3902. opcode = opcode.u.group[goffset];
  3903. break;
  3904. case GroupDual:
  3905. goffset = (ctxt->modrm >> 3) & 7;
  3906. if ((ctxt->modrm >> 6) == 3)
  3907. opcode = opcode.u.gdual->mod3[goffset];
  3908. else
  3909. opcode = opcode.u.gdual->mod012[goffset];
  3910. break;
  3911. case RMExt:
  3912. goffset = ctxt->modrm & 7;
  3913. opcode = opcode.u.group[goffset];
  3914. break;
  3915. case Prefix:
  3916. if (ctxt->rep_prefix && op_prefix)
  3917. return EMULATION_FAILED;
  3918. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3919. switch (simd_prefix) {
  3920. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3921. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3922. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3923. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3924. }
  3925. break;
  3926. case Escape:
  3927. if (ctxt->modrm > 0xbf)
  3928. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3929. else
  3930. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3931. break;
  3932. default:
  3933. return EMULATION_FAILED;
  3934. }
  3935. ctxt->d &= ~(u64)GroupMask;
  3936. ctxt->d |= opcode.flags;
  3937. }
  3938. /* Unrecognised? */
  3939. if (ctxt->d == 0)
  3940. return EMULATION_FAILED;
  3941. ctxt->execute = opcode.u.execute;
  3942. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  3943. return EMULATION_FAILED;
  3944. if (unlikely(ctxt->d &
  3945. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  3946. No16))) {
  3947. /*
  3948. * These are copied unconditionally here, and checked unconditionally
  3949. * in x86_emulate_insn.
  3950. */
  3951. ctxt->check_perm = opcode.check_perm;
  3952. ctxt->intercept = opcode.intercept;
  3953. if (ctxt->d & NotImpl)
  3954. return EMULATION_FAILED;
  3955. if (mode == X86EMUL_MODE_PROT64) {
  3956. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  3957. ctxt->op_bytes = 8;
  3958. else if (ctxt->d & NearBranch)
  3959. ctxt->op_bytes = 8;
  3960. }
  3961. if (ctxt->d & Op3264) {
  3962. if (mode == X86EMUL_MODE_PROT64)
  3963. ctxt->op_bytes = 8;
  3964. else
  3965. ctxt->op_bytes = 4;
  3966. }
  3967. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  3968. ctxt->op_bytes = 4;
  3969. if (ctxt->d & Sse)
  3970. ctxt->op_bytes = 16;
  3971. else if (ctxt->d & Mmx)
  3972. ctxt->op_bytes = 8;
  3973. }
  3974. /* ModRM and SIB bytes. */
  3975. if (ctxt->d & ModRM) {
  3976. rc = decode_modrm(ctxt, &ctxt->memop);
  3977. if (!has_seg_override) {
  3978. has_seg_override = true;
  3979. ctxt->seg_override = ctxt->modrm_seg;
  3980. }
  3981. } else if (ctxt->d & MemAbs)
  3982. rc = decode_abs(ctxt, &ctxt->memop);
  3983. if (rc != X86EMUL_CONTINUE)
  3984. goto done;
  3985. if (!has_seg_override)
  3986. ctxt->seg_override = VCPU_SREG_DS;
  3987. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  3988. /*
  3989. * Decode and fetch the source operand: register, memory
  3990. * or immediate.
  3991. */
  3992. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3993. if (rc != X86EMUL_CONTINUE)
  3994. goto done;
  3995. /*
  3996. * Decode and fetch the second source operand: register, memory
  3997. * or immediate.
  3998. */
  3999. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4000. if (rc != X86EMUL_CONTINUE)
  4001. goto done;
  4002. /* Decode and fetch the destination operand: register or memory. */
  4003. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4004. if (ctxt->rip_relative)
  4005. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4006. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4007. done:
  4008. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4009. }
  4010. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4011. {
  4012. return ctxt->d & PageTable;
  4013. }
  4014. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4015. {
  4016. /* The second termination condition only applies for REPE
  4017. * and REPNE. Test if the repeat string operation prefix is
  4018. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4019. * corresponding termination condition according to:
  4020. * - if REPE/REPZ and ZF = 0 then done
  4021. * - if REPNE/REPNZ and ZF = 1 then done
  4022. */
  4023. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4024. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4025. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4026. ((ctxt->eflags & EFLG_ZF) == 0))
  4027. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4028. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  4029. return true;
  4030. return false;
  4031. }
  4032. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4033. {
  4034. bool fault = false;
  4035. ctxt->ops->get_fpu(ctxt);
  4036. asm volatile("1: fwait \n\t"
  4037. "2: \n\t"
  4038. ".pushsection .fixup,\"ax\" \n\t"
  4039. "3: \n\t"
  4040. "movb $1, %[fault] \n\t"
  4041. "jmp 2b \n\t"
  4042. ".popsection \n\t"
  4043. _ASM_EXTABLE(1b, 3b)
  4044. : [fault]"+qm"(fault));
  4045. ctxt->ops->put_fpu(ctxt);
  4046. if (unlikely(fault))
  4047. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4048. return X86EMUL_CONTINUE;
  4049. }
  4050. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4051. struct operand *op)
  4052. {
  4053. if (op->type == OP_MM)
  4054. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4055. }
  4056. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4057. {
  4058. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4059. if (!(ctxt->d & ByteOp))
  4060. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4061. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  4062. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4063. [fastop]"+S"(fop)
  4064. : "c"(ctxt->src2.val));
  4065. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4066. if (!fop) /* exception is returned in fop variable */
  4067. return emulate_de(ctxt);
  4068. return X86EMUL_CONTINUE;
  4069. }
  4070. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4071. {
  4072. memset(&ctxt->rip_relative, 0,
  4073. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4074. ctxt->io_read.pos = 0;
  4075. ctxt->io_read.end = 0;
  4076. ctxt->mem_read.end = 0;
  4077. }
  4078. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4079. {
  4080. const struct x86_emulate_ops *ops = ctxt->ops;
  4081. int rc = X86EMUL_CONTINUE;
  4082. int saved_dst_type = ctxt->dst.type;
  4083. ctxt->mem_read.pos = 0;
  4084. /* LOCK prefix is allowed only with some instructions */
  4085. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4086. rc = emulate_ud(ctxt);
  4087. goto done;
  4088. }
  4089. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4090. rc = emulate_ud(ctxt);
  4091. goto done;
  4092. }
  4093. if (unlikely(ctxt->d &
  4094. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4095. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4096. (ctxt->d & Undefined)) {
  4097. rc = emulate_ud(ctxt);
  4098. goto done;
  4099. }
  4100. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4101. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4102. rc = emulate_ud(ctxt);
  4103. goto done;
  4104. }
  4105. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4106. rc = emulate_nm(ctxt);
  4107. goto done;
  4108. }
  4109. if (ctxt->d & Mmx) {
  4110. rc = flush_pending_x87_faults(ctxt);
  4111. if (rc != X86EMUL_CONTINUE)
  4112. goto done;
  4113. /*
  4114. * Now that we know the fpu is exception safe, we can fetch
  4115. * operands from it.
  4116. */
  4117. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4118. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4119. if (!(ctxt->d & Mov))
  4120. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4121. }
  4122. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4123. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4124. X86_ICPT_PRE_EXCEPT);
  4125. if (rc != X86EMUL_CONTINUE)
  4126. goto done;
  4127. }
  4128. /* Privileged instruction can be executed only in CPL=0 */
  4129. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4130. if (ctxt->d & PrivUD)
  4131. rc = emulate_ud(ctxt);
  4132. else
  4133. rc = emulate_gp(ctxt, 0);
  4134. goto done;
  4135. }
  4136. /* Instruction can only be executed in protected mode */
  4137. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4138. rc = emulate_ud(ctxt);
  4139. goto done;
  4140. }
  4141. /* Do instruction specific permission checks */
  4142. if (ctxt->d & CheckPerm) {
  4143. rc = ctxt->check_perm(ctxt);
  4144. if (rc != X86EMUL_CONTINUE)
  4145. goto done;
  4146. }
  4147. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4148. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4149. X86_ICPT_POST_EXCEPT);
  4150. if (rc != X86EMUL_CONTINUE)
  4151. goto done;
  4152. }
  4153. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4154. /* All REP prefixes have the same first termination condition */
  4155. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4156. ctxt->eip = ctxt->_eip;
  4157. ctxt->eflags &= ~EFLG_RF;
  4158. goto done;
  4159. }
  4160. }
  4161. }
  4162. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4163. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4164. ctxt->src.valptr, ctxt->src.bytes);
  4165. if (rc != X86EMUL_CONTINUE)
  4166. goto done;
  4167. ctxt->src.orig_val64 = ctxt->src.val64;
  4168. }
  4169. if (ctxt->src2.type == OP_MEM) {
  4170. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4171. &ctxt->src2.val, ctxt->src2.bytes);
  4172. if (rc != X86EMUL_CONTINUE)
  4173. goto done;
  4174. }
  4175. if ((ctxt->d & DstMask) == ImplicitOps)
  4176. goto special_insn;
  4177. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4178. /* optimisation - avoid slow emulated read if Mov */
  4179. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4180. &ctxt->dst.val, ctxt->dst.bytes);
  4181. if (rc != X86EMUL_CONTINUE)
  4182. goto done;
  4183. }
  4184. ctxt->dst.orig_val = ctxt->dst.val;
  4185. special_insn:
  4186. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4187. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4188. X86_ICPT_POST_MEMACCESS);
  4189. if (rc != X86EMUL_CONTINUE)
  4190. goto done;
  4191. }
  4192. if (ctxt->rep_prefix && (ctxt->d & String))
  4193. ctxt->eflags |= EFLG_RF;
  4194. else
  4195. ctxt->eflags &= ~EFLG_RF;
  4196. if (ctxt->execute) {
  4197. if (ctxt->d & Fastop) {
  4198. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4199. rc = fastop(ctxt, fop);
  4200. if (rc != X86EMUL_CONTINUE)
  4201. goto done;
  4202. goto writeback;
  4203. }
  4204. rc = ctxt->execute(ctxt);
  4205. if (rc != X86EMUL_CONTINUE)
  4206. goto done;
  4207. goto writeback;
  4208. }
  4209. if (ctxt->opcode_len == 2)
  4210. goto twobyte_insn;
  4211. else if (ctxt->opcode_len == 3)
  4212. goto threebyte_insn;
  4213. switch (ctxt->b) {
  4214. case 0x63: /* movsxd */
  4215. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4216. goto cannot_emulate;
  4217. ctxt->dst.val = (s32) ctxt->src.val;
  4218. break;
  4219. case 0x70 ... 0x7f: /* jcc (short) */
  4220. if (test_cc(ctxt->b, ctxt->eflags))
  4221. rc = jmp_rel(ctxt, ctxt->src.val);
  4222. break;
  4223. case 0x8d: /* lea r16/r32, m */
  4224. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4225. break;
  4226. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4227. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4228. ctxt->dst.type = OP_NONE;
  4229. else
  4230. rc = em_xchg(ctxt);
  4231. break;
  4232. case 0x98: /* cbw/cwde/cdqe */
  4233. switch (ctxt->op_bytes) {
  4234. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4235. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4236. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4237. }
  4238. break;
  4239. case 0xcc: /* int3 */
  4240. rc = emulate_int(ctxt, 3);
  4241. break;
  4242. case 0xcd: /* int n */
  4243. rc = emulate_int(ctxt, ctxt->src.val);
  4244. break;
  4245. case 0xce: /* into */
  4246. if (ctxt->eflags & EFLG_OF)
  4247. rc = emulate_int(ctxt, 4);
  4248. break;
  4249. case 0xe9: /* jmp rel */
  4250. case 0xeb: /* jmp rel short */
  4251. rc = jmp_rel(ctxt, ctxt->src.val);
  4252. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4253. break;
  4254. case 0xf4: /* hlt */
  4255. ctxt->ops->halt(ctxt);
  4256. break;
  4257. case 0xf5: /* cmc */
  4258. /* complement carry flag from eflags reg */
  4259. ctxt->eflags ^= EFLG_CF;
  4260. break;
  4261. case 0xf8: /* clc */
  4262. ctxt->eflags &= ~EFLG_CF;
  4263. break;
  4264. case 0xf9: /* stc */
  4265. ctxt->eflags |= EFLG_CF;
  4266. break;
  4267. case 0xfc: /* cld */
  4268. ctxt->eflags &= ~EFLG_DF;
  4269. break;
  4270. case 0xfd: /* std */
  4271. ctxt->eflags |= EFLG_DF;
  4272. break;
  4273. default:
  4274. goto cannot_emulate;
  4275. }
  4276. if (rc != X86EMUL_CONTINUE)
  4277. goto done;
  4278. writeback:
  4279. if (ctxt->d & SrcWrite) {
  4280. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4281. rc = writeback(ctxt, &ctxt->src);
  4282. if (rc != X86EMUL_CONTINUE)
  4283. goto done;
  4284. }
  4285. if (!(ctxt->d & NoWrite)) {
  4286. rc = writeback(ctxt, &ctxt->dst);
  4287. if (rc != X86EMUL_CONTINUE)
  4288. goto done;
  4289. }
  4290. /*
  4291. * restore dst type in case the decoding will be reused
  4292. * (happens for string instruction )
  4293. */
  4294. ctxt->dst.type = saved_dst_type;
  4295. if ((ctxt->d & SrcMask) == SrcSI)
  4296. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4297. if ((ctxt->d & DstMask) == DstDI)
  4298. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4299. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4300. unsigned int count;
  4301. struct read_cache *r = &ctxt->io_read;
  4302. if ((ctxt->d & SrcMask) == SrcSI)
  4303. count = ctxt->src.count;
  4304. else
  4305. count = ctxt->dst.count;
  4306. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4307. -count);
  4308. if (!string_insn_completed(ctxt)) {
  4309. /*
  4310. * Re-enter guest when pio read ahead buffer is empty
  4311. * or, if it is not used, after each 1024 iteration.
  4312. */
  4313. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4314. (r->end == 0 || r->end != r->pos)) {
  4315. /*
  4316. * Reset read cache. Usually happens before
  4317. * decode, but since instruction is restarted
  4318. * we have to do it here.
  4319. */
  4320. ctxt->mem_read.end = 0;
  4321. writeback_registers(ctxt);
  4322. return EMULATION_RESTART;
  4323. }
  4324. goto done; /* skip rip writeback */
  4325. }
  4326. ctxt->eflags &= ~EFLG_RF;
  4327. }
  4328. ctxt->eip = ctxt->_eip;
  4329. done:
  4330. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4331. WARN_ON(ctxt->exception.vector > 0x1f);
  4332. ctxt->have_exception = true;
  4333. }
  4334. if (rc == X86EMUL_INTERCEPTED)
  4335. return EMULATION_INTERCEPTED;
  4336. if (rc == X86EMUL_CONTINUE)
  4337. writeback_registers(ctxt);
  4338. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4339. twobyte_insn:
  4340. switch (ctxt->b) {
  4341. case 0x09: /* wbinvd */
  4342. (ctxt->ops->wbinvd)(ctxt);
  4343. break;
  4344. case 0x08: /* invd */
  4345. case 0x0d: /* GrpP (prefetch) */
  4346. case 0x18: /* Grp16 (prefetch/nop) */
  4347. case 0x1f: /* nop */
  4348. break;
  4349. case 0x20: /* mov cr, reg */
  4350. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4351. break;
  4352. case 0x21: /* mov from dr to reg */
  4353. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4354. break;
  4355. case 0x40 ... 0x4f: /* cmov */
  4356. if (test_cc(ctxt->b, ctxt->eflags))
  4357. ctxt->dst.val = ctxt->src.val;
  4358. else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
  4359. ctxt->op_bytes != 4)
  4360. ctxt->dst.type = OP_NONE; /* no writeback */
  4361. break;
  4362. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4363. if (test_cc(ctxt->b, ctxt->eflags))
  4364. rc = jmp_rel(ctxt, ctxt->src.val);
  4365. break;
  4366. case 0x90 ... 0x9f: /* setcc r/m8 */
  4367. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4368. break;
  4369. case 0xb6 ... 0xb7: /* movzx */
  4370. ctxt->dst.bytes = ctxt->op_bytes;
  4371. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4372. : (u16) ctxt->src.val;
  4373. break;
  4374. case 0xbe ... 0xbf: /* movsx */
  4375. ctxt->dst.bytes = ctxt->op_bytes;
  4376. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4377. (s16) ctxt->src.val;
  4378. break;
  4379. default:
  4380. goto cannot_emulate;
  4381. }
  4382. threebyte_insn:
  4383. if (rc != X86EMUL_CONTINUE)
  4384. goto done;
  4385. goto writeback;
  4386. cannot_emulate:
  4387. return EMULATION_FAILED;
  4388. }
  4389. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4390. {
  4391. invalidate_registers(ctxt);
  4392. }
  4393. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4394. {
  4395. writeback_registers(ctxt);
  4396. }