gpio-ich.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * Intel ICH6-10, Series 5 and 6, Atom C2000 (Avoton/Rangeley) GPIO driver
  3. *
  4. * Copyright (C) 2010 Extreme Engineering Solutions.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  21. #include <linux/module.h>
  22. #include <linux/pci.h>
  23. #include <linux/gpio.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mfd/lpc_ich.h>
  26. #define DRV_NAME "gpio_ich"
  27. /*
  28. * GPIO register offsets in GPIO I/O space.
  29. * Each chunk of 32 GPIOs is manipulated via its own USE_SELx, IO_SELx, and
  30. * LVLx registers. Logic in the read/write functions takes a register and
  31. * an absolute bit number and determines the proper register offset and bit
  32. * number in that register. For example, to read the value of GPIO bit 50
  33. * the code would access offset ichx_regs[2(=GPIO_LVL)][1(=50/32)],
  34. * bit 18 (50%32).
  35. */
  36. enum GPIO_REG {
  37. GPIO_USE_SEL = 0,
  38. GPIO_IO_SEL,
  39. GPIO_LVL,
  40. GPO_BLINK
  41. };
  42. static const u8 ichx_regs[4][3] = {
  43. {0x00, 0x30, 0x40}, /* USE_SEL[1-3] offsets */
  44. {0x04, 0x34, 0x44}, /* IO_SEL[1-3] offsets */
  45. {0x0c, 0x38, 0x48}, /* LVL[1-3] offsets */
  46. {0x18, 0x18, 0x18}, /* BLINK offset */
  47. };
  48. static const u8 ichx_reglen[3] = {
  49. 0x30, 0x10, 0x10,
  50. };
  51. static const u8 avoton_regs[4][3] = {
  52. {0x00, 0x80, 0x00},
  53. {0x04, 0x84, 0x00},
  54. {0x08, 0x88, 0x00},
  55. };
  56. static const u8 avoton_reglen[3] = {
  57. 0x10, 0x10, 0x00,
  58. };
  59. #define ICHX_WRITE(val, reg, base_res) outl(val, (reg) + (base_res)->start)
  60. #define ICHX_READ(reg, base_res) inl((reg) + (base_res)->start)
  61. struct ichx_desc {
  62. /* Max GPIO pins the chipset can have */
  63. uint ngpio;
  64. /* chipset registers */
  65. const u8 (*regs)[3];
  66. const u8 *reglen;
  67. /* GPO_BLINK is available on this chipset */
  68. bool have_blink;
  69. /* Whether the chipset has GPIO in GPE0_STS in the PM IO region */
  70. bool uses_gpe0;
  71. /* USE_SEL is bogus on some chipsets, eg 3100 */
  72. u32 use_sel_ignore[3];
  73. /* Some chipsets have quirks, let these use their own request/get */
  74. int (*request)(struct gpio_chip *chip, unsigned offset);
  75. int (*get)(struct gpio_chip *chip, unsigned offset);
  76. /*
  77. * Some chipsets don't let reading output values on GPIO_LVL register
  78. * this option allows driver caching written output values
  79. */
  80. bool use_outlvl_cache;
  81. };
  82. static struct {
  83. spinlock_t lock;
  84. struct platform_device *dev;
  85. struct gpio_chip chip;
  86. struct resource *gpio_base; /* GPIO IO base */
  87. struct resource *pm_base; /* Power Mangagment IO base */
  88. struct ichx_desc *desc; /* Pointer to chipset-specific description */
  89. u32 orig_gpio_ctrl; /* Orig CTRL value, used to restore on exit */
  90. u8 use_gpio; /* Which GPIO groups are usable */
  91. int outlvl_cache[3]; /* cached output values */
  92. } ichx_priv;
  93. static int modparam_gpiobase = -1; /* dynamic */
  94. module_param_named(gpiobase, modparam_gpiobase, int, 0444);
  95. MODULE_PARM_DESC(gpiobase, "The GPIO number base. -1 means dynamic, "
  96. "which is the default.");
  97. static int ichx_write_bit(int reg, unsigned nr, int val, int verify)
  98. {
  99. unsigned long flags;
  100. u32 data, tmp;
  101. int reg_nr = nr / 32;
  102. int bit = nr & 0x1f;
  103. int ret = 0;
  104. spin_lock_irqsave(&ichx_priv.lock, flags);
  105. if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
  106. data = ichx_priv.outlvl_cache[reg_nr];
  107. else
  108. data = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
  109. ichx_priv.gpio_base);
  110. if (val)
  111. data |= 1 << bit;
  112. else
  113. data &= ~(1 << bit);
  114. ICHX_WRITE(data, ichx_priv.desc->regs[reg][reg_nr],
  115. ichx_priv.gpio_base);
  116. if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
  117. ichx_priv.outlvl_cache[reg_nr] = data;
  118. tmp = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
  119. ichx_priv.gpio_base);
  120. if (verify && data != tmp)
  121. ret = -EPERM;
  122. spin_unlock_irqrestore(&ichx_priv.lock, flags);
  123. return ret;
  124. }
  125. static int ichx_read_bit(int reg, unsigned nr)
  126. {
  127. unsigned long flags;
  128. u32 data;
  129. int reg_nr = nr / 32;
  130. int bit = nr & 0x1f;
  131. spin_lock_irqsave(&ichx_priv.lock, flags);
  132. data = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
  133. ichx_priv.gpio_base);
  134. if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
  135. data = ichx_priv.outlvl_cache[reg_nr] | data;
  136. spin_unlock_irqrestore(&ichx_priv.lock, flags);
  137. return data & (1 << bit) ? 1 : 0;
  138. }
  139. static bool ichx_gpio_check_available(struct gpio_chip *gpio, unsigned nr)
  140. {
  141. return !!(ichx_priv.use_gpio & (1 << (nr / 32)));
  142. }
  143. static int ichx_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
  144. {
  145. /*
  146. * Try setting pin as an input and verify it worked since many pins
  147. * are output-only.
  148. */
  149. if (ichx_write_bit(GPIO_IO_SEL, nr, 1, 1))
  150. return -EINVAL;
  151. return 0;
  152. }
  153. static int ichx_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
  154. int val)
  155. {
  156. /* Disable blink hardware which is available for GPIOs from 0 to 31. */
  157. if (nr < 32 && ichx_priv.desc->have_blink)
  158. ichx_write_bit(GPO_BLINK, nr, 0, 0);
  159. /* Set GPIO output value. */
  160. ichx_write_bit(GPIO_LVL, nr, val, 0);
  161. /*
  162. * Try setting pin as an output and verify it worked since many pins
  163. * are input-only.
  164. */
  165. if (ichx_write_bit(GPIO_IO_SEL, nr, 0, 1))
  166. return -EINVAL;
  167. return 0;
  168. }
  169. static int ichx_gpio_get(struct gpio_chip *chip, unsigned nr)
  170. {
  171. return ichx_read_bit(GPIO_LVL, nr);
  172. }
  173. static int ich6_gpio_get(struct gpio_chip *chip, unsigned nr)
  174. {
  175. unsigned long flags;
  176. u32 data;
  177. /*
  178. * GPI 0 - 15 need to be read from the power management registers on
  179. * a ICH6/3100 bridge.
  180. */
  181. if (nr < 16) {
  182. if (!ichx_priv.pm_base)
  183. return -ENXIO;
  184. spin_lock_irqsave(&ichx_priv.lock, flags);
  185. /* GPI 0 - 15 are latched, write 1 to clear*/
  186. ICHX_WRITE(1 << (16 + nr), 0, ichx_priv.pm_base);
  187. data = ICHX_READ(0, ichx_priv.pm_base);
  188. spin_unlock_irqrestore(&ichx_priv.lock, flags);
  189. return (data >> 16) & (1 << nr) ? 1 : 0;
  190. } else {
  191. return ichx_gpio_get(chip, nr);
  192. }
  193. }
  194. static int ichx_gpio_request(struct gpio_chip *chip, unsigned nr)
  195. {
  196. if (!ichx_gpio_check_available(chip, nr))
  197. return -ENXIO;
  198. /*
  199. * Note we assume the BIOS properly set a bridge's USE value. Some
  200. * chips (eg Intel 3100) have bogus USE values though, so first see if
  201. * the chipset's USE value can be trusted for this specific bit.
  202. * If it can't be trusted, assume that the pin can be used as a GPIO.
  203. */
  204. if (ichx_priv.desc->use_sel_ignore[nr / 32] & (1 << (nr & 0x1f)))
  205. return 0;
  206. return ichx_read_bit(GPIO_USE_SEL, nr) ? 0 : -ENODEV;
  207. }
  208. static int ich6_gpio_request(struct gpio_chip *chip, unsigned nr)
  209. {
  210. /*
  211. * Fixups for bits 16 and 17 are necessary on the Intel ICH6/3100
  212. * bridge as they are controlled by USE register bits 0 and 1. See
  213. * "Table 704 GPIO_USE_SEL1 register" in the i3100 datasheet for
  214. * additional info.
  215. */
  216. if (nr == 16 || nr == 17)
  217. nr -= 16;
  218. return ichx_gpio_request(chip, nr);
  219. }
  220. static void ichx_gpio_set(struct gpio_chip *chip, unsigned nr, int val)
  221. {
  222. ichx_write_bit(GPIO_LVL, nr, val, 0);
  223. }
  224. static void ichx_gpiolib_setup(struct gpio_chip *chip)
  225. {
  226. chip->owner = THIS_MODULE;
  227. chip->label = DRV_NAME;
  228. chip->dev = &ichx_priv.dev->dev;
  229. /* Allow chip-specific overrides of request()/get() */
  230. chip->request = ichx_priv.desc->request ?
  231. ichx_priv.desc->request : ichx_gpio_request;
  232. chip->get = ichx_priv.desc->get ?
  233. ichx_priv.desc->get : ichx_gpio_get;
  234. chip->set = ichx_gpio_set;
  235. chip->direction_input = ichx_gpio_direction_input;
  236. chip->direction_output = ichx_gpio_direction_output;
  237. chip->base = modparam_gpiobase;
  238. chip->ngpio = ichx_priv.desc->ngpio;
  239. chip->can_sleep = false;
  240. chip->dbg_show = NULL;
  241. }
  242. /* ICH6-based, 631xesb-based */
  243. static struct ichx_desc ich6_desc = {
  244. /* Bridges using the ICH6 controller need fixups for GPIO 0 - 17 */
  245. .request = ich6_gpio_request,
  246. .get = ich6_gpio_get,
  247. /* GPIO 0-15 are read in the GPE0_STS PM register */
  248. .uses_gpe0 = true,
  249. .ngpio = 50,
  250. .have_blink = true,
  251. .regs = ichx_regs,
  252. .reglen = ichx_reglen,
  253. };
  254. /* Intel 3100 */
  255. static struct ichx_desc i3100_desc = {
  256. /*
  257. * Bits 16,17, 20 of USE_SEL and bit 16 of USE_SEL2 always read 0 on
  258. * the Intel 3100. See "Table 712. GPIO Summary Table" of 3100
  259. * Datasheet for more info.
  260. */
  261. .use_sel_ignore = {0x00130000, 0x00010000, 0x0},
  262. /* The 3100 needs fixups for GPIO 0 - 17 */
  263. .request = ich6_gpio_request,
  264. .get = ich6_gpio_get,
  265. /* GPIO 0-15 are read in the GPE0_STS PM register */
  266. .uses_gpe0 = true,
  267. .ngpio = 50,
  268. .regs = ichx_regs,
  269. .reglen = ichx_reglen,
  270. };
  271. /* ICH7 and ICH8-based */
  272. static struct ichx_desc ich7_desc = {
  273. .ngpio = 50,
  274. .have_blink = true,
  275. .regs = ichx_regs,
  276. .reglen = ichx_reglen,
  277. };
  278. /* ICH9-based */
  279. static struct ichx_desc ich9_desc = {
  280. .ngpio = 61,
  281. .have_blink = true,
  282. .regs = ichx_regs,
  283. .reglen = ichx_reglen,
  284. };
  285. /* ICH10-based - Consumer/corporate versions have different amount of GPIO */
  286. static struct ichx_desc ich10_cons_desc = {
  287. .ngpio = 61,
  288. .have_blink = true,
  289. .regs = ichx_regs,
  290. .reglen = ichx_reglen,
  291. };
  292. static struct ichx_desc ich10_corp_desc = {
  293. .ngpio = 72,
  294. .have_blink = true,
  295. .regs = ichx_regs,
  296. .reglen = ichx_reglen,
  297. };
  298. /* Intel 5 series, 6 series, 3400 series, and C200 series */
  299. static struct ichx_desc intel5_desc = {
  300. .ngpio = 76,
  301. .regs = ichx_regs,
  302. .reglen = ichx_reglen,
  303. };
  304. /* Avoton */
  305. static struct ichx_desc avoton_desc = {
  306. /* Avoton has only 59 GPIOs, but we assume the first set of register
  307. * (Core) has 32 instead of 31 to keep gpio-ich compliance
  308. */
  309. .ngpio = 60,
  310. .regs = avoton_regs,
  311. .reglen = avoton_reglen,
  312. .use_outlvl_cache = true,
  313. };
  314. static int ichx_gpio_request_regions(struct resource *res_base,
  315. const char *name, u8 use_gpio)
  316. {
  317. int i;
  318. if (!res_base || !res_base->start || !res_base->end)
  319. return -ENODEV;
  320. for (i = 0; i < ARRAY_SIZE(ichx_priv.desc->regs[0]); i++) {
  321. if (!(use_gpio & (1 << i)))
  322. continue;
  323. if (!request_region(
  324. res_base->start + ichx_priv.desc->regs[0][i],
  325. ichx_priv.desc->reglen[i], name))
  326. goto request_err;
  327. }
  328. return 0;
  329. request_err:
  330. /* Clean up: release already requested regions, if any */
  331. for (i--; i >= 0; i--) {
  332. if (!(use_gpio & (1 << i)))
  333. continue;
  334. release_region(res_base->start + ichx_priv.desc->regs[0][i],
  335. ichx_priv.desc->reglen[i]);
  336. }
  337. return -EBUSY;
  338. }
  339. static void ichx_gpio_release_regions(struct resource *res_base, u8 use_gpio)
  340. {
  341. int i;
  342. for (i = 0; i < ARRAY_SIZE(ichx_priv.desc->regs[0]); i++) {
  343. if (!(use_gpio & (1 << i)))
  344. continue;
  345. release_region(res_base->start + ichx_priv.desc->regs[0][i],
  346. ichx_priv.desc->reglen[i]);
  347. }
  348. }
  349. static int ichx_gpio_probe(struct platform_device *pdev)
  350. {
  351. struct resource *res_base, *res_pm;
  352. int err;
  353. struct lpc_ich_info *ich_info = dev_get_platdata(&pdev->dev);
  354. if (!ich_info)
  355. return -ENODEV;
  356. ichx_priv.dev = pdev;
  357. switch (ich_info->gpio_version) {
  358. case ICH_I3100_GPIO:
  359. ichx_priv.desc = &i3100_desc;
  360. break;
  361. case ICH_V5_GPIO:
  362. ichx_priv.desc = &intel5_desc;
  363. break;
  364. case ICH_V6_GPIO:
  365. ichx_priv.desc = &ich6_desc;
  366. break;
  367. case ICH_V7_GPIO:
  368. ichx_priv.desc = &ich7_desc;
  369. break;
  370. case ICH_V9_GPIO:
  371. ichx_priv.desc = &ich9_desc;
  372. break;
  373. case ICH_V10CORP_GPIO:
  374. ichx_priv.desc = &ich10_corp_desc;
  375. break;
  376. case ICH_V10CONS_GPIO:
  377. ichx_priv.desc = &ich10_cons_desc;
  378. break;
  379. case AVOTON_GPIO:
  380. ichx_priv.desc = &avoton_desc;
  381. break;
  382. default:
  383. return -ENODEV;
  384. }
  385. spin_lock_init(&ichx_priv.lock);
  386. res_base = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPIO);
  387. ichx_priv.use_gpio = ich_info->use_gpio;
  388. err = ichx_gpio_request_regions(res_base, pdev->name,
  389. ichx_priv.use_gpio);
  390. if (err)
  391. return err;
  392. ichx_priv.gpio_base = res_base;
  393. /*
  394. * If necessary, determine the I/O address of ACPI/power management
  395. * registers which are needed to read the the GPE0 register for GPI pins
  396. * 0 - 15 on some chipsets.
  397. */
  398. if (!ichx_priv.desc->uses_gpe0)
  399. goto init;
  400. res_pm = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPE0);
  401. if (!res_pm) {
  402. pr_warn("ACPI BAR is unavailable, GPI 0 - 15 unavailable\n");
  403. goto init;
  404. }
  405. if (!request_region(res_pm->start, resource_size(res_pm),
  406. pdev->name)) {
  407. pr_warn("ACPI BAR is busy, GPI 0 - 15 unavailable\n");
  408. goto init;
  409. }
  410. ichx_priv.pm_base = res_pm;
  411. init:
  412. ichx_gpiolib_setup(&ichx_priv.chip);
  413. err = gpiochip_add(&ichx_priv.chip);
  414. if (err) {
  415. pr_err("Failed to register GPIOs\n");
  416. goto add_err;
  417. }
  418. pr_info("GPIO from %d to %d on %s\n", ichx_priv.chip.base,
  419. ichx_priv.chip.base + ichx_priv.chip.ngpio - 1, DRV_NAME);
  420. return 0;
  421. add_err:
  422. ichx_gpio_release_regions(ichx_priv.gpio_base, ichx_priv.use_gpio);
  423. if (ichx_priv.pm_base)
  424. release_region(ichx_priv.pm_base->start,
  425. resource_size(ichx_priv.pm_base));
  426. return err;
  427. }
  428. static int ichx_gpio_remove(struct platform_device *pdev)
  429. {
  430. int err;
  431. err = gpiochip_remove(&ichx_priv.chip);
  432. if (err) {
  433. dev_err(&pdev->dev, "%s failed, %d\n",
  434. "gpiochip_remove()", err);
  435. return err;
  436. }
  437. ichx_gpio_release_regions(ichx_priv.gpio_base, ichx_priv.use_gpio);
  438. if (ichx_priv.pm_base)
  439. release_region(ichx_priv.pm_base->start,
  440. resource_size(ichx_priv.pm_base));
  441. return 0;
  442. }
  443. static struct platform_driver ichx_gpio_driver = {
  444. .driver = {
  445. .owner = THIS_MODULE,
  446. .name = DRV_NAME,
  447. },
  448. .probe = ichx_gpio_probe,
  449. .remove = ichx_gpio_remove,
  450. };
  451. module_platform_driver(ichx_gpio_driver);
  452. MODULE_AUTHOR("Peter Tyser <ptyser@xes-inc.com>");
  453. MODULE_DESCRIPTION("GPIO interface for Intel ICH series");
  454. MODULE_LICENSE("GPL");
  455. MODULE_ALIAS("platform:"DRV_NAME);