mpi2.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176
  1. /*
  2. * Copyright (c) 2000-2014 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.35
  12. *
  13. * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
  14. * prefix are for use only on MPI v2.5 products, and must not be used
  15. * with MPI v2.0 products. Unless otherwise noted, names beginning with
  16. * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
  17. *
  18. * Version History
  19. * ---------------
  20. *
  21. * Date Version Description
  22. * -------- -------- ------------------------------------------------------
  23. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  24. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  25. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  26. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  27. * Moved ReplyPostHostIndex register to offset 0x6C of the
  28. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  29. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  30. * Added union of request descriptors.
  31. * Added union of reply descriptors.
  32. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  33. * Added define for MPI2_VERSION_02_00.
  34. * Fixed the size of the FunctionDependent5 field in the
  35. * MPI2_DEFAULT_REPLY structure.
  36. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  37. * Removed the MPI-defined Fault Codes and extended the
  38. * product specific codes up to 0xEFFF.
  39. * Added a sixth key value for the WriteSequence register
  40. * and changed the flush value to 0x0.
  41. * Added message function codes for Diagnostic Buffer Post
  42. * and Diagnsotic Release.
  43. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  44. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  45. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  47. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * Added #defines for marking a reply descriptor as unused.
  49. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  50. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  51. * Moved LUN field defines from mpi2_init.h.
  52. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  53. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  54. * In all request and reply descriptors, replaced VF_ID
  55. * field with MSIxIndex field.
  56. * Removed DevHandle field from
  57. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  58. * bytes reserved.
  59. * Added RAID Accelerator functionality.
  60. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  62. * Added MSI-x index mask and shift for Reply Post Host
  63. * Index register.
  64. * Added function code for Host Based Discovery Action.
  65. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  66. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  67. * Added defines for product-specific range of message
  68. * function codes, 0xF0 to 0xFF.
  69. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  70. * Added alternative defines for the SGE Direction bit.
  71. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  72. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  74. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  75. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  76. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  77. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  78. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  79. * 11-18-11 02.00.23 Bumped MPI2_HEADER_VERSION_UNIT.
  80. * Incorporating additions for MPI v2.5.
  81. * 02-06-12 02.00.24 Bumped MPI2_HEADER_VERSION_UNIT.
  82. * 03-29-12 02.00.25 Bumped MPI2_HEADER_VERSION_UNIT.
  83. * Added Hard Reset delay timings.
  84. * 07-10-12 02.00.26 Bumped MPI2_HEADER_VERSION_UNIT.
  85. * 07-26-12 02.00.27 Bumped MPI2_HEADER_VERSION_UNIT.
  86. * 11-27-12 02.00.28 Bumped MPI2_HEADER_VERSION_UNIT.
  87. * 12-20-12 02.00.29 Bumped MPI2_HEADER_VERSION_UNIT.
  88. * Added MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET.
  89. * 04-09-13 02.00.30 Bumped MPI2_HEADER_VERSION_UNIT.
  90. * 04-17-13 02.00.31 Bumped MPI2_HEADER_VERSION_UNIT.
  91. * 08-19-13 02.00.32 Bumped MPI2_HEADER_VERSION_UNIT.
  92. * 12-05-13 02.00.33 Bumped MPI2_HEADER_VERSION_UNIT.
  93. * 01-08-14 02.00.34 Bumped MPI2_HEADER_VERSION_UNIT
  94. * 06-13-14 02.00.35 Bumped MPI2_HEADER_VERSION_UNIT.
  95. * --------------------------------------------------------------------------
  96. */
  97. #ifndef MPI2_H
  98. #define MPI2_H
  99. /*****************************************************************************
  100. *
  101. * MPI Version Definitions
  102. *
  103. *****************************************************************************/
  104. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  105. #define MPI2_VERSION_MAJOR_SHIFT (8)
  106. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  107. #define MPI2_VERSION_MINOR_SHIFT (0)
  108. /*major version for all MPI v2.x */
  109. #define MPI2_VERSION_MAJOR (0x02)
  110. /*minor version for MPI v2.0 compatible products */
  111. #define MPI2_VERSION_MINOR (0x00)
  112. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  113. MPI2_VERSION_MINOR)
  114. #define MPI2_VERSION_02_00 (0x0200)
  115. /*minor version for MPI v2.5 compatible products */
  116. #define MPI25_VERSION_MINOR (0x05)
  117. #define MPI25_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  118. MPI25_VERSION_MINOR)
  119. #define MPI2_VERSION_02_05 (0x0205)
  120. /*Unit and Dev versioning for this MPI header set */
  121. #define MPI2_HEADER_VERSION_UNIT (0x23)
  122. #define MPI2_HEADER_VERSION_DEV (0x00)
  123. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  124. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  125. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  126. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  127. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | \
  128. MPI2_HEADER_VERSION_DEV)
  129. /*****************************************************************************
  130. *
  131. * IOC State Definitions
  132. *
  133. *****************************************************************************/
  134. #define MPI2_IOC_STATE_RESET (0x00000000)
  135. #define MPI2_IOC_STATE_READY (0x10000000)
  136. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  137. #define MPI2_IOC_STATE_FAULT (0x40000000)
  138. #define MPI2_IOC_STATE_MASK (0xF0000000)
  139. #define MPI2_IOC_STATE_SHIFT (28)
  140. /*Fault state range for prodcut specific codes */
  141. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  142. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  143. /*****************************************************************************
  144. *
  145. * System Interface Register Definitions
  146. *
  147. *****************************************************************************/
  148. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS {
  149. U32 Doorbell; /*0x00 */
  150. U32 WriteSequence; /*0x04 */
  151. U32 HostDiagnostic; /*0x08 */
  152. U32 Reserved1; /*0x0C */
  153. U32 DiagRWData; /*0x10 */
  154. U32 DiagRWAddressLow; /*0x14 */
  155. U32 DiagRWAddressHigh; /*0x18 */
  156. U32 Reserved2[5]; /*0x1C */
  157. U32 HostInterruptStatus; /*0x30 */
  158. U32 HostInterruptMask; /*0x34 */
  159. U32 DCRData; /*0x38 */
  160. U32 DCRAddress; /*0x3C */
  161. U32 Reserved3[2]; /*0x40 */
  162. U32 ReplyFreeHostIndex; /*0x48 */
  163. U32 Reserved4[8]; /*0x4C */
  164. U32 ReplyPostHostIndex; /*0x6C */
  165. U32 Reserved5; /*0x70 */
  166. U32 HCBSize; /*0x74 */
  167. U32 HCBAddressLow; /*0x78 */
  168. U32 HCBAddressHigh; /*0x7C */
  169. U32 Reserved6[16]; /*0x80 */
  170. U32 RequestDescriptorPostLow; /*0xC0 */
  171. U32 RequestDescriptorPostHigh; /*0xC4 */
  172. U32 Reserved7[14]; /*0xC8 */
  173. } MPI2_SYSTEM_INTERFACE_REGS,
  174. *PTR_MPI2_SYSTEM_INTERFACE_REGS,
  175. Mpi2SystemInterfaceRegs_t,
  176. *pMpi2SystemInterfaceRegs_t;
  177. /*
  178. *Defines for working with the Doorbell register.
  179. */
  180. #define MPI2_DOORBELL_OFFSET (0x00000000)
  181. /*IOC --> System values */
  182. #define MPI2_DOORBELL_USED (0x08000000)
  183. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  184. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  185. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  186. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  187. /*System --> IOC values */
  188. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  189. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  190. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  191. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  192. /*
  193. *Defines for the WriteSequence register
  194. */
  195. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  196. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  197. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  198. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  199. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  200. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  201. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  202. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  203. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  204. /*
  205. *Defines for the HostDiagnostic register
  206. */
  207. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  208. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  209. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  210. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  211. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  212. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  213. #define MPI2_DIAG_HCB_MODE (0x00000100)
  214. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  215. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  216. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  217. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  218. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  219. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  220. /*
  221. *Offsets for DiagRWData and address
  222. */
  223. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  224. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  225. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  226. /*
  227. *Defines for the HostInterruptStatus register
  228. */
  229. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  230. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  231. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  232. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  233. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  234. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  235. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  236. /*
  237. *Defines for the HostInterruptMask register
  238. */
  239. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  240. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  241. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  242. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  243. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  244. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  245. /*
  246. *Offsets for DCRData and address
  247. */
  248. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  249. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  250. /*
  251. *Offset for the Reply Free Queue
  252. */
  253. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  254. /*
  255. *Defines for the Reply Descriptor Post Queue
  256. */
  257. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  258. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  259. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  260. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  261. #define MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET (0x0000030C) /*MPI v2.5 only*/
  262. /*
  263. *Defines for the HCBSize and address
  264. */
  265. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  266. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  267. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  268. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  269. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  270. /*
  271. *Offsets for the Request Queue
  272. */
  273. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  274. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  275. /*Hard Reset delay timings */
  276. #define MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC (50000)
  277. #define MPI2_HARD_RESET_PCIE_RESET_READ_WINDOW_MICRO_SEC (255000)
  278. #define MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC (256000)
  279. /*****************************************************************************
  280. *
  281. * Message Descriptors
  282. *
  283. *****************************************************************************/
  284. /*Request Descriptors */
  285. /*Default Request Descriptor */
  286. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR {
  287. U8 RequestFlags; /*0x00 */
  288. U8 MSIxIndex; /*0x01 */
  289. U16 SMID; /*0x02 */
  290. U16 LMID; /*0x04 */
  291. U16 DescriptorTypeDependent; /*0x06 */
  292. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  293. *PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  294. Mpi2DefaultRequestDescriptor_t,
  295. *pMpi2DefaultRequestDescriptor_t;
  296. /*defines for the RequestFlags field */
  297. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  298. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  299. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  300. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  301. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  302. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  303. #define MPI25_REQ_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO (0x0C)
  304. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  305. /*High Priority Request Descriptor */
  306. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR {
  307. U8 RequestFlags; /*0x00 */
  308. U8 MSIxIndex; /*0x01 */
  309. U16 SMID; /*0x02 */
  310. U16 LMID; /*0x04 */
  311. U16 Reserved1; /*0x06 */
  312. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  313. *PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  314. Mpi2HighPriorityRequestDescriptor_t,
  315. *pMpi2HighPriorityRequestDescriptor_t;
  316. /*SCSI IO Request Descriptor */
  317. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR {
  318. U8 RequestFlags; /*0x00 */
  319. U8 MSIxIndex; /*0x01 */
  320. U16 SMID; /*0x02 */
  321. U16 LMID; /*0x04 */
  322. U16 DevHandle; /*0x06 */
  323. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  324. *PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  325. Mpi2SCSIIORequestDescriptor_t,
  326. *pMpi2SCSIIORequestDescriptor_t;
  327. /*SCSI Target Request Descriptor */
  328. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR {
  329. U8 RequestFlags; /*0x00 */
  330. U8 MSIxIndex; /*0x01 */
  331. U16 SMID; /*0x02 */
  332. U16 LMID; /*0x04 */
  333. U16 IoIndex; /*0x06 */
  334. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  335. *PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  336. Mpi2SCSITargetRequestDescriptor_t,
  337. *pMpi2SCSITargetRequestDescriptor_t;
  338. /*RAID Accelerator Request Descriptor */
  339. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  340. U8 RequestFlags; /*0x00 */
  341. U8 MSIxIndex; /*0x01 */
  342. U16 SMID; /*0x02 */
  343. U16 LMID; /*0x04 */
  344. U16 Reserved; /*0x06 */
  345. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  346. *PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  347. Mpi2RAIDAcceleratorRequestDescriptor_t,
  348. *pMpi2RAIDAcceleratorRequestDescriptor_t;
  349. /*Fast Path SCSI IO Request Descriptor */
  350. typedef MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  351. MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR,
  352. *PTR_MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR,
  353. Mpi25FastPathSCSIIORequestDescriptor_t,
  354. *pMpi25FastPathSCSIIORequestDescriptor_t;
  355. /*union of Request Descriptors */
  356. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION {
  357. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  358. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  359. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  360. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  361. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  362. MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR FastPathSCSIIO;
  363. U64 Words;
  364. } MPI2_REQUEST_DESCRIPTOR_UNION,
  365. *PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  366. Mpi2RequestDescriptorUnion_t,
  367. *pMpi2RequestDescriptorUnion_t;
  368. /*Reply Descriptors */
  369. /*Default Reply Descriptor */
  370. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR {
  371. U8 ReplyFlags; /*0x00 */
  372. U8 MSIxIndex; /*0x01 */
  373. U16 DescriptorTypeDependent1; /*0x02 */
  374. U32 DescriptorTypeDependent2; /*0x04 */
  375. } MPI2_DEFAULT_REPLY_DESCRIPTOR,
  376. *PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  377. Mpi2DefaultReplyDescriptor_t,
  378. *pMpi2DefaultReplyDescriptor_t;
  379. /*defines for the ReplyFlags field */
  380. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  381. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  382. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  383. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  384. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  385. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  386. #define MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS (0x06)
  387. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  388. /*values for marking a reply descriptor as unused */
  389. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  390. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  391. /*Address Reply Descriptor */
  392. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR {
  393. U8 ReplyFlags; /*0x00 */
  394. U8 MSIxIndex; /*0x01 */
  395. U16 SMID; /*0x02 */
  396. U32 ReplyFrameAddress; /*0x04 */
  397. } MPI2_ADDRESS_REPLY_DESCRIPTOR,
  398. *PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  399. Mpi2AddressReplyDescriptor_t,
  400. *pMpi2AddressReplyDescriptor_t;
  401. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  402. /*SCSI IO Success Reply Descriptor */
  403. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR {
  404. U8 ReplyFlags; /*0x00 */
  405. U8 MSIxIndex; /*0x01 */
  406. U16 SMID; /*0x02 */
  407. U16 TaskTag; /*0x04 */
  408. U16 Reserved1; /*0x06 */
  409. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  410. *PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  411. Mpi2SCSIIOSuccessReplyDescriptor_t,
  412. *pMpi2SCSIIOSuccessReplyDescriptor_t;
  413. /*TargetAssist Success Reply Descriptor */
  414. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR {
  415. U8 ReplyFlags; /*0x00 */
  416. U8 MSIxIndex; /*0x01 */
  417. U16 SMID; /*0x02 */
  418. U8 SequenceNumber; /*0x04 */
  419. U8 Reserved1; /*0x05 */
  420. U16 IoIndex; /*0x06 */
  421. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  422. *PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  423. Mpi2TargetAssistSuccessReplyDescriptor_t,
  424. *pMpi2TargetAssistSuccessReplyDescriptor_t;
  425. /*Target Command Buffer Reply Descriptor */
  426. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR {
  427. U8 ReplyFlags; /*0x00 */
  428. U8 MSIxIndex; /*0x01 */
  429. U8 VP_ID; /*0x02 */
  430. U8 Flags; /*0x03 */
  431. U16 InitiatorDevHandle; /*0x04 */
  432. U16 IoIndex; /*0x06 */
  433. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  434. *PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  435. Mpi2TargetCommandBufferReplyDescriptor_t,
  436. *pMpi2TargetCommandBufferReplyDescriptor_t;
  437. /*defines for Flags field */
  438. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  439. /*RAID Accelerator Success Reply Descriptor */
  440. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  441. U8 ReplyFlags; /*0x00 */
  442. U8 MSIxIndex; /*0x01 */
  443. U16 SMID; /*0x02 */
  444. U32 Reserved; /*0x04 */
  445. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  446. *PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  447. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  448. *pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  449. /*Fast Path SCSI IO Success Reply Descriptor */
  450. typedef MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  451. MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  452. *PTR_MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  453. Mpi25FastPathSCSIIOSuccessReplyDescriptor_t,
  454. *pMpi25FastPathSCSIIOSuccessReplyDescriptor_t;
  455. /*union of Reply Descriptors */
  456. typedef union _MPI2_REPLY_DESCRIPTORS_UNION {
  457. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  458. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  459. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  460. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  461. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  462. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  463. MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR FastPathSCSIIOSuccess;
  464. U64 Words;
  465. } MPI2_REPLY_DESCRIPTORS_UNION,
  466. *PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  467. Mpi2ReplyDescriptorsUnion_t,
  468. *pMpi2ReplyDescriptorsUnion_t;
  469. /*****************************************************************************
  470. *
  471. * Message Functions
  472. *
  473. *****************************************************************************/
  474. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00)
  475. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01)
  476. #define MPI2_FUNCTION_IOC_INIT (0x02)
  477. #define MPI2_FUNCTION_IOC_FACTS (0x03)
  478. #define MPI2_FUNCTION_CONFIG (0x04)
  479. #define MPI2_FUNCTION_PORT_FACTS (0x05)
  480. #define MPI2_FUNCTION_PORT_ENABLE (0x06)
  481. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07)
  482. #define MPI2_FUNCTION_EVENT_ACK (0x08)
  483. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09)
  484. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B)
  485. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C)
  486. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D)
  487. #define MPI2_FUNCTION_FW_UPLOAD (0x12)
  488. #define MPI2_FUNCTION_RAID_ACTION (0x15)
  489. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16)
  490. #define MPI2_FUNCTION_TOOLBOX (0x17)
  491. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18)
  492. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A)
  493. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B)
  494. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C)
  495. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D)
  496. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E)
  497. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24)
  498. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25)
  499. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C)
  500. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  501. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  502. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  503. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  504. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  505. /*Doorbell functions */
  506. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  507. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  508. /*****************************************************************************
  509. *
  510. * IOC Status Values
  511. *
  512. *****************************************************************************/
  513. /*mask for IOCStatus status value */
  514. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  515. /****************************************************************************
  516. * Common IOCStatus values for all replies
  517. ****************************************************************************/
  518. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  519. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  520. #define MPI2_IOCSTATUS_BUSY (0x0002)
  521. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  522. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  523. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  524. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  525. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  526. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  527. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  528. /****************************************************************************
  529. * Config IOCStatus values
  530. ****************************************************************************/
  531. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  532. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  533. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  534. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  535. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  536. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  537. /****************************************************************************
  538. * SCSI IO Reply
  539. ****************************************************************************/
  540. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  541. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  542. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  543. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  544. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  545. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  546. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  547. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  548. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  549. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  550. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  551. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  552. /****************************************************************************
  553. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  554. ****************************************************************************/
  555. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  556. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  557. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  558. /****************************************************************************
  559. * SCSI Target values
  560. ****************************************************************************/
  561. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  562. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  563. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  564. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  565. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  566. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  567. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  568. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  569. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  570. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  571. /****************************************************************************
  572. * Serial Attached SCSI values
  573. ****************************************************************************/
  574. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  575. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  576. /****************************************************************************
  577. * Diagnostic Buffer Post / Diagnostic Release values
  578. ****************************************************************************/
  579. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  580. /****************************************************************************
  581. * RAID Accelerator values
  582. ****************************************************************************/
  583. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  584. /****************************************************************************
  585. * IOCStatus flag to indicate that log info is available
  586. ****************************************************************************/
  587. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  588. /****************************************************************************
  589. * IOCLogInfo Types
  590. ****************************************************************************/
  591. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  592. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  593. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  594. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  595. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  596. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  597. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  598. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  599. /*****************************************************************************
  600. *
  601. * Standard Message Structures
  602. *
  603. *****************************************************************************/
  604. /****************************************************************************
  605. *Request Message Header for all request messages
  606. ****************************************************************************/
  607. typedef struct _MPI2_REQUEST_HEADER {
  608. U16 FunctionDependent1; /*0x00 */
  609. U8 ChainOffset; /*0x02 */
  610. U8 Function; /*0x03 */
  611. U16 FunctionDependent2; /*0x04 */
  612. U8 FunctionDependent3; /*0x06 */
  613. U8 MsgFlags; /*0x07 */
  614. U8 VP_ID; /*0x08 */
  615. U8 VF_ID; /*0x09 */
  616. U16 Reserved1; /*0x0A */
  617. } MPI2_REQUEST_HEADER, *PTR_MPI2_REQUEST_HEADER,
  618. MPI2RequestHeader_t, *pMPI2RequestHeader_t;
  619. /****************************************************************************
  620. * Default Reply
  621. ****************************************************************************/
  622. typedef struct _MPI2_DEFAULT_REPLY {
  623. U16 FunctionDependent1; /*0x00 */
  624. U8 MsgLength; /*0x02 */
  625. U8 Function; /*0x03 */
  626. U16 FunctionDependent2; /*0x04 */
  627. U8 FunctionDependent3; /*0x06 */
  628. U8 MsgFlags; /*0x07 */
  629. U8 VP_ID; /*0x08 */
  630. U8 VF_ID; /*0x09 */
  631. U16 Reserved1; /*0x0A */
  632. U16 FunctionDependent5; /*0x0C */
  633. U16 IOCStatus; /*0x0E */
  634. U32 IOCLogInfo; /*0x10 */
  635. } MPI2_DEFAULT_REPLY, *PTR_MPI2_DEFAULT_REPLY,
  636. MPI2DefaultReply_t, *pMPI2DefaultReply_t;
  637. /*common version structure/union used in messages and configuration pages */
  638. typedef struct _MPI2_VERSION_STRUCT {
  639. U8 Dev; /*0x00 */
  640. U8 Unit; /*0x01 */
  641. U8 Minor; /*0x02 */
  642. U8 Major; /*0x03 */
  643. } MPI2_VERSION_STRUCT;
  644. typedef union _MPI2_VERSION_UNION {
  645. MPI2_VERSION_STRUCT Struct;
  646. U32 Word;
  647. } MPI2_VERSION_UNION;
  648. /*LUN field defines, common to many structures */
  649. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  650. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  651. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  652. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  653. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  654. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  655. /*****************************************************************************
  656. *
  657. * Fusion-MPT MPI Scatter Gather Elements
  658. *
  659. *****************************************************************************/
  660. /****************************************************************************
  661. * MPI Simple Element structures
  662. ****************************************************************************/
  663. typedef struct _MPI2_SGE_SIMPLE32 {
  664. U32 FlagsLength;
  665. U32 Address;
  666. } MPI2_SGE_SIMPLE32, *PTR_MPI2_SGE_SIMPLE32,
  667. Mpi2SGESimple32_t, *pMpi2SGESimple32_t;
  668. typedef struct _MPI2_SGE_SIMPLE64 {
  669. U32 FlagsLength;
  670. U64 Address;
  671. } MPI2_SGE_SIMPLE64, *PTR_MPI2_SGE_SIMPLE64,
  672. Mpi2SGESimple64_t, *pMpi2SGESimple64_t;
  673. typedef struct _MPI2_SGE_SIMPLE_UNION {
  674. U32 FlagsLength;
  675. union {
  676. U32 Address32;
  677. U64 Address64;
  678. } u;
  679. } MPI2_SGE_SIMPLE_UNION,
  680. *PTR_MPI2_SGE_SIMPLE_UNION,
  681. Mpi2SGESimpleUnion_t,
  682. *pMpi2SGESimpleUnion_t;
  683. /****************************************************************************
  684. * MPI Chain Element structures - for MPI v2.0 products only
  685. ****************************************************************************/
  686. typedef struct _MPI2_SGE_CHAIN32 {
  687. U16 Length;
  688. U8 NextChainOffset;
  689. U8 Flags;
  690. U32 Address;
  691. } MPI2_SGE_CHAIN32, *PTR_MPI2_SGE_CHAIN32,
  692. Mpi2SGEChain32_t, *pMpi2SGEChain32_t;
  693. typedef struct _MPI2_SGE_CHAIN64 {
  694. U16 Length;
  695. U8 NextChainOffset;
  696. U8 Flags;
  697. U64 Address;
  698. } MPI2_SGE_CHAIN64, *PTR_MPI2_SGE_CHAIN64,
  699. Mpi2SGEChain64_t, *pMpi2SGEChain64_t;
  700. typedef struct _MPI2_SGE_CHAIN_UNION {
  701. U16 Length;
  702. U8 NextChainOffset;
  703. U8 Flags;
  704. union {
  705. U32 Address32;
  706. U64 Address64;
  707. } u;
  708. } MPI2_SGE_CHAIN_UNION,
  709. *PTR_MPI2_SGE_CHAIN_UNION,
  710. Mpi2SGEChainUnion_t,
  711. *pMpi2SGEChainUnion_t;
  712. /****************************************************************************
  713. * MPI Transaction Context Element structures - for MPI v2.0 products only
  714. ****************************************************************************/
  715. typedef struct _MPI2_SGE_TRANSACTION32 {
  716. U8 Reserved;
  717. U8 ContextSize;
  718. U8 DetailsLength;
  719. U8 Flags;
  720. U32 TransactionContext[1];
  721. U32 TransactionDetails[1];
  722. } MPI2_SGE_TRANSACTION32,
  723. *PTR_MPI2_SGE_TRANSACTION32,
  724. Mpi2SGETransaction32_t,
  725. *pMpi2SGETransaction32_t;
  726. typedef struct _MPI2_SGE_TRANSACTION64 {
  727. U8 Reserved;
  728. U8 ContextSize;
  729. U8 DetailsLength;
  730. U8 Flags;
  731. U32 TransactionContext[2];
  732. U32 TransactionDetails[1];
  733. } MPI2_SGE_TRANSACTION64,
  734. *PTR_MPI2_SGE_TRANSACTION64,
  735. Mpi2SGETransaction64_t,
  736. *pMpi2SGETransaction64_t;
  737. typedef struct _MPI2_SGE_TRANSACTION96 {
  738. U8 Reserved;
  739. U8 ContextSize;
  740. U8 DetailsLength;
  741. U8 Flags;
  742. U32 TransactionContext[3];
  743. U32 TransactionDetails[1];
  744. } MPI2_SGE_TRANSACTION96, *PTR_MPI2_SGE_TRANSACTION96,
  745. Mpi2SGETransaction96_t, *pMpi2SGETransaction96_t;
  746. typedef struct _MPI2_SGE_TRANSACTION128 {
  747. U8 Reserved;
  748. U8 ContextSize;
  749. U8 DetailsLength;
  750. U8 Flags;
  751. U32 TransactionContext[4];
  752. U32 TransactionDetails[1];
  753. } MPI2_SGE_TRANSACTION128, *PTR_MPI2_SGE_TRANSACTION128,
  754. Mpi2SGETransaction_t128, *pMpi2SGETransaction_t128;
  755. typedef struct _MPI2_SGE_TRANSACTION_UNION {
  756. U8 Reserved;
  757. U8 ContextSize;
  758. U8 DetailsLength;
  759. U8 Flags;
  760. union {
  761. U32 TransactionContext32[1];
  762. U32 TransactionContext64[2];
  763. U32 TransactionContext96[3];
  764. U32 TransactionContext128[4];
  765. } u;
  766. U32 TransactionDetails[1];
  767. } MPI2_SGE_TRANSACTION_UNION,
  768. *PTR_MPI2_SGE_TRANSACTION_UNION,
  769. Mpi2SGETransactionUnion_t,
  770. *pMpi2SGETransactionUnion_t;
  771. /****************************************************************************
  772. * MPI SGE union for IO SGL's - for MPI v2.0 products only
  773. ****************************************************************************/
  774. typedef struct _MPI2_MPI_SGE_IO_UNION {
  775. union {
  776. MPI2_SGE_SIMPLE_UNION Simple;
  777. MPI2_SGE_CHAIN_UNION Chain;
  778. } u;
  779. } MPI2_MPI_SGE_IO_UNION, *PTR_MPI2_MPI_SGE_IO_UNION,
  780. Mpi2MpiSGEIOUnion_t, *pMpi2MpiSGEIOUnion_t;
  781. /****************************************************************************
  782. * MPI SGE union for SGL's with Simple and Transaction elements - for MPI v2.0 products only
  783. ****************************************************************************/
  784. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION {
  785. union {
  786. MPI2_SGE_SIMPLE_UNION Simple;
  787. MPI2_SGE_TRANSACTION_UNION Transaction;
  788. } u;
  789. } MPI2_SGE_TRANS_SIMPLE_UNION,
  790. *PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  791. Mpi2SGETransSimpleUnion_t,
  792. *pMpi2SGETransSimpleUnion_t;
  793. /****************************************************************************
  794. * All MPI SGE types union
  795. ****************************************************************************/
  796. typedef struct _MPI2_MPI_SGE_UNION {
  797. union {
  798. MPI2_SGE_SIMPLE_UNION Simple;
  799. MPI2_SGE_CHAIN_UNION Chain;
  800. MPI2_SGE_TRANSACTION_UNION Transaction;
  801. } u;
  802. } MPI2_MPI_SGE_UNION, *PTR_MPI2_MPI_SGE_UNION,
  803. Mpi2MpiSgeUnion_t, *pMpi2MpiSgeUnion_t;
  804. /****************************************************************************
  805. * MPI SGE field definition and masks
  806. ****************************************************************************/
  807. /*Flags field bit definitions */
  808. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  809. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  810. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  811. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  812. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  813. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  814. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  815. #define MPI2_SGE_FLAGS_SHIFT (24)
  816. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  817. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  818. /*Element Type */
  819. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  820. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  821. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  822. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  823. /*Address location */
  824. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  825. /*Direction */
  826. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  827. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  828. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  829. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  830. /*Address Size */
  831. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  832. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  833. /*Context Size */
  834. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  835. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  836. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  837. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  838. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  839. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  840. /****************************************************************************
  841. * MPI SGE operation Macros
  842. ****************************************************************************/
  843. /*SIMPLE FlagsLength manipulations... */
  844. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  845. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> \
  846. MPI2_SGE_FLAGS_SHIFT)
  847. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  848. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  849. #define MPI2_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_SGE_SET_FLAGS(f) | \
  850. MPI2_SGE_LENGTH(l))
  851. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  852. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  853. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg, f, l) ((psg)->FlagsLength = \
  854. MPI2_SGE_SET_FLAGS_LENGTH(f, l))
  855. /*CAUTION - The following are READ-MODIFY-WRITE! */
  856. #define MPI2_pSGE_SET_FLAGS(psg, f) ((psg)->FlagsLength |= \
  857. MPI2_SGE_SET_FLAGS(f))
  858. #define MPI2_pSGE_SET_LENGTH(psg, l) ((psg)->FlagsLength |= \
  859. MPI2_SGE_LENGTH(l))
  860. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> \
  861. MPI2_SGE_CHAIN_OFFSET_SHIFT)
  862. /*****************************************************************************
  863. *
  864. * Fusion-MPT IEEE Scatter Gather Elements
  865. *
  866. *****************************************************************************/
  867. /****************************************************************************
  868. * IEEE Simple Element structures
  869. ****************************************************************************/
  870. /*MPI2_IEEE_SGE_SIMPLE32 is for MPI v2.0 products only */
  871. typedef struct _MPI2_IEEE_SGE_SIMPLE32 {
  872. U32 Address;
  873. U32 FlagsLength;
  874. } MPI2_IEEE_SGE_SIMPLE32, *PTR_MPI2_IEEE_SGE_SIMPLE32,
  875. Mpi2IeeeSgeSimple32_t, *pMpi2IeeeSgeSimple32_t;
  876. typedef struct _MPI2_IEEE_SGE_SIMPLE64 {
  877. U64 Address;
  878. U32 Length;
  879. U16 Reserved1;
  880. U8 Reserved2;
  881. U8 Flags;
  882. } MPI2_IEEE_SGE_SIMPLE64, *PTR_MPI2_IEEE_SGE_SIMPLE64,
  883. Mpi2IeeeSgeSimple64_t, *pMpi2IeeeSgeSimple64_t;
  884. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION {
  885. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  886. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  887. } MPI2_IEEE_SGE_SIMPLE_UNION,
  888. *PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  889. Mpi2IeeeSgeSimpleUnion_t,
  890. *pMpi2IeeeSgeSimpleUnion_t;
  891. /****************************************************************************
  892. * IEEE Chain Element structures
  893. ****************************************************************************/
  894. /*MPI2_IEEE_SGE_CHAIN32 is for MPI v2.0 products only */
  895. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  896. /*MPI2_IEEE_SGE_CHAIN64 is for MPI v2.0 products only */
  897. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  898. typedef union _MPI2_IEEE_SGE_CHAIN_UNION {
  899. MPI2_IEEE_SGE_CHAIN32 Chain32;
  900. MPI2_IEEE_SGE_CHAIN64 Chain64;
  901. } MPI2_IEEE_SGE_CHAIN_UNION,
  902. *PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  903. Mpi2IeeeSgeChainUnion_t,
  904. *pMpi2IeeeSgeChainUnion_t;
  905. /*MPI25_IEEE_SGE_CHAIN64 is for MPI v2.5 products only */
  906. typedef struct _MPI25_IEEE_SGE_CHAIN64 {
  907. U64 Address;
  908. U32 Length;
  909. U16 Reserved1;
  910. U8 NextChainOffset;
  911. U8 Flags;
  912. } MPI25_IEEE_SGE_CHAIN64,
  913. *PTR_MPI25_IEEE_SGE_CHAIN64,
  914. Mpi25IeeeSgeChain64_t,
  915. *pMpi25IeeeSgeChain64_t;
  916. /****************************************************************************
  917. * All IEEE SGE types union
  918. ****************************************************************************/
  919. /*MPI2_IEEE_SGE_UNION is for MPI v2.0 products only */
  920. typedef struct _MPI2_IEEE_SGE_UNION {
  921. union {
  922. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  923. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  924. } u;
  925. } MPI2_IEEE_SGE_UNION, *PTR_MPI2_IEEE_SGE_UNION,
  926. Mpi2IeeeSgeUnion_t, *pMpi2IeeeSgeUnion_t;
  927. /****************************************************************************
  928. * IEEE SGE union for IO SGL's
  929. ****************************************************************************/
  930. typedef union _MPI25_SGE_IO_UNION {
  931. MPI2_IEEE_SGE_SIMPLE64 IeeeSimple;
  932. MPI25_IEEE_SGE_CHAIN64 IeeeChain;
  933. } MPI25_SGE_IO_UNION, *PTR_MPI25_SGE_IO_UNION,
  934. Mpi25SGEIOUnion_t, *pMpi25SGEIOUnion_t;
  935. /****************************************************************************
  936. * IEEE SGE field definitions and masks
  937. ****************************************************************************/
  938. /*Flags field bit definitions */
  939. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  940. #define MPI25_IEEE_SGE_FLAGS_END_OF_LIST (0x40)
  941. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  942. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  943. /*Element Type */
  944. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  945. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  946. /*Data Location Address Space */
  947. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  948. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  949. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  950. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  951. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  952. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  953. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  954. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR)
  955. /****************************************************************************
  956. * IEEE SGE operation Macros
  957. ****************************************************************************/
  958. /*SIMPLE FlagsLength manipulations... */
  959. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  960. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) \
  961. >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  962. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  963. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) |\
  964. MPI2_IEEE32_SGE_LENGTH(l))
  965. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) \
  966. MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  967. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) \
  968. MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  969. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg, f, l) ((psg)->FlagsLength = \
  970. MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l))
  971. /*CAUTION - The following are READ-MODIFY-WRITE! */
  972. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg, f) ((psg)->FlagsLength |= \
  973. MPI2_IEEE32_SGE_SET_FLAGS(f))
  974. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg, l) ((psg)->FlagsLength |= \
  975. MPI2_IEEE32_SGE_LENGTH(l))
  976. /*****************************************************************************
  977. *
  978. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  979. *
  980. *****************************************************************************/
  981. typedef union _MPI2_SIMPLE_SGE_UNION {
  982. MPI2_SGE_SIMPLE_UNION MpiSimple;
  983. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  984. } MPI2_SIMPLE_SGE_UNION, *PTR_MPI2_SIMPLE_SGE_UNION,
  985. Mpi2SimpleSgeUntion_t, *pMpi2SimpleSgeUntion_t;
  986. typedef union _MPI2_SGE_IO_UNION {
  987. MPI2_SGE_SIMPLE_UNION MpiSimple;
  988. MPI2_SGE_CHAIN_UNION MpiChain;
  989. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  990. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  991. } MPI2_SGE_IO_UNION, *PTR_MPI2_SGE_IO_UNION,
  992. Mpi2SGEIOUnion_t, *pMpi2SGEIOUnion_t;
  993. /****************************************************************************
  994. *
  995. * Values for SGLFlags field, used in many request messages with an SGL
  996. *
  997. ****************************************************************************/
  998. /*values for MPI SGL Data Location Address Space subfield */
  999. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  1000. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  1001. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  1002. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  1003. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  1004. /*values for SGL Type subfield */
  1005. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  1006. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  1007. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  1008. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  1009. #endif