amdgpu_ib.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. * Christian König
  28. */
  29. #include <linux/seq_file.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "atom.h"
  35. /*
  36. * IB
  37. * IBs (Indirect Buffers) and areas of GPU accessible memory where
  38. * commands are stored. You can put a pointer to the IB in the
  39. * command ring and the hw will fetch the commands from the IB
  40. * and execute them. Generally userspace acceleration drivers
  41. * produce command buffers which are send to the kernel and
  42. * put in IBs for execution by the requested ring.
  43. */
  44. static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
  45. /**
  46. * amdgpu_ib_get - request an IB (Indirect Buffer)
  47. *
  48. * @ring: ring index the IB is associated with
  49. * @size: requested IB size
  50. * @ib: IB object returned
  51. *
  52. * Request an IB (all asics). IBs are allocated using the
  53. * suballocator.
  54. * Returns 0 on success, error on failure.
  55. */
  56. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  57. unsigned size, struct amdgpu_ib *ib)
  58. {
  59. int r;
  60. if (size) {
  61. r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
  62. &ib->sa_bo, size, 256);
  63. if (r) {
  64. dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
  65. return r;
  66. }
  67. ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
  68. if (!vm)
  69. ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
  70. }
  71. ib->vm = vm;
  72. ib->vm_id = 0;
  73. return 0;
  74. }
  75. /**
  76. * amdgpu_ib_free - free an IB (Indirect Buffer)
  77. *
  78. * @adev: amdgpu_device pointer
  79. * @ib: IB object to free
  80. * @f: the fence SA bo need wait on for the ib alloation
  81. *
  82. * Free an IB (all asics).
  83. */
  84. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, struct fence *f)
  85. {
  86. amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
  87. }
  88. /**
  89. * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
  90. *
  91. * @adev: amdgpu_device pointer
  92. * @num_ibs: number of IBs to schedule
  93. * @ibs: IB objects to schedule
  94. * @f: fence created during this submission
  95. *
  96. * Schedule an IB on the associated ring (all asics).
  97. * Returns 0 on success, error on failure.
  98. *
  99. * On SI, there are two parallel engines fed from the primary ring,
  100. * the CE (Constant Engine) and the DE (Drawing Engine). Since
  101. * resource descriptors have moved to memory, the CE allows you to
  102. * prime the caches while the DE is updating register state so that
  103. * the resource descriptors will be already in cache when the draw is
  104. * processed. To accomplish this, the userspace driver submits two
  105. * IBs, one for the CE and one for the DE. If there is a CE IB (called
  106. * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
  107. * to SI there was just a DE IB.
  108. */
  109. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  110. struct amdgpu_ib *ibs, struct fence *last_vm_update,
  111. struct fence **f)
  112. {
  113. struct amdgpu_device *adev = ring->adev;
  114. struct amdgpu_ib *ib = &ibs[0];
  115. struct amdgpu_ctx *ctx, *old_ctx;
  116. struct amdgpu_vm *vm;
  117. struct fence *hwf;
  118. unsigned i, patch_offset = ~0;
  119. int r = 0;
  120. if (num_ibs == 0)
  121. return -EINVAL;
  122. ctx = ibs->ctx;
  123. vm = ibs->vm;
  124. if (!ring->ready) {
  125. dev_err(adev->dev, "couldn't schedule ib\n");
  126. return -EINVAL;
  127. }
  128. if (vm && !ibs->vm_id) {
  129. dev_err(adev->dev, "VM IB without ID\n");
  130. return -EINVAL;
  131. }
  132. r = amdgpu_ring_alloc(ring, 256 * num_ibs);
  133. if (r) {
  134. dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
  135. return r;
  136. }
  137. if (ring->type == AMDGPU_RING_TYPE_SDMA && ring->funcs->init_cond_exec)
  138. patch_offset = amdgpu_ring_init_cond_exec(ring);
  139. if (vm) {
  140. /* do context switch */
  141. r = amdgpu_vm_flush(ring, ib->vm_id, ib->vm_pd_addr,
  142. ib->gds_base, ib->gds_size,
  143. ib->gws_base, ib->gws_size,
  144. ib->oa_base, ib->oa_size);
  145. if (r) {
  146. amdgpu_ring_undo(ring);
  147. return r;
  148. }
  149. if (ring->funcs->emit_hdp_flush)
  150. amdgpu_ring_emit_hdp_flush(ring);
  151. }
  152. /* always set cond_exec_polling to CONTINUE */
  153. *ring->cond_exe_cpu_addr = 1;
  154. old_ctx = ring->current_ctx;
  155. for (i = 0; i < num_ibs; ++i) {
  156. ib = &ibs[i];
  157. if (ib->ctx != ctx || ib->vm != vm) {
  158. ring->current_ctx = old_ctx;
  159. if (ib->vm_id)
  160. amdgpu_vm_reset_id(adev, ib->vm_id);
  161. amdgpu_ring_undo(ring);
  162. return -EINVAL;
  163. }
  164. amdgpu_ring_emit_ib(ring, ib);
  165. ring->current_ctx = ctx;
  166. }
  167. if (vm) {
  168. if (ring->funcs->emit_hdp_invalidate)
  169. amdgpu_ring_emit_hdp_invalidate(ring);
  170. }
  171. r = amdgpu_fence_emit(ring, &hwf);
  172. if (r) {
  173. dev_err(adev->dev, "failed to emit fence (%d)\n", r);
  174. ring->current_ctx = old_ctx;
  175. if (ib->vm_id)
  176. amdgpu_vm_reset_id(adev, ib->vm_id);
  177. amdgpu_ring_undo(ring);
  178. return r;
  179. }
  180. /* wrap the last IB with fence */
  181. if (ib->user) {
  182. uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
  183. addr += ib->user->offset;
  184. amdgpu_ring_emit_fence(ring, addr, ib->sequence,
  185. AMDGPU_FENCE_FLAG_64BIT);
  186. }
  187. if (f)
  188. *f = fence_get(hwf);
  189. if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
  190. amdgpu_ring_patch_cond_exec(ring, patch_offset);
  191. amdgpu_ring_commit(ring);
  192. return 0;
  193. }
  194. /**
  195. * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
  196. *
  197. * @adev: amdgpu_device pointer
  198. *
  199. * Initialize the suballocator to manage a pool of memory
  200. * for use as IBs (all asics).
  201. * Returns 0 on success, error on failure.
  202. */
  203. int amdgpu_ib_pool_init(struct amdgpu_device *adev)
  204. {
  205. int r;
  206. if (adev->ib_pool_ready) {
  207. return 0;
  208. }
  209. r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
  210. AMDGPU_IB_POOL_SIZE*64*1024,
  211. AMDGPU_GPU_PAGE_SIZE,
  212. AMDGPU_GEM_DOMAIN_GTT);
  213. if (r) {
  214. return r;
  215. }
  216. r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
  217. if (r) {
  218. return r;
  219. }
  220. adev->ib_pool_ready = true;
  221. if (amdgpu_debugfs_sa_init(adev)) {
  222. dev_err(adev->dev, "failed to register debugfs file for SA\n");
  223. }
  224. return 0;
  225. }
  226. /**
  227. * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
  228. *
  229. * @adev: amdgpu_device pointer
  230. *
  231. * Tear down the suballocator managing the pool of memory
  232. * for use as IBs (all asics).
  233. */
  234. void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
  235. {
  236. if (adev->ib_pool_ready) {
  237. amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
  238. amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
  239. adev->ib_pool_ready = false;
  240. }
  241. }
  242. /**
  243. * amdgpu_ib_ring_tests - test IBs on the rings
  244. *
  245. * @adev: amdgpu_device pointer
  246. *
  247. * Test an IB (Indirect Buffer) on each ring.
  248. * If the test fails, disable the ring.
  249. * Returns 0 on success, error if the primary GFX ring
  250. * IB test fails.
  251. */
  252. int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
  253. {
  254. unsigned i;
  255. int r;
  256. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  257. struct amdgpu_ring *ring = adev->rings[i];
  258. if (!ring || !ring->ready)
  259. continue;
  260. r = amdgpu_ring_test_ib(ring);
  261. if (r) {
  262. ring->ready = false;
  263. if (ring == &adev->gfx.gfx_ring[0]) {
  264. /* oh, oh, that's really bad */
  265. DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
  266. adev->accel_working = false;
  267. return r;
  268. } else {
  269. /* still not good, but we can live with it */
  270. DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
  271. }
  272. }
  273. }
  274. return 0;
  275. }
  276. /*
  277. * Debugfs info
  278. */
  279. #if defined(CONFIG_DEBUG_FS)
  280. static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
  281. {
  282. struct drm_info_node *node = (struct drm_info_node *) m->private;
  283. struct drm_device *dev = node->minor->dev;
  284. struct amdgpu_device *adev = dev->dev_private;
  285. amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
  286. return 0;
  287. }
  288. static const struct drm_info_list amdgpu_debugfs_sa_list[] = {
  289. {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
  290. };
  291. #endif
  292. static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
  293. {
  294. #if defined(CONFIG_DEBUG_FS)
  295. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
  296. #else
  297. return 0;
  298. #endif
  299. }