amdgpu_display.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/amdgpu_drm.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_i2c.h"
  30. #include "atom.h"
  31. #include "amdgpu_connectors.h"
  32. #include <asm/div64.h>
  33. #include <linux/pm_runtime.h>
  34. #include <drm/drm_crtc_helper.h>
  35. #include <drm/drm_edid.h>
  36. static void amdgpu_flip_callback(struct fence *f, struct fence_cb *cb)
  37. {
  38. struct amdgpu_flip_work *work =
  39. container_of(cb, struct amdgpu_flip_work, cb);
  40. fence_put(f);
  41. schedule_work(&work->flip_work);
  42. }
  43. static bool amdgpu_flip_handle_fence(struct amdgpu_flip_work *work,
  44. struct fence **f)
  45. {
  46. struct fence *fence= *f;
  47. if (fence == NULL)
  48. return false;
  49. *f = NULL;
  50. if (!fence_add_callback(fence, &work->cb, amdgpu_flip_callback))
  51. return true;
  52. fence_put(fence);
  53. return false;
  54. }
  55. static void amdgpu_flip_work_func(struct work_struct *__work)
  56. {
  57. struct amdgpu_flip_work *work =
  58. container_of(__work, struct amdgpu_flip_work, flip_work);
  59. struct amdgpu_device *adev = work->adev;
  60. struct amdgpu_crtc *amdgpuCrtc = adev->mode_info.crtcs[work->crtc_id];
  61. struct drm_crtc *crtc = &amdgpuCrtc->base;
  62. unsigned long flags;
  63. unsigned i, repcnt = 4;
  64. int vpos, hpos, stat, min_udelay = 0;
  65. struct drm_vblank_crtc *vblank = &crtc->dev->vblank[work->crtc_id];
  66. if (amdgpu_flip_handle_fence(work, &work->excl))
  67. return;
  68. for (i = 0; i < work->shared_count; ++i)
  69. if (amdgpu_flip_handle_fence(work, &work->shared[i]))
  70. return;
  71. /* We borrow the event spin lock for protecting flip_status */
  72. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  73. /* If this happens to execute within the "virtually extended" vblank
  74. * interval before the start of the real vblank interval then it needs
  75. * to delay programming the mmio flip until the real vblank is entered.
  76. * This prevents completing a flip too early due to the way we fudge
  77. * our vblank counter and vblank timestamps in order to work around the
  78. * problem that the hw fires vblank interrupts before actual start of
  79. * vblank (when line buffer refilling is done for a frame). It
  80. * complements the fudging logic in amdgpu_get_crtc_scanoutpos() for
  81. * timestamping and amdgpu_get_vblank_counter_kms() for vblank counts.
  82. *
  83. * In practice this won't execute very often unless on very fast
  84. * machines because the time window for this to happen is very small.
  85. */
  86. while (amdgpuCrtc->enabled && --repcnt) {
  87. /* GET_DISTANCE_TO_VBLANKSTART returns distance to real vblank
  88. * start in hpos, and to the "fudged earlier" vblank start in
  89. * vpos.
  90. */
  91. stat = amdgpu_get_crtc_scanoutpos(adev->ddev, work->crtc_id,
  92. GET_DISTANCE_TO_VBLANKSTART,
  93. &vpos, &hpos, NULL, NULL,
  94. &crtc->hwmode);
  95. if ((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  96. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE) ||
  97. !(vpos >= 0 && hpos <= 0))
  98. break;
  99. /* Sleep at least until estimated real start of hw vblank */
  100. min_udelay = (-hpos + 1) * max(vblank->linedur_ns / 1000, 5);
  101. if (min_udelay > vblank->framedur_ns / 2000) {
  102. /* Don't wait ridiculously long - something is wrong */
  103. repcnt = 0;
  104. break;
  105. }
  106. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  107. usleep_range(min_udelay, 2 * min_udelay);
  108. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  109. };
  110. if (!repcnt)
  111. DRM_DEBUG_DRIVER("Delay problem on crtc %d: min_udelay %d, "
  112. "framedur %d, linedur %d, stat %d, vpos %d, "
  113. "hpos %d\n", work->crtc_id, min_udelay,
  114. vblank->framedur_ns / 1000,
  115. vblank->linedur_ns / 1000, stat, vpos, hpos);
  116. /* Do the flip (mmio) */
  117. adev->mode_info.funcs->page_flip(adev, work->crtc_id, work->base);
  118. /* Set the flip status */
  119. amdgpuCrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  120. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  121. DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_SUBMITTED, work: %p,\n",
  122. amdgpuCrtc->crtc_id, amdgpuCrtc, work);
  123. }
  124. /*
  125. * Handle unpin events outside the interrupt handler proper.
  126. */
  127. static void amdgpu_unpin_work_func(struct work_struct *__work)
  128. {
  129. struct amdgpu_flip_work *work =
  130. container_of(__work, struct amdgpu_flip_work, unpin_work);
  131. int r;
  132. /* unpin of the old buffer */
  133. r = amdgpu_bo_reserve(work->old_rbo, false);
  134. if (likely(r == 0)) {
  135. r = amdgpu_bo_unpin(work->old_rbo);
  136. if (unlikely(r != 0)) {
  137. DRM_ERROR("failed to unpin buffer after flip\n");
  138. }
  139. amdgpu_bo_unreserve(work->old_rbo);
  140. } else
  141. DRM_ERROR("failed to reserve buffer after flip\n");
  142. amdgpu_bo_unref(&work->old_rbo);
  143. kfree(work->shared);
  144. kfree(work);
  145. }
  146. int amdgpu_crtc_page_flip(struct drm_crtc *crtc,
  147. struct drm_framebuffer *fb,
  148. struct drm_pending_vblank_event *event,
  149. uint32_t page_flip_flags)
  150. {
  151. struct drm_device *dev = crtc->dev;
  152. struct amdgpu_device *adev = dev->dev_private;
  153. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  154. struct amdgpu_framebuffer *old_amdgpu_fb;
  155. struct amdgpu_framebuffer *new_amdgpu_fb;
  156. struct drm_gem_object *obj;
  157. struct amdgpu_flip_work *work;
  158. struct amdgpu_bo *new_rbo;
  159. unsigned long flags;
  160. u64 tiling_flags;
  161. u64 base;
  162. int i, r;
  163. work = kzalloc(sizeof *work, GFP_KERNEL);
  164. if (work == NULL)
  165. return -ENOMEM;
  166. INIT_WORK(&work->flip_work, amdgpu_flip_work_func);
  167. INIT_WORK(&work->unpin_work, amdgpu_unpin_work_func);
  168. work->event = event;
  169. work->adev = adev;
  170. work->crtc_id = amdgpu_crtc->crtc_id;
  171. /* schedule unpin of the old buffer */
  172. old_amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  173. obj = old_amdgpu_fb->obj;
  174. /* take a reference to the old object */
  175. work->old_rbo = gem_to_amdgpu_bo(obj);
  176. amdgpu_bo_ref(work->old_rbo);
  177. new_amdgpu_fb = to_amdgpu_framebuffer(fb);
  178. obj = new_amdgpu_fb->obj;
  179. new_rbo = gem_to_amdgpu_bo(obj);
  180. /* pin the new buffer */
  181. r = amdgpu_bo_reserve(new_rbo, false);
  182. if (unlikely(r != 0)) {
  183. DRM_ERROR("failed to reserve new rbo buffer before flip\n");
  184. goto cleanup;
  185. }
  186. r = amdgpu_bo_pin_restricted(new_rbo, AMDGPU_GEM_DOMAIN_VRAM, 0, 0, &base);
  187. if (unlikely(r != 0)) {
  188. amdgpu_bo_unreserve(new_rbo);
  189. r = -EINVAL;
  190. DRM_ERROR("failed to pin new rbo buffer before flip\n");
  191. goto cleanup;
  192. }
  193. r = reservation_object_get_fences_rcu(new_rbo->tbo.resv, &work->excl,
  194. &work->shared_count,
  195. &work->shared);
  196. if (unlikely(r != 0)) {
  197. amdgpu_bo_unreserve(new_rbo);
  198. DRM_ERROR("failed to get fences for buffer\n");
  199. goto cleanup;
  200. }
  201. amdgpu_bo_get_tiling_flags(new_rbo, &tiling_flags);
  202. amdgpu_bo_unreserve(new_rbo);
  203. work->base = base;
  204. r = drm_vblank_get(crtc->dev, amdgpu_crtc->crtc_id);
  205. if (r) {
  206. DRM_ERROR("failed to get vblank before flip\n");
  207. goto pflip_cleanup;
  208. }
  209. /* we borrow the event spin lock for protecting flip_wrok */
  210. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  211. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_NONE) {
  212. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  213. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  214. r = -EBUSY;
  215. goto vblank_cleanup;
  216. }
  217. amdgpu_crtc->pflip_status = AMDGPU_FLIP_PENDING;
  218. amdgpu_crtc->pflip_works = work;
  219. DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_PENDING, work: %p,\n",
  220. amdgpu_crtc->crtc_id, amdgpu_crtc, work);
  221. /* update crtc fb */
  222. crtc->primary->fb = fb;
  223. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  224. amdgpu_flip_work_func(&work->flip_work);
  225. return 0;
  226. vblank_cleanup:
  227. drm_vblank_put(crtc->dev, amdgpu_crtc->crtc_id);
  228. pflip_cleanup:
  229. if (unlikely(amdgpu_bo_reserve(new_rbo, false) != 0)) {
  230. DRM_ERROR("failed to reserve new rbo in error path\n");
  231. goto cleanup;
  232. }
  233. if (unlikely(amdgpu_bo_unpin(new_rbo) != 0)) {
  234. DRM_ERROR("failed to unpin new rbo in error path\n");
  235. }
  236. amdgpu_bo_unreserve(new_rbo);
  237. cleanup:
  238. amdgpu_bo_unref(&work->old_rbo);
  239. fence_put(work->excl);
  240. for (i = 0; i < work->shared_count; ++i)
  241. fence_put(work->shared[i]);
  242. kfree(work->shared);
  243. kfree(work);
  244. return r;
  245. }
  246. int amdgpu_crtc_set_config(struct drm_mode_set *set)
  247. {
  248. struct drm_device *dev;
  249. struct amdgpu_device *adev;
  250. struct drm_crtc *crtc;
  251. bool active = false;
  252. int ret;
  253. if (!set || !set->crtc)
  254. return -EINVAL;
  255. dev = set->crtc->dev;
  256. ret = pm_runtime_get_sync(dev->dev);
  257. if (ret < 0)
  258. return ret;
  259. ret = drm_crtc_helper_set_config(set);
  260. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  261. if (crtc->enabled)
  262. active = true;
  263. pm_runtime_mark_last_busy(dev->dev);
  264. adev = dev->dev_private;
  265. /* if we have active crtcs and we don't have a power ref,
  266. take the current one */
  267. if (active && !adev->have_disp_power_ref) {
  268. adev->have_disp_power_ref = true;
  269. return ret;
  270. }
  271. /* if we have no active crtcs, then drop the power ref
  272. we got before */
  273. if (!active && adev->have_disp_power_ref) {
  274. pm_runtime_put_autosuspend(dev->dev);
  275. adev->have_disp_power_ref = false;
  276. }
  277. /* drop the power reference we got coming in here */
  278. pm_runtime_put_autosuspend(dev->dev);
  279. return ret;
  280. }
  281. static const char *encoder_names[38] = {
  282. "NONE",
  283. "INTERNAL_LVDS",
  284. "INTERNAL_TMDS1",
  285. "INTERNAL_TMDS2",
  286. "INTERNAL_DAC1",
  287. "INTERNAL_DAC2",
  288. "INTERNAL_SDVOA",
  289. "INTERNAL_SDVOB",
  290. "SI170B",
  291. "CH7303",
  292. "CH7301",
  293. "INTERNAL_DVO1",
  294. "EXTERNAL_SDVOA",
  295. "EXTERNAL_SDVOB",
  296. "TITFP513",
  297. "INTERNAL_LVTM1",
  298. "VT1623",
  299. "HDMI_SI1930",
  300. "HDMI_INTERNAL",
  301. "INTERNAL_KLDSCP_TMDS1",
  302. "INTERNAL_KLDSCP_DVO1",
  303. "INTERNAL_KLDSCP_DAC1",
  304. "INTERNAL_KLDSCP_DAC2",
  305. "SI178",
  306. "MVPU_FPGA",
  307. "INTERNAL_DDI",
  308. "VT1625",
  309. "HDMI_SI1932",
  310. "DP_AN9801",
  311. "DP_DP501",
  312. "INTERNAL_UNIPHY",
  313. "INTERNAL_KLDSCP_LVTMA",
  314. "INTERNAL_UNIPHY1",
  315. "INTERNAL_UNIPHY2",
  316. "NUTMEG",
  317. "TRAVIS",
  318. "INTERNAL_VCE",
  319. "INTERNAL_UNIPHY3",
  320. };
  321. static const char *hpd_names[6] = {
  322. "HPD1",
  323. "HPD2",
  324. "HPD3",
  325. "HPD4",
  326. "HPD5",
  327. "HPD6",
  328. };
  329. void amdgpu_print_display_setup(struct drm_device *dev)
  330. {
  331. struct drm_connector *connector;
  332. struct amdgpu_connector *amdgpu_connector;
  333. struct drm_encoder *encoder;
  334. struct amdgpu_encoder *amdgpu_encoder;
  335. uint32_t devices;
  336. int i = 0;
  337. DRM_INFO("AMDGPU Display Connectors\n");
  338. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  339. amdgpu_connector = to_amdgpu_connector(connector);
  340. DRM_INFO("Connector %d:\n", i);
  341. DRM_INFO(" %s\n", connector->name);
  342. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE)
  343. DRM_INFO(" %s\n", hpd_names[amdgpu_connector->hpd.hpd]);
  344. if (amdgpu_connector->ddc_bus) {
  345. DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
  346. amdgpu_connector->ddc_bus->rec.mask_clk_reg,
  347. amdgpu_connector->ddc_bus->rec.mask_data_reg,
  348. amdgpu_connector->ddc_bus->rec.a_clk_reg,
  349. amdgpu_connector->ddc_bus->rec.a_data_reg,
  350. amdgpu_connector->ddc_bus->rec.en_clk_reg,
  351. amdgpu_connector->ddc_bus->rec.en_data_reg,
  352. amdgpu_connector->ddc_bus->rec.y_clk_reg,
  353. amdgpu_connector->ddc_bus->rec.y_data_reg);
  354. if (amdgpu_connector->router.ddc_valid)
  355. DRM_INFO(" DDC Router 0x%x/0x%x\n",
  356. amdgpu_connector->router.ddc_mux_control_pin,
  357. amdgpu_connector->router.ddc_mux_state);
  358. if (amdgpu_connector->router.cd_valid)
  359. DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
  360. amdgpu_connector->router.cd_mux_control_pin,
  361. amdgpu_connector->router.cd_mux_state);
  362. } else {
  363. if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
  364. connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
  365. connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
  366. connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
  367. connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
  368. connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
  369. DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
  370. }
  371. DRM_INFO(" Encoders:\n");
  372. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  373. amdgpu_encoder = to_amdgpu_encoder(encoder);
  374. devices = amdgpu_encoder->devices & amdgpu_connector->devices;
  375. if (devices) {
  376. if (devices & ATOM_DEVICE_CRT1_SUPPORT)
  377. DRM_INFO(" CRT1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  378. if (devices & ATOM_DEVICE_CRT2_SUPPORT)
  379. DRM_INFO(" CRT2: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  380. if (devices & ATOM_DEVICE_LCD1_SUPPORT)
  381. DRM_INFO(" LCD1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  382. if (devices & ATOM_DEVICE_DFP1_SUPPORT)
  383. DRM_INFO(" DFP1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  384. if (devices & ATOM_DEVICE_DFP2_SUPPORT)
  385. DRM_INFO(" DFP2: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  386. if (devices & ATOM_DEVICE_DFP3_SUPPORT)
  387. DRM_INFO(" DFP3: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  388. if (devices & ATOM_DEVICE_DFP4_SUPPORT)
  389. DRM_INFO(" DFP4: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  390. if (devices & ATOM_DEVICE_DFP5_SUPPORT)
  391. DRM_INFO(" DFP5: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  392. if (devices & ATOM_DEVICE_DFP6_SUPPORT)
  393. DRM_INFO(" DFP6: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  394. if (devices & ATOM_DEVICE_TV1_SUPPORT)
  395. DRM_INFO(" TV1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  396. if (devices & ATOM_DEVICE_CV_SUPPORT)
  397. DRM_INFO(" CV: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
  398. }
  399. }
  400. i++;
  401. }
  402. }
  403. /**
  404. * amdgpu_ddc_probe
  405. *
  406. */
  407. bool amdgpu_ddc_probe(struct amdgpu_connector *amdgpu_connector,
  408. bool use_aux)
  409. {
  410. u8 out = 0x0;
  411. u8 buf[8];
  412. int ret;
  413. struct i2c_msg msgs[] = {
  414. {
  415. .addr = DDC_ADDR,
  416. .flags = 0,
  417. .len = 1,
  418. .buf = &out,
  419. },
  420. {
  421. .addr = DDC_ADDR,
  422. .flags = I2C_M_RD,
  423. .len = 8,
  424. .buf = buf,
  425. }
  426. };
  427. /* on hw with routers, select right port */
  428. if (amdgpu_connector->router.ddc_valid)
  429. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  430. if (use_aux) {
  431. ret = i2c_transfer(&amdgpu_connector->ddc_bus->aux.ddc, msgs, 2);
  432. } else {
  433. ret = i2c_transfer(&amdgpu_connector->ddc_bus->adapter, msgs, 2);
  434. }
  435. if (ret != 2)
  436. /* Couldn't find an accessible DDC on this connector */
  437. return false;
  438. /* Probe also for valid EDID header
  439. * EDID header starts with:
  440. * 0x00,0xFF,0xFF,0xFF,0xFF,0xFF,0xFF,0x00.
  441. * Only the first 6 bytes must be valid as
  442. * drm_edid_block_valid() can fix the last 2 bytes */
  443. if (drm_edid_header_is_valid(buf) < 6) {
  444. /* Couldn't find an accessible EDID on this
  445. * connector */
  446. return false;
  447. }
  448. return true;
  449. }
  450. static void amdgpu_user_framebuffer_destroy(struct drm_framebuffer *fb)
  451. {
  452. struct amdgpu_framebuffer *amdgpu_fb = to_amdgpu_framebuffer(fb);
  453. if (amdgpu_fb->obj) {
  454. drm_gem_object_unreference_unlocked(amdgpu_fb->obj);
  455. }
  456. drm_framebuffer_cleanup(fb);
  457. kfree(amdgpu_fb);
  458. }
  459. static int amdgpu_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  460. struct drm_file *file_priv,
  461. unsigned int *handle)
  462. {
  463. struct amdgpu_framebuffer *amdgpu_fb = to_amdgpu_framebuffer(fb);
  464. return drm_gem_handle_create(file_priv, amdgpu_fb->obj, handle);
  465. }
  466. static const struct drm_framebuffer_funcs amdgpu_fb_funcs = {
  467. .destroy = amdgpu_user_framebuffer_destroy,
  468. .create_handle = amdgpu_user_framebuffer_create_handle,
  469. };
  470. int
  471. amdgpu_framebuffer_init(struct drm_device *dev,
  472. struct amdgpu_framebuffer *rfb,
  473. const struct drm_mode_fb_cmd2 *mode_cmd,
  474. struct drm_gem_object *obj)
  475. {
  476. int ret;
  477. rfb->obj = obj;
  478. drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
  479. ret = drm_framebuffer_init(dev, &rfb->base, &amdgpu_fb_funcs);
  480. if (ret) {
  481. rfb->obj = NULL;
  482. return ret;
  483. }
  484. return 0;
  485. }
  486. static struct drm_framebuffer *
  487. amdgpu_user_framebuffer_create(struct drm_device *dev,
  488. struct drm_file *file_priv,
  489. const struct drm_mode_fb_cmd2 *mode_cmd)
  490. {
  491. struct drm_gem_object *obj;
  492. struct amdgpu_framebuffer *amdgpu_fb;
  493. int ret;
  494. obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handles[0]);
  495. if (obj == NULL) {
  496. dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
  497. "can't create framebuffer\n", mode_cmd->handles[0]);
  498. return ERR_PTR(-ENOENT);
  499. }
  500. amdgpu_fb = kzalloc(sizeof(*amdgpu_fb), GFP_KERNEL);
  501. if (amdgpu_fb == NULL) {
  502. drm_gem_object_unreference_unlocked(obj);
  503. return ERR_PTR(-ENOMEM);
  504. }
  505. ret = amdgpu_framebuffer_init(dev, amdgpu_fb, mode_cmd, obj);
  506. if (ret) {
  507. kfree(amdgpu_fb);
  508. drm_gem_object_unreference_unlocked(obj);
  509. return ERR_PTR(ret);
  510. }
  511. return &amdgpu_fb->base;
  512. }
  513. static void amdgpu_output_poll_changed(struct drm_device *dev)
  514. {
  515. struct amdgpu_device *adev = dev->dev_private;
  516. amdgpu_fb_output_poll_changed(adev);
  517. }
  518. const struct drm_mode_config_funcs amdgpu_mode_funcs = {
  519. .fb_create = amdgpu_user_framebuffer_create,
  520. .output_poll_changed = amdgpu_output_poll_changed
  521. };
  522. static const struct drm_prop_enum_list amdgpu_underscan_enum_list[] =
  523. { { UNDERSCAN_OFF, "off" },
  524. { UNDERSCAN_ON, "on" },
  525. { UNDERSCAN_AUTO, "auto" },
  526. };
  527. static const struct drm_prop_enum_list amdgpu_audio_enum_list[] =
  528. { { AMDGPU_AUDIO_DISABLE, "off" },
  529. { AMDGPU_AUDIO_ENABLE, "on" },
  530. { AMDGPU_AUDIO_AUTO, "auto" },
  531. };
  532. /* XXX support different dither options? spatial, temporal, both, etc. */
  533. static const struct drm_prop_enum_list amdgpu_dither_enum_list[] =
  534. { { AMDGPU_FMT_DITHER_DISABLE, "off" },
  535. { AMDGPU_FMT_DITHER_ENABLE, "on" },
  536. };
  537. int amdgpu_modeset_create_props(struct amdgpu_device *adev)
  538. {
  539. int sz;
  540. if (adev->is_atom_bios) {
  541. adev->mode_info.coherent_mode_property =
  542. drm_property_create_range(adev->ddev, 0 , "coherent", 0, 1);
  543. if (!adev->mode_info.coherent_mode_property)
  544. return -ENOMEM;
  545. }
  546. adev->mode_info.load_detect_property =
  547. drm_property_create_range(adev->ddev, 0, "load detection", 0, 1);
  548. if (!adev->mode_info.load_detect_property)
  549. return -ENOMEM;
  550. drm_mode_create_scaling_mode_property(adev->ddev);
  551. sz = ARRAY_SIZE(amdgpu_underscan_enum_list);
  552. adev->mode_info.underscan_property =
  553. drm_property_create_enum(adev->ddev, 0,
  554. "underscan",
  555. amdgpu_underscan_enum_list, sz);
  556. adev->mode_info.underscan_hborder_property =
  557. drm_property_create_range(adev->ddev, 0,
  558. "underscan hborder", 0, 128);
  559. if (!adev->mode_info.underscan_hborder_property)
  560. return -ENOMEM;
  561. adev->mode_info.underscan_vborder_property =
  562. drm_property_create_range(adev->ddev, 0,
  563. "underscan vborder", 0, 128);
  564. if (!adev->mode_info.underscan_vborder_property)
  565. return -ENOMEM;
  566. sz = ARRAY_SIZE(amdgpu_audio_enum_list);
  567. adev->mode_info.audio_property =
  568. drm_property_create_enum(adev->ddev, 0,
  569. "audio",
  570. amdgpu_audio_enum_list, sz);
  571. sz = ARRAY_SIZE(amdgpu_dither_enum_list);
  572. adev->mode_info.dither_property =
  573. drm_property_create_enum(adev->ddev, 0,
  574. "dither",
  575. amdgpu_dither_enum_list, sz);
  576. return 0;
  577. }
  578. void amdgpu_update_display_priority(struct amdgpu_device *adev)
  579. {
  580. /* adjustment options for the display watermarks */
  581. if ((amdgpu_disp_priority == 0) || (amdgpu_disp_priority > 2))
  582. adev->mode_info.disp_priority = 0;
  583. else
  584. adev->mode_info.disp_priority = amdgpu_disp_priority;
  585. }
  586. static bool is_hdtv_mode(const struct drm_display_mode *mode)
  587. {
  588. /* try and guess if this is a tv or a monitor */
  589. if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
  590. (mode->vdisplay == 576) || /* 576p */
  591. (mode->vdisplay == 720) || /* 720p */
  592. (mode->vdisplay == 1080)) /* 1080p */
  593. return true;
  594. else
  595. return false;
  596. }
  597. bool amdgpu_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  598. const struct drm_display_mode *mode,
  599. struct drm_display_mode *adjusted_mode)
  600. {
  601. struct drm_device *dev = crtc->dev;
  602. struct drm_encoder *encoder;
  603. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  604. struct amdgpu_encoder *amdgpu_encoder;
  605. struct drm_connector *connector;
  606. struct amdgpu_connector *amdgpu_connector;
  607. u32 src_v = 1, dst_v = 1;
  608. u32 src_h = 1, dst_h = 1;
  609. amdgpu_crtc->h_border = 0;
  610. amdgpu_crtc->v_border = 0;
  611. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  612. if (encoder->crtc != crtc)
  613. continue;
  614. amdgpu_encoder = to_amdgpu_encoder(encoder);
  615. connector = amdgpu_get_connector_for_encoder(encoder);
  616. amdgpu_connector = to_amdgpu_connector(connector);
  617. /* set scaling */
  618. if (amdgpu_encoder->rmx_type == RMX_OFF)
  619. amdgpu_crtc->rmx_type = RMX_OFF;
  620. else if (mode->hdisplay < amdgpu_encoder->native_mode.hdisplay ||
  621. mode->vdisplay < amdgpu_encoder->native_mode.vdisplay)
  622. amdgpu_crtc->rmx_type = amdgpu_encoder->rmx_type;
  623. else
  624. amdgpu_crtc->rmx_type = RMX_OFF;
  625. /* copy native mode */
  626. memcpy(&amdgpu_crtc->native_mode,
  627. &amdgpu_encoder->native_mode,
  628. sizeof(struct drm_display_mode));
  629. src_v = crtc->mode.vdisplay;
  630. dst_v = amdgpu_crtc->native_mode.vdisplay;
  631. src_h = crtc->mode.hdisplay;
  632. dst_h = amdgpu_crtc->native_mode.hdisplay;
  633. /* fix up for overscan on hdmi */
  634. if ((!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
  635. ((amdgpu_encoder->underscan_type == UNDERSCAN_ON) ||
  636. ((amdgpu_encoder->underscan_type == UNDERSCAN_AUTO) &&
  637. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector)) &&
  638. is_hdtv_mode(mode)))) {
  639. if (amdgpu_encoder->underscan_hborder != 0)
  640. amdgpu_crtc->h_border = amdgpu_encoder->underscan_hborder;
  641. else
  642. amdgpu_crtc->h_border = (mode->hdisplay >> 5) + 16;
  643. if (amdgpu_encoder->underscan_vborder != 0)
  644. amdgpu_crtc->v_border = amdgpu_encoder->underscan_vborder;
  645. else
  646. amdgpu_crtc->v_border = (mode->vdisplay >> 5) + 16;
  647. amdgpu_crtc->rmx_type = RMX_FULL;
  648. src_v = crtc->mode.vdisplay;
  649. dst_v = crtc->mode.vdisplay - (amdgpu_crtc->v_border * 2);
  650. src_h = crtc->mode.hdisplay;
  651. dst_h = crtc->mode.hdisplay - (amdgpu_crtc->h_border * 2);
  652. }
  653. }
  654. if (amdgpu_crtc->rmx_type != RMX_OFF) {
  655. fixed20_12 a, b;
  656. a.full = dfixed_const(src_v);
  657. b.full = dfixed_const(dst_v);
  658. amdgpu_crtc->vsc.full = dfixed_div(a, b);
  659. a.full = dfixed_const(src_h);
  660. b.full = dfixed_const(dst_h);
  661. amdgpu_crtc->hsc.full = dfixed_div(a, b);
  662. } else {
  663. amdgpu_crtc->vsc.full = dfixed_const(1);
  664. amdgpu_crtc->hsc.full = dfixed_const(1);
  665. }
  666. return true;
  667. }
  668. /*
  669. * Retrieve current video scanout position of crtc on a given gpu, and
  670. * an optional accurate timestamp of when query happened.
  671. *
  672. * \param dev Device to query.
  673. * \param pipe Crtc to query.
  674. * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
  675. * For driver internal use only also supports these flags:
  676. *
  677. * USE_REAL_VBLANKSTART to use the real start of vblank instead
  678. * of a fudged earlier start of vblank.
  679. *
  680. * GET_DISTANCE_TO_VBLANKSTART to return distance to the
  681. * fudged earlier start of vblank in *vpos and the distance
  682. * to true start of vblank in *hpos.
  683. *
  684. * \param *vpos Location where vertical scanout position should be stored.
  685. * \param *hpos Location where horizontal scanout position should go.
  686. * \param *stime Target location for timestamp taken immediately before
  687. * scanout position query. Can be NULL to skip timestamp.
  688. * \param *etime Target location for timestamp taken immediately after
  689. * scanout position query. Can be NULL to skip timestamp.
  690. *
  691. * Returns vpos as a positive number while in active scanout area.
  692. * Returns vpos as a negative number inside vblank, counting the number
  693. * of scanlines to go until end of vblank, e.g., -1 means "one scanline
  694. * until start of active scanout / end of vblank."
  695. *
  696. * \return Flags, or'ed together as follows:
  697. *
  698. * DRM_SCANOUTPOS_VALID = Query successful.
  699. * DRM_SCANOUTPOS_INVBL = Inside vblank.
  700. * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
  701. * this flag means that returned position may be offset by a constant but
  702. * unknown small number of scanlines wrt. real scanout position.
  703. *
  704. */
  705. int amdgpu_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  706. unsigned int flags, int *vpos, int *hpos,
  707. ktime_t *stime, ktime_t *etime,
  708. const struct drm_display_mode *mode)
  709. {
  710. u32 vbl = 0, position = 0;
  711. int vbl_start, vbl_end, vtotal, ret = 0;
  712. bool in_vbl = true;
  713. struct amdgpu_device *adev = dev->dev_private;
  714. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  715. /* Get optional system timestamp before query. */
  716. if (stime)
  717. *stime = ktime_get();
  718. if (amdgpu_display_page_flip_get_scanoutpos(adev, pipe, &vbl, &position) == 0)
  719. ret |= DRM_SCANOUTPOS_VALID;
  720. /* Get optional system timestamp after query. */
  721. if (etime)
  722. *etime = ktime_get();
  723. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  724. /* Decode into vertical and horizontal scanout position. */
  725. *vpos = position & 0x1fff;
  726. *hpos = (position >> 16) & 0x1fff;
  727. /* Valid vblank area boundaries from gpu retrieved? */
  728. if (vbl > 0) {
  729. /* Yes: Decode. */
  730. ret |= DRM_SCANOUTPOS_ACCURATE;
  731. vbl_start = vbl & 0x1fff;
  732. vbl_end = (vbl >> 16) & 0x1fff;
  733. }
  734. else {
  735. /* No: Fake something reasonable which gives at least ok results. */
  736. vbl_start = mode->crtc_vdisplay;
  737. vbl_end = 0;
  738. }
  739. /* Called from driver internal vblank counter query code? */
  740. if (flags & GET_DISTANCE_TO_VBLANKSTART) {
  741. /* Caller wants distance from real vbl_start in *hpos */
  742. *hpos = *vpos - vbl_start;
  743. }
  744. /* Fudge vblank to start a few scanlines earlier to handle the
  745. * problem that vblank irqs fire a few scanlines before start
  746. * of vblank. Some driver internal callers need the true vblank
  747. * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
  748. *
  749. * The cause of the "early" vblank irq is that the irq is triggered
  750. * by the line buffer logic when the line buffer read position enters
  751. * the vblank, whereas our crtc scanout position naturally lags the
  752. * line buffer read position.
  753. */
  754. if (!(flags & USE_REAL_VBLANKSTART))
  755. vbl_start -= adev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
  756. /* Test scanout position against vblank region. */
  757. if ((*vpos < vbl_start) && (*vpos >= vbl_end))
  758. in_vbl = false;
  759. /* In vblank? */
  760. if (in_vbl)
  761. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  762. /* Called from driver internal vblank counter query code? */
  763. if (flags & GET_DISTANCE_TO_VBLANKSTART) {
  764. /* Caller wants distance from fudged earlier vbl_start */
  765. *vpos -= vbl_start;
  766. return ret;
  767. }
  768. /* Check if inside vblank area and apply corrective offsets:
  769. * vpos will then be >=0 in video scanout area, but negative
  770. * within vblank area, counting down the number of lines until
  771. * start of scanout.
  772. */
  773. /* Inside "upper part" of vblank area? Apply corrective offset if so: */
  774. if (in_vbl && (*vpos >= vbl_start)) {
  775. vtotal = mode->crtc_vtotal;
  776. *vpos = *vpos - vtotal;
  777. }
  778. /* Correct for shifted end of vbl at vbl_end. */
  779. *vpos = *vpos - vbl_end;
  780. return ret;
  781. }
  782. int amdgpu_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc)
  783. {
  784. if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
  785. return AMDGPU_CRTC_IRQ_NONE;
  786. switch (crtc) {
  787. case 0:
  788. return AMDGPU_CRTC_IRQ_VBLANK1;
  789. case 1:
  790. return AMDGPU_CRTC_IRQ_VBLANK2;
  791. case 2:
  792. return AMDGPU_CRTC_IRQ_VBLANK3;
  793. case 3:
  794. return AMDGPU_CRTC_IRQ_VBLANK4;
  795. case 4:
  796. return AMDGPU_CRTC_IRQ_VBLANK5;
  797. case 5:
  798. return AMDGPU_CRTC_IRQ_VBLANK6;
  799. default:
  800. return AMDGPU_CRTC_IRQ_NONE;
  801. }
  802. }