amdgpu_cgs.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #include <linux/list.h>
  25. #include <linux/slab.h>
  26. #include <linux/pci.h>
  27. #include <linux/acpi.h>
  28. #include <drm/drmP.h>
  29. #include <linux/firmware.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "cgs_linux.h"
  33. #include "atom.h"
  34. #include "amdgpu_ucode.h"
  35. struct amdgpu_cgs_device {
  36. struct cgs_device base;
  37. struct amdgpu_device *adev;
  38. };
  39. #define CGS_FUNC_ADEV \
  40. struct amdgpu_device *adev = \
  41. ((struct amdgpu_cgs_device *)cgs_device)->adev
  42. static int amdgpu_cgs_gpu_mem_info(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
  43. uint64_t *mc_start, uint64_t *mc_size,
  44. uint64_t *mem_size)
  45. {
  46. CGS_FUNC_ADEV;
  47. switch(type) {
  48. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  49. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  50. *mc_start = 0;
  51. *mc_size = adev->mc.visible_vram_size;
  52. *mem_size = adev->mc.visible_vram_size - adev->vram_pin_size;
  53. break;
  54. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  55. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  56. *mc_start = adev->mc.visible_vram_size;
  57. *mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size;
  58. *mem_size = *mc_size;
  59. break;
  60. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  61. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  62. *mc_start = adev->mc.gtt_start;
  63. *mc_size = adev->mc.gtt_size;
  64. *mem_size = adev->mc.gtt_size - adev->gart_pin_size;
  65. break;
  66. default:
  67. return -EINVAL;
  68. }
  69. return 0;
  70. }
  71. static int amdgpu_cgs_gmap_kmem(struct cgs_device *cgs_device, void *kmem,
  72. uint64_t size,
  73. uint64_t min_offset, uint64_t max_offset,
  74. cgs_handle_t *kmem_handle, uint64_t *mcaddr)
  75. {
  76. CGS_FUNC_ADEV;
  77. int ret;
  78. struct amdgpu_bo *bo;
  79. struct page *kmem_page = vmalloc_to_page(kmem);
  80. int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT;
  81. struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages);
  82. ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false,
  83. AMDGPU_GEM_DOMAIN_GTT, 0, sg, NULL, &bo);
  84. if (ret)
  85. return ret;
  86. ret = amdgpu_bo_reserve(bo, false);
  87. if (unlikely(ret != 0))
  88. return ret;
  89. /* pin buffer into GTT */
  90. ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT,
  91. min_offset, max_offset, mcaddr);
  92. amdgpu_bo_unreserve(bo);
  93. *kmem_handle = (cgs_handle_t)bo;
  94. return ret;
  95. }
  96. static int amdgpu_cgs_gunmap_kmem(struct cgs_device *cgs_device, cgs_handle_t kmem_handle)
  97. {
  98. struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle;
  99. if (obj) {
  100. int r = amdgpu_bo_reserve(obj, false);
  101. if (likely(r == 0)) {
  102. amdgpu_bo_unpin(obj);
  103. amdgpu_bo_unreserve(obj);
  104. }
  105. amdgpu_bo_unref(&obj);
  106. }
  107. return 0;
  108. }
  109. static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
  110. enum cgs_gpu_mem_type type,
  111. uint64_t size, uint64_t align,
  112. uint64_t min_offset, uint64_t max_offset,
  113. cgs_handle_t *handle)
  114. {
  115. CGS_FUNC_ADEV;
  116. uint16_t flags = 0;
  117. int ret = 0;
  118. uint32_t domain = 0;
  119. struct amdgpu_bo *obj;
  120. struct ttm_placement placement;
  121. struct ttm_place place;
  122. if (min_offset > max_offset) {
  123. BUG_ON(1);
  124. return -EINVAL;
  125. }
  126. /* fail if the alignment is not a power of 2 */
  127. if (((align != 1) && (align & (align - 1)))
  128. || size == 0 || align == 0)
  129. return -EINVAL;
  130. switch(type) {
  131. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  132. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  133. flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  134. domain = AMDGPU_GEM_DOMAIN_VRAM;
  135. if (max_offset > adev->mc.real_vram_size)
  136. return -EINVAL;
  137. place.fpfn = min_offset >> PAGE_SHIFT;
  138. place.lpfn = max_offset >> PAGE_SHIFT;
  139. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  140. TTM_PL_FLAG_VRAM;
  141. break;
  142. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  143. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  144. flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  145. domain = AMDGPU_GEM_DOMAIN_VRAM;
  146. if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  147. place.fpfn =
  148. max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
  149. place.lpfn =
  150. min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
  151. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  152. TTM_PL_FLAG_VRAM;
  153. }
  154. break;
  155. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  156. domain = AMDGPU_GEM_DOMAIN_GTT;
  157. place.fpfn = min_offset >> PAGE_SHIFT;
  158. place.lpfn = max_offset >> PAGE_SHIFT;
  159. place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  160. break;
  161. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  162. flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  163. domain = AMDGPU_GEM_DOMAIN_GTT;
  164. place.fpfn = min_offset >> PAGE_SHIFT;
  165. place.lpfn = max_offset >> PAGE_SHIFT;
  166. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  167. TTM_PL_FLAG_UNCACHED;
  168. break;
  169. default:
  170. return -EINVAL;
  171. }
  172. *handle = 0;
  173. placement.placement = &place;
  174. placement.num_placement = 1;
  175. placement.busy_placement = &place;
  176. placement.num_busy_placement = 1;
  177. ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
  178. true, domain, flags,
  179. NULL, &placement, NULL,
  180. &obj);
  181. if (ret) {
  182. DRM_ERROR("(%d) bo create failed\n", ret);
  183. return ret;
  184. }
  185. *handle = (cgs_handle_t)obj;
  186. return ret;
  187. }
  188. static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  189. {
  190. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  191. if (obj) {
  192. int r = amdgpu_bo_reserve(obj, false);
  193. if (likely(r == 0)) {
  194. amdgpu_bo_kunmap(obj);
  195. amdgpu_bo_unpin(obj);
  196. amdgpu_bo_unreserve(obj);
  197. }
  198. amdgpu_bo_unref(&obj);
  199. }
  200. return 0;
  201. }
  202. static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  203. uint64_t *mcaddr)
  204. {
  205. int r;
  206. u64 min_offset, max_offset;
  207. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  208. WARN_ON_ONCE(obj->placement.num_placement > 1);
  209. min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
  210. max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
  211. r = amdgpu_bo_reserve(obj, false);
  212. if (unlikely(r != 0))
  213. return r;
  214. r = amdgpu_bo_pin_restricted(obj, AMDGPU_GEM_DOMAIN_GTT,
  215. min_offset, max_offset, mcaddr);
  216. amdgpu_bo_unreserve(obj);
  217. return r;
  218. }
  219. static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  220. {
  221. int r;
  222. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  223. r = amdgpu_bo_reserve(obj, false);
  224. if (unlikely(r != 0))
  225. return r;
  226. r = amdgpu_bo_unpin(obj);
  227. amdgpu_bo_unreserve(obj);
  228. return r;
  229. }
  230. static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  231. void **map)
  232. {
  233. int r;
  234. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  235. r = amdgpu_bo_reserve(obj, false);
  236. if (unlikely(r != 0))
  237. return r;
  238. r = amdgpu_bo_kmap(obj, map);
  239. amdgpu_bo_unreserve(obj);
  240. return r;
  241. }
  242. static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  243. {
  244. int r;
  245. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  246. r = amdgpu_bo_reserve(obj, false);
  247. if (unlikely(r != 0))
  248. return r;
  249. amdgpu_bo_kunmap(obj);
  250. amdgpu_bo_unreserve(obj);
  251. return r;
  252. }
  253. static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
  254. {
  255. CGS_FUNC_ADEV;
  256. return RREG32(offset);
  257. }
  258. static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
  259. uint32_t value)
  260. {
  261. CGS_FUNC_ADEV;
  262. WREG32(offset, value);
  263. }
  264. static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
  265. enum cgs_ind_reg space,
  266. unsigned index)
  267. {
  268. CGS_FUNC_ADEV;
  269. switch (space) {
  270. case CGS_IND_REG__MMIO:
  271. return RREG32_IDX(index);
  272. case CGS_IND_REG__PCIE:
  273. return RREG32_PCIE(index);
  274. case CGS_IND_REG__SMC:
  275. return RREG32_SMC(index);
  276. case CGS_IND_REG__UVD_CTX:
  277. return RREG32_UVD_CTX(index);
  278. case CGS_IND_REG__DIDT:
  279. return RREG32_DIDT(index);
  280. case CGS_IND_REG__AUDIO_ENDPT:
  281. DRM_ERROR("audio endpt register access not implemented.\n");
  282. return 0;
  283. }
  284. WARN(1, "Invalid indirect register space");
  285. return 0;
  286. }
  287. static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
  288. enum cgs_ind_reg space,
  289. unsigned index, uint32_t value)
  290. {
  291. CGS_FUNC_ADEV;
  292. switch (space) {
  293. case CGS_IND_REG__MMIO:
  294. return WREG32_IDX(index, value);
  295. case CGS_IND_REG__PCIE:
  296. return WREG32_PCIE(index, value);
  297. case CGS_IND_REG__SMC:
  298. return WREG32_SMC(index, value);
  299. case CGS_IND_REG__UVD_CTX:
  300. return WREG32_UVD_CTX(index, value);
  301. case CGS_IND_REG__DIDT:
  302. return WREG32_DIDT(index, value);
  303. case CGS_IND_REG__AUDIO_ENDPT:
  304. DRM_ERROR("audio endpt register access not implemented.\n");
  305. return;
  306. }
  307. WARN(1, "Invalid indirect register space");
  308. }
  309. static uint8_t amdgpu_cgs_read_pci_config_byte(struct cgs_device *cgs_device, unsigned addr)
  310. {
  311. CGS_FUNC_ADEV;
  312. uint8_t val;
  313. int ret = pci_read_config_byte(adev->pdev, addr, &val);
  314. if (WARN(ret, "pci_read_config_byte error"))
  315. return 0;
  316. return val;
  317. }
  318. static uint16_t amdgpu_cgs_read_pci_config_word(struct cgs_device *cgs_device, unsigned addr)
  319. {
  320. CGS_FUNC_ADEV;
  321. uint16_t val;
  322. int ret = pci_read_config_word(adev->pdev, addr, &val);
  323. if (WARN(ret, "pci_read_config_word error"))
  324. return 0;
  325. return val;
  326. }
  327. static uint32_t amdgpu_cgs_read_pci_config_dword(struct cgs_device *cgs_device,
  328. unsigned addr)
  329. {
  330. CGS_FUNC_ADEV;
  331. uint32_t val;
  332. int ret = pci_read_config_dword(adev->pdev, addr, &val);
  333. if (WARN(ret, "pci_read_config_dword error"))
  334. return 0;
  335. return val;
  336. }
  337. static void amdgpu_cgs_write_pci_config_byte(struct cgs_device *cgs_device, unsigned addr,
  338. uint8_t value)
  339. {
  340. CGS_FUNC_ADEV;
  341. int ret = pci_write_config_byte(adev->pdev, addr, value);
  342. WARN(ret, "pci_write_config_byte error");
  343. }
  344. static void amdgpu_cgs_write_pci_config_word(struct cgs_device *cgs_device, unsigned addr,
  345. uint16_t value)
  346. {
  347. CGS_FUNC_ADEV;
  348. int ret = pci_write_config_word(adev->pdev, addr, value);
  349. WARN(ret, "pci_write_config_word error");
  350. }
  351. static void amdgpu_cgs_write_pci_config_dword(struct cgs_device *cgs_device, unsigned addr,
  352. uint32_t value)
  353. {
  354. CGS_FUNC_ADEV;
  355. int ret = pci_write_config_dword(adev->pdev, addr, value);
  356. WARN(ret, "pci_write_config_dword error");
  357. }
  358. static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
  359. enum cgs_resource_type resource_type,
  360. uint64_t size,
  361. uint64_t offset,
  362. uint64_t *resource_base)
  363. {
  364. CGS_FUNC_ADEV;
  365. if (resource_base == NULL)
  366. return -EINVAL;
  367. switch (resource_type) {
  368. case CGS_RESOURCE_TYPE_MMIO:
  369. if (adev->rmmio_size == 0)
  370. return -ENOENT;
  371. if ((offset + size) > adev->rmmio_size)
  372. return -EINVAL;
  373. *resource_base = adev->rmmio_base;
  374. return 0;
  375. case CGS_RESOURCE_TYPE_DOORBELL:
  376. if (adev->doorbell.size == 0)
  377. return -ENOENT;
  378. if ((offset + size) > adev->doorbell.size)
  379. return -EINVAL;
  380. *resource_base = adev->doorbell.base;
  381. return 0;
  382. case CGS_RESOURCE_TYPE_FB:
  383. case CGS_RESOURCE_TYPE_IO:
  384. case CGS_RESOURCE_TYPE_ROM:
  385. default:
  386. return -EINVAL;
  387. }
  388. }
  389. static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
  390. unsigned table, uint16_t *size,
  391. uint8_t *frev, uint8_t *crev)
  392. {
  393. CGS_FUNC_ADEV;
  394. uint16_t data_start;
  395. if (amdgpu_atom_parse_data_header(
  396. adev->mode_info.atom_context, table, size,
  397. frev, crev, &data_start))
  398. return (uint8_t*)adev->mode_info.atom_context->bios +
  399. data_start;
  400. return NULL;
  401. }
  402. static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
  403. uint8_t *frev, uint8_t *crev)
  404. {
  405. CGS_FUNC_ADEV;
  406. if (amdgpu_atom_parse_cmd_header(
  407. adev->mode_info.atom_context, table,
  408. frev, crev))
  409. return 0;
  410. return -EINVAL;
  411. }
  412. static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
  413. void *args)
  414. {
  415. CGS_FUNC_ADEV;
  416. return amdgpu_atom_execute_table(
  417. adev->mode_info.atom_context, table, args);
  418. }
  419. static int amdgpu_cgs_create_pm_request(struct cgs_device *cgs_device, cgs_handle_t *request)
  420. {
  421. /* TODO */
  422. return 0;
  423. }
  424. static int amdgpu_cgs_destroy_pm_request(struct cgs_device *cgs_device, cgs_handle_t request)
  425. {
  426. /* TODO */
  427. return 0;
  428. }
  429. static int amdgpu_cgs_set_pm_request(struct cgs_device *cgs_device, cgs_handle_t request,
  430. int active)
  431. {
  432. /* TODO */
  433. return 0;
  434. }
  435. static int amdgpu_cgs_pm_request_clock(struct cgs_device *cgs_device, cgs_handle_t request,
  436. enum cgs_clock clock, unsigned freq)
  437. {
  438. /* TODO */
  439. return 0;
  440. }
  441. static int amdgpu_cgs_pm_request_engine(struct cgs_device *cgs_device, cgs_handle_t request,
  442. enum cgs_engine engine, int powered)
  443. {
  444. /* TODO */
  445. return 0;
  446. }
  447. static int amdgpu_cgs_pm_query_clock_limits(struct cgs_device *cgs_device,
  448. enum cgs_clock clock,
  449. struct cgs_clock_limits *limits)
  450. {
  451. /* TODO */
  452. return 0;
  453. }
  454. static int amdgpu_cgs_set_camera_voltages(struct cgs_device *cgs_device, uint32_t mask,
  455. const uint32_t *voltages)
  456. {
  457. DRM_ERROR("not implemented");
  458. return -EPERM;
  459. }
  460. struct cgs_irq_params {
  461. unsigned src_id;
  462. cgs_irq_source_set_func_t set;
  463. cgs_irq_handler_func_t handler;
  464. void *private_data;
  465. };
  466. static int cgs_set_irq_state(struct amdgpu_device *adev,
  467. struct amdgpu_irq_src *src,
  468. unsigned type,
  469. enum amdgpu_interrupt_state state)
  470. {
  471. struct cgs_irq_params *irq_params =
  472. (struct cgs_irq_params *)src->data;
  473. if (!irq_params)
  474. return -EINVAL;
  475. if (!irq_params->set)
  476. return -EINVAL;
  477. return irq_params->set(irq_params->private_data,
  478. irq_params->src_id,
  479. type,
  480. (int)state);
  481. }
  482. static int cgs_process_irq(struct amdgpu_device *adev,
  483. struct amdgpu_irq_src *source,
  484. struct amdgpu_iv_entry *entry)
  485. {
  486. struct cgs_irq_params *irq_params =
  487. (struct cgs_irq_params *)source->data;
  488. if (!irq_params)
  489. return -EINVAL;
  490. if (!irq_params->handler)
  491. return -EINVAL;
  492. return irq_params->handler(irq_params->private_data,
  493. irq_params->src_id,
  494. entry->iv_entry);
  495. }
  496. static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
  497. .set = cgs_set_irq_state,
  498. .process = cgs_process_irq,
  499. };
  500. static int amdgpu_cgs_add_irq_source(struct cgs_device *cgs_device, unsigned src_id,
  501. unsigned num_types,
  502. cgs_irq_source_set_func_t set,
  503. cgs_irq_handler_func_t handler,
  504. void *private_data)
  505. {
  506. CGS_FUNC_ADEV;
  507. int ret = 0;
  508. struct cgs_irq_params *irq_params;
  509. struct amdgpu_irq_src *source =
  510. kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
  511. if (!source)
  512. return -ENOMEM;
  513. irq_params =
  514. kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
  515. if (!irq_params) {
  516. kfree(source);
  517. return -ENOMEM;
  518. }
  519. source->num_types = num_types;
  520. source->funcs = &cgs_irq_funcs;
  521. irq_params->src_id = src_id;
  522. irq_params->set = set;
  523. irq_params->handler = handler;
  524. irq_params->private_data = private_data;
  525. source->data = (void *)irq_params;
  526. ret = amdgpu_irq_add_id(adev, src_id, source);
  527. if (ret) {
  528. kfree(irq_params);
  529. kfree(source);
  530. }
  531. return ret;
  532. }
  533. static int amdgpu_cgs_irq_get(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
  534. {
  535. CGS_FUNC_ADEV;
  536. return amdgpu_irq_get(adev, adev->irq.sources[src_id], type);
  537. }
  538. static int amdgpu_cgs_irq_put(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
  539. {
  540. CGS_FUNC_ADEV;
  541. return amdgpu_irq_put(adev, adev->irq.sources[src_id], type);
  542. }
  543. int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
  544. enum amd_ip_block_type block_type,
  545. enum amd_clockgating_state state)
  546. {
  547. CGS_FUNC_ADEV;
  548. int i, r = -1;
  549. for (i = 0; i < adev->num_ip_blocks; i++) {
  550. if (!adev->ip_block_status[i].valid)
  551. continue;
  552. if (adev->ip_blocks[i].type == block_type) {
  553. r = adev->ip_blocks[i].funcs->set_clockgating_state(
  554. (void *)adev,
  555. state);
  556. break;
  557. }
  558. }
  559. return r;
  560. }
  561. int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
  562. enum amd_ip_block_type block_type,
  563. enum amd_powergating_state state)
  564. {
  565. CGS_FUNC_ADEV;
  566. int i, r = -1;
  567. for (i = 0; i < adev->num_ip_blocks; i++) {
  568. if (!adev->ip_block_status[i].valid)
  569. continue;
  570. if (adev->ip_blocks[i].type == block_type) {
  571. r = adev->ip_blocks[i].funcs->set_powergating_state(
  572. (void *)adev,
  573. state);
  574. break;
  575. }
  576. }
  577. return r;
  578. }
  579. static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
  580. {
  581. CGS_FUNC_ADEV;
  582. enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
  583. switch (fw_type) {
  584. case CGS_UCODE_ID_SDMA0:
  585. result = AMDGPU_UCODE_ID_SDMA0;
  586. break;
  587. case CGS_UCODE_ID_SDMA1:
  588. result = AMDGPU_UCODE_ID_SDMA1;
  589. break;
  590. case CGS_UCODE_ID_CP_CE:
  591. result = AMDGPU_UCODE_ID_CP_CE;
  592. break;
  593. case CGS_UCODE_ID_CP_PFP:
  594. result = AMDGPU_UCODE_ID_CP_PFP;
  595. break;
  596. case CGS_UCODE_ID_CP_ME:
  597. result = AMDGPU_UCODE_ID_CP_ME;
  598. break;
  599. case CGS_UCODE_ID_CP_MEC:
  600. case CGS_UCODE_ID_CP_MEC_JT1:
  601. result = AMDGPU_UCODE_ID_CP_MEC1;
  602. break;
  603. case CGS_UCODE_ID_CP_MEC_JT2:
  604. if (adev->asic_type == CHIP_TONGA || adev->asic_type == CHIP_POLARIS11
  605. || adev->asic_type == CHIP_POLARIS10)
  606. result = AMDGPU_UCODE_ID_CP_MEC2;
  607. else
  608. result = AMDGPU_UCODE_ID_CP_MEC1;
  609. break;
  610. case CGS_UCODE_ID_RLC_G:
  611. result = AMDGPU_UCODE_ID_RLC_G;
  612. break;
  613. default:
  614. DRM_ERROR("Firmware type not supported\n");
  615. }
  616. return result;
  617. }
  618. static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
  619. enum cgs_ucode_id type,
  620. struct cgs_firmware_info *info)
  621. {
  622. CGS_FUNC_ADEV;
  623. if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
  624. uint64_t gpu_addr;
  625. uint32_t data_size;
  626. const struct gfx_firmware_header_v1_0 *header;
  627. enum AMDGPU_UCODE_ID id;
  628. struct amdgpu_firmware_info *ucode;
  629. id = fw_type_convert(cgs_device, type);
  630. ucode = &adev->firmware.ucode[id];
  631. if (ucode->fw == NULL)
  632. return -EINVAL;
  633. gpu_addr = ucode->mc_addr;
  634. header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
  635. data_size = le32_to_cpu(header->header.ucode_size_bytes);
  636. if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
  637. (type == CGS_UCODE_ID_CP_MEC_JT2)) {
  638. gpu_addr += le32_to_cpu(header->jt_offset) << 2;
  639. data_size = le32_to_cpu(header->jt_size) << 2;
  640. }
  641. info->mc_addr = gpu_addr;
  642. info->image_size = data_size;
  643. info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
  644. info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
  645. } else {
  646. char fw_name[30] = {0};
  647. int err = 0;
  648. uint32_t ucode_size;
  649. uint32_t ucode_start_address;
  650. const uint8_t *src;
  651. const struct smc_firmware_header_v1_0 *hdr;
  652. if (!adev->pm.fw) {
  653. switch (adev->asic_type) {
  654. case CHIP_TONGA:
  655. strcpy(fw_name, "amdgpu/tonga_smc.bin");
  656. break;
  657. case CHIP_FIJI:
  658. strcpy(fw_name, "amdgpu/fiji_smc.bin");
  659. break;
  660. case CHIP_POLARIS11:
  661. if (type == CGS_UCODE_ID_SMU)
  662. strcpy(fw_name, "amdgpu/polaris11_smc.bin");
  663. else if (type == CGS_UCODE_ID_SMU_SK)
  664. strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
  665. break;
  666. case CHIP_POLARIS10:
  667. if (type == CGS_UCODE_ID_SMU)
  668. strcpy(fw_name, "amdgpu/polaris10_smc.bin");
  669. else if (type == CGS_UCODE_ID_SMU_SK)
  670. strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
  671. break;
  672. default:
  673. DRM_ERROR("SMC firmware not supported\n");
  674. return -EINVAL;
  675. }
  676. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  677. if (err) {
  678. DRM_ERROR("Failed to request firmware\n");
  679. return err;
  680. }
  681. err = amdgpu_ucode_validate(adev->pm.fw);
  682. if (err) {
  683. DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
  684. release_firmware(adev->pm.fw);
  685. adev->pm.fw = NULL;
  686. return err;
  687. }
  688. }
  689. hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
  690. adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
  691. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  692. ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
  693. src = (const uint8_t *)(adev->pm.fw->data +
  694. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  695. info->version = adev->pm.fw_version;
  696. info->image_size = ucode_size;
  697. info->kptr = (void *)src;
  698. }
  699. return 0;
  700. }
  701. static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
  702. struct cgs_system_info *sys_info)
  703. {
  704. CGS_FUNC_ADEV;
  705. struct amdgpu_cu_info cu_info;
  706. if (NULL == sys_info)
  707. return -ENODEV;
  708. if (sizeof(struct cgs_system_info) != sys_info->size)
  709. return -ENODEV;
  710. switch (sys_info->info_id) {
  711. case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
  712. sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
  713. break;
  714. case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
  715. sys_info->value = adev->pm.pcie_gen_mask;
  716. break;
  717. case CGS_SYSTEM_INFO_PCIE_MLW:
  718. sys_info->value = adev->pm.pcie_mlw_mask;
  719. break;
  720. case CGS_SYSTEM_INFO_CG_FLAGS:
  721. sys_info->value = adev->cg_flags;
  722. break;
  723. case CGS_SYSTEM_INFO_PG_FLAGS:
  724. sys_info->value = adev->pg_flags;
  725. break;
  726. case CGS_SYSTEM_INFO_GFX_CU_INFO:
  727. amdgpu_asic_get_cu_info(adev, &cu_info);
  728. sys_info->value = cu_info.number;
  729. break;
  730. default:
  731. return -ENODEV;
  732. }
  733. return 0;
  734. }
  735. static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
  736. struct cgs_display_info *info)
  737. {
  738. CGS_FUNC_ADEV;
  739. struct amdgpu_crtc *amdgpu_crtc;
  740. struct drm_device *ddev = adev->ddev;
  741. struct drm_crtc *crtc;
  742. uint32_t line_time_us, vblank_lines;
  743. struct cgs_mode_info *mode_info;
  744. if (info == NULL)
  745. return -EINVAL;
  746. mode_info = info->mode_info;
  747. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  748. list_for_each_entry(crtc,
  749. &ddev->mode_config.crtc_list, head) {
  750. amdgpu_crtc = to_amdgpu_crtc(crtc);
  751. if (crtc->enabled) {
  752. info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
  753. info->display_count++;
  754. }
  755. if (mode_info != NULL &&
  756. crtc->enabled && amdgpu_crtc->enabled &&
  757. amdgpu_crtc->hw_mode.clock) {
  758. line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
  759. amdgpu_crtc->hw_mode.clock;
  760. vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
  761. amdgpu_crtc->hw_mode.crtc_vdisplay +
  762. (amdgpu_crtc->v_border * 2);
  763. mode_info->vblank_time_us = vblank_lines * line_time_us;
  764. mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
  765. mode_info->ref_clock = adev->clock.spll.reference_freq;
  766. mode_info = NULL;
  767. }
  768. }
  769. }
  770. return 0;
  771. }
  772. static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
  773. {
  774. CGS_FUNC_ADEV;
  775. adev->pm.dpm_enabled = enabled;
  776. return 0;
  777. }
  778. /** \brief evaluate acpi namespace object, handle or pathname must be valid
  779. * \param cgs_device
  780. * \param info input/output arguments for the control method
  781. * \return status
  782. */
  783. #if defined(CONFIG_ACPI)
  784. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  785. struct cgs_acpi_method_info *info)
  786. {
  787. CGS_FUNC_ADEV;
  788. acpi_handle handle;
  789. struct acpi_object_list input;
  790. struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
  791. union acpi_object *params = NULL;
  792. union acpi_object *obj = NULL;
  793. uint8_t name[5] = {'\0'};
  794. struct cgs_acpi_method_argument *argument = NULL;
  795. uint32_t i, count;
  796. acpi_status status;
  797. int result;
  798. uint32_t func_no = 0xFFFFFFFF;
  799. handle = ACPI_HANDLE(&adev->pdev->dev);
  800. if (!handle)
  801. return -ENODEV;
  802. memset(&input, 0, sizeof(struct acpi_object_list));
  803. /* validate input info */
  804. if (info->size != sizeof(struct cgs_acpi_method_info))
  805. return -EINVAL;
  806. input.count = info->input_count;
  807. if (info->input_count > 0) {
  808. if (info->pinput_argument == NULL)
  809. return -EINVAL;
  810. argument = info->pinput_argument;
  811. func_no = argument->value;
  812. for (i = 0; i < info->input_count; i++) {
  813. if (((argument->type == ACPI_TYPE_STRING) ||
  814. (argument->type == ACPI_TYPE_BUFFER)) &&
  815. (argument->pointer == NULL))
  816. return -EINVAL;
  817. argument++;
  818. }
  819. }
  820. if (info->output_count > 0) {
  821. if (info->poutput_argument == NULL)
  822. return -EINVAL;
  823. argument = info->poutput_argument;
  824. for (i = 0; i < info->output_count; i++) {
  825. if (((argument->type == ACPI_TYPE_STRING) ||
  826. (argument->type == ACPI_TYPE_BUFFER))
  827. && (argument->pointer == NULL))
  828. return -EINVAL;
  829. argument++;
  830. }
  831. }
  832. /* The path name passed to acpi_evaluate_object should be null terminated */
  833. if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
  834. strncpy(name, (char *)&(info->name), sizeof(uint32_t));
  835. name[4] = '\0';
  836. }
  837. /* parse input parameters */
  838. if (input.count > 0) {
  839. input.pointer = params =
  840. kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
  841. if (params == NULL)
  842. return -EINVAL;
  843. argument = info->pinput_argument;
  844. for (i = 0; i < input.count; i++) {
  845. params->type = argument->type;
  846. switch (params->type) {
  847. case ACPI_TYPE_INTEGER:
  848. params->integer.value = argument->value;
  849. break;
  850. case ACPI_TYPE_STRING:
  851. params->string.length = argument->method_length;
  852. params->string.pointer = argument->pointer;
  853. break;
  854. case ACPI_TYPE_BUFFER:
  855. params->buffer.length = argument->method_length;
  856. params->buffer.pointer = argument->pointer;
  857. break;
  858. default:
  859. break;
  860. }
  861. params++;
  862. argument++;
  863. }
  864. }
  865. /* parse output info */
  866. count = info->output_count;
  867. argument = info->poutput_argument;
  868. /* evaluate the acpi method */
  869. status = acpi_evaluate_object(handle, name, &input, &output);
  870. if (ACPI_FAILURE(status)) {
  871. result = -EIO;
  872. goto error;
  873. }
  874. /* return the output info */
  875. obj = output.pointer;
  876. if (count > 1) {
  877. if ((obj->type != ACPI_TYPE_PACKAGE) ||
  878. (obj->package.count != count)) {
  879. result = -EIO;
  880. goto error;
  881. }
  882. params = obj->package.elements;
  883. } else
  884. params = obj;
  885. if (params == NULL) {
  886. result = -EIO;
  887. goto error;
  888. }
  889. for (i = 0; i < count; i++) {
  890. if (argument->type != params->type) {
  891. result = -EIO;
  892. goto error;
  893. }
  894. switch (params->type) {
  895. case ACPI_TYPE_INTEGER:
  896. argument->value = params->integer.value;
  897. break;
  898. case ACPI_TYPE_STRING:
  899. if ((params->string.length != argument->data_length) ||
  900. (params->string.pointer == NULL)) {
  901. result = -EIO;
  902. goto error;
  903. }
  904. strncpy(argument->pointer,
  905. params->string.pointer,
  906. params->string.length);
  907. break;
  908. case ACPI_TYPE_BUFFER:
  909. if (params->buffer.pointer == NULL) {
  910. result = -EIO;
  911. goto error;
  912. }
  913. memcpy(argument->pointer,
  914. params->buffer.pointer,
  915. argument->data_length);
  916. break;
  917. default:
  918. break;
  919. }
  920. argument++;
  921. params++;
  922. }
  923. error:
  924. if (obj != NULL)
  925. kfree(obj);
  926. kfree((void *)input.pointer);
  927. return result;
  928. }
  929. #else
  930. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  931. struct cgs_acpi_method_info *info)
  932. {
  933. return -EIO;
  934. }
  935. #endif
  936. int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
  937. uint32_t acpi_method,
  938. uint32_t acpi_function,
  939. void *pinput, void *poutput,
  940. uint32_t output_count,
  941. uint32_t input_size,
  942. uint32_t output_size)
  943. {
  944. struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
  945. struct cgs_acpi_method_argument acpi_output = {0};
  946. struct cgs_acpi_method_info info = {0};
  947. acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
  948. acpi_input[0].method_length = sizeof(uint32_t);
  949. acpi_input[0].data_length = sizeof(uint32_t);
  950. acpi_input[0].value = acpi_function;
  951. acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
  952. acpi_input[1].method_length = CGS_ACPI_MAX_BUFFER_SIZE;
  953. acpi_input[1].data_length = input_size;
  954. acpi_input[1].pointer = pinput;
  955. acpi_output.type = CGS_ACPI_TYPE_BUFFER;
  956. acpi_output.method_length = CGS_ACPI_MAX_BUFFER_SIZE;
  957. acpi_output.data_length = output_size;
  958. acpi_output.pointer = poutput;
  959. info.size = sizeof(struct cgs_acpi_method_info);
  960. info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
  961. info.input_count = 2;
  962. info.name = acpi_method;
  963. info.pinput_argument = acpi_input;
  964. info.output_count = output_count;
  965. info.poutput_argument = &acpi_output;
  966. return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
  967. }
  968. static const struct cgs_ops amdgpu_cgs_ops = {
  969. amdgpu_cgs_gpu_mem_info,
  970. amdgpu_cgs_gmap_kmem,
  971. amdgpu_cgs_gunmap_kmem,
  972. amdgpu_cgs_alloc_gpu_mem,
  973. amdgpu_cgs_free_gpu_mem,
  974. amdgpu_cgs_gmap_gpu_mem,
  975. amdgpu_cgs_gunmap_gpu_mem,
  976. amdgpu_cgs_kmap_gpu_mem,
  977. amdgpu_cgs_kunmap_gpu_mem,
  978. amdgpu_cgs_read_register,
  979. amdgpu_cgs_write_register,
  980. amdgpu_cgs_read_ind_register,
  981. amdgpu_cgs_write_ind_register,
  982. amdgpu_cgs_read_pci_config_byte,
  983. amdgpu_cgs_read_pci_config_word,
  984. amdgpu_cgs_read_pci_config_dword,
  985. amdgpu_cgs_write_pci_config_byte,
  986. amdgpu_cgs_write_pci_config_word,
  987. amdgpu_cgs_write_pci_config_dword,
  988. amdgpu_cgs_get_pci_resource,
  989. amdgpu_cgs_atom_get_data_table,
  990. amdgpu_cgs_atom_get_cmd_table_revs,
  991. amdgpu_cgs_atom_exec_cmd_table,
  992. amdgpu_cgs_create_pm_request,
  993. amdgpu_cgs_destroy_pm_request,
  994. amdgpu_cgs_set_pm_request,
  995. amdgpu_cgs_pm_request_clock,
  996. amdgpu_cgs_pm_request_engine,
  997. amdgpu_cgs_pm_query_clock_limits,
  998. amdgpu_cgs_set_camera_voltages,
  999. amdgpu_cgs_get_firmware_info,
  1000. amdgpu_cgs_set_powergating_state,
  1001. amdgpu_cgs_set_clockgating_state,
  1002. amdgpu_cgs_get_active_displays_info,
  1003. amdgpu_cgs_notify_dpm_enabled,
  1004. amdgpu_cgs_call_acpi_method,
  1005. amdgpu_cgs_query_system_info,
  1006. };
  1007. static const struct cgs_os_ops amdgpu_cgs_os_ops = {
  1008. amdgpu_cgs_add_irq_source,
  1009. amdgpu_cgs_irq_get,
  1010. amdgpu_cgs_irq_put
  1011. };
  1012. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
  1013. {
  1014. struct amdgpu_cgs_device *cgs_device =
  1015. kmalloc(sizeof(*cgs_device), GFP_KERNEL);
  1016. if (!cgs_device) {
  1017. DRM_ERROR("Couldn't allocate CGS device structure\n");
  1018. return NULL;
  1019. }
  1020. cgs_device->base.ops = &amdgpu_cgs_ops;
  1021. cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
  1022. cgs_device->adev = adev;
  1023. return (struct cgs_device *)cgs_device;
  1024. }
  1025. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
  1026. {
  1027. kfree(cgs_device);
  1028. }