amdgpu_vm.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. /*
  33. * GPUVM
  34. * GPUVM is similar to the legacy gart on older asics, however
  35. * rather than there being a single global gart table
  36. * for the entire GPU, there are multiple VM page tables active
  37. * at any given time. The VM page tables can contain a mix
  38. * vram pages and system memory pages and system memory pages
  39. * can be mapped as snooped (cached system pages) or unsnooped
  40. * (uncached system pages).
  41. * Each VM has an ID associated with it and there is a page table
  42. * associated with each VMID. When execting a command buffer,
  43. * the kernel tells the the ring what VMID to use for that command
  44. * buffer. VMIDs are allocated dynamically as commands are submitted.
  45. * The userspace drivers maintain their own address space and the kernel
  46. * sets up their pages tables accordingly when they submit their
  47. * command buffers and a VMID is assigned.
  48. * Cayman/Trinity support up to 8 active VMs at any given time;
  49. * SI supports 16.
  50. */
  51. /**
  52. * amdgpu_vm_num_pde - return the number of page directory entries
  53. *
  54. * @adev: amdgpu_device pointer
  55. *
  56. * Calculate the number of page directory entries (cayman+).
  57. */
  58. static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
  59. {
  60. return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
  61. }
  62. /**
  63. * amdgpu_vm_directory_size - returns the size of the page directory in bytes
  64. *
  65. * @adev: amdgpu_device pointer
  66. *
  67. * Calculate the size of the page directory in bytes (cayman+).
  68. */
  69. static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
  70. {
  71. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
  72. }
  73. /**
  74. * amdgpu_vm_get_bos - add the vm BOs to a validation list
  75. *
  76. * @vm: vm providing the BOs
  77. * @head: head of validation list
  78. *
  79. * Add the page directory to the list of BOs to
  80. * validate for command submission (cayman+).
  81. */
  82. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  83. struct amdgpu_vm *vm,
  84. struct list_head *head)
  85. {
  86. struct amdgpu_bo_list_entry *list;
  87. unsigned i, idx;
  88. mutex_lock(&vm->mutex);
  89. list = drm_malloc_ab(vm->max_pde_used + 2,
  90. sizeof(struct amdgpu_bo_list_entry));
  91. if (!list) {
  92. mutex_unlock(&vm->mutex);
  93. return NULL;
  94. }
  95. /* add the vm page table to the list */
  96. list[0].robj = vm->page_directory;
  97. list[0].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
  98. list[0].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
  99. list[0].priority = 0;
  100. list[0].tv.bo = &vm->page_directory->tbo;
  101. list[0].tv.shared = true;
  102. list_add(&list[0].tv.head, head);
  103. for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
  104. if (!vm->page_tables[i].bo)
  105. continue;
  106. list[idx].robj = vm->page_tables[i].bo;
  107. list[idx].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
  108. list[idx].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
  109. list[idx].priority = 0;
  110. list[idx].tv.bo = &list[idx].robj->tbo;
  111. list[idx].tv.shared = true;
  112. list_add(&list[idx++].tv.head, head);
  113. }
  114. mutex_unlock(&vm->mutex);
  115. return list;
  116. }
  117. /**
  118. * amdgpu_vm_grab_id - allocate the next free VMID
  119. *
  120. * @vm: vm to allocate id for
  121. * @ring: ring we want to submit job to
  122. * @sync: sync object where we add dependencies
  123. *
  124. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  125. *
  126. * Global mutex must be locked!
  127. */
  128. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  129. struct amdgpu_sync *sync)
  130. {
  131. struct amdgpu_fence *best[AMDGPU_MAX_RINGS] = {};
  132. struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
  133. struct amdgpu_device *adev = ring->adev;
  134. unsigned choices[2] = {};
  135. unsigned i;
  136. /* check if the id is still valid */
  137. if (vm_id->id && vm_id->last_id_use &&
  138. vm_id->last_id_use == adev->vm_manager.active[vm_id->id])
  139. return 0;
  140. /* we definately need to flush */
  141. vm_id->pd_gpu_addr = ~0ll;
  142. /* skip over VMID 0, since it is the system VM */
  143. for (i = 1; i < adev->vm_manager.nvm; ++i) {
  144. struct amdgpu_fence *fence = adev->vm_manager.active[i];
  145. if (fence == NULL) {
  146. /* found a free one */
  147. vm_id->id = i;
  148. trace_amdgpu_vm_grab_id(i, ring->idx);
  149. return 0;
  150. }
  151. if (amdgpu_fence_is_earlier(fence, best[fence->ring->idx])) {
  152. best[fence->ring->idx] = fence;
  153. choices[fence->ring == ring ? 0 : 1] = i;
  154. }
  155. }
  156. for (i = 0; i < 2; ++i) {
  157. if (choices[i]) {
  158. struct amdgpu_fence *fence;
  159. fence = adev->vm_manager.active[choices[i]];
  160. vm_id->id = choices[i];
  161. trace_amdgpu_vm_grab_id(choices[i], ring->idx);
  162. return amdgpu_sync_fence(ring->adev, sync, &fence->base);
  163. }
  164. }
  165. /* should never happen */
  166. BUG();
  167. return -EINVAL;
  168. }
  169. /**
  170. * amdgpu_vm_flush - hardware flush the vm
  171. *
  172. * @ring: ring to use for flush
  173. * @vm: vm we want to flush
  174. * @updates: last vm update that we waited for
  175. *
  176. * Flush the vm (cayman+).
  177. *
  178. * Global and local mutex must be locked!
  179. */
  180. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  181. struct amdgpu_vm *vm,
  182. struct fence *updates)
  183. {
  184. uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
  185. struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
  186. struct fence *flushed_updates = vm_id->flushed_updates;
  187. bool is_earlier = false;
  188. if (flushed_updates && updates) {
  189. BUG_ON(flushed_updates->context != updates->context);
  190. is_earlier = (updates->seqno - flushed_updates->seqno <=
  191. INT_MAX) ? true : false;
  192. }
  193. if (pd_addr != vm_id->pd_gpu_addr || !flushed_updates ||
  194. is_earlier) {
  195. trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id->id);
  196. if (is_earlier) {
  197. vm_id->flushed_updates = fence_get(updates);
  198. fence_put(flushed_updates);
  199. }
  200. if (!flushed_updates)
  201. vm_id->flushed_updates = fence_get(updates);
  202. vm_id->pd_gpu_addr = pd_addr;
  203. amdgpu_ring_emit_vm_flush(ring, vm_id->id, vm_id->pd_gpu_addr);
  204. }
  205. }
  206. /**
  207. * amdgpu_vm_fence - remember fence for vm
  208. *
  209. * @adev: amdgpu_device pointer
  210. * @vm: vm we want to fence
  211. * @fence: fence to remember
  212. *
  213. * Fence the vm (cayman+).
  214. * Set the fence used to protect page table and id.
  215. *
  216. * Global and local mutex must be locked!
  217. */
  218. void amdgpu_vm_fence(struct amdgpu_device *adev,
  219. struct amdgpu_vm *vm,
  220. struct amdgpu_fence *fence)
  221. {
  222. unsigned ridx = fence->ring->idx;
  223. unsigned vm_id = vm->ids[ridx].id;
  224. amdgpu_fence_unref(&adev->vm_manager.active[vm_id]);
  225. adev->vm_manager.active[vm_id] = amdgpu_fence_ref(fence);
  226. amdgpu_fence_unref(&vm->ids[ridx].last_id_use);
  227. vm->ids[ridx].last_id_use = amdgpu_fence_ref(fence);
  228. }
  229. /**
  230. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  231. *
  232. * @vm: requested vm
  233. * @bo: requested buffer object
  234. *
  235. * Find @bo inside the requested vm (cayman+).
  236. * Search inside the @bos vm list for the requested vm
  237. * Returns the found bo_va or NULL if none is found
  238. *
  239. * Object has to be reserved!
  240. */
  241. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  242. struct amdgpu_bo *bo)
  243. {
  244. struct amdgpu_bo_va *bo_va;
  245. list_for_each_entry(bo_va, &bo->va, bo_list) {
  246. if (bo_va->vm == vm) {
  247. return bo_va;
  248. }
  249. }
  250. return NULL;
  251. }
  252. /**
  253. * amdgpu_vm_update_pages - helper to call the right asic function
  254. *
  255. * @adev: amdgpu_device pointer
  256. * @ib: indirect buffer to fill with commands
  257. * @pe: addr of the page entry
  258. * @addr: dst addr to write into pe
  259. * @count: number of page entries to update
  260. * @incr: increase next addr by incr bytes
  261. * @flags: hw access flags
  262. * @gtt_flags: GTT hw access flags
  263. *
  264. * Traces the parameters and calls the right asic functions
  265. * to setup the page table using the DMA.
  266. */
  267. static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
  268. struct amdgpu_ib *ib,
  269. uint64_t pe, uint64_t addr,
  270. unsigned count, uint32_t incr,
  271. uint32_t flags, uint32_t gtt_flags)
  272. {
  273. trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
  274. if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
  275. uint64_t src = adev->gart.table_addr + (addr >> 12) * 8;
  276. amdgpu_vm_copy_pte(adev, ib, pe, src, count);
  277. } else if ((flags & AMDGPU_PTE_SYSTEM) || (count < 3)) {
  278. amdgpu_vm_write_pte(adev, ib, pe, addr,
  279. count, incr, flags);
  280. } else {
  281. amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
  282. count, incr, flags);
  283. }
  284. }
  285. int amdgpu_vm_free_job(struct amdgpu_job *sched_job)
  286. {
  287. int i;
  288. for (i = 0; i < sched_job->num_ibs; i++)
  289. amdgpu_ib_free(sched_job->adev, &sched_job->ibs[i]);
  290. kfree(sched_job->ibs);
  291. return 0;
  292. }
  293. /**
  294. * amdgpu_vm_clear_bo - initially clear the page dir/table
  295. *
  296. * @adev: amdgpu_device pointer
  297. * @bo: bo to clear
  298. */
  299. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  300. struct amdgpu_bo *bo)
  301. {
  302. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  303. struct fence *fence = NULL;
  304. struct amdgpu_ib *ib;
  305. unsigned entries;
  306. uint64_t addr;
  307. int r;
  308. r = amdgpu_bo_reserve(bo, false);
  309. if (r)
  310. return r;
  311. r = reservation_object_reserve_shared(bo->tbo.resv);
  312. if (r)
  313. return r;
  314. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  315. if (r)
  316. goto error_unreserve;
  317. addr = amdgpu_bo_gpu_offset(bo);
  318. entries = amdgpu_bo_size(bo) / 8;
  319. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  320. if (!ib)
  321. goto error_unreserve;
  322. r = amdgpu_ib_get(ring, NULL, entries * 2 + 64, ib);
  323. if (r)
  324. goto error_free;
  325. ib->length_dw = 0;
  326. amdgpu_vm_update_pages(adev, ib, addr, 0, entries, 0, 0, 0);
  327. amdgpu_vm_pad_ib(adev, ib);
  328. WARN_ON(ib->length_dw > 64);
  329. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
  330. &amdgpu_vm_free_job,
  331. AMDGPU_FENCE_OWNER_VM,
  332. &fence);
  333. if (!r)
  334. amdgpu_bo_fence(bo, fence, true);
  335. fence_put(fence);
  336. if (amdgpu_enable_scheduler) {
  337. amdgpu_bo_unreserve(bo);
  338. return 0;
  339. }
  340. error_free:
  341. amdgpu_ib_free(adev, ib);
  342. kfree(ib);
  343. error_unreserve:
  344. amdgpu_bo_unreserve(bo);
  345. return r;
  346. }
  347. /**
  348. * amdgpu_vm_map_gart - get the physical address of a gart page
  349. *
  350. * @adev: amdgpu_device pointer
  351. * @addr: the unmapped addr
  352. *
  353. * Look up the physical address of the page that the pte resolves
  354. * to (cayman+).
  355. * Returns the physical address of the page.
  356. */
  357. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr)
  358. {
  359. uint64_t result;
  360. /* page table offset */
  361. result = adev->gart.pages_addr[addr >> PAGE_SHIFT];
  362. /* in case cpu page size != gpu page size*/
  363. result |= addr & (~PAGE_MASK);
  364. return result;
  365. }
  366. /**
  367. * amdgpu_vm_update_pdes - make sure that page directory is valid
  368. *
  369. * @adev: amdgpu_device pointer
  370. * @vm: requested vm
  371. * @start: start of GPU address range
  372. * @end: end of GPU address range
  373. *
  374. * Allocates new page tables if necessary
  375. * and updates the page directory (cayman+).
  376. * Returns 0 for success, error for failure.
  377. *
  378. * Global and local mutex must be locked!
  379. */
  380. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  381. struct amdgpu_vm *vm)
  382. {
  383. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  384. struct amdgpu_bo *pd = vm->page_directory;
  385. uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
  386. uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
  387. uint64_t last_pde = ~0, last_pt = ~0;
  388. unsigned count = 0, pt_idx, ndw;
  389. struct amdgpu_ib *ib;
  390. struct fence *fence = NULL;
  391. int r;
  392. /* padding, etc. */
  393. ndw = 64;
  394. /* assume the worst case */
  395. ndw += vm->max_pde_used * 6;
  396. /* update too big for an IB */
  397. if (ndw > 0xfffff)
  398. return -ENOMEM;
  399. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  400. if (!ib)
  401. return -ENOMEM;
  402. r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
  403. if (r)
  404. return r;
  405. ib->length_dw = 0;
  406. /* walk over the address space and update the page directory */
  407. for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
  408. struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo;
  409. uint64_t pde, pt;
  410. if (bo == NULL)
  411. continue;
  412. pt = amdgpu_bo_gpu_offset(bo);
  413. if (vm->page_tables[pt_idx].addr == pt)
  414. continue;
  415. vm->page_tables[pt_idx].addr = pt;
  416. pde = pd_addr + pt_idx * 8;
  417. if (((last_pde + 8 * count) != pde) ||
  418. ((last_pt + incr * count) != pt)) {
  419. if (count) {
  420. amdgpu_vm_update_pages(adev, ib, last_pde,
  421. last_pt, count, incr,
  422. AMDGPU_PTE_VALID, 0);
  423. }
  424. count = 1;
  425. last_pde = pde;
  426. last_pt = pt;
  427. } else {
  428. ++count;
  429. }
  430. }
  431. if (count)
  432. amdgpu_vm_update_pages(adev, ib, last_pde, last_pt, count,
  433. incr, AMDGPU_PTE_VALID, 0);
  434. if (ib->length_dw != 0) {
  435. amdgpu_vm_pad_ib(adev, ib);
  436. amdgpu_sync_resv(adev, &ib->sync, pd->tbo.resv, AMDGPU_FENCE_OWNER_VM);
  437. WARN_ON(ib->length_dw > ndw);
  438. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
  439. &amdgpu_vm_free_job,
  440. AMDGPU_FENCE_OWNER_VM,
  441. &fence);
  442. if (r)
  443. goto error_free;
  444. amdgpu_bo_fence(pd, fence, true);
  445. fence_put(vm->page_directory_fence);
  446. vm->page_directory_fence = fence_get(fence);
  447. fence_put(fence);
  448. }
  449. if (!amdgpu_enable_scheduler || ib->length_dw == 0) {
  450. amdgpu_ib_free(adev, ib);
  451. kfree(ib);
  452. }
  453. return 0;
  454. error_free:
  455. amdgpu_ib_free(adev, ib);
  456. kfree(ib);
  457. return r;
  458. }
  459. /**
  460. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  461. *
  462. * @adev: amdgpu_device pointer
  463. * @ib: IB for the update
  464. * @pe_start: first PTE to handle
  465. * @pe_end: last PTE to handle
  466. * @addr: addr those PTEs should point to
  467. * @flags: hw mapping flags
  468. * @gtt_flags: GTT hw mapping flags
  469. *
  470. * Global and local mutex must be locked!
  471. */
  472. static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
  473. struct amdgpu_ib *ib,
  474. uint64_t pe_start, uint64_t pe_end,
  475. uint64_t addr, uint32_t flags,
  476. uint32_t gtt_flags)
  477. {
  478. /**
  479. * The MC L1 TLB supports variable sized pages, based on a fragment
  480. * field in the PTE. When this field is set to a non-zero value, page
  481. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  482. * flags are considered valid for all PTEs within the fragment range
  483. * and corresponding mappings are assumed to be physically contiguous.
  484. *
  485. * The L1 TLB can store a single PTE for the whole fragment,
  486. * significantly increasing the space available for translation
  487. * caching. This leads to large improvements in throughput when the
  488. * TLB is under pressure.
  489. *
  490. * The L2 TLB distributes small and large fragments into two
  491. * asymmetric partitions. The large fragment cache is significantly
  492. * larger. Thus, we try to use large fragments wherever possible.
  493. * Userspace can support this by aligning virtual base address and
  494. * allocation size to the fragment size.
  495. */
  496. /* SI and newer are optimized for 64KB */
  497. uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
  498. uint64_t frag_align = 0x80;
  499. uint64_t frag_start = ALIGN(pe_start, frag_align);
  500. uint64_t frag_end = pe_end & ~(frag_align - 1);
  501. unsigned count;
  502. /* system pages are non continuously */
  503. if ((flags & AMDGPU_PTE_SYSTEM) || !(flags & AMDGPU_PTE_VALID) ||
  504. (frag_start >= frag_end)) {
  505. count = (pe_end - pe_start) / 8;
  506. amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
  507. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  508. return;
  509. }
  510. /* handle the 4K area at the beginning */
  511. if (pe_start != frag_start) {
  512. count = (frag_start - pe_start) / 8;
  513. amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
  514. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  515. addr += AMDGPU_GPU_PAGE_SIZE * count;
  516. }
  517. /* handle the area in the middle */
  518. count = (frag_end - frag_start) / 8;
  519. amdgpu_vm_update_pages(adev, ib, frag_start, addr, count,
  520. AMDGPU_GPU_PAGE_SIZE, flags | frag_flags,
  521. gtt_flags);
  522. /* handle the 4K area at the end */
  523. if (frag_end != pe_end) {
  524. addr += AMDGPU_GPU_PAGE_SIZE * count;
  525. count = (pe_end - frag_end) / 8;
  526. amdgpu_vm_update_pages(adev, ib, frag_end, addr, count,
  527. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  528. }
  529. }
  530. /**
  531. * amdgpu_vm_update_ptes - make sure that page tables are valid
  532. *
  533. * @adev: amdgpu_device pointer
  534. * @vm: requested vm
  535. * @start: start of GPU address range
  536. * @end: end of GPU address range
  537. * @dst: destination address to map to
  538. * @flags: mapping flags
  539. *
  540. * Update the page tables in the range @start - @end (cayman+).
  541. *
  542. * Global and local mutex must be locked!
  543. */
  544. static int amdgpu_vm_update_ptes(struct amdgpu_device *adev,
  545. struct amdgpu_vm *vm,
  546. struct amdgpu_ib *ib,
  547. uint64_t start, uint64_t end,
  548. uint64_t dst, uint32_t flags,
  549. uint32_t gtt_flags)
  550. {
  551. uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
  552. uint64_t last_pte = ~0, last_dst = ~0;
  553. void *owner = AMDGPU_FENCE_OWNER_VM;
  554. unsigned count = 0;
  555. uint64_t addr;
  556. /* sync to everything on unmapping */
  557. if (!(flags & AMDGPU_PTE_VALID))
  558. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  559. /* walk over the address space and update the page tables */
  560. for (addr = start; addr < end; ) {
  561. uint64_t pt_idx = addr >> amdgpu_vm_block_size;
  562. struct amdgpu_bo *pt = vm->page_tables[pt_idx].bo;
  563. unsigned nptes;
  564. uint64_t pte;
  565. int r;
  566. amdgpu_sync_resv(adev, &ib->sync, pt->tbo.resv, owner);
  567. r = reservation_object_reserve_shared(pt->tbo.resv);
  568. if (r)
  569. return r;
  570. if ((addr & ~mask) == (end & ~mask))
  571. nptes = end - addr;
  572. else
  573. nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
  574. pte = amdgpu_bo_gpu_offset(pt);
  575. pte += (addr & mask) * 8;
  576. if ((last_pte + 8 * count) != pte) {
  577. if (count) {
  578. amdgpu_vm_frag_ptes(adev, ib, last_pte,
  579. last_pte + 8 * count,
  580. last_dst, flags,
  581. gtt_flags);
  582. }
  583. count = nptes;
  584. last_pte = pte;
  585. last_dst = dst;
  586. } else {
  587. count += nptes;
  588. }
  589. addr += nptes;
  590. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  591. }
  592. if (count) {
  593. amdgpu_vm_frag_ptes(adev, ib, last_pte,
  594. last_pte + 8 * count,
  595. last_dst, flags, gtt_flags);
  596. }
  597. return 0;
  598. }
  599. /**
  600. * amdgpu_vm_fence_pts - fence page tables after an update
  601. *
  602. * @vm: requested vm
  603. * @start: start of GPU address range
  604. * @end: end of GPU address range
  605. * @fence: fence to use
  606. *
  607. * Fence the page tables in the range @start - @end (cayman+).
  608. *
  609. * Global and local mutex must be locked!
  610. */
  611. static void amdgpu_vm_fence_pts(struct amdgpu_vm *vm,
  612. uint64_t start, uint64_t end,
  613. struct fence *fence)
  614. {
  615. unsigned i;
  616. start >>= amdgpu_vm_block_size;
  617. end >>= amdgpu_vm_block_size;
  618. for (i = start; i <= end; ++i)
  619. amdgpu_bo_fence(vm->page_tables[i].bo, fence, true);
  620. }
  621. /**
  622. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  623. *
  624. * @adev: amdgpu_device pointer
  625. * @vm: requested vm
  626. * @mapping: mapped range and flags to use for the update
  627. * @addr: addr to set the area to
  628. * @gtt_flags: flags as they are used for GTT
  629. * @fence: optional resulting fence
  630. *
  631. * Fill in the page table entries for @mapping.
  632. * Returns 0 for success, -EINVAL for failure.
  633. *
  634. * Object have to be reserved and mutex must be locked!
  635. */
  636. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  637. struct amdgpu_vm *vm,
  638. struct amdgpu_bo_va_mapping *mapping,
  639. uint64_t addr, uint32_t gtt_flags,
  640. struct fence **fence)
  641. {
  642. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  643. unsigned nptes, ncmds, ndw;
  644. uint32_t flags = gtt_flags;
  645. struct amdgpu_ib *ib;
  646. struct fence *f = NULL;
  647. int r;
  648. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  649. * but in case of something, we filter the flags in first place
  650. */
  651. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  652. flags &= ~AMDGPU_PTE_READABLE;
  653. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  654. flags &= ~AMDGPU_PTE_WRITEABLE;
  655. trace_amdgpu_vm_bo_update(mapping);
  656. nptes = mapping->it.last - mapping->it.start + 1;
  657. /*
  658. * reserve space for one command every (1 << BLOCK_SIZE)
  659. * entries or 2k dwords (whatever is smaller)
  660. */
  661. ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
  662. /* padding, etc. */
  663. ndw = 64;
  664. if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
  665. /* only copy commands needed */
  666. ndw += ncmds * 7;
  667. } else if (flags & AMDGPU_PTE_SYSTEM) {
  668. /* header for write data commands */
  669. ndw += ncmds * 4;
  670. /* body of write data command */
  671. ndw += nptes * 2;
  672. } else {
  673. /* set page commands needed */
  674. ndw += ncmds * 10;
  675. /* two extra commands for begin/end of fragment */
  676. ndw += 2 * 10;
  677. }
  678. /* update too big for an IB */
  679. if (ndw > 0xfffff)
  680. return -ENOMEM;
  681. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  682. if (!ib)
  683. return -ENOMEM;
  684. r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
  685. if (r) {
  686. kfree(ib);
  687. return r;
  688. }
  689. ib->length_dw = 0;
  690. r = amdgpu_vm_update_ptes(adev, vm, ib, mapping->it.start,
  691. mapping->it.last + 1, addr + mapping->offset,
  692. flags, gtt_flags);
  693. if (r) {
  694. amdgpu_ib_free(adev, ib);
  695. kfree(ib);
  696. return r;
  697. }
  698. amdgpu_vm_pad_ib(adev, ib);
  699. WARN_ON(ib->length_dw > ndw);
  700. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
  701. &amdgpu_vm_free_job,
  702. AMDGPU_FENCE_OWNER_VM,
  703. &f);
  704. if (r)
  705. goto error_free;
  706. amdgpu_vm_fence_pts(vm, mapping->it.start,
  707. mapping->it.last + 1, f);
  708. if (fence) {
  709. fence_put(*fence);
  710. *fence = fence_get(f);
  711. }
  712. fence_put(f);
  713. if (!amdgpu_enable_scheduler) {
  714. amdgpu_ib_free(adev, ib);
  715. kfree(ib);
  716. }
  717. return 0;
  718. error_free:
  719. amdgpu_ib_free(adev, ib);
  720. kfree(ib);
  721. return r;
  722. }
  723. /**
  724. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  725. *
  726. * @adev: amdgpu_device pointer
  727. * @bo_va: requested BO and VM object
  728. * @mem: ttm mem
  729. *
  730. * Fill in the page table entries for @bo_va.
  731. * Returns 0 for success, -EINVAL for failure.
  732. *
  733. * Object have to be reserved and mutex must be locked!
  734. */
  735. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  736. struct amdgpu_bo_va *bo_va,
  737. struct ttm_mem_reg *mem)
  738. {
  739. struct amdgpu_vm *vm = bo_va->vm;
  740. struct amdgpu_bo_va_mapping *mapping;
  741. uint32_t flags;
  742. uint64_t addr;
  743. int r;
  744. if (mem) {
  745. addr = mem->start << PAGE_SHIFT;
  746. if (mem->mem_type != TTM_PL_TT)
  747. addr += adev->vm_manager.vram_base_offset;
  748. } else {
  749. addr = 0;
  750. }
  751. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  752. spin_lock(&vm->status_lock);
  753. if (!list_empty(&bo_va->vm_status))
  754. list_splice_init(&bo_va->valids, &bo_va->invalids);
  755. spin_unlock(&vm->status_lock);
  756. list_for_each_entry(mapping, &bo_va->invalids, list) {
  757. r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, addr,
  758. flags, &bo_va->last_pt_update);
  759. if (r)
  760. return r;
  761. }
  762. spin_lock(&vm->status_lock);
  763. list_splice_init(&bo_va->invalids, &bo_va->valids);
  764. list_del_init(&bo_va->vm_status);
  765. if (!mem)
  766. list_add(&bo_va->vm_status, &vm->cleared);
  767. spin_unlock(&vm->status_lock);
  768. return 0;
  769. }
  770. /**
  771. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  772. *
  773. * @adev: amdgpu_device pointer
  774. * @vm: requested vm
  775. *
  776. * Make sure all freed BOs are cleared in the PT.
  777. * Returns 0 for success.
  778. *
  779. * PTs have to be reserved and mutex must be locked!
  780. */
  781. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  782. struct amdgpu_vm *vm)
  783. {
  784. struct amdgpu_bo_va_mapping *mapping;
  785. int r;
  786. while (!list_empty(&vm->freed)) {
  787. mapping = list_first_entry(&vm->freed,
  788. struct amdgpu_bo_va_mapping, list);
  789. list_del(&mapping->list);
  790. r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, 0, 0, NULL);
  791. kfree(mapping);
  792. if (r)
  793. return r;
  794. }
  795. return 0;
  796. }
  797. /**
  798. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  799. *
  800. * @adev: amdgpu_device pointer
  801. * @vm: requested vm
  802. *
  803. * Make sure all invalidated BOs are cleared in the PT.
  804. * Returns 0 for success.
  805. *
  806. * PTs have to be reserved and mutex must be locked!
  807. */
  808. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  809. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  810. {
  811. struct amdgpu_bo_va *bo_va = NULL;
  812. int r = 0;
  813. spin_lock(&vm->status_lock);
  814. while (!list_empty(&vm->invalidated)) {
  815. bo_va = list_first_entry(&vm->invalidated,
  816. struct amdgpu_bo_va, vm_status);
  817. spin_unlock(&vm->status_lock);
  818. r = amdgpu_vm_bo_update(adev, bo_va, NULL);
  819. if (r)
  820. return r;
  821. spin_lock(&vm->status_lock);
  822. }
  823. spin_unlock(&vm->status_lock);
  824. if (bo_va)
  825. r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
  826. return r;
  827. }
  828. /**
  829. * amdgpu_vm_bo_add - add a bo to a specific vm
  830. *
  831. * @adev: amdgpu_device pointer
  832. * @vm: requested vm
  833. * @bo: amdgpu buffer object
  834. *
  835. * Add @bo into the requested vm (cayman+).
  836. * Add @bo to the list of bos associated with the vm
  837. * Returns newly added bo_va or NULL for failure
  838. *
  839. * Object has to be reserved!
  840. */
  841. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  842. struct amdgpu_vm *vm,
  843. struct amdgpu_bo *bo)
  844. {
  845. struct amdgpu_bo_va *bo_va;
  846. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  847. if (bo_va == NULL) {
  848. return NULL;
  849. }
  850. bo_va->vm = vm;
  851. bo_va->bo = bo;
  852. bo_va->ref_count = 1;
  853. INIT_LIST_HEAD(&bo_va->bo_list);
  854. INIT_LIST_HEAD(&bo_va->valids);
  855. INIT_LIST_HEAD(&bo_va->invalids);
  856. INIT_LIST_HEAD(&bo_va->vm_status);
  857. mutex_lock(&vm->mutex);
  858. list_add_tail(&bo_va->bo_list, &bo->va);
  859. mutex_unlock(&vm->mutex);
  860. return bo_va;
  861. }
  862. /**
  863. * amdgpu_vm_bo_map - map bo inside a vm
  864. *
  865. * @adev: amdgpu_device pointer
  866. * @bo_va: bo_va to store the address
  867. * @saddr: where to map the BO
  868. * @offset: requested offset in the BO
  869. * @flags: attributes of pages (read/write/valid/etc.)
  870. *
  871. * Add a mapping of the BO at the specefied addr into the VM.
  872. * Returns 0 for success, error for failure.
  873. *
  874. * Object has to be reserved and gets unreserved by this function!
  875. */
  876. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  877. struct amdgpu_bo_va *bo_va,
  878. uint64_t saddr, uint64_t offset,
  879. uint64_t size, uint32_t flags)
  880. {
  881. struct amdgpu_bo_va_mapping *mapping;
  882. struct amdgpu_vm *vm = bo_va->vm;
  883. struct interval_tree_node *it;
  884. unsigned last_pfn, pt_idx;
  885. uint64_t eaddr;
  886. int r;
  887. /* validate the parameters */
  888. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  889. size == 0 || size & AMDGPU_GPU_PAGE_MASK) {
  890. amdgpu_bo_unreserve(bo_va->bo);
  891. return -EINVAL;
  892. }
  893. /* make sure object fit at this offset */
  894. eaddr = saddr + size;
  895. if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo))) {
  896. amdgpu_bo_unreserve(bo_va->bo);
  897. return -EINVAL;
  898. }
  899. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  900. if (last_pfn > adev->vm_manager.max_pfn) {
  901. dev_err(adev->dev, "va above limit (0x%08X > 0x%08X)\n",
  902. last_pfn, adev->vm_manager.max_pfn);
  903. amdgpu_bo_unreserve(bo_va->bo);
  904. return -EINVAL;
  905. }
  906. mutex_lock(&vm->mutex);
  907. saddr /= AMDGPU_GPU_PAGE_SIZE;
  908. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  909. it = interval_tree_iter_first(&vm->va, saddr, eaddr - 1);
  910. if (it) {
  911. struct amdgpu_bo_va_mapping *tmp;
  912. tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
  913. /* bo and tmp overlap, invalid addr */
  914. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  915. "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
  916. tmp->it.start, tmp->it.last + 1);
  917. amdgpu_bo_unreserve(bo_va->bo);
  918. r = -EINVAL;
  919. goto error_unlock;
  920. }
  921. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  922. if (!mapping) {
  923. amdgpu_bo_unreserve(bo_va->bo);
  924. r = -ENOMEM;
  925. goto error_unlock;
  926. }
  927. INIT_LIST_HEAD(&mapping->list);
  928. mapping->it.start = saddr;
  929. mapping->it.last = eaddr - 1;
  930. mapping->offset = offset;
  931. mapping->flags = flags;
  932. list_add(&mapping->list, &bo_va->invalids);
  933. interval_tree_insert(&mapping->it, &vm->va);
  934. trace_amdgpu_vm_bo_map(bo_va, mapping);
  935. /* Make sure the page tables are allocated */
  936. saddr >>= amdgpu_vm_block_size;
  937. eaddr >>= amdgpu_vm_block_size;
  938. BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
  939. if (eaddr > vm->max_pde_used)
  940. vm->max_pde_used = eaddr;
  941. amdgpu_bo_unreserve(bo_va->bo);
  942. /* walk over the address space and allocate the page tables */
  943. for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
  944. struct amdgpu_bo *pt;
  945. if (vm->page_tables[pt_idx].bo)
  946. continue;
  947. /* drop mutex to allocate and clear page table */
  948. mutex_unlock(&vm->mutex);
  949. r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
  950. AMDGPU_GPU_PAGE_SIZE, true,
  951. AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &pt);
  952. if (r)
  953. goto error_free;
  954. r = amdgpu_vm_clear_bo(adev, pt);
  955. if (r) {
  956. amdgpu_bo_unref(&pt);
  957. goto error_free;
  958. }
  959. /* aquire mutex again */
  960. mutex_lock(&vm->mutex);
  961. if (vm->page_tables[pt_idx].bo) {
  962. /* someone else allocated the pt in the meantime */
  963. mutex_unlock(&vm->mutex);
  964. amdgpu_bo_unref(&pt);
  965. mutex_lock(&vm->mutex);
  966. continue;
  967. }
  968. vm->page_tables[pt_idx].addr = 0;
  969. vm->page_tables[pt_idx].bo = pt;
  970. }
  971. mutex_unlock(&vm->mutex);
  972. return 0;
  973. error_free:
  974. mutex_lock(&vm->mutex);
  975. list_del(&mapping->list);
  976. interval_tree_remove(&mapping->it, &vm->va);
  977. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  978. kfree(mapping);
  979. error_unlock:
  980. mutex_unlock(&vm->mutex);
  981. return r;
  982. }
  983. /**
  984. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  985. *
  986. * @adev: amdgpu_device pointer
  987. * @bo_va: bo_va to remove the address from
  988. * @saddr: where to the BO is mapped
  989. *
  990. * Remove a mapping of the BO at the specefied addr from the VM.
  991. * Returns 0 for success, error for failure.
  992. *
  993. * Object has to be reserved and gets unreserved by this function!
  994. */
  995. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  996. struct amdgpu_bo_va *bo_va,
  997. uint64_t saddr)
  998. {
  999. struct amdgpu_bo_va_mapping *mapping;
  1000. struct amdgpu_vm *vm = bo_va->vm;
  1001. bool valid = true;
  1002. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1003. list_for_each_entry(mapping, &bo_va->valids, list) {
  1004. if (mapping->it.start == saddr)
  1005. break;
  1006. }
  1007. if (&mapping->list == &bo_va->valids) {
  1008. valid = false;
  1009. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1010. if (mapping->it.start == saddr)
  1011. break;
  1012. }
  1013. if (&mapping->list == &bo_va->invalids) {
  1014. amdgpu_bo_unreserve(bo_va->bo);
  1015. return -ENOENT;
  1016. }
  1017. }
  1018. mutex_lock(&vm->mutex);
  1019. list_del(&mapping->list);
  1020. interval_tree_remove(&mapping->it, &vm->va);
  1021. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1022. if (valid)
  1023. list_add(&mapping->list, &vm->freed);
  1024. else
  1025. kfree(mapping);
  1026. mutex_unlock(&vm->mutex);
  1027. amdgpu_bo_unreserve(bo_va->bo);
  1028. return 0;
  1029. }
  1030. /**
  1031. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1032. *
  1033. * @adev: amdgpu_device pointer
  1034. * @bo_va: requested bo_va
  1035. *
  1036. * Remove @bo_va->bo from the requested vm (cayman+).
  1037. *
  1038. * Object have to be reserved!
  1039. */
  1040. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1041. struct amdgpu_bo_va *bo_va)
  1042. {
  1043. struct amdgpu_bo_va_mapping *mapping, *next;
  1044. struct amdgpu_vm *vm = bo_va->vm;
  1045. list_del(&bo_va->bo_list);
  1046. mutex_lock(&vm->mutex);
  1047. spin_lock(&vm->status_lock);
  1048. list_del(&bo_va->vm_status);
  1049. spin_unlock(&vm->status_lock);
  1050. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1051. list_del(&mapping->list);
  1052. interval_tree_remove(&mapping->it, &vm->va);
  1053. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1054. list_add(&mapping->list, &vm->freed);
  1055. }
  1056. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1057. list_del(&mapping->list);
  1058. interval_tree_remove(&mapping->it, &vm->va);
  1059. kfree(mapping);
  1060. }
  1061. fence_put(bo_va->last_pt_update);
  1062. kfree(bo_va);
  1063. mutex_unlock(&vm->mutex);
  1064. }
  1065. /**
  1066. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1067. *
  1068. * @adev: amdgpu_device pointer
  1069. * @vm: requested vm
  1070. * @bo: amdgpu buffer object
  1071. *
  1072. * Mark @bo as invalid (cayman+).
  1073. */
  1074. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1075. struct amdgpu_bo *bo)
  1076. {
  1077. struct amdgpu_bo_va *bo_va;
  1078. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1079. spin_lock(&bo_va->vm->status_lock);
  1080. if (list_empty(&bo_va->vm_status))
  1081. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1082. spin_unlock(&bo_va->vm->status_lock);
  1083. }
  1084. }
  1085. /**
  1086. * amdgpu_vm_init - initialize a vm instance
  1087. *
  1088. * @adev: amdgpu_device pointer
  1089. * @vm: requested vm
  1090. *
  1091. * Init @vm fields (cayman+).
  1092. */
  1093. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1094. {
  1095. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1096. AMDGPU_VM_PTE_COUNT * 8);
  1097. unsigned pd_size, pd_entries, pts_size;
  1098. int i, r;
  1099. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1100. vm->ids[i].id = 0;
  1101. vm->ids[i].flushed_updates = NULL;
  1102. vm->ids[i].last_id_use = NULL;
  1103. }
  1104. mutex_init(&vm->mutex);
  1105. vm->va = RB_ROOT;
  1106. spin_lock_init(&vm->status_lock);
  1107. INIT_LIST_HEAD(&vm->invalidated);
  1108. INIT_LIST_HEAD(&vm->cleared);
  1109. INIT_LIST_HEAD(&vm->freed);
  1110. pd_size = amdgpu_vm_directory_size(adev);
  1111. pd_entries = amdgpu_vm_num_pdes(adev);
  1112. /* allocate page table array */
  1113. pts_size = pd_entries * sizeof(struct amdgpu_vm_pt);
  1114. vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
  1115. if (vm->page_tables == NULL) {
  1116. DRM_ERROR("Cannot allocate memory for page table array\n");
  1117. return -ENOMEM;
  1118. }
  1119. vm->page_directory_fence = NULL;
  1120. r = amdgpu_bo_create(adev, pd_size, align, true,
  1121. AMDGPU_GEM_DOMAIN_VRAM, 0,
  1122. NULL, &vm->page_directory);
  1123. if (r)
  1124. return r;
  1125. r = amdgpu_vm_clear_bo(adev, vm->page_directory);
  1126. if (r) {
  1127. amdgpu_bo_unref(&vm->page_directory);
  1128. vm->page_directory = NULL;
  1129. return r;
  1130. }
  1131. return 0;
  1132. }
  1133. /**
  1134. * amdgpu_vm_fini - tear down a vm instance
  1135. *
  1136. * @adev: amdgpu_device pointer
  1137. * @vm: requested vm
  1138. *
  1139. * Tear down @vm (cayman+).
  1140. * Unbind the VM and remove all bos from the vm bo list
  1141. */
  1142. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1143. {
  1144. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1145. int i;
  1146. if (!RB_EMPTY_ROOT(&vm->va)) {
  1147. dev_err(adev->dev, "still active bo inside vm\n");
  1148. }
  1149. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
  1150. list_del(&mapping->list);
  1151. interval_tree_remove(&mapping->it, &vm->va);
  1152. kfree(mapping);
  1153. }
  1154. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  1155. list_del(&mapping->list);
  1156. kfree(mapping);
  1157. }
  1158. for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
  1159. amdgpu_bo_unref(&vm->page_tables[i].bo);
  1160. kfree(vm->page_tables);
  1161. amdgpu_bo_unref(&vm->page_directory);
  1162. fence_put(vm->page_directory_fence);
  1163. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1164. fence_put(vm->ids[i].flushed_updates);
  1165. amdgpu_fence_unref(&vm->ids[i].last_id_use);
  1166. }
  1167. mutex_destroy(&vm->mutex);
  1168. }