sdhci.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/ktime.h>
  17. #include <linux/highmem.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/slab.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/swiotlb.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/pm_runtime.h>
  26. #include <linux/of.h>
  27. #include <linux/leds.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/host.h>
  30. #include <linux/mmc/card.h>
  31. #include <linux/mmc/sdio.h>
  32. #include <linux/mmc/slot-gpio.h>
  33. #include "sdhci.h"
  34. #define DRIVER_NAME "sdhci"
  35. #define DBG(f, x...) \
  36. pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
  37. #define SDHCI_DUMP(f, x...) \
  38. pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
  39. #define MAX_TUNING_LOOP 40
  40. static unsigned int debug_quirks = 0;
  41. static unsigned int debug_quirks2;
  42. static void sdhci_finish_data(struct sdhci_host *);
  43. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
  44. void sdhci_dumpregs(struct sdhci_host *host)
  45. {
  46. SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");
  47. SDHCI_DUMP("Sys addr: 0x%08x | Version: 0x%08x\n",
  48. sdhci_readl(host, SDHCI_DMA_ADDRESS),
  49. sdhci_readw(host, SDHCI_HOST_VERSION));
  50. SDHCI_DUMP("Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  51. sdhci_readw(host, SDHCI_BLOCK_SIZE),
  52. sdhci_readw(host, SDHCI_BLOCK_COUNT));
  53. SDHCI_DUMP("Argument: 0x%08x | Trn mode: 0x%08x\n",
  54. sdhci_readl(host, SDHCI_ARGUMENT),
  55. sdhci_readw(host, SDHCI_TRANSFER_MODE));
  56. SDHCI_DUMP("Present: 0x%08x | Host ctl: 0x%08x\n",
  57. sdhci_readl(host, SDHCI_PRESENT_STATE),
  58. sdhci_readb(host, SDHCI_HOST_CONTROL));
  59. SDHCI_DUMP("Power: 0x%08x | Blk gap: 0x%08x\n",
  60. sdhci_readb(host, SDHCI_POWER_CONTROL),
  61. sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
  62. SDHCI_DUMP("Wake-up: 0x%08x | Clock: 0x%08x\n",
  63. sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
  64. sdhci_readw(host, SDHCI_CLOCK_CONTROL));
  65. SDHCI_DUMP("Timeout: 0x%08x | Int stat: 0x%08x\n",
  66. sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
  67. sdhci_readl(host, SDHCI_INT_STATUS));
  68. SDHCI_DUMP("Int enab: 0x%08x | Sig enab: 0x%08x\n",
  69. sdhci_readl(host, SDHCI_INT_ENABLE),
  70. sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
  71. SDHCI_DUMP("AC12 err: 0x%08x | Slot int: 0x%08x\n",
  72. sdhci_readw(host, SDHCI_ACMD12_ERR),
  73. sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
  74. SDHCI_DUMP("Caps: 0x%08x | Caps_1: 0x%08x\n",
  75. sdhci_readl(host, SDHCI_CAPABILITIES),
  76. sdhci_readl(host, SDHCI_CAPABILITIES_1));
  77. SDHCI_DUMP("Cmd: 0x%08x | Max curr: 0x%08x\n",
  78. sdhci_readw(host, SDHCI_COMMAND),
  79. sdhci_readl(host, SDHCI_MAX_CURRENT));
  80. SDHCI_DUMP("Resp[0]: 0x%08x | Resp[1]: 0x%08x\n",
  81. sdhci_readl(host, SDHCI_RESPONSE),
  82. sdhci_readl(host, SDHCI_RESPONSE + 4));
  83. SDHCI_DUMP("Resp[2]: 0x%08x | Resp[3]: 0x%08x\n",
  84. sdhci_readl(host, SDHCI_RESPONSE + 8),
  85. sdhci_readl(host, SDHCI_RESPONSE + 12));
  86. SDHCI_DUMP("Host ctl2: 0x%08x\n",
  87. sdhci_readw(host, SDHCI_HOST_CONTROL2));
  88. if (host->flags & SDHCI_USE_ADMA) {
  89. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  90. SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
  91. sdhci_readl(host, SDHCI_ADMA_ERROR),
  92. sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
  93. sdhci_readl(host, SDHCI_ADMA_ADDRESS));
  94. } else {
  95. SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
  96. sdhci_readl(host, SDHCI_ADMA_ERROR),
  97. sdhci_readl(host, SDHCI_ADMA_ADDRESS));
  98. }
  99. }
  100. SDHCI_DUMP("============================================\n");
  101. }
  102. EXPORT_SYMBOL_GPL(sdhci_dumpregs);
  103. /*****************************************************************************\
  104. * *
  105. * Low level functions *
  106. * *
  107. \*****************************************************************************/
  108. static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
  109. {
  110. return cmd->data || cmd->flags & MMC_RSP_BUSY;
  111. }
  112. static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
  113. {
  114. u32 present;
  115. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
  116. !mmc_card_is_removable(host->mmc))
  117. return;
  118. if (enable) {
  119. present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  120. SDHCI_CARD_PRESENT;
  121. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  122. SDHCI_INT_CARD_INSERT;
  123. } else {
  124. host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
  125. }
  126. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  127. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  128. }
  129. static void sdhci_enable_card_detection(struct sdhci_host *host)
  130. {
  131. sdhci_set_card_detection(host, true);
  132. }
  133. static void sdhci_disable_card_detection(struct sdhci_host *host)
  134. {
  135. sdhci_set_card_detection(host, false);
  136. }
  137. static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
  138. {
  139. if (host->bus_on)
  140. return;
  141. host->bus_on = true;
  142. pm_runtime_get_noresume(host->mmc->parent);
  143. }
  144. static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
  145. {
  146. if (!host->bus_on)
  147. return;
  148. host->bus_on = false;
  149. pm_runtime_put_noidle(host->mmc->parent);
  150. }
  151. void sdhci_reset(struct sdhci_host *host, u8 mask)
  152. {
  153. ktime_t timeout;
  154. sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
  155. if (mask & SDHCI_RESET_ALL) {
  156. host->clock = 0;
  157. /* Reset-all turns off SD Bus Power */
  158. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  159. sdhci_runtime_pm_bus_off(host);
  160. }
  161. /* Wait max 100 ms */
  162. timeout = ktime_add_ms(ktime_get(), 100);
  163. /* hw clears the bit when it's done */
  164. while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
  165. if (ktime_after(ktime_get(), timeout)) {
  166. pr_err("%s: Reset 0x%x never completed.\n",
  167. mmc_hostname(host->mmc), (int)mask);
  168. sdhci_dumpregs(host);
  169. return;
  170. }
  171. udelay(10);
  172. }
  173. }
  174. EXPORT_SYMBOL_GPL(sdhci_reset);
  175. static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
  176. {
  177. if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  178. struct mmc_host *mmc = host->mmc;
  179. if (!mmc->ops->get_cd(mmc))
  180. return;
  181. }
  182. host->ops->reset(host, mask);
  183. if (mask & SDHCI_RESET_ALL) {
  184. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  185. if (host->ops->enable_dma)
  186. host->ops->enable_dma(host);
  187. }
  188. /* Resetting the controller clears many */
  189. host->preset_enabled = false;
  190. }
  191. }
  192. static void sdhci_set_default_irqs(struct sdhci_host *host)
  193. {
  194. host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  195. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
  196. SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
  197. SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
  198. SDHCI_INT_RESPONSE;
  199. if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
  200. host->tuning_mode == SDHCI_TUNING_MODE_3)
  201. host->ier |= SDHCI_INT_RETUNE;
  202. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  203. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  204. }
  205. static void sdhci_init(struct sdhci_host *host, int soft)
  206. {
  207. struct mmc_host *mmc = host->mmc;
  208. if (soft)
  209. sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  210. else
  211. sdhci_do_reset(host, SDHCI_RESET_ALL);
  212. sdhci_set_default_irqs(host);
  213. host->cqe_on = false;
  214. if (soft) {
  215. /* force clock reconfiguration */
  216. host->clock = 0;
  217. mmc->ops->set_ios(mmc, &mmc->ios);
  218. }
  219. }
  220. static void sdhci_reinit(struct sdhci_host *host)
  221. {
  222. sdhci_init(host, 0);
  223. sdhci_enable_card_detection(host);
  224. }
  225. static void __sdhci_led_activate(struct sdhci_host *host)
  226. {
  227. u8 ctrl;
  228. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  229. ctrl |= SDHCI_CTRL_LED;
  230. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  231. }
  232. static void __sdhci_led_deactivate(struct sdhci_host *host)
  233. {
  234. u8 ctrl;
  235. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  236. ctrl &= ~SDHCI_CTRL_LED;
  237. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  238. }
  239. #if IS_REACHABLE(CONFIG_LEDS_CLASS)
  240. static void sdhci_led_control(struct led_classdev *led,
  241. enum led_brightness brightness)
  242. {
  243. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  244. unsigned long flags;
  245. spin_lock_irqsave(&host->lock, flags);
  246. if (host->runtime_suspended)
  247. goto out;
  248. if (brightness == LED_OFF)
  249. __sdhci_led_deactivate(host);
  250. else
  251. __sdhci_led_activate(host);
  252. out:
  253. spin_unlock_irqrestore(&host->lock, flags);
  254. }
  255. static int sdhci_led_register(struct sdhci_host *host)
  256. {
  257. struct mmc_host *mmc = host->mmc;
  258. snprintf(host->led_name, sizeof(host->led_name),
  259. "%s::", mmc_hostname(mmc));
  260. host->led.name = host->led_name;
  261. host->led.brightness = LED_OFF;
  262. host->led.default_trigger = mmc_hostname(mmc);
  263. host->led.brightness_set = sdhci_led_control;
  264. return led_classdev_register(mmc_dev(mmc), &host->led);
  265. }
  266. static void sdhci_led_unregister(struct sdhci_host *host)
  267. {
  268. led_classdev_unregister(&host->led);
  269. }
  270. static inline void sdhci_led_activate(struct sdhci_host *host)
  271. {
  272. }
  273. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  274. {
  275. }
  276. #else
  277. static inline int sdhci_led_register(struct sdhci_host *host)
  278. {
  279. return 0;
  280. }
  281. static inline void sdhci_led_unregister(struct sdhci_host *host)
  282. {
  283. }
  284. static inline void sdhci_led_activate(struct sdhci_host *host)
  285. {
  286. __sdhci_led_activate(host);
  287. }
  288. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  289. {
  290. __sdhci_led_deactivate(host);
  291. }
  292. #endif
  293. /*****************************************************************************\
  294. * *
  295. * Core functions *
  296. * *
  297. \*****************************************************************************/
  298. static void sdhci_read_block_pio(struct sdhci_host *host)
  299. {
  300. unsigned long flags;
  301. size_t blksize, len, chunk;
  302. u32 uninitialized_var(scratch);
  303. u8 *buf;
  304. DBG("PIO reading\n");
  305. blksize = host->data->blksz;
  306. chunk = 0;
  307. local_irq_save(flags);
  308. while (blksize) {
  309. BUG_ON(!sg_miter_next(&host->sg_miter));
  310. len = min(host->sg_miter.length, blksize);
  311. blksize -= len;
  312. host->sg_miter.consumed = len;
  313. buf = host->sg_miter.addr;
  314. while (len) {
  315. if (chunk == 0) {
  316. scratch = sdhci_readl(host, SDHCI_BUFFER);
  317. chunk = 4;
  318. }
  319. *buf = scratch & 0xFF;
  320. buf++;
  321. scratch >>= 8;
  322. chunk--;
  323. len--;
  324. }
  325. }
  326. sg_miter_stop(&host->sg_miter);
  327. local_irq_restore(flags);
  328. }
  329. static void sdhci_write_block_pio(struct sdhci_host *host)
  330. {
  331. unsigned long flags;
  332. size_t blksize, len, chunk;
  333. u32 scratch;
  334. u8 *buf;
  335. DBG("PIO writing\n");
  336. blksize = host->data->blksz;
  337. chunk = 0;
  338. scratch = 0;
  339. local_irq_save(flags);
  340. while (blksize) {
  341. BUG_ON(!sg_miter_next(&host->sg_miter));
  342. len = min(host->sg_miter.length, blksize);
  343. blksize -= len;
  344. host->sg_miter.consumed = len;
  345. buf = host->sg_miter.addr;
  346. while (len) {
  347. scratch |= (u32)*buf << (chunk * 8);
  348. buf++;
  349. chunk++;
  350. len--;
  351. if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
  352. sdhci_writel(host, scratch, SDHCI_BUFFER);
  353. chunk = 0;
  354. scratch = 0;
  355. }
  356. }
  357. }
  358. sg_miter_stop(&host->sg_miter);
  359. local_irq_restore(flags);
  360. }
  361. static void sdhci_transfer_pio(struct sdhci_host *host)
  362. {
  363. u32 mask;
  364. if (host->blocks == 0)
  365. return;
  366. if (host->data->flags & MMC_DATA_READ)
  367. mask = SDHCI_DATA_AVAILABLE;
  368. else
  369. mask = SDHCI_SPACE_AVAILABLE;
  370. /*
  371. * Some controllers (JMicron JMB38x) mess up the buffer bits
  372. * for transfers < 4 bytes. As long as it is just one block,
  373. * we can ignore the bits.
  374. */
  375. if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
  376. (host->data->blocks == 1))
  377. mask = ~0;
  378. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  379. if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
  380. udelay(100);
  381. if (host->data->flags & MMC_DATA_READ)
  382. sdhci_read_block_pio(host);
  383. else
  384. sdhci_write_block_pio(host);
  385. host->blocks--;
  386. if (host->blocks == 0)
  387. break;
  388. }
  389. DBG("PIO transfer complete.\n");
  390. }
  391. static int sdhci_pre_dma_transfer(struct sdhci_host *host,
  392. struct mmc_data *data, int cookie)
  393. {
  394. int sg_count;
  395. /*
  396. * If the data buffers are already mapped, return the previous
  397. * dma_map_sg() result.
  398. */
  399. if (data->host_cookie == COOKIE_PRE_MAPPED)
  400. return data->sg_count;
  401. sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  402. mmc_get_dma_dir(data));
  403. if (sg_count == 0)
  404. return -ENOSPC;
  405. data->sg_count = sg_count;
  406. data->host_cookie = cookie;
  407. return sg_count;
  408. }
  409. static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
  410. {
  411. local_irq_save(*flags);
  412. return kmap_atomic(sg_page(sg)) + sg->offset;
  413. }
  414. static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
  415. {
  416. kunmap_atomic(buffer);
  417. local_irq_restore(*flags);
  418. }
  419. static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
  420. dma_addr_t addr, int len, unsigned cmd)
  421. {
  422. struct sdhci_adma2_64_desc *dma_desc = desc;
  423. /* 32-bit and 64-bit descriptors have these members in same position */
  424. dma_desc->cmd = cpu_to_le16(cmd);
  425. dma_desc->len = cpu_to_le16(len);
  426. dma_desc->addr_lo = cpu_to_le32((u32)addr);
  427. if (host->flags & SDHCI_USE_64_BIT_DMA)
  428. dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
  429. }
  430. static void sdhci_adma_mark_end(void *desc)
  431. {
  432. struct sdhci_adma2_64_desc *dma_desc = desc;
  433. /* 32-bit and 64-bit descriptors have 'cmd' in same position */
  434. dma_desc->cmd |= cpu_to_le16(ADMA2_END);
  435. }
  436. static void sdhci_adma_table_pre(struct sdhci_host *host,
  437. struct mmc_data *data, int sg_count)
  438. {
  439. struct scatterlist *sg;
  440. unsigned long flags;
  441. dma_addr_t addr, align_addr;
  442. void *desc, *align;
  443. char *buffer;
  444. int len, offset, i;
  445. /*
  446. * The spec does not specify endianness of descriptor table.
  447. * We currently guess that it is LE.
  448. */
  449. host->sg_count = sg_count;
  450. desc = host->adma_table;
  451. align = host->align_buffer;
  452. align_addr = host->align_addr;
  453. for_each_sg(data->sg, sg, host->sg_count, i) {
  454. addr = sg_dma_address(sg);
  455. len = sg_dma_len(sg);
  456. /*
  457. * The SDHCI specification states that ADMA addresses must
  458. * be 32-bit aligned. If they aren't, then we use a bounce
  459. * buffer for the (up to three) bytes that screw up the
  460. * alignment.
  461. */
  462. offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
  463. SDHCI_ADMA2_MASK;
  464. if (offset) {
  465. if (data->flags & MMC_DATA_WRITE) {
  466. buffer = sdhci_kmap_atomic(sg, &flags);
  467. memcpy(align, buffer, offset);
  468. sdhci_kunmap_atomic(buffer, &flags);
  469. }
  470. /* tran, valid */
  471. sdhci_adma_write_desc(host, desc, align_addr, offset,
  472. ADMA2_TRAN_VALID);
  473. BUG_ON(offset > 65536);
  474. align += SDHCI_ADMA2_ALIGN;
  475. align_addr += SDHCI_ADMA2_ALIGN;
  476. desc += host->desc_sz;
  477. addr += offset;
  478. len -= offset;
  479. }
  480. BUG_ON(len > 65536);
  481. if (len) {
  482. /* tran, valid */
  483. sdhci_adma_write_desc(host, desc, addr, len,
  484. ADMA2_TRAN_VALID);
  485. desc += host->desc_sz;
  486. }
  487. /*
  488. * If this triggers then we have a calculation bug
  489. * somewhere. :/
  490. */
  491. WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
  492. }
  493. if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
  494. /* Mark the last descriptor as the terminating descriptor */
  495. if (desc != host->adma_table) {
  496. desc -= host->desc_sz;
  497. sdhci_adma_mark_end(desc);
  498. }
  499. } else {
  500. /* Add a terminating entry - nop, end, valid */
  501. sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
  502. }
  503. }
  504. static void sdhci_adma_table_post(struct sdhci_host *host,
  505. struct mmc_data *data)
  506. {
  507. struct scatterlist *sg;
  508. int i, size;
  509. void *align;
  510. char *buffer;
  511. unsigned long flags;
  512. if (data->flags & MMC_DATA_READ) {
  513. bool has_unaligned = false;
  514. /* Do a quick scan of the SG list for any unaligned mappings */
  515. for_each_sg(data->sg, sg, host->sg_count, i)
  516. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  517. has_unaligned = true;
  518. break;
  519. }
  520. if (has_unaligned) {
  521. dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
  522. data->sg_len, DMA_FROM_DEVICE);
  523. align = host->align_buffer;
  524. for_each_sg(data->sg, sg, host->sg_count, i) {
  525. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  526. size = SDHCI_ADMA2_ALIGN -
  527. (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
  528. buffer = sdhci_kmap_atomic(sg, &flags);
  529. memcpy(buffer, align, size);
  530. sdhci_kunmap_atomic(buffer, &flags);
  531. align += SDHCI_ADMA2_ALIGN;
  532. }
  533. }
  534. }
  535. }
  536. }
  537. static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  538. {
  539. u8 count;
  540. struct mmc_data *data = cmd->data;
  541. unsigned target_timeout, current_timeout;
  542. /*
  543. * If the host controller provides us with an incorrect timeout
  544. * value, just skip the check and use 0xE. The hardware may take
  545. * longer to time out, but that's much better than having a too-short
  546. * timeout value.
  547. */
  548. if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
  549. return 0xE;
  550. /* Unspecified timeout, assume max */
  551. if (!data && !cmd->busy_timeout)
  552. return 0xE;
  553. /* timeout in us */
  554. if (!data)
  555. target_timeout = cmd->busy_timeout * 1000;
  556. else {
  557. target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
  558. if (host->clock && data->timeout_clks) {
  559. unsigned long long val;
  560. /*
  561. * data->timeout_clks is in units of clock cycles.
  562. * host->clock is in Hz. target_timeout is in us.
  563. * Hence, us = 1000000 * cycles / Hz. Round up.
  564. */
  565. val = 1000000ULL * data->timeout_clks;
  566. if (do_div(val, host->clock))
  567. target_timeout++;
  568. target_timeout += val;
  569. }
  570. }
  571. /*
  572. * Figure out needed cycles.
  573. * We do this in steps in order to fit inside a 32 bit int.
  574. * The first step is the minimum timeout, which will have a
  575. * minimum resolution of 6 bits:
  576. * (1) 2^13*1000 > 2^22,
  577. * (2) host->timeout_clk < 2^16
  578. * =>
  579. * (1) / (2) > 2^6
  580. */
  581. count = 0;
  582. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  583. while (current_timeout < target_timeout) {
  584. count++;
  585. current_timeout <<= 1;
  586. if (count >= 0xF)
  587. break;
  588. }
  589. if (count >= 0xF) {
  590. DBG("Too large timeout 0x%x requested for CMD%d!\n",
  591. count, cmd->opcode);
  592. count = 0xE;
  593. }
  594. return count;
  595. }
  596. static void sdhci_set_transfer_irqs(struct sdhci_host *host)
  597. {
  598. u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
  599. u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
  600. if (host->flags & SDHCI_REQ_USE_DMA)
  601. host->ier = (host->ier & ~pio_irqs) | dma_irqs;
  602. else
  603. host->ier = (host->ier & ~dma_irqs) | pio_irqs;
  604. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  605. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  606. }
  607. static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  608. {
  609. u8 count;
  610. if (host->ops->set_timeout) {
  611. host->ops->set_timeout(host, cmd);
  612. } else {
  613. count = sdhci_calc_timeout(host, cmd);
  614. sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
  615. }
  616. }
  617. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
  618. {
  619. u8 ctrl;
  620. struct mmc_data *data = cmd->data;
  621. if (sdhci_data_line_cmd(cmd))
  622. sdhci_set_timeout(host, cmd);
  623. if (!data)
  624. return;
  625. WARN_ON(host->data);
  626. /* Sanity checks */
  627. BUG_ON(data->blksz * data->blocks > 524288);
  628. BUG_ON(data->blksz > host->mmc->max_blk_size);
  629. BUG_ON(data->blocks > 65535);
  630. host->data = data;
  631. host->data_early = 0;
  632. host->data->bytes_xfered = 0;
  633. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  634. struct scatterlist *sg;
  635. unsigned int length_mask, offset_mask;
  636. int i;
  637. host->flags |= SDHCI_REQ_USE_DMA;
  638. /*
  639. * FIXME: This doesn't account for merging when mapping the
  640. * scatterlist.
  641. *
  642. * The assumption here being that alignment and lengths are
  643. * the same after DMA mapping to device address space.
  644. */
  645. length_mask = 0;
  646. offset_mask = 0;
  647. if (host->flags & SDHCI_USE_ADMA) {
  648. if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
  649. length_mask = 3;
  650. /*
  651. * As we use up to 3 byte chunks to work
  652. * around alignment problems, we need to
  653. * check the offset as well.
  654. */
  655. offset_mask = 3;
  656. }
  657. } else {
  658. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
  659. length_mask = 3;
  660. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
  661. offset_mask = 3;
  662. }
  663. if (unlikely(length_mask | offset_mask)) {
  664. for_each_sg(data->sg, sg, data->sg_len, i) {
  665. if (sg->length & length_mask) {
  666. DBG("Reverting to PIO because of transfer size (%d)\n",
  667. sg->length);
  668. host->flags &= ~SDHCI_REQ_USE_DMA;
  669. break;
  670. }
  671. if (sg->offset & offset_mask) {
  672. DBG("Reverting to PIO because of bad alignment\n");
  673. host->flags &= ~SDHCI_REQ_USE_DMA;
  674. break;
  675. }
  676. }
  677. }
  678. }
  679. if (host->flags & SDHCI_REQ_USE_DMA) {
  680. int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
  681. if (sg_cnt <= 0) {
  682. /*
  683. * This only happens when someone fed
  684. * us an invalid request.
  685. */
  686. WARN_ON(1);
  687. host->flags &= ~SDHCI_REQ_USE_DMA;
  688. } else if (host->flags & SDHCI_USE_ADMA) {
  689. sdhci_adma_table_pre(host, data, sg_cnt);
  690. sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
  691. if (host->flags & SDHCI_USE_64_BIT_DMA)
  692. sdhci_writel(host,
  693. (u64)host->adma_addr >> 32,
  694. SDHCI_ADMA_ADDRESS_HI);
  695. } else {
  696. WARN_ON(sg_cnt != 1);
  697. sdhci_writel(host, sg_dma_address(data->sg),
  698. SDHCI_DMA_ADDRESS);
  699. }
  700. }
  701. /*
  702. * Always adjust the DMA selection as some controllers
  703. * (e.g. JMicron) can't do PIO properly when the selection
  704. * is ADMA.
  705. */
  706. if (host->version >= SDHCI_SPEC_200) {
  707. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  708. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  709. if ((host->flags & SDHCI_REQ_USE_DMA) &&
  710. (host->flags & SDHCI_USE_ADMA)) {
  711. if (host->flags & SDHCI_USE_64_BIT_DMA)
  712. ctrl |= SDHCI_CTRL_ADMA64;
  713. else
  714. ctrl |= SDHCI_CTRL_ADMA32;
  715. } else {
  716. ctrl |= SDHCI_CTRL_SDMA;
  717. }
  718. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  719. }
  720. if (!(host->flags & SDHCI_REQ_USE_DMA)) {
  721. int flags;
  722. flags = SG_MITER_ATOMIC;
  723. if (host->data->flags & MMC_DATA_READ)
  724. flags |= SG_MITER_TO_SG;
  725. else
  726. flags |= SG_MITER_FROM_SG;
  727. sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
  728. host->blocks = data->blocks;
  729. }
  730. sdhci_set_transfer_irqs(host);
  731. /* Set the DMA boundary value and block size */
  732. sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
  733. SDHCI_BLOCK_SIZE);
  734. sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
  735. }
  736. static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
  737. struct mmc_request *mrq)
  738. {
  739. return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
  740. !mrq->cap_cmd_during_tfr;
  741. }
  742. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  743. struct mmc_command *cmd)
  744. {
  745. u16 mode = 0;
  746. struct mmc_data *data = cmd->data;
  747. if (data == NULL) {
  748. if (host->quirks2 &
  749. SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
  750. sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
  751. } else {
  752. /* clear Auto CMD settings for no data CMDs */
  753. mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
  754. sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
  755. SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
  756. }
  757. return;
  758. }
  759. WARN_ON(!host->data);
  760. if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
  761. mode = SDHCI_TRNS_BLK_CNT_EN;
  762. if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
  763. mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
  764. /*
  765. * If we are sending CMD23, CMD12 never gets sent
  766. * on successful completion (so no Auto-CMD12).
  767. */
  768. if (sdhci_auto_cmd12(host, cmd->mrq) &&
  769. (cmd->opcode != SD_IO_RW_EXTENDED))
  770. mode |= SDHCI_TRNS_AUTO_CMD12;
  771. else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
  772. mode |= SDHCI_TRNS_AUTO_CMD23;
  773. sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
  774. }
  775. }
  776. if (data->flags & MMC_DATA_READ)
  777. mode |= SDHCI_TRNS_READ;
  778. if (host->flags & SDHCI_REQ_USE_DMA)
  779. mode |= SDHCI_TRNS_DMA;
  780. sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
  781. }
  782. static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
  783. {
  784. return (!(host->flags & SDHCI_DEVICE_DEAD) &&
  785. ((mrq->cmd && mrq->cmd->error) ||
  786. (mrq->sbc && mrq->sbc->error) ||
  787. (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
  788. (mrq->data->stop && mrq->data->stop->error))) ||
  789. (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
  790. }
  791. static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  792. {
  793. int i;
  794. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  795. if (host->mrqs_done[i] == mrq) {
  796. WARN_ON(1);
  797. return;
  798. }
  799. }
  800. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  801. if (!host->mrqs_done[i]) {
  802. host->mrqs_done[i] = mrq;
  803. break;
  804. }
  805. }
  806. WARN_ON(i >= SDHCI_MAX_MRQS);
  807. tasklet_schedule(&host->finish_tasklet);
  808. }
  809. static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  810. {
  811. if (host->cmd && host->cmd->mrq == mrq)
  812. host->cmd = NULL;
  813. if (host->data_cmd && host->data_cmd->mrq == mrq)
  814. host->data_cmd = NULL;
  815. if (host->data && host->data->mrq == mrq)
  816. host->data = NULL;
  817. if (sdhci_needs_reset(host, mrq))
  818. host->pending_reset = true;
  819. __sdhci_finish_mrq(host, mrq);
  820. }
  821. static void sdhci_finish_data(struct sdhci_host *host)
  822. {
  823. struct mmc_command *data_cmd = host->data_cmd;
  824. struct mmc_data *data = host->data;
  825. host->data = NULL;
  826. host->data_cmd = NULL;
  827. if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
  828. (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
  829. sdhci_adma_table_post(host, data);
  830. /*
  831. * The specification states that the block count register must
  832. * be updated, but it does not specify at what point in the
  833. * data flow. That makes the register entirely useless to read
  834. * back so we have to assume that nothing made it to the card
  835. * in the event of an error.
  836. */
  837. if (data->error)
  838. data->bytes_xfered = 0;
  839. else
  840. data->bytes_xfered = data->blksz * data->blocks;
  841. /*
  842. * Need to send CMD12 if -
  843. * a) open-ended multiblock transfer (no CMD23)
  844. * b) error in multiblock transfer
  845. */
  846. if (data->stop &&
  847. (data->error ||
  848. !data->mrq->sbc)) {
  849. /*
  850. * The controller needs a reset of internal state machines
  851. * upon error conditions.
  852. */
  853. if (data->error) {
  854. if (!host->cmd || host->cmd == data_cmd)
  855. sdhci_do_reset(host, SDHCI_RESET_CMD);
  856. sdhci_do_reset(host, SDHCI_RESET_DATA);
  857. }
  858. /*
  859. * 'cap_cmd_during_tfr' request must not use the command line
  860. * after mmc_command_done() has been called. It is upper layer's
  861. * responsibility to send the stop command if required.
  862. */
  863. if (data->mrq->cap_cmd_during_tfr) {
  864. sdhci_finish_mrq(host, data->mrq);
  865. } else {
  866. /* Avoid triggering warning in sdhci_send_command() */
  867. host->cmd = NULL;
  868. sdhci_send_command(host, data->stop);
  869. }
  870. } else {
  871. sdhci_finish_mrq(host, data->mrq);
  872. }
  873. }
  874. static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
  875. unsigned long timeout)
  876. {
  877. if (sdhci_data_line_cmd(mrq->cmd))
  878. mod_timer(&host->data_timer, timeout);
  879. else
  880. mod_timer(&host->timer, timeout);
  881. }
  882. static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
  883. {
  884. if (sdhci_data_line_cmd(mrq->cmd))
  885. del_timer(&host->data_timer);
  886. else
  887. del_timer(&host->timer);
  888. }
  889. void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  890. {
  891. int flags;
  892. u32 mask;
  893. unsigned long timeout;
  894. WARN_ON(host->cmd);
  895. /* Initially, a command has no error */
  896. cmd->error = 0;
  897. if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
  898. cmd->opcode == MMC_STOP_TRANSMISSION)
  899. cmd->flags |= MMC_RSP_BUSY;
  900. /* Wait max 10 ms */
  901. timeout = 10;
  902. mask = SDHCI_CMD_INHIBIT;
  903. if (sdhci_data_line_cmd(cmd))
  904. mask |= SDHCI_DATA_INHIBIT;
  905. /* We shouldn't wait for data inihibit for stop commands, even
  906. though they might use busy signaling */
  907. if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
  908. mask &= ~SDHCI_DATA_INHIBIT;
  909. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  910. if (timeout == 0) {
  911. pr_err("%s: Controller never released inhibit bit(s).\n",
  912. mmc_hostname(host->mmc));
  913. sdhci_dumpregs(host);
  914. cmd->error = -EIO;
  915. sdhci_finish_mrq(host, cmd->mrq);
  916. return;
  917. }
  918. timeout--;
  919. mdelay(1);
  920. }
  921. timeout = jiffies;
  922. if (!cmd->data && cmd->busy_timeout > 9000)
  923. timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
  924. else
  925. timeout += 10 * HZ;
  926. sdhci_mod_timer(host, cmd->mrq, timeout);
  927. host->cmd = cmd;
  928. if (sdhci_data_line_cmd(cmd)) {
  929. WARN_ON(host->data_cmd);
  930. host->data_cmd = cmd;
  931. }
  932. sdhci_prepare_data(host, cmd);
  933. sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
  934. sdhci_set_transfer_mode(host, cmd);
  935. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  936. pr_err("%s: Unsupported response type!\n",
  937. mmc_hostname(host->mmc));
  938. cmd->error = -EINVAL;
  939. sdhci_finish_mrq(host, cmd->mrq);
  940. return;
  941. }
  942. if (!(cmd->flags & MMC_RSP_PRESENT))
  943. flags = SDHCI_CMD_RESP_NONE;
  944. else if (cmd->flags & MMC_RSP_136)
  945. flags = SDHCI_CMD_RESP_LONG;
  946. else if (cmd->flags & MMC_RSP_BUSY)
  947. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  948. else
  949. flags = SDHCI_CMD_RESP_SHORT;
  950. if (cmd->flags & MMC_RSP_CRC)
  951. flags |= SDHCI_CMD_CRC;
  952. if (cmd->flags & MMC_RSP_OPCODE)
  953. flags |= SDHCI_CMD_INDEX;
  954. /* CMD19 is special in that the Data Present Select should be set */
  955. if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  956. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
  957. flags |= SDHCI_CMD_DATA;
  958. sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
  959. }
  960. EXPORT_SYMBOL_GPL(sdhci_send_command);
  961. static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
  962. {
  963. int i, reg;
  964. for (i = 0; i < 4; i++) {
  965. reg = SDHCI_RESPONSE + (3 - i) * 4;
  966. cmd->resp[i] = sdhci_readl(host, reg);
  967. }
  968. if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
  969. return;
  970. /* CRC is stripped so we need to do some shifting */
  971. for (i = 0; i < 4; i++) {
  972. cmd->resp[i] <<= 8;
  973. if (i != 3)
  974. cmd->resp[i] |= cmd->resp[i + 1] >> 24;
  975. }
  976. }
  977. static void sdhci_finish_command(struct sdhci_host *host)
  978. {
  979. struct mmc_command *cmd = host->cmd;
  980. host->cmd = NULL;
  981. if (cmd->flags & MMC_RSP_PRESENT) {
  982. if (cmd->flags & MMC_RSP_136) {
  983. sdhci_read_rsp_136(host, cmd);
  984. } else {
  985. cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
  986. }
  987. }
  988. if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
  989. mmc_command_done(host->mmc, cmd->mrq);
  990. /*
  991. * The host can send and interrupt when the busy state has
  992. * ended, allowing us to wait without wasting CPU cycles.
  993. * The busy signal uses DAT0 so this is similar to waiting
  994. * for data to complete.
  995. *
  996. * Note: The 1.0 specification is a bit ambiguous about this
  997. * feature so there might be some problems with older
  998. * controllers.
  999. */
  1000. if (cmd->flags & MMC_RSP_BUSY) {
  1001. if (cmd->data) {
  1002. DBG("Cannot wait for busy signal when also doing a data transfer");
  1003. } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  1004. cmd == host->data_cmd) {
  1005. /* Command complete before busy is ended */
  1006. return;
  1007. }
  1008. }
  1009. /* Finished CMD23, now send actual command. */
  1010. if (cmd == cmd->mrq->sbc) {
  1011. sdhci_send_command(host, cmd->mrq->cmd);
  1012. } else {
  1013. /* Processed actual command. */
  1014. if (host->data && host->data_early)
  1015. sdhci_finish_data(host);
  1016. if (!cmd->data)
  1017. sdhci_finish_mrq(host, cmd->mrq);
  1018. }
  1019. }
  1020. static u16 sdhci_get_preset_value(struct sdhci_host *host)
  1021. {
  1022. u16 preset = 0;
  1023. switch (host->timing) {
  1024. case MMC_TIMING_UHS_SDR12:
  1025. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1026. break;
  1027. case MMC_TIMING_UHS_SDR25:
  1028. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
  1029. break;
  1030. case MMC_TIMING_UHS_SDR50:
  1031. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
  1032. break;
  1033. case MMC_TIMING_UHS_SDR104:
  1034. case MMC_TIMING_MMC_HS200:
  1035. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
  1036. break;
  1037. case MMC_TIMING_UHS_DDR50:
  1038. case MMC_TIMING_MMC_DDR52:
  1039. preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
  1040. break;
  1041. case MMC_TIMING_MMC_HS400:
  1042. preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
  1043. break;
  1044. default:
  1045. pr_warn("%s: Invalid UHS-I mode selected\n",
  1046. mmc_hostname(host->mmc));
  1047. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1048. break;
  1049. }
  1050. return preset;
  1051. }
  1052. u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
  1053. unsigned int *actual_clock)
  1054. {
  1055. int div = 0; /* Initialized for compiler warning */
  1056. int real_div = div, clk_mul = 1;
  1057. u16 clk = 0;
  1058. bool switch_base_clk = false;
  1059. if (host->version >= SDHCI_SPEC_300) {
  1060. if (host->preset_enabled) {
  1061. u16 pre_val;
  1062. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1063. pre_val = sdhci_get_preset_value(host);
  1064. div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
  1065. >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
  1066. if (host->clk_mul &&
  1067. (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
  1068. clk = SDHCI_PROG_CLOCK_MODE;
  1069. real_div = div + 1;
  1070. clk_mul = host->clk_mul;
  1071. } else {
  1072. real_div = max_t(int, 1, div << 1);
  1073. }
  1074. goto clock_set;
  1075. }
  1076. /*
  1077. * Check if the Host Controller supports Programmable Clock
  1078. * Mode.
  1079. */
  1080. if (host->clk_mul) {
  1081. for (div = 1; div <= 1024; div++) {
  1082. if ((host->max_clk * host->clk_mul / div)
  1083. <= clock)
  1084. break;
  1085. }
  1086. if ((host->max_clk * host->clk_mul / div) <= clock) {
  1087. /*
  1088. * Set Programmable Clock Mode in the Clock
  1089. * Control register.
  1090. */
  1091. clk = SDHCI_PROG_CLOCK_MODE;
  1092. real_div = div;
  1093. clk_mul = host->clk_mul;
  1094. div--;
  1095. } else {
  1096. /*
  1097. * Divisor can be too small to reach clock
  1098. * speed requirement. Then use the base clock.
  1099. */
  1100. switch_base_clk = true;
  1101. }
  1102. }
  1103. if (!host->clk_mul || switch_base_clk) {
  1104. /* Version 3.00 divisors must be a multiple of 2. */
  1105. if (host->max_clk <= clock)
  1106. div = 1;
  1107. else {
  1108. for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
  1109. div += 2) {
  1110. if ((host->max_clk / div) <= clock)
  1111. break;
  1112. }
  1113. }
  1114. real_div = div;
  1115. div >>= 1;
  1116. if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
  1117. && !div && host->max_clk <= 25000000)
  1118. div = 1;
  1119. }
  1120. } else {
  1121. /* Version 2.00 divisors must be a power of 2. */
  1122. for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
  1123. if ((host->max_clk / div) <= clock)
  1124. break;
  1125. }
  1126. real_div = div;
  1127. div >>= 1;
  1128. }
  1129. clock_set:
  1130. if (real_div)
  1131. *actual_clock = (host->max_clk * clk_mul) / real_div;
  1132. clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
  1133. clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
  1134. << SDHCI_DIVIDER_HI_SHIFT;
  1135. return clk;
  1136. }
  1137. EXPORT_SYMBOL_GPL(sdhci_calc_clk);
  1138. void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
  1139. {
  1140. ktime_t timeout;
  1141. clk |= SDHCI_CLOCK_INT_EN;
  1142. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1143. /* Wait max 20 ms */
  1144. timeout = ktime_add_ms(ktime_get(), 20);
  1145. while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
  1146. & SDHCI_CLOCK_INT_STABLE)) {
  1147. if (ktime_after(ktime_get(), timeout)) {
  1148. pr_err("%s: Internal clock never stabilised.\n",
  1149. mmc_hostname(host->mmc));
  1150. sdhci_dumpregs(host);
  1151. return;
  1152. }
  1153. udelay(10);
  1154. }
  1155. clk |= SDHCI_CLOCK_CARD_EN;
  1156. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1157. }
  1158. EXPORT_SYMBOL_GPL(sdhci_enable_clk);
  1159. void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  1160. {
  1161. u16 clk;
  1162. host->mmc->actual_clock = 0;
  1163. sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
  1164. if (clock == 0)
  1165. return;
  1166. clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
  1167. sdhci_enable_clk(host, clk);
  1168. }
  1169. EXPORT_SYMBOL_GPL(sdhci_set_clock);
  1170. static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
  1171. unsigned short vdd)
  1172. {
  1173. struct mmc_host *mmc = host->mmc;
  1174. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
  1175. if (mode != MMC_POWER_OFF)
  1176. sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
  1177. else
  1178. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1179. }
  1180. void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
  1181. unsigned short vdd)
  1182. {
  1183. u8 pwr = 0;
  1184. if (mode != MMC_POWER_OFF) {
  1185. switch (1 << vdd) {
  1186. case MMC_VDD_165_195:
  1187. pwr = SDHCI_POWER_180;
  1188. break;
  1189. case MMC_VDD_29_30:
  1190. case MMC_VDD_30_31:
  1191. pwr = SDHCI_POWER_300;
  1192. break;
  1193. case MMC_VDD_32_33:
  1194. case MMC_VDD_33_34:
  1195. pwr = SDHCI_POWER_330;
  1196. break;
  1197. default:
  1198. WARN(1, "%s: Invalid vdd %#x\n",
  1199. mmc_hostname(host->mmc), vdd);
  1200. break;
  1201. }
  1202. }
  1203. if (host->pwr == pwr)
  1204. return;
  1205. host->pwr = pwr;
  1206. if (pwr == 0) {
  1207. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1208. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1209. sdhci_runtime_pm_bus_off(host);
  1210. } else {
  1211. /*
  1212. * Spec says that we should clear the power reg before setting
  1213. * a new value. Some controllers don't seem to like this though.
  1214. */
  1215. if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  1216. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1217. /*
  1218. * At least the Marvell CaFe chip gets confused if we set the
  1219. * voltage and set turn on power at the same time, so set the
  1220. * voltage first.
  1221. */
  1222. if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
  1223. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1224. pwr |= SDHCI_POWER_ON;
  1225. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1226. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1227. sdhci_runtime_pm_bus_on(host);
  1228. /*
  1229. * Some controllers need an extra 10ms delay of 10ms before
  1230. * they can apply clock after applying power
  1231. */
  1232. if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
  1233. mdelay(10);
  1234. }
  1235. }
  1236. EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
  1237. void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
  1238. unsigned short vdd)
  1239. {
  1240. if (IS_ERR(host->mmc->supply.vmmc))
  1241. sdhci_set_power_noreg(host, mode, vdd);
  1242. else
  1243. sdhci_set_power_reg(host, mode, vdd);
  1244. }
  1245. EXPORT_SYMBOL_GPL(sdhci_set_power);
  1246. /*****************************************************************************\
  1247. * *
  1248. * MMC callbacks *
  1249. * *
  1250. \*****************************************************************************/
  1251. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  1252. {
  1253. struct sdhci_host *host;
  1254. int present;
  1255. unsigned long flags;
  1256. host = mmc_priv(mmc);
  1257. /* Firstly check card presence */
  1258. present = mmc->ops->get_cd(mmc);
  1259. spin_lock_irqsave(&host->lock, flags);
  1260. sdhci_led_activate(host);
  1261. /*
  1262. * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
  1263. * requests if Auto-CMD12 is enabled.
  1264. */
  1265. if (sdhci_auto_cmd12(host, mrq)) {
  1266. if (mrq->stop) {
  1267. mrq->data->stop = NULL;
  1268. mrq->stop = NULL;
  1269. }
  1270. }
  1271. if (!present || host->flags & SDHCI_DEVICE_DEAD) {
  1272. mrq->cmd->error = -ENOMEDIUM;
  1273. sdhci_finish_mrq(host, mrq);
  1274. } else {
  1275. if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
  1276. sdhci_send_command(host, mrq->sbc);
  1277. else
  1278. sdhci_send_command(host, mrq->cmd);
  1279. }
  1280. mmiowb();
  1281. spin_unlock_irqrestore(&host->lock, flags);
  1282. }
  1283. void sdhci_set_bus_width(struct sdhci_host *host, int width)
  1284. {
  1285. u8 ctrl;
  1286. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1287. if (width == MMC_BUS_WIDTH_8) {
  1288. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1289. ctrl |= SDHCI_CTRL_8BITBUS;
  1290. } else {
  1291. if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
  1292. ctrl &= ~SDHCI_CTRL_8BITBUS;
  1293. if (width == MMC_BUS_WIDTH_4)
  1294. ctrl |= SDHCI_CTRL_4BITBUS;
  1295. else
  1296. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1297. }
  1298. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1299. }
  1300. EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
  1301. void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
  1302. {
  1303. u16 ctrl_2;
  1304. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1305. /* Select Bus Speed Mode for host */
  1306. ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
  1307. if ((timing == MMC_TIMING_MMC_HS200) ||
  1308. (timing == MMC_TIMING_UHS_SDR104))
  1309. ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
  1310. else if (timing == MMC_TIMING_UHS_SDR12)
  1311. ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
  1312. else if (timing == MMC_TIMING_UHS_SDR25)
  1313. ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
  1314. else if (timing == MMC_TIMING_UHS_SDR50)
  1315. ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
  1316. else if ((timing == MMC_TIMING_UHS_DDR50) ||
  1317. (timing == MMC_TIMING_MMC_DDR52))
  1318. ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
  1319. else if (timing == MMC_TIMING_MMC_HS400)
  1320. ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
  1321. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1322. }
  1323. EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
  1324. void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1325. {
  1326. struct sdhci_host *host = mmc_priv(mmc);
  1327. u8 ctrl;
  1328. if (ios->power_mode == MMC_POWER_UNDEFINED)
  1329. return;
  1330. if (host->flags & SDHCI_DEVICE_DEAD) {
  1331. if (!IS_ERR(mmc->supply.vmmc) &&
  1332. ios->power_mode == MMC_POWER_OFF)
  1333. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1334. return;
  1335. }
  1336. /*
  1337. * Reset the chip on each power off.
  1338. * Should clear out any weird states.
  1339. */
  1340. if (ios->power_mode == MMC_POWER_OFF) {
  1341. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  1342. sdhci_reinit(host);
  1343. }
  1344. if (host->version >= SDHCI_SPEC_300 &&
  1345. (ios->power_mode == MMC_POWER_UP) &&
  1346. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
  1347. sdhci_enable_preset_value(host, false);
  1348. if (!ios->clock || ios->clock != host->clock) {
  1349. host->ops->set_clock(host, ios->clock);
  1350. host->clock = ios->clock;
  1351. if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
  1352. host->clock) {
  1353. host->timeout_clk = host->mmc->actual_clock ?
  1354. host->mmc->actual_clock / 1000 :
  1355. host->clock / 1000;
  1356. host->mmc->max_busy_timeout =
  1357. host->ops->get_max_timeout_count ?
  1358. host->ops->get_max_timeout_count(host) :
  1359. 1 << 27;
  1360. host->mmc->max_busy_timeout /= host->timeout_clk;
  1361. }
  1362. }
  1363. if (host->ops->set_power)
  1364. host->ops->set_power(host, ios->power_mode, ios->vdd);
  1365. else
  1366. sdhci_set_power(host, ios->power_mode, ios->vdd);
  1367. if (host->ops->platform_send_init_74_clocks)
  1368. host->ops->platform_send_init_74_clocks(host, ios->power_mode);
  1369. host->ops->set_bus_width(host, ios->bus_width);
  1370. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1371. if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
  1372. if (ios->timing == MMC_TIMING_SD_HS ||
  1373. ios->timing == MMC_TIMING_MMC_HS ||
  1374. ios->timing == MMC_TIMING_MMC_HS400 ||
  1375. ios->timing == MMC_TIMING_MMC_HS200 ||
  1376. ios->timing == MMC_TIMING_MMC_DDR52 ||
  1377. ios->timing == MMC_TIMING_UHS_SDR50 ||
  1378. ios->timing == MMC_TIMING_UHS_SDR104 ||
  1379. ios->timing == MMC_TIMING_UHS_DDR50 ||
  1380. ios->timing == MMC_TIMING_UHS_SDR25)
  1381. ctrl |= SDHCI_CTRL_HISPD;
  1382. else
  1383. ctrl &= ~SDHCI_CTRL_HISPD;
  1384. }
  1385. if (host->version >= SDHCI_SPEC_300) {
  1386. u16 clk, ctrl_2;
  1387. if (!host->preset_enabled) {
  1388. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1389. /*
  1390. * We only need to set Driver Strength if the
  1391. * preset value enable is not set.
  1392. */
  1393. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1394. ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
  1395. if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
  1396. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
  1397. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
  1398. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1399. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
  1400. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
  1401. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
  1402. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
  1403. else {
  1404. pr_warn("%s: invalid driver type, default to driver type B\n",
  1405. mmc_hostname(mmc));
  1406. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1407. }
  1408. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1409. } else {
  1410. /*
  1411. * According to SDHC Spec v3.00, if the Preset Value
  1412. * Enable in the Host Control 2 register is set, we
  1413. * need to reset SD Clock Enable before changing High
  1414. * Speed Enable to avoid generating clock gliches.
  1415. */
  1416. /* Reset SD Clock Enable */
  1417. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1418. clk &= ~SDHCI_CLOCK_CARD_EN;
  1419. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1420. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1421. /* Re-enable SD Clock */
  1422. host->ops->set_clock(host, host->clock);
  1423. }
  1424. /* Reset SD Clock Enable */
  1425. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1426. clk &= ~SDHCI_CLOCK_CARD_EN;
  1427. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1428. host->ops->set_uhs_signaling(host, ios->timing);
  1429. host->timing = ios->timing;
  1430. if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
  1431. ((ios->timing == MMC_TIMING_UHS_SDR12) ||
  1432. (ios->timing == MMC_TIMING_UHS_SDR25) ||
  1433. (ios->timing == MMC_TIMING_UHS_SDR50) ||
  1434. (ios->timing == MMC_TIMING_UHS_SDR104) ||
  1435. (ios->timing == MMC_TIMING_UHS_DDR50) ||
  1436. (ios->timing == MMC_TIMING_MMC_DDR52))) {
  1437. u16 preset;
  1438. sdhci_enable_preset_value(host, true);
  1439. preset = sdhci_get_preset_value(host);
  1440. ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
  1441. >> SDHCI_PRESET_DRV_SHIFT;
  1442. }
  1443. /* Re-enable SD Clock */
  1444. host->ops->set_clock(host, host->clock);
  1445. } else
  1446. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1447. /*
  1448. * Some (ENE) controllers go apeshit on some ios operation,
  1449. * signalling timeout and CRC errors even on CMD0. Resetting
  1450. * it on each ios seems to solve the problem.
  1451. */
  1452. if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  1453. sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  1454. mmiowb();
  1455. }
  1456. EXPORT_SYMBOL_GPL(sdhci_set_ios);
  1457. static int sdhci_get_cd(struct mmc_host *mmc)
  1458. {
  1459. struct sdhci_host *host = mmc_priv(mmc);
  1460. int gpio_cd = mmc_gpio_get_cd(mmc);
  1461. if (host->flags & SDHCI_DEVICE_DEAD)
  1462. return 0;
  1463. /* If nonremovable, assume that the card is always present. */
  1464. if (!mmc_card_is_removable(host->mmc))
  1465. return 1;
  1466. /*
  1467. * Try slot gpio detect, if defined it take precedence
  1468. * over build in controller functionality
  1469. */
  1470. if (gpio_cd >= 0)
  1471. return !!gpio_cd;
  1472. /* If polling, assume that the card is always present. */
  1473. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
  1474. return 1;
  1475. /* Host native card detect */
  1476. return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
  1477. }
  1478. static int sdhci_check_ro(struct sdhci_host *host)
  1479. {
  1480. unsigned long flags;
  1481. int is_readonly;
  1482. spin_lock_irqsave(&host->lock, flags);
  1483. if (host->flags & SDHCI_DEVICE_DEAD)
  1484. is_readonly = 0;
  1485. else if (host->ops->get_ro)
  1486. is_readonly = host->ops->get_ro(host);
  1487. else
  1488. is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
  1489. & SDHCI_WRITE_PROTECT);
  1490. spin_unlock_irqrestore(&host->lock, flags);
  1491. /* This quirk needs to be replaced by a callback-function later */
  1492. return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
  1493. !is_readonly : is_readonly;
  1494. }
  1495. #define SAMPLE_COUNT 5
  1496. static int sdhci_get_ro(struct mmc_host *mmc)
  1497. {
  1498. struct sdhci_host *host = mmc_priv(mmc);
  1499. int i, ro_count;
  1500. if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
  1501. return sdhci_check_ro(host);
  1502. ro_count = 0;
  1503. for (i = 0; i < SAMPLE_COUNT; i++) {
  1504. if (sdhci_check_ro(host)) {
  1505. if (++ro_count > SAMPLE_COUNT / 2)
  1506. return 1;
  1507. }
  1508. msleep(30);
  1509. }
  1510. return 0;
  1511. }
  1512. static void sdhci_hw_reset(struct mmc_host *mmc)
  1513. {
  1514. struct sdhci_host *host = mmc_priv(mmc);
  1515. if (host->ops && host->ops->hw_reset)
  1516. host->ops->hw_reset(host);
  1517. }
  1518. static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
  1519. {
  1520. if (!(host->flags & SDHCI_DEVICE_DEAD)) {
  1521. if (enable)
  1522. host->ier |= SDHCI_INT_CARD_INT;
  1523. else
  1524. host->ier &= ~SDHCI_INT_CARD_INT;
  1525. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1526. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1527. mmiowb();
  1528. }
  1529. }
  1530. void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  1531. {
  1532. struct sdhci_host *host = mmc_priv(mmc);
  1533. unsigned long flags;
  1534. if (enable)
  1535. pm_runtime_get_noresume(host->mmc->parent);
  1536. spin_lock_irqsave(&host->lock, flags);
  1537. if (enable)
  1538. host->flags |= SDHCI_SDIO_IRQ_ENABLED;
  1539. else
  1540. host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
  1541. sdhci_enable_sdio_irq_nolock(host, enable);
  1542. spin_unlock_irqrestore(&host->lock, flags);
  1543. if (!enable)
  1544. pm_runtime_put_noidle(host->mmc->parent);
  1545. }
  1546. EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
  1547. int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
  1548. struct mmc_ios *ios)
  1549. {
  1550. struct sdhci_host *host = mmc_priv(mmc);
  1551. u16 ctrl;
  1552. int ret;
  1553. /*
  1554. * Signal Voltage Switching is only applicable for Host Controllers
  1555. * v3.00 and above.
  1556. */
  1557. if (host->version < SDHCI_SPEC_300)
  1558. return 0;
  1559. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1560. switch (ios->signal_voltage) {
  1561. case MMC_SIGNAL_VOLTAGE_330:
  1562. if (!(host->flags & SDHCI_SIGNALING_330))
  1563. return -EINVAL;
  1564. /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
  1565. ctrl &= ~SDHCI_CTRL_VDD_180;
  1566. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1567. if (!IS_ERR(mmc->supply.vqmmc)) {
  1568. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1569. if (ret) {
  1570. pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
  1571. mmc_hostname(mmc));
  1572. return -EIO;
  1573. }
  1574. }
  1575. /* Wait for 5ms */
  1576. usleep_range(5000, 5500);
  1577. /* 3.3V regulator output should be stable within 5 ms */
  1578. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1579. if (!(ctrl & SDHCI_CTRL_VDD_180))
  1580. return 0;
  1581. pr_warn("%s: 3.3V regulator output did not became stable\n",
  1582. mmc_hostname(mmc));
  1583. return -EAGAIN;
  1584. case MMC_SIGNAL_VOLTAGE_180:
  1585. if (!(host->flags & SDHCI_SIGNALING_180))
  1586. return -EINVAL;
  1587. if (!IS_ERR(mmc->supply.vqmmc)) {
  1588. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1589. if (ret) {
  1590. pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
  1591. mmc_hostname(mmc));
  1592. return -EIO;
  1593. }
  1594. }
  1595. /*
  1596. * Enable 1.8V Signal Enable in the Host Control2
  1597. * register
  1598. */
  1599. ctrl |= SDHCI_CTRL_VDD_180;
  1600. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1601. /* Some controller need to do more when switching */
  1602. if (host->ops->voltage_switch)
  1603. host->ops->voltage_switch(host);
  1604. /* 1.8V regulator output should be stable within 5 ms */
  1605. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1606. if (ctrl & SDHCI_CTRL_VDD_180)
  1607. return 0;
  1608. pr_warn("%s: 1.8V regulator output did not became stable\n",
  1609. mmc_hostname(mmc));
  1610. return -EAGAIN;
  1611. case MMC_SIGNAL_VOLTAGE_120:
  1612. if (!(host->flags & SDHCI_SIGNALING_120))
  1613. return -EINVAL;
  1614. if (!IS_ERR(mmc->supply.vqmmc)) {
  1615. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1616. if (ret) {
  1617. pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
  1618. mmc_hostname(mmc));
  1619. return -EIO;
  1620. }
  1621. }
  1622. return 0;
  1623. default:
  1624. /* No signal voltage switch required */
  1625. return 0;
  1626. }
  1627. }
  1628. EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
  1629. static int sdhci_card_busy(struct mmc_host *mmc)
  1630. {
  1631. struct sdhci_host *host = mmc_priv(mmc);
  1632. u32 present_state;
  1633. /* Check whether DAT[0] is 0 */
  1634. present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
  1635. return !(present_state & SDHCI_DATA_0_LVL_MASK);
  1636. }
  1637. static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1638. {
  1639. struct sdhci_host *host = mmc_priv(mmc);
  1640. unsigned long flags;
  1641. spin_lock_irqsave(&host->lock, flags);
  1642. host->flags |= SDHCI_HS400_TUNING;
  1643. spin_unlock_irqrestore(&host->lock, flags);
  1644. return 0;
  1645. }
  1646. static void sdhci_start_tuning(struct sdhci_host *host)
  1647. {
  1648. u16 ctrl;
  1649. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1650. ctrl |= SDHCI_CTRL_EXEC_TUNING;
  1651. if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
  1652. ctrl |= SDHCI_CTRL_TUNED_CLK;
  1653. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1654. /*
  1655. * As per the Host Controller spec v3.00, tuning command
  1656. * generates Buffer Read Ready interrupt, so enable that.
  1657. *
  1658. * Note: The spec clearly says that when tuning sequence
  1659. * is being performed, the controller does not generate
  1660. * interrupts other than Buffer Read Ready interrupt. But
  1661. * to make sure we don't hit a controller bug, we _only_
  1662. * enable Buffer Read Ready interrupt here.
  1663. */
  1664. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
  1665. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
  1666. }
  1667. static void sdhci_end_tuning(struct sdhci_host *host)
  1668. {
  1669. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1670. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1671. }
  1672. static void sdhci_reset_tuning(struct sdhci_host *host)
  1673. {
  1674. u16 ctrl;
  1675. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1676. ctrl &= ~SDHCI_CTRL_TUNED_CLK;
  1677. ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
  1678. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1679. }
  1680. static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
  1681. {
  1682. sdhci_reset_tuning(host);
  1683. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1684. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1685. sdhci_end_tuning(host);
  1686. mmc_abort_tuning(host->mmc, opcode);
  1687. }
  1688. /*
  1689. * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
  1690. * tuning command does not have a data payload (or rather the hardware does it
  1691. * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
  1692. * interrupt setup is different to other commands and there is no timeout
  1693. * interrupt so special handling is needed.
  1694. */
  1695. static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
  1696. {
  1697. struct mmc_host *mmc = host->mmc;
  1698. struct mmc_command cmd = {};
  1699. struct mmc_request mrq = {};
  1700. unsigned long flags;
  1701. u32 b = host->sdma_boundary;
  1702. spin_lock_irqsave(&host->lock, flags);
  1703. cmd.opcode = opcode;
  1704. cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
  1705. cmd.mrq = &mrq;
  1706. mrq.cmd = &cmd;
  1707. /*
  1708. * In response to CMD19, the card sends 64 bytes of tuning
  1709. * block to the Host Controller. So we set the block size
  1710. * to 64 here.
  1711. */
  1712. if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
  1713. mmc->ios.bus_width == MMC_BUS_WIDTH_8)
  1714. sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
  1715. else
  1716. sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
  1717. /*
  1718. * The tuning block is sent by the card to the host controller.
  1719. * So we set the TRNS_READ bit in the Transfer Mode register.
  1720. * This also takes care of setting DMA Enable and Multi Block
  1721. * Select in the same register to 0.
  1722. */
  1723. sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
  1724. sdhci_send_command(host, &cmd);
  1725. host->cmd = NULL;
  1726. sdhci_del_timer(host, &mrq);
  1727. host->tuning_done = 0;
  1728. mmiowb();
  1729. spin_unlock_irqrestore(&host->lock, flags);
  1730. /* Wait for Buffer Read Ready interrupt */
  1731. wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
  1732. msecs_to_jiffies(50));
  1733. }
  1734. static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
  1735. {
  1736. int i;
  1737. /*
  1738. * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
  1739. * of loops reaches 40 times.
  1740. */
  1741. for (i = 0; i < MAX_TUNING_LOOP; i++) {
  1742. u16 ctrl;
  1743. sdhci_send_tuning(host, opcode);
  1744. if (!host->tuning_done) {
  1745. pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
  1746. mmc_hostname(host->mmc));
  1747. sdhci_abort_tuning(host, opcode);
  1748. return;
  1749. }
  1750. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1751. if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
  1752. if (ctrl & SDHCI_CTRL_TUNED_CLK)
  1753. return; /* Success! */
  1754. break;
  1755. }
  1756. /* Spec does not require a delay between tuning cycles */
  1757. if (host->tuning_delay > 0)
  1758. mdelay(host->tuning_delay);
  1759. }
  1760. pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
  1761. mmc_hostname(host->mmc));
  1762. sdhci_reset_tuning(host);
  1763. }
  1764. int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1765. {
  1766. struct sdhci_host *host = mmc_priv(mmc);
  1767. int err = 0;
  1768. unsigned int tuning_count = 0;
  1769. bool hs400_tuning;
  1770. hs400_tuning = host->flags & SDHCI_HS400_TUNING;
  1771. if (host->tuning_mode == SDHCI_TUNING_MODE_1)
  1772. tuning_count = host->tuning_count;
  1773. /*
  1774. * The Host Controller needs tuning in case of SDR104 and DDR50
  1775. * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
  1776. * the Capabilities register.
  1777. * If the Host Controller supports the HS200 mode then the
  1778. * tuning function has to be executed.
  1779. */
  1780. switch (host->timing) {
  1781. /* HS400 tuning is done in HS200 mode */
  1782. case MMC_TIMING_MMC_HS400:
  1783. err = -EINVAL;
  1784. goto out;
  1785. case MMC_TIMING_MMC_HS200:
  1786. /*
  1787. * Periodic re-tuning for HS400 is not expected to be needed, so
  1788. * disable it here.
  1789. */
  1790. if (hs400_tuning)
  1791. tuning_count = 0;
  1792. break;
  1793. case MMC_TIMING_UHS_SDR104:
  1794. case MMC_TIMING_UHS_DDR50:
  1795. break;
  1796. case MMC_TIMING_UHS_SDR50:
  1797. if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
  1798. break;
  1799. /* FALLTHROUGH */
  1800. default:
  1801. goto out;
  1802. }
  1803. if (host->ops->platform_execute_tuning) {
  1804. err = host->ops->platform_execute_tuning(host, opcode);
  1805. goto out;
  1806. }
  1807. host->mmc->retune_period = tuning_count;
  1808. if (host->tuning_delay < 0)
  1809. host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;
  1810. sdhci_start_tuning(host);
  1811. __sdhci_execute_tuning(host, opcode);
  1812. sdhci_end_tuning(host);
  1813. out:
  1814. host->flags &= ~SDHCI_HS400_TUNING;
  1815. return err;
  1816. }
  1817. EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
  1818. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
  1819. {
  1820. /* Host Controller v3.00 defines preset value registers */
  1821. if (host->version < SDHCI_SPEC_300)
  1822. return;
  1823. /*
  1824. * We only enable or disable Preset Value if they are not already
  1825. * enabled or disabled respectively. Otherwise, we bail out.
  1826. */
  1827. if (host->preset_enabled != enable) {
  1828. u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1829. if (enable)
  1830. ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
  1831. else
  1832. ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
  1833. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1834. if (enable)
  1835. host->flags |= SDHCI_PV_ENABLED;
  1836. else
  1837. host->flags &= ~SDHCI_PV_ENABLED;
  1838. host->preset_enabled = enable;
  1839. }
  1840. }
  1841. static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  1842. int err)
  1843. {
  1844. struct sdhci_host *host = mmc_priv(mmc);
  1845. struct mmc_data *data = mrq->data;
  1846. if (data->host_cookie != COOKIE_UNMAPPED)
  1847. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1848. mmc_get_dma_dir(data));
  1849. data->host_cookie = COOKIE_UNMAPPED;
  1850. }
  1851. static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  1852. {
  1853. struct sdhci_host *host = mmc_priv(mmc);
  1854. mrq->data->host_cookie = COOKIE_UNMAPPED;
  1855. if (host->flags & SDHCI_REQ_USE_DMA)
  1856. sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
  1857. }
  1858. static inline bool sdhci_has_requests(struct sdhci_host *host)
  1859. {
  1860. return host->cmd || host->data_cmd;
  1861. }
  1862. static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
  1863. {
  1864. if (host->data_cmd) {
  1865. host->data_cmd->error = err;
  1866. sdhci_finish_mrq(host, host->data_cmd->mrq);
  1867. }
  1868. if (host->cmd) {
  1869. host->cmd->error = err;
  1870. sdhci_finish_mrq(host, host->cmd->mrq);
  1871. }
  1872. }
  1873. static void sdhci_card_event(struct mmc_host *mmc)
  1874. {
  1875. struct sdhci_host *host = mmc_priv(mmc);
  1876. unsigned long flags;
  1877. int present;
  1878. /* First check if client has provided their own card event */
  1879. if (host->ops->card_event)
  1880. host->ops->card_event(host);
  1881. present = mmc->ops->get_cd(mmc);
  1882. spin_lock_irqsave(&host->lock, flags);
  1883. /* Check sdhci_has_requests() first in case we are runtime suspended */
  1884. if (sdhci_has_requests(host) && !present) {
  1885. pr_err("%s: Card removed during transfer!\n",
  1886. mmc_hostname(host->mmc));
  1887. pr_err("%s: Resetting controller.\n",
  1888. mmc_hostname(host->mmc));
  1889. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1890. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1891. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  1892. }
  1893. spin_unlock_irqrestore(&host->lock, flags);
  1894. }
  1895. static const struct mmc_host_ops sdhci_ops = {
  1896. .request = sdhci_request,
  1897. .post_req = sdhci_post_req,
  1898. .pre_req = sdhci_pre_req,
  1899. .set_ios = sdhci_set_ios,
  1900. .get_cd = sdhci_get_cd,
  1901. .get_ro = sdhci_get_ro,
  1902. .hw_reset = sdhci_hw_reset,
  1903. .enable_sdio_irq = sdhci_enable_sdio_irq,
  1904. .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
  1905. .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
  1906. .execute_tuning = sdhci_execute_tuning,
  1907. .card_event = sdhci_card_event,
  1908. .card_busy = sdhci_card_busy,
  1909. };
  1910. /*****************************************************************************\
  1911. * *
  1912. * Tasklets *
  1913. * *
  1914. \*****************************************************************************/
  1915. static bool sdhci_request_done(struct sdhci_host *host)
  1916. {
  1917. unsigned long flags;
  1918. struct mmc_request *mrq;
  1919. int i;
  1920. spin_lock_irqsave(&host->lock, flags);
  1921. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  1922. mrq = host->mrqs_done[i];
  1923. if (mrq)
  1924. break;
  1925. }
  1926. if (!mrq) {
  1927. spin_unlock_irqrestore(&host->lock, flags);
  1928. return true;
  1929. }
  1930. sdhci_del_timer(host, mrq);
  1931. /*
  1932. * Always unmap the data buffers if they were mapped by
  1933. * sdhci_prepare_data() whenever we finish with a request.
  1934. * This avoids leaking DMA mappings on error.
  1935. */
  1936. if (host->flags & SDHCI_REQ_USE_DMA) {
  1937. struct mmc_data *data = mrq->data;
  1938. if (data && data->host_cookie == COOKIE_MAPPED) {
  1939. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1940. mmc_get_dma_dir(data));
  1941. data->host_cookie = COOKIE_UNMAPPED;
  1942. }
  1943. }
  1944. /*
  1945. * The controller needs a reset of internal state machines
  1946. * upon error conditions.
  1947. */
  1948. if (sdhci_needs_reset(host, mrq)) {
  1949. /*
  1950. * Do not finish until command and data lines are available for
  1951. * reset. Note there can only be one other mrq, so it cannot
  1952. * also be in mrqs_done, otherwise host->cmd and host->data_cmd
  1953. * would both be null.
  1954. */
  1955. if (host->cmd || host->data_cmd) {
  1956. spin_unlock_irqrestore(&host->lock, flags);
  1957. return true;
  1958. }
  1959. /* Some controllers need this kick or reset won't work here */
  1960. if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
  1961. /* This is to force an update */
  1962. host->ops->set_clock(host, host->clock);
  1963. /* Spec says we should do both at the same time, but Ricoh
  1964. controllers do not like that. */
  1965. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1966. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1967. host->pending_reset = false;
  1968. }
  1969. if (!sdhci_has_requests(host))
  1970. sdhci_led_deactivate(host);
  1971. host->mrqs_done[i] = NULL;
  1972. mmiowb();
  1973. spin_unlock_irqrestore(&host->lock, flags);
  1974. mmc_request_done(host->mmc, mrq);
  1975. return false;
  1976. }
  1977. static void sdhci_tasklet_finish(unsigned long param)
  1978. {
  1979. struct sdhci_host *host = (struct sdhci_host *)param;
  1980. while (!sdhci_request_done(host))
  1981. ;
  1982. }
  1983. static void sdhci_timeout_timer(struct timer_list *t)
  1984. {
  1985. struct sdhci_host *host;
  1986. unsigned long flags;
  1987. host = from_timer(host, t, timer);
  1988. spin_lock_irqsave(&host->lock, flags);
  1989. if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
  1990. pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
  1991. mmc_hostname(host->mmc));
  1992. sdhci_dumpregs(host);
  1993. host->cmd->error = -ETIMEDOUT;
  1994. sdhci_finish_mrq(host, host->cmd->mrq);
  1995. }
  1996. mmiowb();
  1997. spin_unlock_irqrestore(&host->lock, flags);
  1998. }
  1999. static void sdhci_timeout_data_timer(struct timer_list *t)
  2000. {
  2001. struct sdhci_host *host;
  2002. unsigned long flags;
  2003. host = from_timer(host, t, data_timer);
  2004. spin_lock_irqsave(&host->lock, flags);
  2005. if (host->data || host->data_cmd ||
  2006. (host->cmd && sdhci_data_line_cmd(host->cmd))) {
  2007. pr_err("%s: Timeout waiting for hardware interrupt.\n",
  2008. mmc_hostname(host->mmc));
  2009. sdhci_dumpregs(host);
  2010. if (host->data) {
  2011. host->data->error = -ETIMEDOUT;
  2012. sdhci_finish_data(host);
  2013. } else if (host->data_cmd) {
  2014. host->data_cmd->error = -ETIMEDOUT;
  2015. sdhci_finish_mrq(host, host->data_cmd->mrq);
  2016. } else {
  2017. host->cmd->error = -ETIMEDOUT;
  2018. sdhci_finish_mrq(host, host->cmd->mrq);
  2019. }
  2020. }
  2021. mmiowb();
  2022. spin_unlock_irqrestore(&host->lock, flags);
  2023. }
  2024. /*****************************************************************************\
  2025. * *
  2026. * Interrupt handling *
  2027. * *
  2028. \*****************************************************************************/
  2029. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  2030. {
  2031. if (!host->cmd) {
  2032. /*
  2033. * SDHCI recovers from errors by resetting the cmd and data
  2034. * circuits. Until that is done, there very well might be more
  2035. * interrupts, so ignore them in that case.
  2036. */
  2037. if (host->pending_reset)
  2038. return;
  2039. pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
  2040. mmc_hostname(host->mmc), (unsigned)intmask);
  2041. sdhci_dumpregs(host);
  2042. return;
  2043. }
  2044. if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
  2045. SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
  2046. if (intmask & SDHCI_INT_TIMEOUT)
  2047. host->cmd->error = -ETIMEDOUT;
  2048. else
  2049. host->cmd->error = -EILSEQ;
  2050. /*
  2051. * If this command initiates a data phase and a response
  2052. * CRC error is signalled, the card can start transferring
  2053. * data - the card may have received the command without
  2054. * error. We must not terminate the mmc_request early.
  2055. *
  2056. * If the card did not receive the command or returned an
  2057. * error which prevented it sending data, the data phase
  2058. * will time out.
  2059. */
  2060. if (host->cmd->data &&
  2061. (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
  2062. SDHCI_INT_CRC) {
  2063. host->cmd = NULL;
  2064. return;
  2065. }
  2066. sdhci_finish_mrq(host, host->cmd->mrq);
  2067. return;
  2068. }
  2069. if (intmask & SDHCI_INT_RESPONSE)
  2070. sdhci_finish_command(host);
  2071. }
  2072. static void sdhci_adma_show_error(struct sdhci_host *host)
  2073. {
  2074. void *desc = host->adma_table;
  2075. sdhci_dumpregs(host);
  2076. while (true) {
  2077. struct sdhci_adma2_64_desc *dma_desc = desc;
  2078. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2079. DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2080. desc, le32_to_cpu(dma_desc->addr_hi),
  2081. le32_to_cpu(dma_desc->addr_lo),
  2082. le16_to_cpu(dma_desc->len),
  2083. le16_to_cpu(dma_desc->cmd));
  2084. else
  2085. DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2086. desc, le32_to_cpu(dma_desc->addr_lo),
  2087. le16_to_cpu(dma_desc->len),
  2088. le16_to_cpu(dma_desc->cmd));
  2089. desc += host->desc_sz;
  2090. if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
  2091. break;
  2092. }
  2093. }
  2094. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  2095. {
  2096. u32 command;
  2097. /* CMD19 generates _only_ Buffer Read Ready interrupt */
  2098. if (intmask & SDHCI_INT_DATA_AVAIL) {
  2099. command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
  2100. if (command == MMC_SEND_TUNING_BLOCK ||
  2101. command == MMC_SEND_TUNING_BLOCK_HS200) {
  2102. host->tuning_done = 1;
  2103. wake_up(&host->buf_ready_int);
  2104. return;
  2105. }
  2106. }
  2107. if (!host->data) {
  2108. struct mmc_command *data_cmd = host->data_cmd;
  2109. /*
  2110. * The "data complete" interrupt is also used to
  2111. * indicate that a busy state has ended. See comment
  2112. * above in sdhci_cmd_irq().
  2113. */
  2114. if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
  2115. if (intmask & SDHCI_INT_DATA_TIMEOUT) {
  2116. host->data_cmd = NULL;
  2117. data_cmd->error = -ETIMEDOUT;
  2118. sdhci_finish_mrq(host, data_cmd->mrq);
  2119. return;
  2120. }
  2121. if (intmask & SDHCI_INT_DATA_END) {
  2122. host->data_cmd = NULL;
  2123. /*
  2124. * Some cards handle busy-end interrupt
  2125. * before the command completed, so make
  2126. * sure we do things in the proper order.
  2127. */
  2128. if (host->cmd == data_cmd)
  2129. return;
  2130. sdhci_finish_mrq(host, data_cmd->mrq);
  2131. return;
  2132. }
  2133. }
  2134. /*
  2135. * SDHCI recovers from errors by resetting the cmd and data
  2136. * circuits. Until that is done, there very well might be more
  2137. * interrupts, so ignore them in that case.
  2138. */
  2139. if (host->pending_reset)
  2140. return;
  2141. pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
  2142. mmc_hostname(host->mmc), (unsigned)intmask);
  2143. sdhci_dumpregs(host);
  2144. return;
  2145. }
  2146. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  2147. host->data->error = -ETIMEDOUT;
  2148. else if (intmask & SDHCI_INT_DATA_END_BIT)
  2149. host->data->error = -EILSEQ;
  2150. else if ((intmask & SDHCI_INT_DATA_CRC) &&
  2151. SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
  2152. != MMC_BUS_TEST_R)
  2153. host->data->error = -EILSEQ;
  2154. else if (intmask & SDHCI_INT_ADMA_ERROR) {
  2155. pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
  2156. sdhci_adma_show_error(host);
  2157. host->data->error = -EIO;
  2158. if (host->ops->adma_workaround)
  2159. host->ops->adma_workaround(host, intmask);
  2160. }
  2161. if (host->data->error)
  2162. sdhci_finish_data(host);
  2163. else {
  2164. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  2165. sdhci_transfer_pio(host);
  2166. /*
  2167. * We currently don't do anything fancy with DMA
  2168. * boundaries, but as we can't disable the feature
  2169. * we need to at least restart the transfer.
  2170. *
  2171. * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
  2172. * should return a valid address to continue from, but as
  2173. * some controllers are faulty, don't trust them.
  2174. */
  2175. if (intmask & SDHCI_INT_DMA_END) {
  2176. u32 dmastart, dmanow;
  2177. dmastart = sg_dma_address(host->data->sg);
  2178. dmanow = dmastart + host->data->bytes_xfered;
  2179. /*
  2180. * Force update to the next DMA block boundary.
  2181. */
  2182. dmanow = (dmanow &
  2183. ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
  2184. SDHCI_DEFAULT_BOUNDARY_SIZE;
  2185. host->data->bytes_xfered = dmanow - dmastart;
  2186. DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
  2187. dmastart, host->data->bytes_xfered, dmanow);
  2188. sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
  2189. }
  2190. if (intmask & SDHCI_INT_DATA_END) {
  2191. if (host->cmd == host->data_cmd) {
  2192. /*
  2193. * Data managed to finish before the
  2194. * command completed. Make sure we do
  2195. * things in the proper order.
  2196. */
  2197. host->data_early = 1;
  2198. } else {
  2199. sdhci_finish_data(host);
  2200. }
  2201. }
  2202. }
  2203. }
  2204. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  2205. {
  2206. irqreturn_t result = IRQ_NONE;
  2207. struct sdhci_host *host = dev_id;
  2208. u32 intmask, mask, unexpected = 0;
  2209. int max_loops = 16;
  2210. spin_lock(&host->lock);
  2211. if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
  2212. spin_unlock(&host->lock);
  2213. return IRQ_NONE;
  2214. }
  2215. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2216. if (!intmask || intmask == 0xffffffff) {
  2217. result = IRQ_NONE;
  2218. goto out;
  2219. }
  2220. do {
  2221. DBG("IRQ status 0x%08x\n", intmask);
  2222. if (host->ops->irq) {
  2223. intmask = host->ops->irq(host, intmask);
  2224. if (!intmask)
  2225. goto cont;
  2226. }
  2227. /* Clear selected interrupts. */
  2228. mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2229. SDHCI_INT_BUS_POWER);
  2230. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  2231. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2232. u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  2233. SDHCI_CARD_PRESENT;
  2234. /*
  2235. * There is a observation on i.mx esdhc. INSERT
  2236. * bit will be immediately set again when it gets
  2237. * cleared, if a card is inserted. We have to mask
  2238. * the irq to prevent interrupt storm which will
  2239. * freeze the system. And the REMOVE gets the
  2240. * same situation.
  2241. *
  2242. * More testing are needed here to ensure it works
  2243. * for other platforms though.
  2244. */
  2245. host->ier &= ~(SDHCI_INT_CARD_INSERT |
  2246. SDHCI_INT_CARD_REMOVE);
  2247. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  2248. SDHCI_INT_CARD_INSERT;
  2249. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2250. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2251. sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
  2252. SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
  2253. host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
  2254. SDHCI_INT_CARD_REMOVE);
  2255. result = IRQ_WAKE_THREAD;
  2256. }
  2257. if (intmask & SDHCI_INT_CMD_MASK)
  2258. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  2259. if (intmask & SDHCI_INT_DATA_MASK)
  2260. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  2261. if (intmask & SDHCI_INT_BUS_POWER)
  2262. pr_err("%s: Card is consuming too much power!\n",
  2263. mmc_hostname(host->mmc));
  2264. if (intmask & SDHCI_INT_RETUNE)
  2265. mmc_retune_needed(host->mmc);
  2266. if ((intmask & SDHCI_INT_CARD_INT) &&
  2267. (host->ier & SDHCI_INT_CARD_INT)) {
  2268. sdhci_enable_sdio_irq_nolock(host, false);
  2269. host->thread_isr |= SDHCI_INT_CARD_INT;
  2270. result = IRQ_WAKE_THREAD;
  2271. }
  2272. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2273. SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2274. SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
  2275. SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
  2276. if (intmask) {
  2277. unexpected |= intmask;
  2278. sdhci_writel(host, intmask, SDHCI_INT_STATUS);
  2279. }
  2280. cont:
  2281. if (result == IRQ_NONE)
  2282. result = IRQ_HANDLED;
  2283. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2284. } while (intmask && --max_loops);
  2285. out:
  2286. spin_unlock(&host->lock);
  2287. if (unexpected) {
  2288. pr_err("%s: Unexpected interrupt 0x%08x.\n",
  2289. mmc_hostname(host->mmc), unexpected);
  2290. sdhci_dumpregs(host);
  2291. }
  2292. return result;
  2293. }
  2294. static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
  2295. {
  2296. struct sdhci_host *host = dev_id;
  2297. unsigned long flags;
  2298. u32 isr;
  2299. spin_lock_irqsave(&host->lock, flags);
  2300. isr = host->thread_isr;
  2301. host->thread_isr = 0;
  2302. spin_unlock_irqrestore(&host->lock, flags);
  2303. if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2304. struct mmc_host *mmc = host->mmc;
  2305. mmc->ops->card_event(mmc);
  2306. mmc_detect_change(mmc, msecs_to_jiffies(200));
  2307. }
  2308. if (isr & SDHCI_INT_CARD_INT) {
  2309. sdio_run_irqs(host->mmc);
  2310. spin_lock_irqsave(&host->lock, flags);
  2311. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2312. sdhci_enable_sdio_irq_nolock(host, true);
  2313. spin_unlock_irqrestore(&host->lock, flags);
  2314. }
  2315. return isr ? IRQ_HANDLED : IRQ_NONE;
  2316. }
  2317. /*****************************************************************************\
  2318. * *
  2319. * Suspend/resume *
  2320. * *
  2321. \*****************************************************************************/
  2322. #ifdef CONFIG_PM
  2323. /*
  2324. * To enable wakeup events, the corresponding events have to be enabled in
  2325. * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
  2326. * Table' in the SD Host Controller Standard Specification.
  2327. * It is useless to restore SDHCI_INT_ENABLE state in
  2328. * sdhci_disable_irq_wakeups() since it will be set by
  2329. * sdhci_enable_card_detection() or sdhci_init().
  2330. */
  2331. void sdhci_enable_irq_wakeups(struct sdhci_host *host)
  2332. {
  2333. u8 val;
  2334. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2335. | SDHCI_WAKE_ON_INT;
  2336. u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2337. SDHCI_INT_CARD_INT;
  2338. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2339. val |= mask ;
  2340. /* Avoid fake wake up */
  2341. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
  2342. val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
  2343. irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  2344. }
  2345. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2346. sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
  2347. }
  2348. EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
  2349. static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
  2350. {
  2351. u8 val;
  2352. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2353. | SDHCI_WAKE_ON_INT;
  2354. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2355. val &= ~mask;
  2356. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2357. }
  2358. int sdhci_suspend_host(struct sdhci_host *host)
  2359. {
  2360. sdhci_disable_card_detection(host);
  2361. mmc_retune_timer_stop(host->mmc);
  2362. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2363. host->ier = 0;
  2364. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  2365. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  2366. free_irq(host->irq, host);
  2367. } else {
  2368. sdhci_enable_irq_wakeups(host);
  2369. enable_irq_wake(host->irq);
  2370. }
  2371. return 0;
  2372. }
  2373. EXPORT_SYMBOL_GPL(sdhci_suspend_host);
  2374. int sdhci_resume_host(struct sdhci_host *host)
  2375. {
  2376. struct mmc_host *mmc = host->mmc;
  2377. int ret = 0;
  2378. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2379. if (host->ops->enable_dma)
  2380. host->ops->enable_dma(host);
  2381. }
  2382. if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
  2383. (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
  2384. /* Card keeps power but host controller does not */
  2385. sdhci_init(host, 0);
  2386. host->pwr = 0;
  2387. host->clock = 0;
  2388. mmc->ops->set_ios(mmc, &mmc->ios);
  2389. } else {
  2390. sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
  2391. mmiowb();
  2392. }
  2393. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2394. ret = request_threaded_irq(host->irq, sdhci_irq,
  2395. sdhci_thread_irq, IRQF_SHARED,
  2396. mmc_hostname(host->mmc), host);
  2397. if (ret)
  2398. return ret;
  2399. } else {
  2400. sdhci_disable_irq_wakeups(host);
  2401. disable_irq_wake(host->irq);
  2402. }
  2403. sdhci_enable_card_detection(host);
  2404. return ret;
  2405. }
  2406. EXPORT_SYMBOL_GPL(sdhci_resume_host);
  2407. int sdhci_runtime_suspend_host(struct sdhci_host *host)
  2408. {
  2409. unsigned long flags;
  2410. mmc_retune_timer_stop(host->mmc);
  2411. spin_lock_irqsave(&host->lock, flags);
  2412. host->ier &= SDHCI_INT_CARD_INT;
  2413. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2414. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2415. spin_unlock_irqrestore(&host->lock, flags);
  2416. synchronize_hardirq(host->irq);
  2417. spin_lock_irqsave(&host->lock, flags);
  2418. host->runtime_suspended = true;
  2419. spin_unlock_irqrestore(&host->lock, flags);
  2420. return 0;
  2421. }
  2422. EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
  2423. int sdhci_runtime_resume_host(struct sdhci_host *host)
  2424. {
  2425. struct mmc_host *mmc = host->mmc;
  2426. unsigned long flags;
  2427. int host_flags = host->flags;
  2428. if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2429. if (host->ops->enable_dma)
  2430. host->ops->enable_dma(host);
  2431. }
  2432. sdhci_init(host, 0);
  2433. if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
  2434. mmc->ios.power_mode != MMC_POWER_OFF) {
  2435. /* Force clock and power re-program */
  2436. host->pwr = 0;
  2437. host->clock = 0;
  2438. mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
  2439. mmc->ops->set_ios(mmc, &mmc->ios);
  2440. if ((host_flags & SDHCI_PV_ENABLED) &&
  2441. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
  2442. spin_lock_irqsave(&host->lock, flags);
  2443. sdhci_enable_preset_value(host, true);
  2444. spin_unlock_irqrestore(&host->lock, flags);
  2445. }
  2446. if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
  2447. mmc->ops->hs400_enhanced_strobe)
  2448. mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
  2449. }
  2450. spin_lock_irqsave(&host->lock, flags);
  2451. host->runtime_suspended = false;
  2452. /* Enable SDIO IRQ */
  2453. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2454. sdhci_enable_sdio_irq_nolock(host, true);
  2455. /* Enable Card Detection */
  2456. sdhci_enable_card_detection(host);
  2457. spin_unlock_irqrestore(&host->lock, flags);
  2458. return 0;
  2459. }
  2460. EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
  2461. #endif /* CONFIG_PM */
  2462. /*****************************************************************************\
  2463. * *
  2464. * Command Queue Engine (CQE) helpers *
  2465. * *
  2466. \*****************************************************************************/
  2467. void sdhci_cqe_enable(struct mmc_host *mmc)
  2468. {
  2469. struct sdhci_host *host = mmc_priv(mmc);
  2470. unsigned long flags;
  2471. u8 ctrl;
  2472. spin_lock_irqsave(&host->lock, flags);
  2473. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  2474. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  2475. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2476. ctrl |= SDHCI_CTRL_ADMA64;
  2477. else
  2478. ctrl |= SDHCI_CTRL_ADMA32;
  2479. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  2480. sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
  2481. SDHCI_BLOCK_SIZE);
  2482. /* Set maximum timeout */
  2483. sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);
  2484. host->ier = host->cqe_ier;
  2485. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2486. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2487. host->cqe_on = true;
  2488. pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
  2489. mmc_hostname(mmc), host->ier,
  2490. sdhci_readl(host, SDHCI_INT_STATUS));
  2491. mmiowb();
  2492. spin_unlock_irqrestore(&host->lock, flags);
  2493. }
  2494. EXPORT_SYMBOL_GPL(sdhci_cqe_enable);
  2495. void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
  2496. {
  2497. struct sdhci_host *host = mmc_priv(mmc);
  2498. unsigned long flags;
  2499. spin_lock_irqsave(&host->lock, flags);
  2500. sdhci_set_default_irqs(host);
  2501. host->cqe_on = false;
  2502. if (recovery) {
  2503. sdhci_do_reset(host, SDHCI_RESET_CMD);
  2504. sdhci_do_reset(host, SDHCI_RESET_DATA);
  2505. }
  2506. pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
  2507. mmc_hostname(mmc), host->ier,
  2508. sdhci_readl(host, SDHCI_INT_STATUS));
  2509. mmiowb();
  2510. spin_unlock_irqrestore(&host->lock, flags);
  2511. }
  2512. EXPORT_SYMBOL_GPL(sdhci_cqe_disable);
  2513. bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
  2514. int *data_error)
  2515. {
  2516. u32 mask;
  2517. if (!host->cqe_on)
  2518. return false;
  2519. if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
  2520. *cmd_error = -EILSEQ;
  2521. else if (intmask & SDHCI_INT_TIMEOUT)
  2522. *cmd_error = -ETIMEDOUT;
  2523. else
  2524. *cmd_error = 0;
  2525. if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
  2526. *data_error = -EILSEQ;
  2527. else if (intmask & SDHCI_INT_DATA_TIMEOUT)
  2528. *data_error = -ETIMEDOUT;
  2529. else if (intmask & SDHCI_INT_ADMA_ERROR)
  2530. *data_error = -EIO;
  2531. else
  2532. *data_error = 0;
  2533. /* Clear selected interrupts. */
  2534. mask = intmask & host->cqe_ier;
  2535. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  2536. if (intmask & SDHCI_INT_BUS_POWER)
  2537. pr_err("%s: Card is consuming too much power!\n",
  2538. mmc_hostname(host->mmc));
  2539. intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
  2540. if (intmask) {
  2541. sdhci_writel(host, intmask, SDHCI_INT_STATUS);
  2542. pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
  2543. mmc_hostname(host->mmc), intmask);
  2544. sdhci_dumpregs(host);
  2545. }
  2546. return true;
  2547. }
  2548. EXPORT_SYMBOL_GPL(sdhci_cqe_irq);
  2549. /*****************************************************************************\
  2550. * *
  2551. * Device allocation/registration *
  2552. * *
  2553. \*****************************************************************************/
  2554. struct sdhci_host *sdhci_alloc_host(struct device *dev,
  2555. size_t priv_size)
  2556. {
  2557. struct mmc_host *mmc;
  2558. struct sdhci_host *host;
  2559. WARN_ON(dev == NULL);
  2560. mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
  2561. if (!mmc)
  2562. return ERR_PTR(-ENOMEM);
  2563. host = mmc_priv(mmc);
  2564. host->mmc = mmc;
  2565. host->mmc_host_ops = sdhci_ops;
  2566. mmc->ops = &host->mmc_host_ops;
  2567. host->flags = SDHCI_SIGNALING_330;
  2568. host->cqe_ier = SDHCI_CQE_INT_MASK;
  2569. host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
  2570. host->tuning_delay = -1;
  2571. host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;
  2572. return host;
  2573. }
  2574. EXPORT_SYMBOL_GPL(sdhci_alloc_host);
  2575. static int sdhci_set_dma_mask(struct sdhci_host *host)
  2576. {
  2577. struct mmc_host *mmc = host->mmc;
  2578. struct device *dev = mmc_dev(mmc);
  2579. int ret = -EINVAL;
  2580. if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
  2581. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2582. /* Try 64-bit mask if hardware is capable of it */
  2583. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2584. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
  2585. if (ret) {
  2586. pr_warn("%s: Failed to set 64-bit DMA mask.\n",
  2587. mmc_hostname(mmc));
  2588. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2589. }
  2590. }
  2591. /* 32-bit mask as default & fallback */
  2592. if (ret) {
  2593. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  2594. if (ret)
  2595. pr_warn("%s: Failed to set 32-bit DMA mask.\n",
  2596. mmc_hostname(mmc));
  2597. }
  2598. return ret;
  2599. }
  2600. void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
  2601. {
  2602. u16 v;
  2603. u64 dt_caps_mask = 0;
  2604. u64 dt_caps = 0;
  2605. if (host->read_caps)
  2606. return;
  2607. host->read_caps = true;
  2608. if (debug_quirks)
  2609. host->quirks = debug_quirks;
  2610. if (debug_quirks2)
  2611. host->quirks2 = debug_quirks2;
  2612. sdhci_do_reset(host, SDHCI_RESET_ALL);
  2613. of_property_read_u64(mmc_dev(host->mmc)->of_node,
  2614. "sdhci-caps-mask", &dt_caps_mask);
  2615. of_property_read_u64(mmc_dev(host->mmc)->of_node,
  2616. "sdhci-caps", &dt_caps);
  2617. v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
  2618. host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  2619. if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
  2620. return;
  2621. if (caps) {
  2622. host->caps = *caps;
  2623. } else {
  2624. host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
  2625. host->caps &= ~lower_32_bits(dt_caps_mask);
  2626. host->caps |= lower_32_bits(dt_caps);
  2627. }
  2628. if (host->version < SDHCI_SPEC_300)
  2629. return;
  2630. if (caps1) {
  2631. host->caps1 = *caps1;
  2632. } else {
  2633. host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
  2634. host->caps1 &= ~upper_32_bits(dt_caps_mask);
  2635. host->caps1 |= upper_32_bits(dt_caps);
  2636. }
  2637. }
  2638. EXPORT_SYMBOL_GPL(__sdhci_read_caps);
  2639. int sdhci_setup_host(struct sdhci_host *host)
  2640. {
  2641. struct mmc_host *mmc;
  2642. u32 max_current_caps;
  2643. unsigned int ocr_avail;
  2644. unsigned int override_timeout_clk;
  2645. u32 max_clk;
  2646. int ret;
  2647. WARN_ON(host == NULL);
  2648. if (host == NULL)
  2649. return -EINVAL;
  2650. mmc = host->mmc;
  2651. /*
  2652. * If there are external regulators, get them. Note this must be done
  2653. * early before resetting the host and reading the capabilities so that
  2654. * the host can take the appropriate action if regulators are not
  2655. * available.
  2656. */
  2657. ret = mmc_regulator_get_supply(mmc);
  2658. if (ret)
  2659. return ret;
  2660. DBG("Version: 0x%08x | Present: 0x%08x\n",
  2661. sdhci_readw(host, SDHCI_HOST_VERSION),
  2662. sdhci_readl(host, SDHCI_PRESENT_STATE));
  2663. DBG("Caps: 0x%08x | Caps_1: 0x%08x\n",
  2664. sdhci_readl(host, SDHCI_CAPABILITIES),
  2665. sdhci_readl(host, SDHCI_CAPABILITIES_1));
  2666. sdhci_read_caps(host);
  2667. override_timeout_clk = host->timeout_clk;
  2668. if (host->version > SDHCI_SPEC_300) {
  2669. pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
  2670. mmc_hostname(mmc), host->version);
  2671. }
  2672. if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
  2673. host->flags |= SDHCI_USE_SDMA;
  2674. else if (!(host->caps & SDHCI_CAN_DO_SDMA))
  2675. DBG("Controller doesn't have SDMA capability\n");
  2676. else
  2677. host->flags |= SDHCI_USE_SDMA;
  2678. if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  2679. (host->flags & SDHCI_USE_SDMA)) {
  2680. DBG("Disabling DMA as it is marked broken\n");
  2681. host->flags &= ~SDHCI_USE_SDMA;
  2682. }
  2683. if ((host->version >= SDHCI_SPEC_200) &&
  2684. (host->caps & SDHCI_CAN_DO_ADMA2))
  2685. host->flags |= SDHCI_USE_ADMA;
  2686. if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
  2687. (host->flags & SDHCI_USE_ADMA)) {
  2688. DBG("Disabling ADMA as it is marked broken\n");
  2689. host->flags &= ~SDHCI_USE_ADMA;
  2690. }
  2691. /*
  2692. * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
  2693. * and *must* do 64-bit DMA. A driver has the opportunity to change
  2694. * that during the first call to ->enable_dma(). Similarly
  2695. * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
  2696. * implement.
  2697. */
  2698. if (host->caps & SDHCI_CAN_64BIT)
  2699. host->flags |= SDHCI_USE_64_BIT_DMA;
  2700. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2701. ret = sdhci_set_dma_mask(host);
  2702. if (!ret && host->ops->enable_dma)
  2703. ret = host->ops->enable_dma(host);
  2704. if (ret) {
  2705. pr_warn("%s: No suitable DMA available - falling back to PIO\n",
  2706. mmc_hostname(mmc));
  2707. host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
  2708. ret = 0;
  2709. }
  2710. }
  2711. /* SDMA does not support 64-bit DMA */
  2712. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2713. host->flags &= ~SDHCI_USE_SDMA;
  2714. if (host->flags & SDHCI_USE_ADMA) {
  2715. dma_addr_t dma;
  2716. void *buf;
  2717. /*
  2718. * The DMA descriptor table size is calculated as the maximum
  2719. * number of segments times 2, to allow for an alignment
  2720. * descriptor for each segment, plus 1 for a nop end descriptor,
  2721. * all multipled by the descriptor size.
  2722. */
  2723. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2724. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2725. SDHCI_ADMA2_64_DESC_SZ;
  2726. host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
  2727. } else {
  2728. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2729. SDHCI_ADMA2_32_DESC_SZ;
  2730. host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
  2731. }
  2732. host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
  2733. buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2734. host->adma_table_sz, &dma, GFP_KERNEL);
  2735. if (!buf) {
  2736. pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
  2737. mmc_hostname(mmc));
  2738. host->flags &= ~SDHCI_USE_ADMA;
  2739. } else if ((dma + host->align_buffer_sz) &
  2740. (SDHCI_ADMA2_DESC_ALIGN - 1)) {
  2741. pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
  2742. mmc_hostname(mmc));
  2743. host->flags &= ~SDHCI_USE_ADMA;
  2744. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2745. host->adma_table_sz, buf, dma);
  2746. } else {
  2747. host->align_buffer = buf;
  2748. host->align_addr = dma;
  2749. host->adma_table = buf + host->align_buffer_sz;
  2750. host->adma_addr = dma + host->align_buffer_sz;
  2751. }
  2752. }
  2753. /*
  2754. * If we use DMA, then it's up to the caller to set the DMA
  2755. * mask, but PIO does not need the hw shim so we set a new
  2756. * mask here in that case.
  2757. */
  2758. if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
  2759. host->dma_mask = DMA_BIT_MASK(64);
  2760. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  2761. }
  2762. if (host->version >= SDHCI_SPEC_300)
  2763. host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
  2764. >> SDHCI_CLOCK_BASE_SHIFT;
  2765. else
  2766. host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
  2767. >> SDHCI_CLOCK_BASE_SHIFT;
  2768. host->max_clk *= 1000000;
  2769. if (host->max_clk == 0 || host->quirks &
  2770. SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
  2771. if (!host->ops->get_max_clock) {
  2772. pr_err("%s: Hardware doesn't specify base clock frequency.\n",
  2773. mmc_hostname(mmc));
  2774. ret = -ENODEV;
  2775. goto undma;
  2776. }
  2777. host->max_clk = host->ops->get_max_clock(host);
  2778. }
  2779. /*
  2780. * In case of Host Controller v3.00, find out whether clock
  2781. * multiplier is supported.
  2782. */
  2783. host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
  2784. SDHCI_CLOCK_MUL_SHIFT;
  2785. /*
  2786. * In case the value in Clock Multiplier is 0, then programmable
  2787. * clock mode is not supported, otherwise the actual clock
  2788. * multiplier is one more than the value of Clock Multiplier
  2789. * in the Capabilities Register.
  2790. */
  2791. if (host->clk_mul)
  2792. host->clk_mul += 1;
  2793. /*
  2794. * Set host parameters.
  2795. */
  2796. max_clk = host->max_clk;
  2797. if (host->ops->get_min_clock)
  2798. mmc->f_min = host->ops->get_min_clock(host);
  2799. else if (host->version >= SDHCI_SPEC_300) {
  2800. if (host->clk_mul) {
  2801. mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
  2802. max_clk = host->max_clk * host->clk_mul;
  2803. } else
  2804. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
  2805. } else
  2806. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
  2807. if (!mmc->f_max || mmc->f_max > max_clk)
  2808. mmc->f_max = max_clk;
  2809. if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
  2810. host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
  2811. SDHCI_TIMEOUT_CLK_SHIFT;
  2812. if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
  2813. host->timeout_clk *= 1000;
  2814. if (host->timeout_clk == 0) {
  2815. if (!host->ops->get_timeout_clock) {
  2816. pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
  2817. mmc_hostname(mmc));
  2818. ret = -ENODEV;
  2819. goto undma;
  2820. }
  2821. host->timeout_clk =
  2822. DIV_ROUND_UP(host->ops->get_timeout_clock(host),
  2823. 1000);
  2824. }
  2825. if (override_timeout_clk)
  2826. host->timeout_clk = override_timeout_clk;
  2827. mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
  2828. host->ops->get_max_timeout_count(host) : 1 << 27;
  2829. mmc->max_busy_timeout /= host->timeout_clk;
  2830. }
  2831. mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
  2832. mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
  2833. if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
  2834. host->flags |= SDHCI_AUTO_CMD12;
  2835. /* Auto-CMD23 stuff only works in ADMA or PIO. */
  2836. if ((host->version >= SDHCI_SPEC_300) &&
  2837. ((host->flags & SDHCI_USE_ADMA) ||
  2838. !(host->flags & SDHCI_USE_SDMA)) &&
  2839. !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
  2840. host->flags |= SDHCI_AUTO_CMD23;
  2841. DBG("Auto-CMD23 available\n");
  2842. } else {
  2843. DBG("Auto-CMD23 unavailable\n");
  2844. }
  2845. /*
  2846. * A controller may support 8-bit width, but the board itself
  2847. * might not have the pins brought out. Boards that support
  2848. * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
  2849. * their platform code before calling sdhci_add_host(), and we
  2850. * won't assume 8-bit width for hosts without that CAP.
  2851. */
  2852. if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
  2853. mmc->caps |= MMC_CAP_4_BIT_DATA;
  2854. if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
  2855. mmc->caps &= ~MMC_CAP_CMD23;
  2856. if (host->caps & SDHCI_CAN_DO_HISPD)
  2857. mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
  2858. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
  2859. mmc_card_is_removable(mmc) &&
  2860. mmc_gpio_get_cd(host->mmc) < 0)
  2861. mmc->caps |= MMC_CAP_NEEDS_POLL;
  2862. /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
  2863. if (!IS_ERR(mmc->supply.vqmmc)) {
  2864. ret = regulator_enable(mmc->supply.vqmmc);
  2865. if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
  2866. 1950000))
  2867. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
  2868. SDHCI_SUPPORT_SDR50 |
  2869. SDHCI_SUPPORT_DDR50);
  2870. if (ret) {
  2871. pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
  2872. mmc_hostname(mmc), ret);
  2873. mmc->supply.vqmmc = ERR_PTR(-EINVAL);
  2874. }
  2875. }
  2876. if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
  2877. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2878. SDHCI_SUPPORT_DDR50);
  2879. }
  2880. /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
  2881. if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2882. SDHCI_SUPPORT_DDR50))
  2883. mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  2884. /* SDR104 supports also implies SDR50 support */
  2885. if (host->caps1 & SDHCI_SUPPORT_SDR104) {
  2886. mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
  2887. /* SD3.0: SDR104 is supported so (for eMMC) the caps2
  2888. * field can be promoted to support HS200.
  2889. */
  2890. if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
  2891. mmc->caps2 |= MMC_CAP2_HS200;
  2892. } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
  2893. mmc->caps |= MMC_CAP_UHS_SDR50;
  2894. }
  2895. if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
  2896. (host->caps1 & SDHCI_SUPPORT_HS400))
  2897. mmc->caps2 |= MMC_CAP2_HS400;
  2898. if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
  2899. (IS_ERR(mmc->supply.vqmmc) ||
  2900. !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
  2901. 1300000)))
  2902. mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
  2903. if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
  2904. !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
  2905. mmc->caps |= MMC_CAP_UHS_DDR50;
  2906. /* Does the host need tuning for SDR50? */
  2907. if (host->caps1 & SDHCI_USE_SDR50_TUNING)
  2908. host->flags |= SDHCI_SDR50_NEEDS_TUNING;
  2909. /* Driver Type(s) (A, C, D) supported by the host */
  2910. if (host->caps1 & SDHCI_DRIVER_TYPE_A)
  2911. mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
  2912. if (host->caps1 & SDHCI_DRIVER_TYPE_C)
  2913. mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
  2914. if (host->caps1 & SDHCI_DRIVER_TYPE_D)
  2915. mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
  2916. /* Initial value for re-tuning timer count */
  2917. host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
  2918. SDHCI_RETUNING_TIMER_COUNT_SHIFT;
  2919. /*
  2920. * In case Re-tuning Timer is not disabled, the actual value of
  2921. * re-tuning timer will be 2 ^ (n - 1).
  2922. */
  2923. if (host->tuning_count)
  2924. host->tuning_count = 1 << (host->tuning_count - 1);
  2925. /* Re-tuning mode supported by the Host Controller */
  2926. host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
  2927. SDHCI_RETUNING_MODE_SHIFT;
  2928. ocr_avail = 0;
  2929. /*
  2930. * According to SD Host Controller spec v3.00, if the Host System
  2931. * can afford more than 150mA, Host Driver should set XPC to 1. Also
  2932. * the value is meaningful only if Voltage Support in the Capabilities
  2933. * register is set. The actual current value is 4 times the register
  2934. * value.
  2935. */
  2936. max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
  2937. if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
  2938. int curr = regulator_get_current_limit(mmc->supply.vmmc);
  2939. if (curr > 0) {
  2940. /* convert to SDHCI_MAX_CURRENT format */
  2941. curr = curr/1000; /* convert to mA */
  2942. curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
  2943. curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
  2944. max_current_caps =
  2945. (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
  2946. (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
  2947. (curr << SDHCI_MAX_CURRENT_180_SHIFT);
  2948. }
  2949. }
  2950. if (host->caps & SDHCI_CAN_VDD_330) {
  2951. ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
  2952. mmc->max_current_330 = ((max_current_caps &
  2953. SDHCI_MAX_CURRENT_330_MASK) >>
  2954. SDHCI_MAX_CURRENT_330_SHIFT) *
  2955. SDHCI_MAX_CURRENT_MULTIPLIER;
  2956. }
  2957. if (host->caps & SDHCI_CAN_VDD_300) {
  2958. ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
  2959. mmc->max_current_300 = ((max_current_caps &
  2960. SDHCI_MAX_CURRENT_300_MASK) >>
  2961. SDHCI_MAX_CURRENT_300_SHIFT) *
  2962. SDHCI_MAX_CURRENT_MULTIPLIER;
  2963. }
  2964. if (host->caps & SDHCI_CAN_VDD_180) {
  2965. ocr_avail |= MMC_VDD_165_195;
  2966. mmc->max_current_180 = ((max_current_caps &
  2967. SDHCI_MAX_CURRENT_180_MASK) >>
  2968. SDHCI_MAX_CURRENT_180_SHIFT) *
  2969. SDHCI_MAX_CURRENT_MULTIPLIER;
  2970. }
  2971. /* If OCR set by host, use it instead. */
  2972. if (host->ocr_mask)
  2973. ocr_avail = host->ocr_mask;
  2974. /* If OCR set by external regulators, give it highest prio. */
  2975. if (mmc->ocr_avail)
  2976. ocr_avail = mmc->ocr_avail;
  2977. mmc->ocr_avail = ocr_avail;
  2978. mmc->ocr_avail_sdio = ocr_avail;
  2979. if (host->ocr_avail_sdio)
  2980. mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
  2981. mmc->ocr_avail_sd = ocr_avail;
  2982. if (host->ocr_avail_sd)
  2983. mmc->ocr_avail_sd &= host->ocr_avail_sd;
  2984. else /* normal SD controllers don't support 1.8V */
  2985. mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
  2986. mmc->ocr_avail_mmc = ocr_avail;
  2987. if (host->ocr_avail_mmc)
  2988. mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
  2989. if (mmc->ocr_avail == 0) {
  2990. pr_err("%s: Hardware doesn't report any support voltages.\n",
  2991. mmc_hostname(mmc));
  2992. ret = -ENODEV;
  2993. goto unreg;
  2994. }
  2995. if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
  2996. MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
  2997. MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
  2998. (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
  2999. host->flags |= SDHCI_SIGNALING_180;
  3000. if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
  3001. host->flags |= SDHCI_SIGNALING_120;
  3002. spin_lock_init(&host->lock);
  3003. /*
  3004. * Maximum number of sectors in one transfer. Limited by SDMA boundary
  3005. * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
  3006. * is less anyway.
  3007. */
  3008. mmc->max_req_size = 524288;
  3009. /*
  3010. * Maximum number of segments. Depends on if the hardware
  3011. * can do scatter/gather or not.
  3012. */
  3013. if (host->flags & SDHCI_USE_ADMA) {
  3014. mmc->max_segs = SDHCI_MAX_SEGS;
  3015. } else if (host->flags & SDHCI_USE_SDMA) {
  3016. mmc->max_segs = 1;
  3017. if (swiotlb_max_segment()) {
  3018. unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
  3019. IO_TLB_SEGSIZE;
  3020. mmc->max_req_size = min(mmc->max_req_size,
  3021. max_req_size);
  3022. }
  3023. } else { /* PIO */
  3024. mmc->max_segs = SDHCI_MAX_SEGS;
  3025. }
  3026. /*
  3027. * Maximum segment size. Could be one segment with the maximum number
  3028. * of bytes. When doing hardware scatter/gather, each entry cannot
  3029. * be larger than 64 KiB though.
  3030. */
  3031. if (host->flags & SDHCI_USE_ADMA) {
  3032. if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
  3033. mmc->max_seg_size = 65535;
  3034. else
  3035. mmc->max_seg_size = 65536;
  3036. } else {
  3037. mmc->max_seg_size = mmc->max_req_size;
  3038. }
  3039. /*
  3040. * Maximum block size. This varies from controller to controller and
  3041. * is specified in the capabilities register.
  3042. */
  3043. if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
  3044. mmc->max_blk_size = 2;
  3045. } else {
  3046. mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
  3047. SDHCI_MAX_BLOCK_SHIFT;
  3048. if (mmc->max_blk_size >= 3) {
  3049. pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
  3050. mmc_hostname(mmc));
  3051. mmc->max_blk_size = 0;
  3052. }
  3053. }
  3054. mmc->max_blk_size = 512 << mmc->max_blk_size;
  3055. /*
  3056. * Maximum block count.
  3057. */
  3058. mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
  3059. return 0;
  3060. unreg:
  3061. if (!IS_ERR(mmc->supply.vqmmc))
  3062. regulator_disable(mmc->supply.vqmmc);
  3063. undma:
  3064. if (host->align_buffer)
  3065. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3066. host->adma_table_sz, host->align_buffer,
  3067. host->align_addr);
  3068. host->adma_table = NULL;
  3069. host->align_buffer = NULL;
  3070. return ret;
  3071. }
  3072. EXPORT_SYMBOL_GPL(sdhci_setup_host);
  3073. void sdhci_cleanup_host(struct sdhci_host *host)
  3074. {
  3075. struct mmc_host *mmc = host->mmc;
  3076. if (!IS_ERR(mmc->supply.vqmmc))
  3077. regulator_disable(mmc->supply.vqmmc);
  3078. if (host->align_buffer)
  3079. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3080. host->adma_table_sz, host->align_buffer,
  3081. host->align_addr);
  3082. host->adma_table = NULL;
  3083. host->align_buffer = NULL;
  3084. }
  3085. EXPORT_SYMBOL_GPL(sdhci_cleanup_host);
  3086. int __sdhci_add_host(struct sdhci_host *host)
  3087. {
  3088. struct mmc_host *mmc = host->mmc;
  3089. int ret;
  3090. /*
  3091. * Init tasklets.
  3092. */
  3093. tasklet_init(&host->finish_tasklet,
  3094. sdhci_tasklet_finish, (unsigned long)host);
  3095. timer_setup(&host->timer, sdhci_timeout_timer, 0);
  3096. timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
  3097. init_waitqueue_head(&host->buf_ready_int);
  3098. sdhci_init(host, 0);
  3099. ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
  3100. IRQF_SHARED, mmc_hostname(mmc), host);
  3101. if (ret) {
  3102. pr_err("%s: Failed to request IRQ %d: %d\n",
  3103. mmc_hostname(mmc), host->irq, ret);
  3104. goto untasklet;
  3105. }
  3106. ret = sdhci_led_register(host);
  3107. if (ret) {
  3108. pr_err("%s: Failed to register LED device: %d\n",
  3109. mmc_hostname(mmc), ret);
  3110. goto unirq;
  3111. }
  3112. mmiowb();
  3113. ret = mmc_add_host(mmc);
  3114. if (ret)
  3115. goto unled;
  3116. pr_info("%s: SDHCI controller on %s [%s] using %s\n",
  3117. mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
  3118. (host->flags & SDHCI_USE_ADMA) ?
  3119. (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
  3120. (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
  3121. sdhci_enable_card_detection(host);
  3122. return 0;
  3123. unled:
  3124. sdhci_led_unregister(host);
  3125. unirq:
  3126. sdhci_do_reset(host, SDHCI_RESET_ALL);
  3127. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  3128. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  3129. free_irq(host->irq, host);
  3130. untasklet:
  3131. tasklet_kill(&host->finish_tasklet);
  3132. return ret;
  3133. }
  3134. EXPORT_SYMBOL_GPL(__sdhci_add_host);
  3135. int sdhci_add_host(struct sdhci_host *host)
  3136. {
  3137. int ret;
  3138. ret = sdhci_setup_host(host);
  3139. if (ret)
  3140. return ret;
  3141. ret = __sdhci_add_host(host);
  3142. if (ret)
  3143. goto cleanup;
  3144. return 0;
  3145. cleanup:
  3146. sdhci_cleanup_host(host);
  3147. return ret;
  3148. }
  3149. EXPORT_SYMBOL_GPL(sdhci_add_host);
  3150. void sdhci_remove_host(struct sdhci_host *host, int dead)
  3151. {
  3152. struct mmc_host *mmc = host->mmc;
  3153. unsigned long flags;
  3154. if (dead) {
  3155. spin_lock_irqsave(&host->lock, flags);
  3156. host->flags |= SDHCI_DEVICE_DEAD;
  3157. if (sdhci_has_requests(host)) {
  3158. pr_err("%s: Controller removed during "
  3159. " transfer!\n", mmc_hostname(mmc));
  3160. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  3161. }
  3162. spin_unlock_irqrestore(&host->lock, flags);
  3163. }
  3164. sdhci_disable_card_detection(host);
  3165. mmc_remove_host(mmc);
  3166. sdhci_led_unregister(host);
  3167. if (!dead)
  3168. sdhci_do_reset(host, SDHCI_RESET_ALL);
  3169. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  3170. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  3171. free_irq(host->irq, host);
  3172. del_timer_sync(&host->timer);
  3173. del_timer_sync(&host->data_timer);
  3174. tasklet_kill(&host->finish_tasklet);
  3175. if (!IS_ERR(mmc->supply.vqmmc))
  3176. regulator_disable(mmc->supply.vqmmc);
  3177. if (host->align_buffer)
  3178. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3179. host->adma_table_sz, host->align_buffer,
  3180. host->align_addr);
  3181. host->adma_table = NULL;
  3182. host->align_buffer = NULL;
  3183. }
  3184. EXPORT_SYMBOL_GPL(sdhci_remove_host);
  3185. void sdhci_free_host(struct sdhci_host *host)
  3186. {
  3187. mmc_free_host(host->mmc);
  3188. }
  3189. EXPORT_SYMBOL_GPL(sdhci_free_host);
  3190. /*****************************************************************************\
  3191. * *
  3192. * Driver init/exit *
  3193. * *
  3194. \*****************************************************************************/
  3195. static int __init sdhci_drv_init(void)
  3196. {
  3197. pr_info(DRIVER_NAME
  3198. ": Secure Digital Host Controller Interface driver\n");
  3199. pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  3200. return 0;
  3201. }
  3202. static void __exit sdhci_drv_exit(void)
  3203. {
  3204. }
  3205. module_init(sdhci_drv_init);
  3206. module_exit(sdhci_drv_exit);
  3207. module_param(debug_quirks, uint, 0444);
  3208. module_param(debug_quirks2, uint, 0444);
  3209. MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
  3210. MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
  3211. MODULE_LICENSE("GPL");
  3212. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
  3213. MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");