intel_ringbuffer.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. #include <linux/hashtable.h>
  4. #include "i915_gem_batch_pool.h"
  5. #define I915_CMD_HASH_ORDER 9
  6. /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
  7. * but keeps the logic simple. Indeed, the whole purpose of this macro is just
  8. * to give some inclination as to some of the magic values used in the various
  9. * workarounds!
  10. */
  11. #define CACHELINE_BYTES 64
  12. #define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
  13. /*
  14. * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
  15. * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
  16. * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
  17. *
  18. * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
  19. * cacheline, the Head Pointer must not be greater than the Tail
  20. * Pointer."
  21. */
  22. #define I915_RING_FREE_SPACE 64
  23. struct intel_hw_status_page {
  24. u32 *page_addr;
  25. unsigned int gfx_addr;
  26. struct drm_i915_gem_object *obj;
  27. };
  28. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  29. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  30. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  31. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  32. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  33. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  34. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  35. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  36. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  37. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  38. #define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
  39. #define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
  40. /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
  41. * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
  42. */
  43. #define gen8_semaphore_seqno_size sizeof(uint64_t)
  44. #define GEN8_SEMAPHORE_OFFSET(__from, __to) \
  45. (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
  46. #define GEN8_SIGNAL_OFFSET(__ring, to) \
  47. (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
  48. GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
  49. #define GEN8_WAIT_OFFSET(__ring, from) \
  50. (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
  51. GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
  52. #define GEN8_RING_SEMAPHORE_INIT(e) do { \
  53. if (!dev_priv->semaphore_obj) { \
  54. break; \
  55. } \
  56. (e)->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET((e), RCS); \
  57. (e)->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET((e), VCS); \
  58. (e)->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET((e), BCS); \
  59. (e)->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET((e), VECS); \
  60. (e)->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET((e), VCS2); \
  61. (e)->semaphore.signal_ggtt[(e)->id] = MI_SEMAPHORE_SYNC_INVALID; \
  62. } while(0)
  63. enum intel_ring_hangcheck_action {
  64. HANGCHECK_IDLE = 0,
  65. HANGCHECK_WAIT,
  66. HANGCHECK_ACTIVE,
  67. HANGCHECK_KICK,
  68. HANGCHECK_HUNG,
  69. };
  70. #define HANGCHECK_SCORE_RING_HUNG 31
  71. struct intel_ring_hangcheck {
  72. u64 acthd;
  73. u32 seqno;
  74. unsigned user_interrupts;
  75. int score;
  76. enum intel_ring_hangcheck_action action;
  77. int deadlock;
  78. u32 instdone[I915_NUM_INSTDONE_REG];
  79. };
  80. struct intel_ringbuffer {
  81. struct drm_i915_gem_object *obj;
  82. void __iomem *virtual_start;
  83. struct i915_vma *vma;
  84. struct intel_engine_cs *engine;
  85. struct list_head link;
  86. u32 head;
  87. u32 tail;
  88. int space;
  89. int size;
  90. int effective_size;
  91. /** We track the position of the requests in the ring buffer, and
  92. * when each is retired we increment last_retired_head as the GPU
  93. * must have finished processing the request and so we know we
  94. * can advance the ringbuffer up to that position.
  95. *
  96. * last_retired_head is set to -1 after the value is consumed so
  97. * we can detect new retirements.
  98. */
  99. u32 last_retired_head;
  100. };
  101. struct intel_context;
  102. struct drm_i915_reg_table;
  103. /*
  104. * we use a single page to load ctx workarounds so all of these
  105. * values are referred in terms of dwords
  106. *
  107. * struct i915_wa_ctx_bb:
  108. * offset: specifies batch starting position, also helpful in case
  109. * if we want to have multiple batches at different offsets based on
  110. * some criteria. It is not a requirement at the moment but provides
  111. * an option for future use.
  112. * size: size of the batch in DWORDS
  113. */
  114. struct i915_ctx_workarounds {
  115. struct i915_wa_ctx_bb {
  116. u32 offset;
  117. u32 size;
  118. } indirect_ctx, per_ctx;
  119. struct drm_i915_gem_object *obj;
  120. };
  121. struct intel_engine_cs {
  122. const char *name;
  123. enum intel_engine_id {
  124. RCS = 0,
  125. BCS,
  126. VCS,
  127. VCS2, /* Keep instances of the same type engine together. */
  128. VECS
  129. } id;
  130. #define I915_NUM_ENGINES 5
  131. #define _VCS(n) (VCS + (n))
  132. unsigned int exec_id;
  133. unsigned int guc_id;
  134. u32 mmio_base;
  135. struct drm_device *dev;
  136. struct intel_ringbuffer *buffer;
  137. struct list_head buffers;
  138. /*
  139. * A pool of objects to use as shadow copies of client batch buffers
  140. * when the command parser is enabled. Prevents the client from
  141. * modifying the batch contents after software parsing.
  142. */
  143. struct i915_gem_batch_pool batch_pool;
  144. struct intel_hw_status_page status_page;
  145. struct i915_ctx_workarounds wa_ctx;
  146. unsigned irq_refcount; /* protected by dev_priv->irq_lock */
  147. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  148. struct drm_i915_gem_request *trace_irq_req;
  149. bool __must_check (*irq_get)(struct intel_engine_cs *ring);
  150. void (*irq_put)(struct intel_engine_cs *ring);
  151. int (*init_hw)(struct intel_engine_cs *ring);
  152. int (*init_context)(struct drm_i915_gem_request *req);
  153. void (*write_tail)(struct intel_engine_cs *ring,
  154. u32 value);
  155. int __must_check (*flush)(struct drm_i915_gem_request *req,
  156. u32 invalidate_domains,
  157. u32 flush_domains);
  158. int (*add_request)(struct drm_i915_gem_request *req);
  159. /* Some chipsets are not quite as coherent as advertised and need
  160. * an expensive kick to force a true read of the up-to-date seqno.
  161. * However, the up-to-date seqno is not always required and the last
  162. * seen value is good enough. Note that the seqno will always be
  163. * monotonic, even if not coherent.
  164. */
  165. void (*irq_seqno_barrier)(struct intel_engine_cs *ring);
  166. u32 (*get_seqno)(struct intel_engine_cs *ring);
  167. void (*set_seqno)(struct intel_engine_cs *ring,
  168. u32 seqno);
  169. int (*dispatch_execbuffer)(struct drm_i915_gem_request *req,
  170. u64 offset, u32 length,
  171. unsigned dispatch_flags);
  172. #define I915_DISPATCH_SECURE 0x1
  173. #define I915_DISPATCH_PINNED 0x2
  174. #define I915_DISPATCH_RS 0x4
  175. void (*cleanup)(struct intel_engine_cs *ring);
  176. /* GEN8 signal/wait table - never trust comments!
  177. * signal to signal to signal to signal to signal to
  178. * RCS VCS BCS VECS VCS2
  179. * --------------------------------------------------------------------
  180. * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
  181. * |-------------------------------------------------------------------
  182. * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
  183. * |-------------------------------------------------------------------
  184. * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
  185. * |-------------------------------------------------------------------
  186. * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
  187. * |-------------------------------------------------------------------
  188. * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
  189. * |-------------------------------------------------------------------
  190. *
  191. * Generalization:
  192. * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
  193. * ie. transpose of g(x, y)
  194. *
  195. * sync from sync from sync from sync from sync from
  196. * RCS VCS BCS VECS VCS2
  197. * --------------------------------------------------------------------
  198. * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
  199. * |-------------------------------------------------------------------
  200. * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
  201. * |-------------------------------------------------------------------
  202. * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
  203. * |-------------------------------------------------------------------
  204. * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
  205. * |-------------------------------------------------------------------
  206. * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
  207. * |-------------------------------------------------------------------
  208. *
  209. * Generalization:
  210. * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
  211. * ie. transpose of f(x, y)
  212. */
  213. struct {
  214. u32 sync_seqno[I915_NUM_ENGINES-1];
  215. union {
  216. struct {
  217. /* our mbox written by others */
  218. u32 wait[I915_NUM_ENGINES];
  219. /* mboxes this ring signals to */
  220. i915_reg_t signal[I915_NUM_ENGINES];
  221. } mbox;
  222. u64 signal_ggtt[I915_NUM_ENGINES];
  223. };
  224. /* AKA wait() */
  225. int (*sync_to)(struct drm_i915_gem_request *to_req,
  226. struct intel_engine_cs *from,
  227. u32 seqno);
  228. int (*signal)(struct drm_i915_gem_request *signaller_req,
  229. /* num_dwords needed by caller */
  230. unsigned int num_dwords);
  231. } semaphore;
  232. /* Execlists */
  233. struct tasklet_struct irq_tasklet;
  234. spinlock_t execlist_lock; /* used inside tasklet, use spin_lock_bh */
  235. struct list_head execlist_queue;
  236. unsigned int fw_domains;
  237. unsigned int next_context_status_buffer;
  238. unsigned int idle_lite_restore_wa;
  239. bool disable_lite_restore_wa;
  240. u32 ctx_desc_template;
  241. u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
  242. int (*emit_request)(struct drm_i915_gem_request *request);
  243. int (*emit_flush)(struct drm_i915_gem_request *request,
  244. u32 invalidate_domains,
  245. u32 flush_domains);
  246. int (*emit_bb_start)(struct drm_i915_gem_request *req,
  247. u64 offset, unsigned dispatch_flags);
  248. /**
  249. * List of objects currently involved in rendering from the
  250. * ringbuffer.
  251. *
  252. * Includes buffers having the contents of their GPU caches
  253. * flushed, not necessarily primitives. last_read_req
  254. * represents when the rendering involved will be completed.
  255. *
  256. * A reference is held on the buffer while on this list.
  257. */
  258. struct list_head active_list;
  259. /**
  260. * List of breadcrumbs associated with GPU requests currently
  261. * outstanding.
  262. */
  263. struct list_head request_list;
  264. /**
  265. * Seqno of request most recently submitted to request_list.
  266. * Used exclusively by hang checker to avoid grabbing lock while
  267. * inspecting request list.
  268. */
  269. u32 last_submitted_seqno;
  270. unsigned user_interrupts;
  271. bool gpu_caches_dirty;
  272. wait_queue_head_t irq_queue;
  273. struct intel_context *last_context;
  274. struct intel_ring_hangcheck hangcheck;
  275. struct {
  276. struct drm_i915_gem_object *obj;
  277. u32 gtt_offset;
  278. volatile u32 *cpu_page;
  279. } scratch;
  280. bool needs_cmd_parser;
  281. /*
  282. * Table of commands the command parser needs to know about
  283. * for this ring.
  284. */
  285. DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
  286. /*
  287. * Table of registers allowed in commands that read/write registers.
  288. */
  289. const struct drm_i915_reg_table *reg_tables;
  290. int reg_table_count;
  291. /*
  292. * Returns the bitmask for the length field of the specified command.
  293. * Return 0 for an unrecognized/invalid command.
  294. *
  295. * If the command parser finds an entry for a command in the ring's
  296. * cmd_tables, it gets the command's length based on the table entry.
  297. * If not, it calls this function to determine the per-ring length field
  298. * encoding for the command (i.e. certain opcode ranges use certain bits
  299. * to encode the command length in the header).
  300. */
  301. u32 (*get_cmd_length_mask)(u32 cmd_header);
  302. };
  303. static inline bool
  304. intel_engine_initialized(struct intel_engine_cs *engine)
  305. {
  306. return engine->dev != NULL;
  307. }
  308. static inline unsigned
  309. intel_engine_flag(struct intel_engine_cs *engine)
  310. {
  311. return 1 << engine->id;
  312. }
  313. static inline u32
  314. intel_ring_sync_index(struct intel_engine_cs *engine,
  315. struct intel_engine_cs *other)
  316. {
  317. int idx;
  318. /*
  319. * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
  320. * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
  321. * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
  322. * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
  323. * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
  324. */
  325. idx = (other - engine) - 1;
  326. if (idx < 0)
  327. idx += I915_NUM_ENGINES;
  328. return idx;
  329. }
  330. static inline void
  331. intel_flush_status_page(struct intel_engine_cs *engine, int reg)
  332. {
  333. mb();
  334. clflush(&engine->status_page.page_addr[reg]);
  335. mb();
  336. }
  337. static inline u32
  338. intel_read_status_page(struct intel_engine_cs *engine, int reg)
  339. {
  340. /* Ensure that the compiler doesn't optimize away the load. */
  341. return READ_ONCE(engine->status_page.page_addr[reg]);
  342. }
  343. static inline void
  344. intel_write_status_page(struct intel_engine_cs *engine,
  345. int reg, u32 value)
  346. {
  347. engine->status_page.page_addr[reg] = value;
  348. }
  349. /*
  350. * Reads a dword out of the status page, which is written to from the command
  351. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  352. * MI_STORE_DATA_IMM.
  353. *
  354. * The following dwords have a reserved meaning:
  355. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  356. * 0x04: ring 0 head pointer
  357. * 0x05: ring 1 head pointer (915-class)
  358. * 0x06: ring 2 head pointer (915-class)
  359. * 0x10-0x1b: Context status DWords (GM45)
  360. * 0x1f: Last written status offset. (GM45)
  361. * 0x20-0x2f: Reserved (Gen6+)
  362. *
  363. * The area from dword 0x30 to 0x3ff is available for driver usage.
  364. */
  365. #define I915_GEM_HWS_INDEX 0x30
  366. #define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  367. #define I915_GEM_HWS_SCRATCH_INDEX 0x40
  368. #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  369. struct intel_ringbuffer *
  370. intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size);
  371. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  372. struct intel_ringbuffer *ringbuf);
  373. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
  374. void intel_ringbuffer_free(struct intel_ringbuffer *ring);
  375. void intel_stop_engine(struct intel_engine_cs *engine);
  376. void intel_cleanup_engine(struct intel_engine_cs *engine);
  377. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
  378. int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n);
  379. int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
  380. static inline void intel_ring_emit(struct intel_engine_cs *engine,
  381. u32 data)
  382. {
  383. struct intel_ringbuffer *ringbuf = engine->buffer;
  384. iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
  385. ringbuf->tail += 4;
  386. }
  387. static inline void intel_ring_emit_reg(struct intel_engine_cs *engine,
  388. i915_reg_t reg)
  389. {
  390. intel_ring_emit(engine, i915_mmio_reg_offset(reg));
  391. }
  392. static inline void intel_ring_advance(struct intel_engine_cs *engine)
  393. {
  394. struct intel_ringbuffer *ringbuf = engine->buffer;
  395. ringbuf->tail &= ringbuf->size - 1;
  396. }
  397. int __intel_ring_space(int head, int tail, int size);
  398. void intel_ring_update_space(struct intel_ringbuffer *ringbuf);
  399. bool intel_engine_stopped(struct intel_engine_cs *engine);
  400. int __must_check intel_engine_idle(struct intel_engine_cs *engine);
  401. void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno);
  402. int intel_ring_flush_all_caches(struct drm_i915_gem_request *req);
  403. int intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req);
  404. void intel_fini_pipe_control(struct intel_engine_cs *engine);
  405. int intel_init_pipe_control(struct intel_engine_cs *engine);
  406. int intel_init_render_ring_buffer(struct drm_device *dev);
  407. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  408. int intel_init_bsd2_ring_buffer(struct drm_device *dev);
  409. int intel_init_blt_ring_buffer(struct drm_device *dev);
  410. int intel_init_vebox_ring_buffer(struct drm_device *dev);
  411. u64 intel_ring_get_active_head(struct intel_engine_cs *engine);
  412. int init_workarounds_ring(struct intel_engine_cs *engine);
  413. static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
  414. {
  415. return ringbuf->tail;
  416. }
  417. /*
  418. * Arbitrary size for largest possible 'add request' sequence. The code paths
  419. * are complex and variable. Empirical measurement shows that the worst case
  420. * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
  421. * we need to allocate double the largest single packet within that emission
  422. * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
  423. */
  424. #define MIN_SPACE_FOR_ADD_REQUEST 336
  425. static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
  426. {
  427. return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
  428. }
  429. #endif /* _INTEL_RINGBUFFER_H_ */