intel_ringbuffer.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /* Rough estimate of the typical request size, performing a flush,
  36. * set-context and then emitting the batch.
  37. */
  38. #define LEGACY_REQUEST_SIZE 200
  39. int __intel_ring_space(int head, int tail, int size)
  40. {
  41. int space = head - tail;
  42. if (space <= 0)
  43. space += size;
  44. return space - I915_RING_FREE_SPACE;
  45. }
  46. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  47. {
  48. if (ringbuf->last_retired_head != -1) {
  49. ringbuf->head = ringbuf->last_retired_head;
  50. ringbuf->last_retired_head = -1;
  51. }
  52. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  53. ringbuf->tail, ringbuf->size);
  54. }
  55. bool intel_engine_stopped(struct intel_engine_cs *engine)
  56. {
  57. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  58. return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
  59. }
  60. static void __intel_ring_advance(struct intel_engine_cs *engine)
  61. {
  62. struct intel_ringbuffer *ringbuf = engine->buffer;
  63. ringbuf->tail &= ringbuf->size - 1;
  64. if (intel_engine_stopped(engine))
  65. return;
  66. engine->write_tail(engine, ringbuf->tail);
  67. }
  68. static int
  69. gen2_render_ring_flush(struct drm_i915_gem_request *req,
  70. u32 invalidate_domains,
  71. u32 flush_domains)
  72. {
  73. struct intel_engine_cs *engine = req->engine;
  74. u32 cmd;
  75. int ret;
  76. cmd = MI_FLUSH;
  77. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  78. cmd |= MI_NO_WRITE_FLUSH;
  79. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  80. cmd |= MI_READ_FLUSH;
  81. ret = intel_ring_begin(req, 2);
  82. if (ret)
  83. return ret;
  84. intel_ring_emit(engine, cmd);
  85. intel_ring_emit(engine, MI_NOOP);
  86. intel_ring_advance(engine);
  87. return 0;
  88. }
  89. static int
  90. gen4_render_ring_flush(struct drm_i915_gem_request *req,
  91. u32 invalidate_domains,
  92. u32 flush_domains)
  93. {
  94. struct intel_engine_cs *engine = req->engine;
  95. struct drm_device *dev = engine->dev;
  96. u32 cmd;
  97. int ret;
  98. /*
  99. * read/write caches:
  100. *
  101. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  102. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  103. * also flushed at 2d versus 3d pipeline switches.
  104. *
  105. * read-only caches:
  106. *
  107. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  108. * MI_READ_FLUSH is set, and is always flushed on 965.
  109. *
  110. * I915_GEM_DOMAIN_COMMAND may not exist?
  111. *
  112. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  113. * invalidated when MI_EXE_FLUSH is set.
  114. *
  115. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  116. * invalidated with every MI_FLUSH.
  117. *
  118. * TLBs:
  119. *
  120. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  121. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  122. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  123. * are flushed at any MI_FLUSH.
  124. */
  125. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  126. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  127. cmd &= ~MI_NO_WRITE_FLUSH;
  128. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  129. cmd |= MI_EXE_FLUSH;
  130. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  131. (IS_G4X(dev) || IS_GEN5(dev)))
  132. cmd |= MI_INVALIDATE_ISP;
  133. ret = intel_ring_begin(req, 2);
  134. if (ret)
  135. return ret;
  136. intel_ring_emit(engine, cmd);
  137. intel_ring_emit(engine, MI_NOOP);
  138. intel_ring_advance(engine);
  139. return 0;
  140. }
  141. /**
  142. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  143. * implementing two workarounds on gen6. From section 1.4.7.1
  144. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  145. *
  146. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  147. * produced by non-pipelined state commands), software needs to first
  148. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  149. * 0.
  150. *
  151. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  152. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  153. *
  154. * And the workaround for these two requires this workaround first:
  155. *
  156. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  157. * BEFORE the pipe-control with a post-sync op and no write-cache
  158. * flushes.
  159. *
  160. * And this last workaround is tricky because of the requirements on
  161. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  162. * volume 2 part 1:
  163. *
  164. * "1 of the following must also be set:
  165. * - Render Target Cache Flush Enable ([12] of DW1)
  166. * - Depth Cache Flush Enable ([0] of DW1)
  167. * - Stall at Pixel Scoreboard ([1] of DW1)
  168. * - Depth Stall ([13] of DW1)
  169. * - Post-Sync Operation ([13] of DW1)
  170. * - Notify Enable ([8] of DW1)"
  171. *
  172. * The cache flushes require the workaround flush that triggered this
  173. * one, so we can't use it. Depth stall would trigger the same.
  174. * Post-sync nonzero is what triggered this second workaround, so we
  175. * can't use that one either. Notify enable is IRQs, which aren't
  176. * really our business. That leaves only stall at scoreboard.
  177. */
  178. static int
  179. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  180. {
  181. struct intel_engine_cs *engine = req->engine;
  182. u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  183. int ret;
  184. ret = intel_ring_begin(req, 6);
  185. if (ret)
  186. return ret;
  187. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
  188. intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
  189. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  190. intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  191. intel_ring_emit(engine, 0); /* low dword */
  192. intel_ring_emit(engine, 0); /* high dword */
  193. intel_ring_emit(engine, MI_NOOP);
  194. intel_ring_advance(engine);
  195. ret = intel_ring_begin(req, 6);
  196. if (ret)
  197. return ret;
  198. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
  199. intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
  200. intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  201. intel_ring_emit(engine, 0);
  202. intel_ring_emit(engine, 0);
  203. intel_ring_emit(engine, MI_NOOP);
  204. intel_ring_advance(engine);
  205. return 0;
  206. }
  207. static int
  208. gen6_render_ring_flush(struct drm_i915_gem_request *req,
  209. u32 invalidate_domains, u32 flush_domains)
  210. {
  211. struct intel_engine_cs *engine = req->engine;
  212. u32 flags = 0;
  213. u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  214. int ret;
  215. /* Force SNB workarounds for PIPE_CONTROL flushes */
  216. ret = intel_emit_post_sync_nonzero_flush(req);
  217. if (ret)
  218. return ret;
  219. /* Just flush everything. Experiments have shown that reducing the
  220. * number of bits based on the write domains has little performance
  221. * impact.
  222. */
  223. if (flush_domains) {
  224. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  225. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  226. /*
  227. * Ensure that any following seqno writes only happen
  228. * when the render cache is indeed flushed.
  229. */
  230. flags |= PIPE_CONTROL_CS_STALL;
  231. }
  232. if (invalidate_domains) {
  233. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  234. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  235. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  236. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  237. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  238. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  239. /*
  240. * TLB invalidate requires a post-sync write.
  241. */
  242. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  243. }
  244. ret = intel_ring_begin(req, 4);
  245. if (ret)
  246. return ret;
  247. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
  248. intel_ring_emit(engine, flags);
  249. intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  250. intel_ring_emit(engine, 0);
  251. intel_ring_advance(engine);
  252. return 0;
  253. }
  254. static int
  255. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  256. {
  257. struct intel_engine_cs *engine = req->engine;
  258. int ret;
  259. ret = intel_ring_begin(req, 4);
  260. if (ret)
  261. return ret;
  262. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
  263. intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
  264. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  265. intel_ring_emit(engine, 0);
  266. intel_ring_emit(engine, 0);
  267. intel_ring_advance(engine);
  268. return 0;
  269. }
  270. static int
  271. gen7_render_ring_flush(struct drm_i915_gem_request *req,
  272. u32 invalidate_domains, u32 flush_domains)
  273. {
  274. struct intel_engine_cs *engine = req->engine;
  275. u32 flags = 0;
  276. u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  277. int ret;
  278. /*
  279. * Ensure that any following seqno writes only happen when the render
  280. * cache is indeed flushed.
  281. *
  282. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  283. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  284. * don't try to be clever and just set it unconditionally.
  285. */
  286. flags |= PIPE_CONTROL_CS_STALL;
  287. /* Just flush everything. Experiments have shown that reducing the
  288. * number of bits based on the write domains has little performance
  289. * impact.
  290. */
  291. if (flush_domains) {
  292. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  293. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  294. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  295. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  296. }
  297. if (invalidate_domains) {
  298. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  299. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  300. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  301. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  302. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  303. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  304. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  305. /*
  306. * TLB invalidate requires a post-sync write.
  307. */
  308. flags |= PIPE_CONTROL_QW_WRITE;
  309. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  310. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  311. /* Workaround: we must issue a pipe_control with CS-stall bit
  312. * set before a pipe_control command that has the state cache
  313. * invalidate bit set. */
  314. gen7_render_ring_cs_stall_wa(req);
  315. }
  316. ret = intel_ring_begin(req, 4);
  317. if (ret)
  318. return ret;
  319. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
  320. intel_ring_emit(engine, flags);
  321. intel_ring_emit(engine, scratch_addr);
  322. intel_ring_emit(engine, 0);
  323. intel_ring_advance(engine);
  324. return 0;
  325. }
  326. static int
  327. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  328. u32 flags, u32 scratch_addr)
  329. {
  330. struct intel_engine_cs *engine = req->engine;
  331. int ret;
  332. ret = intel_ring_begin(req, 6);
  333. if (ret)
  334. return ret;
  335. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
  336. intel_ring_emit(engine, flags);
  337. intel_ring_emit(engine, scratch_addr);
  338. intel_ring_emit(engine, 0);
  339. intel_ring_emit(engine, 0);
  340. intel_ring_emit(engine, 0);
  341. intel_ring_advance(engine);
  342. return 0;
  343. }
  344. static int
  345. gen8_render_ring_flush(struct drm_i915_gem_request *req,
  346. u32 invalidate_domains, u32 flush_domains)
  347. {
  348. u32 flags = 0;
  349. u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  350. int ret;
  351. flags |= PIPE_CONTROL_CS_STALL;
  352. if (flush_domains) {
  353. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  354. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  355. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  356. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  357. }
  358. if (invalidate_domains) {
  359. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  360. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  361. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  362. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  363. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  364. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  365. flags |= PIPE_CONTROL_QW_WRITE;
  366. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  367. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  368. ret = gen8_emit_pipe_control(req,
  369. PIPE_CONTROL_CS_STALL |
  370. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  371. 0);
  372. if (ret)
  373. return ret;
  374. }
  375. return gen8_emit_pipe_control(req, flags, scratch_addr);
  376. }
  377. static void ring_write_tail(struct intel_engine_cs *engine,
  378. u32 value)
  379. {
  380. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  381. I915_WRITE_TAIL(engine, value);
  382. }
  383. u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
  384. {
  385. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  386. u64 acthd;
  387. if (INTEL_INFO(engine->dev)->gen >= 8)
  388. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  389. RING_ACTHD_UDW(engine->mmio_base));
  390. else if (INTEL_INFO(engine->dev)->gen >= 4)
  391. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  392. else
  393. acthd = I915_READ(ACTHD);
  394. return acthd;
  395. }
  396. static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
  397. {
  398. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  399. u32 addr;
  400. addr = dev_priv->status_page_dmah->busaddr;
  401. if (INTEL_INFO(engine->dev)->gen >= 4)
  402. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  403. I915_WRITE(HWS_PGA, addr);
  404. }
  405. static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
  406. {
  407. struct drm_device *dev = engine->dev;
  408. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  409. i915_reg_t mmio;
  410. /* The ring status page addresses are no longer next to the rest of
  411. * the ring registers as of gen7.
  412. */
  413. if (IS_GEN7(dev)) {
  414. switch (engine->id) {
  415. case RCS:
  416. mmio = RENDER_HWS_PGA_GEN7;
  417. break;
  418. case BCS:
  419. mmio = BLT_HWS_PGA_GEN7;
  420. break;
  421. /*
  422. * VCS2 actually doesn't exist on Gen7. Only shut up
  423. * gcc switch check warning
  424. */
  425. case VCS2:
  426. case VCS:
  427. mmio = BSD_HWS_PGA_GEN7;
  428. break;
  429. case VECS:
  430. mmio = VEBOX_HWS_PGA_GEN7;
  431. break;
  432. }
  433. } else if (IS_GEN6(engine->dev)) {
  434. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  435. } else {
  436. /* XXX: gen8 returns to sanity */
  437. mmio = RING_HWS_PGA(engine->mmio_base);
  438. }
  439. I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
  440. POSTING_READ(mmio);
  441. /*
  442. * Flush the TLB for this page
  443. *
  444. * FIXME: These two bits have disappeared on gen8, so a question
  445. * arises: do we still need this and if so how should we go about
  446. * invalidating the TLB?
  447. */
  448. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  449. i915_reg_t reg = RING_INSTPM(engine->mmio_base);
  450. /* ring should be idle before issuing a sync flush*/
  451. WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
  452. I915_WRITE(reg,
  453. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  454. INSTPM_SYNC_FLUSH));
  455. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  456. 1000))
  457. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  458. engine->name);
  459. }
  460. }
  461. static bool stop_ring(struct intel_engine_cs *engine)
  462. {
  463. struct drm_i915_private *dev_priv = to_i915(engine->dev);
  464. if (!IS_GEN2(engine->dev)) {
  465. I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
  466. if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
  467. DRM_ERROR("%s : timed out trying to stop ring\n",
  468. engine->name);
  469. /* Sometimes we observe that the idle flag is not
  470. * set even though the ring is empty. So double
  471. * check before giving up.
  472. */
  473. if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
  474. return false;
  475. }
  476. }
  477. I915_WRITE_CTL(engine, 0);
  478. I915_WRITE_HEAD(engine, 0);
  479. engine->write_tail(engine, 0);
  480. if (!IS_GEN2(engine->dev)) {
  481. (void)I915_READ_CTL(engine);
  482. I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
  483. }
  484. return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
  485. }
  486. void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
  487. {
  488. memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
  489. }
  490. static int init_ring_common(struct intel_engine_cs *engine)
  491. {
  492. struct drm_device *dev = engine->dev;
  493. struct drm_i915_private *dev_priv = dev->dev_private;
  494. struct intel_ringbuffer *ringbuf = engine->buffer;
  495. struct drm_i915_gem_object *obj = ringbuf->obj;
  496. int ret = 0;
  497. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  498. if (!stop_ring(engine)) {
  499. /* G45 ring initialization often fails to reset head to zero */
  500. DRM_DEBUG_KMS("%s head not reset to zero "
  501. "ctl %08x head %08x tail %08x start %08x\n",
  502. engine->name,
  503. I915_READ_CTL(engine),
  504. I915_READ_HEAD(engine),
  505. I915_READ_TAIL(engine),
  506. I915_READ_START(engine));
  507. if (!stop_ring(engine)) {
  508. DRM_ERROR("failed to set %s head to zero "
  509. "ctl %08x head %08x tail %08x start %08x\n",
  510. engine->name,
  511. I915_READ_CTL(engine),
  512. I915_READ_HEAD(engine),
  513. I915_READ_TAIL(engine),
  514. I915_READ_START(engine));
  515. ret = -EIO;
  516. goto out;
  517. }
  518. }
  519. if (I915_NEED_GFX_HWS(dev))
  520. intel_ring_setup_status_page(engine);
  521. else
  522. ring_setup_phys_status_page(engine);
  523. /* Enforce ordering by reading HEAD register back */
  524. I915_READ_HEAD(engine);
  525. /* Initialize the ring. This must happen _after_ we've cleared the ring
  526. * registers with the above sequence (the readback of the HEAD registers
  527. * also enforces ordering), otherwise the hw might lose the new ring
  528. * register values. */
  529. I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
  530. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  531. if (I915_READ_HEAD(engine))
  532. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  533. engine->name, I915_READ_HEAD(engine));
  534. I915_WRITE_HEAD(engine, 0);
  535. (void)I915_READ_HEAD(engine);
  536. I915_WRITE_CTL(engine,
  537. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  538. | RING_VALID);
  539. /* If the head is still not zero, the ring is dead */
  540. if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
  541. I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
  542. (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
  543. DRM_ERROR("%s initialization failed "
  544. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  545. engine->name,
  546. I915_READ_CTL(engine),
  547. I915_READ_CTL(engine) & RING_VALID,
  548. I915_READ_HEAD(engine), I915_READ_TAIL(engine),
  549. I915_READ_START(engine),
  550. (unsigned long)i915_gem_obj_ggtt_offset(obj));
  551. ret = -EIO;
  552. goto out;
  553. }
  554. ringbuf->last_retired_head = -1;
  555. ringbuf->head = I915_READ_HEAD(engine);
  556. ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
  557. intel_ring_update_space(ringbuf);
  558. intel_engine_init_hangcheck(engine);
  559. out:
  560. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  561. return ret;
  562. }
  563. void
  564. intel_fini_pipe_control(struct intel_engine_cs *engine)
  565. {
  566. struct drm_device *dev = engine->dev;
  567. if (engine->scratch.obj == NULL)
  568. return;
  569. if (INTEL_INFO(dev)->gen >= 5) {
  570. kunmap(sg_page(engine->scratch.obj->pages->sgl));
  571. i915_gem_object_ggtt_unpin(engine->scratch.obj);
  572. }
  573. drm_gem_object_unreference(&engine->scratch.obj->base);
  574. engine->scratch.obj = NULL;
  575. }
  576. int
  577. intel_init_pipe_control(struct intel_engine_cs *engine)
  578. {
  579. int ret;
  580. WARN_ON(engine->scratch.obj);
  581. engine->scratch.obj = i915_gem_object_create(engine->dev, 4096);
  582. if (IS_ERR(engine->scratch.obj)) {
  583. DRM_ERROR("Failed to allocate seqno page\n");
  584. ret = PTR_ERR(engine->scratch.obj);
  585. engine->scratch.obj = NULL;
  586. goto err;
  587. }
  588. ret = i915_gem_object_set_cache_level(engine->scratch.obj,
  589. I915_CACHE_LLC);
  590. if (ret)
  591. goto err_unref;
  592. ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
  593. if (ret)
  594. goto err_unref;
  595. engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
  596. engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
  597. if (engine->scratch.cpu_page == NULL) {
  598. ret = -ENOMEM;
  599. goto err_unpin;
  600. }
  601. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  602. engine->name, engine->scratch.gtt_offset);
  603. return 0;
  604. err_unpin:
  605. i915_gem_object_ggtt_unpin(engine->scratch.obj);
  606. err_unref:
  607. drm_gem_object_unreference(&engine->scratch.obj->base);
  608. err:
  609. return ret;
  610. }
  611. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  612. {
  613. int ret, i;
  614. struct intel_engine_cs *engine = req->engine;
  615. struct drm_device *dev = engine->dev;
  616. struct drm_i915_private *dev_priv = dev->dev_private;
  617. struct i915_workarounds *w = &dev_priv->workarounds;
  618. if (w->count == 0)
  619. return 0;
  620. engine->gpu_caches_dirty = true;
  621. ret = intel_ring_flush_all_caches(req);
  622. if (ret)
  623. return ret;
  624. ret = intel_ring_begin(req, (w->count * 2 + 2));
  625. if (ret)
  626. return ret;
  627. intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
  628. for (i = 0; i < w->count; i++) {
  629. intel_ring_emit_reg(engine, w->reg[i].addr);
  630. intel_ring_emit(engine, w->reg[i].value);
  631. }
  632. intel_ring_emit(engine, MI_NOOP);
  633. intel_ring_advance(engine);
  634. engine->gpu_caches_dirty = true;
  635. ret = intel_ring_flush_all_caches(req);
  636. if (ret)
  637. return ret;
  638. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  639. return 0;
  640. }
  641. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  642. {
  643. int ret;
  644. ret = intel_ring_workarounds_emit(req);
  645. if (ret != 0)
  646. return ret;
  647. ret = i915_gem_render_state_init(req);
  648. if (ret)
  649. return ret;
  650. return 0;
  651. }
  652. static int wa_add(struct drm_i915_private *dev_priv,
  653. i915_reg_t addr,
  654. const u32 mask, const u32 val)
  655. {
  656. const u32 idx = dev_priv->workarounds.count;
  657. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  658. return -ENOSPC;
  659. dev_priv->workarounds.reg[idx].addr = addr;
  660. dev_priv->workarounds.reg[idx].value = val;
  661. dev_priv->workarounds.reg[idx].mask = mask;
  662. dev_priv->workarounds.count++;
  663. return 0;
  664. }
  665. #define WA_REG(addr, mask, val) do { \
  666. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  667. if (r) \
  668. return r; \
  669. } while (0)
  670. #define WA_SET_BIT_MASKED(addr, mask) \
  671. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  672. #define WA_CLR_BIT_MASKED(addr, mask) \
  673. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  674. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  675. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  676. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  677. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  678. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  679. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  680. i915_reg_t reg)
  681. {
  682. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  683. struct i915_workarounds *wa = &dev_priv->workarounds;
  684. const uint32_t index = wa->hw_whitelist_count[engine->id];
  685. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  686. return -EINVAL;
  687. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  688. i915_mmio_reg_offset(reg));
  689. wa->hw_whitelist_count[engine->id]++;
  690. return 0;
  691. }
  692. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  693. {
  694. struct drm_device *dev = engine->dev;
  695. struct drm_i915_private *dev_priv = dev->dev_private;
  696. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  697. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  698. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  699. /* WaDisablePartialInstShootdown:bdw,chv */
  700. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  701. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  702. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  703. * workaround for for a possible hang in the unlikely event a TLB
  704. * invalidation occurs during a PSD flush.
  705. */
  706. /* WaForceEnableNonCoherent:bdw,chv */
  707. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  708. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  709. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  710. HDC_FORCE_NON_COHERENT);
  711. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  712. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  713. * polygons in the same 8x4 pixel/sample area to be processed without
  714. * stalling waiting for the earlier ones to write to Hierarchical Z
  715. * buffer."
  716. *
  717. * This optimization is off by default for BDW and CHV; turn it on.
  718. */
  719. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  720. /* Wa4x4STCOptimizationDisable:bdw,chv */
  721. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  722. /*
  723. * BSpec recommends 8x4 when MSAA is used,
  724. * however in practice 16x4 seems fastest.
  725. *
  726. * Note that PS/WM thread counts depend on the WIZ hashing
  727. * disable bit, which we don't touch here, but it's good
  728. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  729. */
  730. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  731. GEN6_WIZ_HASHING_MASK,
  732. GEN6_WIZ_HASHING_16x4);
  733. return 0;
  734. }
  735. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  736. {
  737. int ret;
  738. struct drm_device *dev = engine->dev;
  739. struct drm_i915_private *dev_priv = dev->dev_private;
  740. ret = gen8_init_workarounds(engine);
  741. if (ret)
  742. return ret;
  743. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  744. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  745. /* WaDisableDopClockGating:bdw */
  746. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  747. DOP_CLOCK_GATING_DISABLE);
  748. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  749. GEN8_SAMPLER_POWER_BYPASS_DIS);
  750. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  751. /* WaForceContextSaveRestoreNonCoherent:bdw */
  752. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  753. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  754. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  755. return 0;
  756. }
  757. static int chv_init_workarounds(struct intel_engine_cs *engine)
  758. {
  759. int ret;
  760. struct drm_device *dev = engine->dev;
  761. struct drm_i915_private *dev_priv = dev->dev_private;
  762. ret = gen8_init_workarounds(engine);
  763. if (ret)
  764. return ret;
  765. /* WaDisableThreadStallDopClockGating:chv */
  766. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  767. /* Improve HiZ throughput on CHV. */
  768. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  769. return 0;
  770. }
  771. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  772. {
  773. struct drm_device *dev = engine->dev;
  774. struct drm_i915_private *dev_priv = dev->dev_private;
  775. uint32_t tmp;
  776. int ret;
  777. /* WaEnableLbsSlaRetryTimerDecrement:skl */
  778. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  779. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  780. /* WaDisableKillLogic:bxt,skl */
  781. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  782. ECOCHK_DIS_TLB);
  783. /* WaClearFlowControlGpgpuContextSave:skl,bxt */
  784. /* WaDisablePartialInstShootdown:skl,bxt */
  785. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  786. FLOW_CONTROL_ENABLE |
  787. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  788. /* Syncing dependencies between camera and graphics:skl,bxt */
  789. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  790. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  791. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  792. if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
  793. IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  794. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  795. GEN9_DG_MIRROR_FIX_ENABLE);
  796. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  797. if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
  798. IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  799. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  800. GEN9_RHWO_OPTIMIZATION_DISABLE);
  801. /*
  802. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  803. * but we do that in per ctx batchbuffer as there is an issue
  804. * with this register not getting restored on ctx restore
  805. */
  806. }
  807. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
  808. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt */
  809. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  810. GEN9_ENABLE_YV12_BUGFIX |
  811. GEN9_ENABLE_GPGPU_PREEMPTION);
  812. /* Wa4x4STCOptimizationDisable:skl,bxt */
  813. /* WaDisablePartialResolveInVc:skl,bxt */
  814. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  815. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  816. /* WaCcsTlbPrefetchDisable:skl,bxt */
  817. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  818. GEN9_CCS_TLB_PREFETCH_ENABLE);
  819. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  820. if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
  821. IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  822. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  823. PIXEL_MASK_CAMMING_DISABLE);
  824. /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
  825. tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
  826. if (IS_SKL_REVID(dev, SKL_REVID_F0, REVID_FOREVER) ||
  827. IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
  828. tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
  829. WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
  830. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
  831. if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
  832. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  833. GEN8_SAMPLER_POWER_BYPASS_DIS);
  834. /* WaDisableSTUnitPowerOptimization:skl,bxt */
  835. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  836. /* WaOCLCoherentLineFlush:skl,bxt */
  837. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  838. GEN8_LQSC_FLUSH_COHERENT_LINES));
  839. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
  840. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  841. if (ret)
  842. return ret;
  843. /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
  844. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  845. if (ret)
  846. return ret;
  847. return 0;
  848. }
  849. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  850. {
  851. struct drm_device *dev = engine->dev;
  852. struct drm_i915_private *dev_priv = dev->dev_private;
  853. u8 vals[3] = { 0, 0, 0 };
  854. unsigned int i;
  855. for (i = 0; i < 3; i++) {
  856. u8 ss;
  857. /*
  858. * Only consider slices where one, and only one, subslice has 7
  859. * EUs
  860. */
  861. if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
  862. continue;
  863. /*
  864. * subslice_7eu[i] != 0 (because of the check above) and
  865. * ss_max == 4 (maximum number of subslices possible per slice)
  866. *
  867. * -> 0 <= ss <= 3;
  868. */
  869. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  870. vals[i] = 3 - ss;
  871. }
  872. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  873. return 0;
  874. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  875. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  876. GEN9_IZ_HASHING_MASK(2) |
  877. GEN9_IZ_HASHING_MASK(1) |
  878. GEN9_IZ_HASHING_MASK(0),
  879. GEN9_IZ_HASHING(2, vals[2]) |
  880. GEN9_IZ_HASHING(1, vals[1]) |
  881. GEN9_IZ_HASHING(0, vals[0]));
  882. return 0;
  883. }
  884. static int skl_init_workarounds(struct intel_engine_cs *engine)
  885. {
  886. int ret;
  887. struct drm_device *dev = engine->dev;
  888. struct drm_i915_private *dev_priv = dev->dev_private;
  889. ret = gen9_init_workarounds(engine);
  890. if (ret)
  891. return ret;
  892. /*
  893. * Actual WA is to disable percontext preemption granularity control
  894. * until D0 which is the default case so this is equivalent to
  895. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  896. */
  897. if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
  898. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  899. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  900. }
  901. if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
  902. /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
  903. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  904. _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
  905. }
  906. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  907. * involving this register should also be added to WA batch as required.
  908. */
  909. if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
  910. /* WaDisableLSQCROPERFforOCL:skl */
  911. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  912. GEN8_LQSC_RO_PERF_DIS);
  913. /* WaEnableGapsTsvCreditFix:skl */
  914. if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
  915. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  916. GEN9_GAPS_TSV_CREDIT_DISABLE));
  917. }
  918. /* WaDisablePowerCompilerClockGating:skl */
  919. if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
  920. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  921. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  922. /* This is tied to WaForceContextSaveRestoreNonCoherent */
  923. if (IS_SKL_REVID(dev, 0, REVID_FOREVER)) {
  924. /*
  925. *Use Force Non-Coherent whenever executing a 3D context. This
  926. * is a workaround for a possible hang in the unlikely event
  927. * a TLB invalidation occurs during a PSD flush.
  928. */
  929. /* WaForceEnableNonCoherent:skl */
  930. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  931. HDC_FORCE_NON_COHERENT);
  932. /* WaDisableHDCInvalidation:skl */
  933. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  934. BDW_DISABLE_HDC_INVALIDATION);
  935. }
  936. /* WaBarrierPerformanceFixDisable:skl */
  937. if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
  938. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  939. HDC_FENCE_DEST_SLM_DISABLE |
  940. HDC_BARRIER_PERFORMANCE_DISABLE);
  941. /* WaDisableSbeCacheDispatchPortSharing:skl */
  942. if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
  943. WA_SET_BIT_MASKED(
  944. GEN7_HALF_SLICE_CHICKEN1,
  945. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  946. /* WaDisableLSQCROPERFforOCL:skl */
  947. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  948. if (ret)
  949. return ret;
  950. return skl_tune_iz_hashing(engine);
  951. }
  952. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  953. {
  954. int ret;
  955. struct drm_device *dev = engine->dev;
  956. struct drm_i915_private *dev_priv = dev->dev_private;
  957. ret = gen9_init_workarounds(engine);
  958. if (ret)
  959. return ret;
  960. /* WaStoreMultiplePTEenable:bxt */
  961. /* This is a requirement according to Hardware specification */
  962. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  963. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  964. /* WaSetClckGatingDisableMedia:bxt */
  965. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  966. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  967. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  968. }
  969. /* WaDisableThreadStallDopClockGating:bxt */
  970. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  971. STALL_DOP_GATING_DISABLE);
  972. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  973. if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
  974. WA_SET_BIT_MASKED(
  975. GEN7_HALF_SLICE_CHICKEN1,
  976. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  977. }
  978. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  979. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  980. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  981. /* WaDisableLSQCROPERFforOCL:bxt */
  982. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  983. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  984. if (ret)
  985. return ret;
  986. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  987. if (ret)
  988. return ret;
  989. }
  990. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  991. if (IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
  992. I915_WRITE(GEN8_L3SQCREG1, BXT_WA_L3SQCREG1_DEFAULT);
  993. return 0;
  994. }
  995. int init_workarounds_ring(struct intel_engine_cs *engine)
  996. {
  997. struct drm_device *dev = engine->dev;
  998. struct drm_i915_private *dev_priv = dev->dev_private;
  999. WARN_ON(engine->id != RCS);
  1000. dev_priv->workarounds.count = 0;
  1001. dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
  1002. if (IS_BROADWELL(dev))
  1003. return bdw_init_workarounds(engine);
  1004. if (IS_CHERRYVIEW(dev))
  1005. return chv_init_workarounds(engine);
  1006. if (IS_SKYLAKE(dev))
  1007. return skl_init_workarounds(engine);
  1008. if (IS_BROXTON(dev))
  1009. return bxt_init_workarounds(engine);
  1010. return 0;
  1011. }
  1012. static int init_render_ring(struct intel_engine_cs *engine)
  1013. {
  1014. struct drm_device *dev = engine->dev;
  1015. struct drm_i915_private *dev_priv = dev->dev_private;
  1016. int ret = init_ring_common(engine);
  1017. if (ret)
  1018. return ret;
  1019. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  1020. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  1021. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  1022. /* We need to disable the AsyncFlip performance optimisations in order
  1023. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  1024. * programmed to '1' on all products.
  1025. *
  1026. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  1027. */
  1028. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  1029. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  1030. /* Required for the hardware to program scanline values for waiting */
  1031. /* WaEnableFlushTlbInvalidationMode:snb */
  1032. if (INTEL_INFO(dev)->gen == 6)
  1033. I915_WRITE(GFX_MODE,
  1034. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  1035. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  1036. if (IS_GEN7(dev))
  1037. I915_WRITE(GFX_MODE_GEN7,
  1038. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  1039. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  1040. if (IS_GEN6(dev)) {
  1041. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  1042. * "If this bit is set, STCunit will have LRA as replacement
  1043. * policy. [...] This bit must be reset. LRA replacement
  1044. * policy is not supported."
  1045. */
  1046. I915_WRITE(CACHE_MODE_0,
  1047. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  1048. }
  1049. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  1050. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  1051. if (HAS_L3_DPF(dev))
  1052. I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
  1053. return init_workarounds_ring(engine);
  1054. }
  1055. static void render_ring_cleanup(struct intel_engine_cs *engine)
  1056. {
  1057. struct drm_device *dev = engine->dev;
  1058. struct drm_i915_private *dev_priv = dev->dev_private;
  1059. if (dev_priv->semaphore_obj) {
  1060. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  1061. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  1062. dev_priv->semaphore_obj = NULL;
  1063. }
  1064. intel_fini_pipe_control(engine);
  1065. }
  1066. static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
  1067. unsigned int num_dwords)
  1068. {
  1069. #define MBOX_UPDATE_DWORDS 8
  1070. struct intel_engine_cs *signaller = signaller_req->engine;
  1071. struct drm_device *dev = signaller->dev;
  1072. struct drm_i915_private *dev_priv = dev->dev_private;
  1073. struct intel_engine_cs *waiter;
  1074. enum intel_engine_id id;
  1075. int ret, num_rings;
  1076. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1077. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1078. #undef MBOX_UPDATE_DWORDS
  1079. ret = intel_ring_begin(signaller_req, num_dwords);
  1080. if (ret)
  1081. return ret;
  1082. for_each_engine_id(waiter, dev_priv, id) {
  1083. u32 seqno;
  1084. u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
  1085. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1086. continue;
  1087. seqno = i915_gem_request_get_seqno(signaller_req);
  1088. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  1089. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  1090. PIPE_CONTROL_QW_WRITE |
  1091. PIPE_CONTROL_FLUSH_ENABLE);
  1092. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  1093. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1094. intel_ring_emit(signaller, seqno);
  1095. intel_ring_emit(signaller, 0);
  1096. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1097. MI_SEMAPHORE_TARGET(waiter->id));
  1098. intel_ring_emit(signaller, 0);
  1099. }
  1100. return 0;
  1101. }
  1102. static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
  1103. unsigned int num_dwords)
  1104. {
  1105. #define MBOX_UPDATE_DWORDS 6
  1106. struct intel_engine_cs *signaller = signaller_req->engine;
  1107. struct drm_device *dev = signaller->dev;
  1108. struct drm_i915_private *dev_priv = dev->dev_private;
  1109. struct intel_engine_cs *waiter;
  1110. enum intel_engine_id id;
  1111. int ret, num_rings;
  1112. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1113. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1114. #undef MBOX_UPDATE_DWORDS
  1115. ret = intel_ring_begin(signaller_req, num_dwords);
  1116. if (ret)
  1117. return ret;
  1118. for_each_engine_id(waiter, dev_priv, id) {
  1119. u32 seqno;
  1120. u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
  1121. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1122. continue;
  1123. seqno = i915_gem_request_get_seqno(signaller_req);
  1124. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  1125. MI_FLUSH_DW_OP_STOREDW);
  1126. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  1127. MI_FLUSH_DW_USE_GTT);
  1128. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1129. intel_ring_emit(signaller, seqno);
  1130. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1131. MI_SEMAPHORE_TARGET(waiter->id));
  1132. intel_ring_emit(signaller, 0);
  1133. }
  1134. return 0;
  1135. }
  1136. static int gen6_signal(struct drm_i915_gem_request *signaller_req,
  1137. unsigned int num_dwords)
  1138. {
  1139. struct intel_engine_cs *signaller = signaller_req->engine;
  1140. struct drm_device *dev = signaller->dev;
  1141. struct drm_i915_private *dev_priv = dev->dev_private;
  1142. struct intel_engine_cs *useless;
  1143. enum intel_engine_id id;
  1144. int ret, num_rings;
  1145. #define MBOX_UPDATE_DWORDS 3
  1146. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1147. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  1148. #undef MBOX_UPDATE_DWORDS
  1149. ret = intel_ring_begin(signaller_req, num_dwords);
  1150. if (ret)
  1151. return ret;
  1152. for_each_engine_id(useless, dev_priv, id) {
  1153. i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
  1154. if (i915_mmio_reg_valid(mbox_reg)) {
  1155. u32 seqno = i915_gem_request_get_seqno(signaller_req);
  1156. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1157. intel_ring_emit_reg(signaller, mbox_reg);
  1158. intel_ring_emit(signaller, seqno);
  1159. }
  1160. }
  1161. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1162. if (num_rings % 2 == 0)
  1163. intel_ring_emit(signaller, MI_NOOP);
  1164. return 0;
  1165. }
  1166. /**
  1167. * gen6_add_request - Update the semaphore mailbox registers
  1168. *
  1169. * @request - request to write to the ring
  1170. *
  1171. * Update the mailbox registers in the *other* rings with the current seqno.
  1172. * This acts like a signal in the canonical semaphore.
  1173. */
  1174. static int
  1175. gen6_add_request(struct drm_i915_gem_request *req)
  1176. {
  1177. struct intel_engine_cs *engine = req->engine;
  1178. int ret;
  1179. if (engine->semaphore.signal)
  1180. ret = engine->semaphore.signal(req, 4);
  1181. else
  1182. ret = intel_ring_begin(req, 4);
  1183. if (ret)
  1184. return ret;
  1185. intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
  1186. intel_ring_emit(engine,
  1187. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1188. intel_ring_emit(engine, i915_gem_request_get_seqno(req));
  1189. intel_ring_emit(engine, MI_USER_INTERRUPT);
  1190. __intel_ring_advance(engine);
  1191. return 0;
  1192. }
  1193. static int
  1194. gen8_render_add_request(struct drm_i915_gem_request *req)
  1195. {
  1196. struct intel_engine_cs *engine = req->engine;
  1197. int ret;
  1198. if (engine->semaphore.signal)
  1199. ret = engine->semaphore.signal(req, 8);
  1200. else
  1201. ret = intel_ring_begin(req, 8);
  1202. if (ret)
  1203. return ret;
  1204. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
  1205. intel_ring_emit(engine, (PIPE_CONTROL_GLOBAL_GTT_IVB |
  1206. PIPE_CONTROL_CS_STALL |
  1207. PIPE_CONTROL_QW_WRITE));
  1208. intel_ring_emit(engine, intel_hws_seqno_address(req->engine));
  1209. intel_ring_emit(engine, 0);
  1210. intel_ring_emit(engine, i915_gem_request_get_seqno(req));
  1211. /* We're thrashing one dword of HWS. */
  1212. intel_ring_emit(engine, 0);
  1213. intel_ring_emit(engine, MI_USER_INTERRUPT);
  1214. intel_ring_emit(engine, MI_NOOP);
  1215. __intel_ring_advance(engine);
  1216. return 0;
  1217. }
  1218. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  1219. u32 seqno)
  1220. {
  1221. struct drm_i915_private *dev_priv = dev->dev_private;
  1222. return dev_priv->last_seqno < seqno;
  1223. }
  1224. /**
  1225. * intel_ring_sync - sync the waiter to the signaller on seqno
  1226. *
  1227. * @waiter - ring that is waiting
  1228. * @signaller - ring which has, or will signal
  1229. * @seqno - seqno which the waiter will block on
  1230. */
  1231. static int
  1232. gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
  1233. struct intel_engine_cs *signaller,
  1234. u32 seqno)
  1235. {
  1236. struct intel_engine_cs *waiter = waiter_req->engine;
  1237. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  1238. int ret;
  1239. ret = intel_ring_begin(waiter_req, 4);
  1240. if (ret)
  1241. return ret;
  1242. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1243. MI_SEMAPHORE_GLOBAL_GTT |
  1244. MI_SEMAPHORE_POLL |
  1245. MI_SEMAPHORE_SAD_GTE_SDD);
  1246. intel_ring_emit(waiter, seqno);
  1247. intel_ring_emit(waiter,
  1248. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1249. intel_ring_emit(waiter,
  1250. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1251. intel_ring_advance(waiter);
  1252. return 0;
  1253. }
  1254. static int
  1255. gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
  1256. struct intel_engine_cs *signaller,
  1257. u32 seqno)
  1258. {
  1259. struct intel_engine_cs *waiter = waiter_req->engine;
  1260. u32 dw1 = MI_SEMAPHORE_MBOX |
  1261. MI_SEMAPHORE_COMPARE |
  1262. MI_SEMAPHORE_REGISTER;
  1263. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  1264. int ret;
  1265. /* Throughout all of the GEM code, seqno passed implies our current
  1266. * seqno is >= the last seqno executed. However for hardware the
  1267. * comparison is strictly greater than.
  1268. */
  1269. seqno -= 1;
  1270. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1271. ret = intel_ring_begin(waiter_req, 4);
  1272. if (ret)
  1273. return ret;
  1274. /* If seqno wrap happened, omit the wait with no-ops */
  1275. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  1276. intel_ring_emit(waiter, dw1 | wait_mbox);
  1277. intel_ring_emit(waiter, seqno);
  1278. intel_ring_emit(waiter, 0);
  1279. intel_ring_emit(waiter, MI_NOOP);
  1280. } else {
  1281. intel_ring_emit(waiter, MI_NOOP);
  1282. intel_ring_emit(waiter, MI_NOOP);
  1283. intel_ring_emit(waiter, MI_NOOP);
  1284. intel_ring_emit(waiter, MI_NOOP);
  1285. }
  1286. intel_ring_advance(waiter);
  1287. return 0;
  1288. }
  1289. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  1290. do { \
  1291. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  1292. PIPE_CONTROL_DEPTH_STALL); \
  1293. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  1294. intel_ring_emit(ring__, 0); \
  1295. intel_ring_emit(ring__, 0); \
  1296. } while (0)
  1297. static int
  1298. pc_render_add_request(struct drm_i915_gem_request *req)
  1299. {
  1300. struct intel_engine_cs *engine = req->engine;
  1301. u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  1302. int ret;
  1303. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  1304. * incoherent with writes to memory, i.e. completely fubar,
  1305. * so we need to use PIPE_NOTIFY instead.
  1306. *
  1307. * However, we also need to workaround the qword write
  1308. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  1309. * memory before requesting an interrupt.
  1310. */
  1311. ret = intel_ring_begin(req, 32);
  1312. if (ret)
  1313. return ret;
  1314. intel_ring_emit(engine,
  1315. GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1316. PIPE_CONTROL_WRITE_FLUSH |
  1317. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1318. intel_ring_emit(engine,
  1319. engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1320. intel_ring_emit(engine, i915_gem_request_get_seqno(req));
  1321. intel_ring_emit(engine, 0);
  1322. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1323. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1324. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1325. scratch_addr += 2 * CACHELINE_BYTES;
  1326. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1327. scratch_addr += 2 * CACHELINE_BYTES;
  1328. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1329. scratch_addr += 2 * CACHELINE_BYTES;
  1330. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1331. scratch_addr += 2 * CACHELINE_BYTES;
  1332. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1333. intel_ring_emit(engine,
  1334. GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1335. PIPE_CONTROL_WRITE_FLUSH |
  1336. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1337. PIPE_CONTROL_NOTIFY);
  1338. intel_ring_emit(engine,
  1339. engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1340. intel_ring_emit(engine, i915_gem_request_get_seqno(req));
  1341. intel_ring_emit(engine, 0);
  1342. __intel_ring_advance(engine);
  1343. return 0;
  1344. }
  1345. static void
  1346. gen6_seqno_barrier(struct intel_engine_cs *engine)
  1347. {
  1348. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  1349. /* Workaround to force correct ordering between irq and seqno writes on
  1350. * ivb (and maybe also on snb) by reading from a CS register (like
  1351. * ACTHD) before reading the status page.
  1352. *
  1353. * Note that this effectively stalls the read by the time it takes to
  1354. * do a memory transaction, which more or less ensures that the write
  1355. * from the GPU has sufficient time to invalidate the CPU cacheline.
  1356. * Alternatively we could delay the interrupt from the CS ring to give
  1357. * the write time to land, but that would incur a delay after every
  1358. * batch i.e. much more frequent than a delay when waiting for the
  1359. * interrupt (with the same net latency).
  1360. *
  1361. * Also note that to prevent whole machine hangs on gen7, we have to
  1362. * take the spinlock to guard against concurrent cacheline access.
  1363. */
  1364. spin_lock_irq(&dev_priv->uncore.lock);
  1365. POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
  1366. spin_unlock_irq(&dev_priv->uncore.lock);
  1367. }
  1368. static u32
  1369. ring_get_seqno(struct intel_engine_cs *engine)
  1370. {
  1371. return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
  1372. }
  1373. static void
  1374. ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
  1375. {
  1376. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  1377. }
  1378. static u32
  1379. pc_render_get_seqno(struct intel_engine_cs *engine)
  1380. {
  1381. return engine->scratch.cpu_page[0];
  1382. }
  1383. static void
  1384. pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
  1385. {
  1386. engine->scratch.cpu_page[0] = seqno;
  1387. }
  1388. static bool
  1389. gen5_ring_get_irq(struct intel_engine_cs *engine)
  1390. {
  1391. struct drm_device *dev = engine->dev;
  1392. struct drm_i915_private *dev_priv = dev->dev_private;
  1393. unsigned long flags;
  1394. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1395. return false;
  1396. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1397. if (engine->irq_refcount++ == 0)
  1398. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1399. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1400. return true;
  1401. }
  1402. static void
  1403. gen5_ring_put_irq(struct intel_engine_cs *engine)
  1404. {
  1405. struct drm_device *dev = engine->dev;
  1406. struct drm_i915_private *dev_priv = dev->dev_private;
  1407. unsigned long flags;
  1408. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1409. if (--engine->irq_refcount == 0)
  1410. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1411. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1412. }
  1413. static bool
  1414. i9xx_ring_get_irq(struct intel_engine_cs *engine)
  1415. {
  1416. struct drm_device *dev = engine->dev;
  1417. struct drm_i915_private *dev_priv = dev->dev_private;
  1418. unsigned long flags;
  1419. if (!intel_irqs_enabled(dev_priv))
  1420. return false;
  1421. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1422. if (engine->irq_refcount++ == 0) {
  1423. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1424. I915_WRITE(IMR, dev_priv->irq_mask);
  1425. POSTING_READ(IMR);
  1426. }
  1427. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1428. return true;
  1429. }
  1430. static void
  1431. i9xx_ring_put_irq(struct intel_engine_cs *engine)
  1432. {
  1433. struct drm_device *dev = engine->dev;
  1434. struct drm_i915_private *dev_priv = dev->dev_private;
  1435. unsigned long flags;
  1436. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1437. if (--engine->irq_refcount == 0) {
  1438. dev_priv->irq_mask |= engine->irq_enable_mask;
  1439. I915_WRITE(IMR, dev_priv->irq_mask);
  1440. POSTING_READ(IMR);
  1441. }
  1442. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1443. }
  1444. static bool
  1445. i8xx_ring_get_irq(struct intel_engine_cs *engine)
  1446. {
  1447. struct drm_device *dev = engine->dev;
  1448. struct drm_i915_private *dev_priv = dev->dev_private;
  1449. unsigned long flags;
  1450. if (!intel_irqs_enabled(dev_priv))
  1451. return false;
  1452. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1453. if (engine->irq_refcount++ == 0) {
  1454. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1455. I915_WRITE16(IMR, dev_priv->irq_mask);
  1456. POSTING_READ16(IMR);
  1457. }
  1458. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1459. return true;
  1460. }
  1461. static void
  1462. i8xx_ring_put_irq(struct intel_engine_cs *engine)
  1463. {
  1464. struct drm_device *dev = engine->dev;
  1465. struct drm_i915_private *dev_priv = dev->dev_private;
  1466. unsigned long flags;
  1467. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1468. if (--engine->irq_refcount == 0) {
  1469. dev_priv->irq_mask |= engine->irq_enable_mask;
  1470. I915_WRITE16(IMR, dev_priv->irq_mask);
  1471. POSTING_READ16(IMR);
  1472. }
  1473. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1474. }
  1475. static int
  1476. bsd_ring_flush(struct drm_i915_gem_request *req,
  1477. u32 invalidate_domains,
  1478. u32 flush_domains)
  1479. {
  1480. struct intel_engine_cs *engine = req->engine;
  1481. int ret;
  1482. ret = intel_ring_begin(req, 2);
  1483. if (ret)
  1484. return ret;
  1485. intel_ring_emit(engine, MI_FLUSH);
  1486. intel_ring_emit(engine, MI_NOOP);
  1487. intel_ring_advance(engine);
  1488. return 0;
  1489. }
  1490. static int
  1491. i9xx_add_request(struct drm_i915_gem_request *req)
  1492. {
  1493. struct intel_engine_cs *engine = req->engine;
  1494. int ret;
  1495. ret = intel_ring_begin(req, 4);
  1496. if (ret)
  1497. return ret;
  1498. intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
  1499. intel_ring_emit(engine,
  1500. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1501. intel_ring_emit(engine, i915_gem_request_get_seqno(req));
  1502. intel_ring_emit(engine, MI_USER_INTERRUPT);
  1503. __intel_ring_advance(engine);
  1504. return 0;
  1505. }
  1506. static bool
  1507. gen6_ring_get_irq(struct intel_engine_cs *engine)
  1508. {
  1509. struct drm_device *dev = engine->dev;
  1510. struct drm_i915_private *dev_priv = dev->dev_private;
  1511. unsigned long flags;
  1512. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1513. return false;
  1514. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1515. if (engine->irq_refcount++ == 0) {
  1516. if (HAS_L3_DPF(dev) && engine->id == RCS)
  1517. I915_WRITE_IMR(engine,
  1518. ~(engine->irq_enable_mask |
  1519. GT_PARITY_ERROR(dev)));
  1520. else
  1521. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1522. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1523. }
  1524. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1525. return true;
  1526. }
  1527. static void
  1528. gen6_ring_put_irq(struct intel_engine_cs *engine)
  1529. {
  1530. struct drm_device *dev = engine->dev;
  1531. struct drm_i915_private *dev_priv = dev->dev_private;
  1532. unsigned long flags;
  1533. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1534. if (--engine->irq_refcount == 0) {
  1535. if (HAS_L3_DPF(dev) && engine->id == RCS)
  1536. I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
  1537. else
  1538. I915_WRITE_IMR(engine, ~0);
  1539. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1540. }
  1541. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1542. }
  1543. static bool
  1544. hsw_vebox_get_irq(struct intel_engine_cs *engine)
  1545. {
  1546. struct drm_device *dev = engine->dev;
  1547. struct drm_i915_private *dev_priv = dev->dev_private;
  1548. unsigned long flags;
  1549. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1550. return false;
  1551. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1552. if (engine->irq_refcount++ == 0) {
  1553. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1554. gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
  1555. }
  1556. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1557. return true;
  1558. }
  1559. static void
  1560. hsw_vebox_put_irq(struct intel_engine_cs *engine)
  1561. {
  1562. struct drm_device *dev = engine->dev;
  1563. struct drm_i915_private *dev_priv = dev->dev_private;
  1564. unsigned long flags;
  1565. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1566. if (--engine->irq_refcount == 0) {
  1567. I915_WRITE_IMR(engine, ~0);
  1568. gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
  1569. }
  1570. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1571. }
  1572. static bool
  1573. gen8_ring_get_irq(struct intel_engine_cs *engine)
  1574. {
  1575. struct drm_device *dev = engine->dev;
  1576. struct drm_i915_private *dev_priv = dev->dev_private;
  1577. unsigned long flags;
  1578. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1579. return false;
  1580. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1581. if (engine->irq_refcount++ == 0) {
  1582. if (HAS_L3_DPF(dev) && engine->id == RCS) {
  1583. I915_WRITE_IMR(engine,
  1584. ~(engine->irq_enable_mask |
  1585. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1586. } else {
  1587. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1588. }
  1589. POSTING_READ(RING_IMR(engine->mmio_base));
  1590. }
  1591. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1592. return true;
  1593. }
  1594. static void
  1595. gen8_ring_put_irq(struct intel_engine_cs *engine)
  1596. {
  1597. struct drm_device *dev = engine->dev;
  1598. struct drm_i915_private *dev_priv = dev->dev_private;
  1599. unsigned long flags;
  1600. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1601. if (--engine->irq_refcount == 0) {
  1602. if (HAS_L3_DPF(dev) && engine->id == RCS) {
  1603. I915_WRITE_IMR(engine,
  1604. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1605. } else {
  1606. I915_WRITE_IMR(engine, ~0);
  1607. }
  1608. POSTING_READ(RING_IMR(engine->mmio_base));
  1609. }
  1610. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1611. }
  1612. static int
  1613. i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1614. u64 offset, u32 length,
  1615. unsigned dispatch_flags)
  1616. {
  1617. struct intel_engine_cs *engine = req->engine;
  1618. int ret;
  1619. ret = intel_ring_begin(req, 2);
  1620. if (ret)
  1621. return ret;
  1622. intel_ring_emit(engine,
  1623. MI_BATCH_BUFFER_START |
  1624. MI_BATCH_GTT |
  1625. (dispatch_flags & I915_DISPATCH_SECURE ?
  1626. 0 : MI_BATCH_NON_SECURE_I965));
  1627. intel_ring_emit(engine, offset);
  1628. intel_ring_advance(engine);
  1629. return 0;
  1630. }
  1631. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1632. #define I830_BATCH_LIMIT (256*1024)
  1633. #define I830_TLB_ENTRIES (2)
  1634. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1635. static int
  1636. i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1637. u64 offset, u32 len,
  1638. unsigned dispatch_flags)
  1639. {
  1640. struct intel_engine_cs *engine = req->engine;
  1641. u32 cs_offset = engine->scratch.gtt_offset;
  1642. int ret;
  1643. ret = intel_ring_begin(req, 6);
  1644. if (ret)
  1645. return ret;
  1646. /* Evict the invalid PTE TLBs */
  1647. intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1648. intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1649. intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1650. intel_ring_emit(engine, cs_offset);
  1651. intel_ring_emit(engine, 0xdeadbeef);
  1652. intel_ring_emit(engine, MI_NOOP);
  1653. intel_ring_advance(engine);
  1654. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1655. if (len > I830_BATCH_LIMIT)
  1656. return -ENOSPC;
  1657. ret = intel_ring_begin(req, 6 + 2);
  1658. if (ret)
  1659. return ret;
  1660. /* Blit the batch (which has now all relocs applied) to the
  1661. * stable batch scratch bo area (so that the CS never
  1662. * stumbles over its tlb invalidation bug) ...
  1663. */
  1664. intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1665. intel_ring_emit(engine,
  1666. BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1667. intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1668. intel_ring_emit(engine, cs_offset);
  1669. intel_ring_emit(engine, 4096);
  1670. intel_ring_emit(engine, offset);
  1671. intel_ring_emit(engine, MI_FLUSH);
  1672. intel_ring_emit(engine, MI_NOOP);
  1673. intel_ring_advance(engine);
  1674. /* ... and execute it. */
  1675. offset = cs_offset;
  1676. }
  1677. ret = intel_ring_begin(req, 2);
  1678. if (ret)
  1679. return ret;
  1680. intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1681. intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1682. 0 : MI_BATCH_NON_SECURE));
  1683. intel_ring_advance(engine);
  1684. return 0;
  1685. }
  1686. static int
  1687. i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1688. u64 offset, u32 len,
  1689. unsigned dispatch_flags)
  1690. {
  1691. struct intel_engine_cs *engine = req->engine;
  1692. int ret;
  1693. ret = intel_ring_begin(req, 2);
  1694. if (ret)
  1695. return ret;
  1696. intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1697. intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1698. 0 : MI_BATCH_NON_SECURE));
  1699. intel_ring_advance(engine);
  1700. return 0;
  1701. }
  1702. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  1703. {
  1704. struct drm_i915_private *dev_priv = to_i915(engine->dev);
  1705. if (!dev_priv->status_page_dmah)
  1706. return;
  1707. drm_pci_free(engine->dev, dev_priv->status_page_dmah);
  1708. engine->status_page.page_addr = NULL;
  1709. }
  1710. static void cleanup_status_page(struct intel_engine_cs *engine)
  1711. {
  1712. struct drm_i915_gem_object *obj;
  1713. obj = engine->status_page.obj;
  1714. if (obj == NULL)
  1715. return;
  1716. kunmap(sg_page(obj->pages->sgl));
  1717. i915_gem_object_ggtt_unpin(obj);
  1718. drm_gem_object_unreference(&obj->base);
  1719. engine->status_page.obj = NULL;
  1720. }
  1721. static int init_status_page(struct intel_engine_cs *engine)
  1722. {
  1723. struct drm_i915_gem_object *obj = engine->status_page.obj;
  1724. if (obj == NULL) {
  1725. unsigned flags;
  1726. int ret;
  1727. obj = i915_gem_object_create(engine->dev, 4096);
  1728. if (IS_ERR(obj)) {
  1729. DRM_ERROR("Failed to allocate status page\n");
  1730. return PTR_ERR(obj);
  1731. }
  1732. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1733. if (ret)
  1734. goto err_unref;
  1735. flags = 0;
  1736. if (!HAS_LLC(engine->dev))
  1737. /* On g33, we cannot place HWS above 256MiB, so
  1738. * restrict its pinning to the low mappable arena.
  1739. * Though this restriction is not documented for
  1740. * gen4, gen5, or byt, they also behave similarly
  1741. * and hang if the HWS is placed at the top of the
  1742. * GTT. To generalise, it appears that all !llc
  1743. * platforms have issues with us placing the HWS
  1744. * above the mappable region (even though we never
  1745. * actualy map it).
  1746. */
  1747. flags |= PIN_MAPPABLE;
  1748. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1749. if (ret) {
  1750. err_unref:
  1751. drm_gem_object_unreference(&obj->base);
  1752. return ret;
  1753. }
  1754. engine->status_page.obj = obj;
  1755. }
  1756. engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1757. engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1758. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1759. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1760. engine->name, engine->status_page.gfx_addr);
  1761. return 0;
  1762. }
  1763. static int init_phys_status_page(struct intel_engine_cs *engine)
  1764. {
  1765. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  1766. if (!dev_priv->status_page_dmah) {
  1767. dev_priv->status_page_dmah =
  1768. drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
  1769. if (!dev_priv->status_page_dmah)
  1770. return -ENOMEM;
  1771. }
  1772. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1773. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1774. return 0;
  1775. }
  1776. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1777. {
  1778. GEM_BUG_ON(ringbuf->vma == NULL);
  1779. GEM_BUG_ON(ringbuf->virtual_start == NULL);
  1780. if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
  1781. i915_gem_object_unpin_map(ringbuf->obj);
  1782. else
  1783. i915_vma_unpin_iomap(ringbuf->vma);
  1784. ringbuf->virtual_start = NULL;
  1785. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1786. ringbuf->vma = NULL;
  1787. }
  1788. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1789. struct intel_ringbuffer *ringbuf)
  1790. {
  1791. struct drm_i915_private *dev_priv = to_i915(dev);
  1792. struct drm_i915_gem_object *obj = ringbuf->obj;
  1793. /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
  1794. unsigned flags = PIN_OFFSET_BIAS | 4096;
  1795. void *addr;
  1796. int ret;
  1797. if (HAS_LLC(dev_priv) && !obj->stolen) {
  1798. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
  1799. if (ret)
  1800. return ret;
  1801. ret = i915_gem_object_set_to_cpu_domain(obj, true);
  1802. if (ret)
  1803. goto err_unpin;
  1804. addr = i915_gem_object_pin_map(obj);
  1805. if (IS_ERR(addr)) {
  1806. ret = PTR_ERR(addr);
  1807. goto err_unpin;
  1808. }
  1809. } else {
  1810. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
  1811. flags | PIN_MAPPABLE);
  1812. if (ret)
  1813. return ret;
  1814. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1815. if (ret)
  1816. goto err_unpin;
  1817. /* Access through the GTT requires the device to be awake. */
  1818. assert_rpm_wakelock_held(dev_priv);
  1819. addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
  1820. if (IS_ERR(addr)) {
  1821. ret = PTR_ERR(addr);
  1822. goto err_unpin;
  1823. }
  1824. }
  1825. ringbuf->virtual_start = addr;
  1826. ringbuf->vma = i915_gem_obj_to_ggtt(obj);
  1827. return 0;
  1828. err_unpin:
  1829. i915_gem_object_ggtt_unpin(obj);
  1830. return ret;
  1831. }
  1832. static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1833. {
  1834. drm_gem_object_unreference(&ringbuf->obj->base);
  1835. ringbuf->obj = NULL;
  1836. }
  1837. static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1838. struct intel_ringbuffer *ringbuf)
  1839. {
  1840. struct drm_i915_gem_object *obj;
  1841. obj = NULL;
  1842. if (!HAS_LLC(dev))
  1843. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1844. if (obj == NULL)
  1845. obj = i915_gem_object_create(dev, ringbuf->size);
  1846. if (IS_ERR(obj))
  1847. return PTR_ERR(obj);
  1848. /* mark ring buffers as read-only from GPU side by default */
  1849. obj->gt_ro = 1;
  1850. ringbuf->obj = obj;
  1851. return 0;
  1852. }
  1853. struct intel_ringbuffer *
  1854. intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
  1855. {
  1856. struct intel_ringbuffer *ring;
  1857. int ret;
  1858. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1859. if (ring == NULL) {
  1860. DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
  1861. engine->name);
  1862. return ERR_PTR(-ENOMEM);
  1863. }
  1864. ring->engine = engine;
  1865. list_add(&ring->link, &engine->buffers);
  1866. ring->size = size;
  1867. /* Workaround an erratum on the i830 which causes a hang if
  1868. * the TAIL pointer points to within the last 2 cachelines
  1869. * of the buffer.
  1870. */
  1871. ring->effective_size = size;
  1872. if (IS_I830(engine->dev) || IS_845G(engine->dev))
  1873. ring->effective_size -= 2 * CACHELINE_BYTES;
  1874. ring->last_retired_head = -1;
  1875. intel_ring_update_space(ring);
  1876. ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
  1877. if (ret) {
  1878. DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
  1879. engine->name, ret);
  1880. list_del(&ring->link);
  1881. kfree(ring);
  1882. return ERR_PTR(ret);
  1883. }
  1884. return ring;
  1885. }
  1886. void
  1887. intel_ringbuffer_free(struct intel_ringbuffer *ring)
  1888. {
  1889. intel_destroy_ringbuffer_obj(ring);
  1890. list_del(&ring->link);
  1891. kfree(ring);
  1892. }
  1893. static int intel_init_ring_buffer(struct drm_device *dev,
  1894. struct intel_engine_cs *engine)
  1895. {
  1896. struct intel_ringbuffer *ringbuf;
  1897. int ret;
  1898. WARN_ON(engine->buffer);
  1899. engine->dev = dev;
  1900. INIT_LIST_HEAD(&engine->active_list);
  1901. INIT_LIST_HEAD(&engine->request_list);
  1902. INIT_LIST_HEAD(&engine->execlist_queue);
  1903. INIT_LIST_HEAD(&engine->buffers);
  1904. i915_gem_batch_pool_init(dev, &engine->batch_pool);
  1905. memset(engine->semaphore.sync_seqno, 0,
  1906. sizeof(engine->semaphore.sync_seqno));
  1907. init_waitqueue_head(&engine->irq_queue);
  1908. ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
  1909. if (IS_ERR(ringbuf)) {
  1910. ret = PTR_ERR(ringbuf);
  1911. goto error;
  1912. }
  1913. engine->buffer = ringbuf;
  1914. if (I915_NEED_GFX_HWS(dev)) {
  1915. ret = init_status_page(engine);
  1916. if (ret)
  1917. goto error;
  1918. } else {
  1919. WARN_ON(engine->id != RCS);
  1920. ret = init_phys_status_page(engine);
  1921. if (ret)
  1922. goto error;
  1923. }
  1924. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1925. if (ret) {
  1926. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1927. engine->name, ret);
  1928. intel_destroy_ringbuffer_obj(ringbuf);
  1929. goto error;
  1930. }
  1931. ret = i915_cmd_parser_init_ring(engine);
  1932. if (ret)
  1933. goto error;
  1934. return 0;
  1935. error:
  1936. intel_cleanup_engine(engine);
  1937. return ret;
  1938. }
  1939. void intel_cleanup_engine(struct intel_engine_cs *engine)
  1940. {
  1941. struct drm_i915_private *dev_priv;
  1942. if (!intel_engine_initialized(engine))
  1943. return;
  1944. dev_priv = to_i915(engine->dev);
  1945. if (engine->buffer) {
  1946. intel_stop_engine(engine);
  1947. WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
  1948. intel_unpin_ringbuffer_obj(engine->buffer);
  1949. intel_ringbuffer_free(engine->buffer);
  1950. engine->buffer = NULL;
  1951. }
  1952. if (engine->cleanup)
  1953. engine->cleanup(engine);
  1954. if (I915_NEED_GFX_HWS(engine->dev)) {
  1955. cleanup_status_page(engine);
  1956. } else {
  1957. WARN_ON(engine->id != RCS);
  1958. cleanup_phys_status_page(engine);
  1959. }
  1960. i915_cmd_parser_fini_ring(engine);
  1961. i915_gem_batch_pool_fini(&engine->batch_pool);
  1962. engine->dev = NULL;
  1963. }
  1964. int intel_engine_idle(struct intel_engine_cs *engine)
  1965. {
  1966. struct drm_i915_gem_request *req;
  1967. /* Wait upon the last request to be completed */
  1968. if (list_empty(&engine->request_list))
  1969. return 0;
  1970. req = list_entry(engine->request_list.prev,
  1971. struct drm_i915_gem_request,
  1972. list);
  1973. /* Make sure we do not trigger any retires */
  1974. return __i915_wait_request(req,
  1975. req->i915->mm.interruptible,
  1976. NULL, NULL);
  1977. }
  1978. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1979. {
  1980. int ret;
  1981. /* Flush enough space to reduce the likelihood of waiting after
  1982. * we start building the request - in which case we will just
  1983. * have to repeat work.
  1984. */
  1985. request->reserved_space += LEGACY_REQUEST_SIZE;
  1986. request->ringbuf = request->engine->buffer;
  1987. ret = intel_ring_begin(request, 0);
  1988. if (ret)
  1989. return ret;
  1990. request->reserved_space -= LEGACY_REQUEST_SIZE;
  1991. return 0;
  1992. }
  1993. static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
  1994. {
  1995. struct intel_ringbuffer *ringbuf = req->ringbuf;
  1996. struct intel_engine_cs *engine = req->engine;
  1997. struct drm_i915_gem_request *target;
  1998. intel_ring_update_space(ringbuf);
  1999. if (ringbuf->space >= bytes)
  2000. return 0;
  2001. /*
  2002. * Space is reserved in the ringbuffer for finalising the request,
  2003. * as that cannot be allowed to fail. During request finalisation,
  2004. * reserved_space is set to 0 to stop the overallocation and the
  2005. * assumption is that then we never need to wait (which has the
  2006. * risk of failing with EINTR).
  2007. *
  2008. * See also i915_gem_request_alloc() and i915_add_request().
  2009. */
  2010. GEM_BUG_ON(!req->reserved_space);
  2011. list_for_each_entry(target, &engine->request_list, list) {
  2012. unsigned space;
  2013. /*
  2014. * The request queue is per-engine, so can contain requests
  2015. * from multiple ringbuffers. Here, we must ignore any that
  2016. * aren't from the ringbuffer we're considering.
  2017. */
  2018. if (target->ringbuf != ringbuf)
  2019. continue;
  2020. /* Would completion of this request free enough space? */
  2021. space = __intel_ring_space(target->postfix, ringbuf->tail,
  2022. ringbuf->size);
  2023. if (space >= bytes)
  2024. break;
  2025. }
  2026. if (WARN_ON(&target->list == &engine->request_list))
  2027. return -ENOSPC;
  2028. return i915_wait_request(target);
  2029. }
  2030. int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
  2031. {
  2032. struct intel_ringbuffer *ringbuf = req->ringbuf;
  2033. int remain_actual = ringbuf->size - ringbuf->tail;
  2034. int remain_usable = ringbuf->effective_size - ringbuf->tail;
  2035. int bytes = num_dwords * sizeof(u32);
  2036. int total_bytes, wait_bytes;
  2037. bool need_wrap = false;
  2038. total_bytes = bytes + req->reserved_space;
  2039. if (unlikely(bytes > remain_usable)) {
  2040. /*
  2041. * Not enough space for the basic request. So need to flush
  2042. * out the remainder and then wait for base + reserved.
  2043. */
  2044. wait_bytes = remain_actual + total_bytes;
  2045. need_wrap = true;
  2046. } else if (unlikely(total_bytes > remain_usable)) {
  2047. /*
  2048. * The base request will fit but the reserved space
  2049. * falls off the end. So we don't need an immediate wrap
  2050. * and only need to effectively wait for the reserved
  2051. * size space from the start of ringbuffer.
  2052. */
  2053. wait_bytes = remain_actual + req->reserved_space;
  2054. } else {
  2055. /* No wrapping required, just waiting. */
  2056. wait_bytes = total_bytes;
  2057. }
  2058. if (wait_bytes > ringbuf->space) {
  2059. int ret = wait_for_space(req, wait_bytes);
  2060. if (unlikely(ret))
  2061. return ret;
  2062. intel_ring_update_space(ringbuf);
  2063. }
  2064. if (unlikely(need_wrap)) {
  2065. GEM_BUG_ON(remain_actual > ringbuf->space);
  2066. GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
  2067. /* Fill the tail with MI_NOOP */
  2068. memset(ringbuf->virtual_start + ringbuf->tail,
  2069. 0, remain_actual);
  2070. ringbuf->tail = 0;
  2071. ringbuf->space -= remain_actual;
  2072. }
  2073. ringbuf->space -= bytes;
  2074. GEM_BUG_ON(ringbuf->space < 0);
  2075. return 0;
  2076. }
  2077. /* Align the ring tail to a cacheline boundary */
  2078. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  2079. {
  2080. struct intel_engine_cs *engine = req->engine;
  2081. int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  2082. int ret;
  2083. if (num_dwords == 0)
  2084. return 0;
  2085. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  2086. ret = intel_ring_begin(req, num_dwords);
  2087. if (ret)
  2088. return ret;
  2089. while (num_dwords--)
  2090. intel_ring_emit(engine, MI_NOOP);
  2091. intel_ring_advance(engine);
  2092. return 0;
  2093. }
  2094. void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
  2095. {
  2096. struct drm_i915_private *dev_priv = to_i915(engine->dev);
  2097. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  2098. * so long as the semaphore value in the register/page is greater
  2099. * than the sync value), so whenever we reset the seqno,
  2100. * so long as we reset the tracking semaphore value to 0, it will
  2101. * always be before the next request's seqno. If we don't reset
  2102. * the semaphore value, then when the seqno moves backwards all
  2103. * future waits will complete instantly (causing rendering corruption).
  2104. */
  2105. if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
  2106. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  2107. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  2108. if (HAS_VEBOX(dev_priv))
  2109. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  2110. }
  2111. if (dev_priv->semaphore_obj) {
  2112. struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
  2113. struct page *page = i915_gem_object_get_dirty_page(obj, 0);
  2114. void *semaphores = kmap(page);
  2115. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  2116. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  2117. kunmap(page);
  2118. }
  2119. memset(engine->semaphore.sync_seqno, 0,
  2120. sizeof(engine->semaphore.sync_seqno));
  2121. engine->set_seqno(engine, seqno);
  2122. engine->last_submitted_seqno = seqno;
  2123. engine->hangcheck.seqno = seqno;
  2124. }
  2125. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
  2126. u32 value)
  2127. {
  2128. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  2129. /* Every tail move must follow the sequence below */
  2130. /* Disable notification that the ring is IDLE. The GT
  2131. * will then assume that it is busy and bring it out of rc6.
  2132. */
  2133. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2134. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2135. /* Clear the context id. Here be magic! */
  2136. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  2137. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  2138. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  2139. GEN6_BSD_SLEEP_INDICATOR) == 0,
  2140. 50))
  2141. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  2142. /* Now that the ring is fully powered up, update the tail */
  2143. I915_WRITE_TAIL(engine, value);
  2144. POSTING_READ(RING_TAIL(engine->mmio_base));
  2145. /* Let the ring send IDLE messages to the GT again,
  2146. * and so let it sleep to conserve power when idle.
  2147. */
  2148. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2149. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2150. }
  2151. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
  2152. u32 invalidate, u32 flush)
  2153. {
  2154. struct intel_engine_cs *engine = req->engine;
  2155. uint32_t cmd;
  2156. int ret;
  2157. ret = intel_ring_begin(req, 4);
  2158. if (ret)
  2159. return ret;
  2160. cmd = MI_FLUSH_DW;
  2161. if (INTEL_INFO(engine->dev)->gen >= 8)
  2162. cmd += 1;
  2163. /* We always require a command barrier so that subsequent
  2164. * commands, such as breadcrumb interrupts, are strictly ordered
  2165. * wrt the contents of the write cache being flushed to memory
  2166. * (and thus being coherent from the CPU).
  2167. */
  2168. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2169. /*
  2170. * Bspec vol 1c.5 - video engine command streamer:
  2171. * "If ENABLED, all TLBs will be invalidated once the flush
  2172. * operation is complete. This bit is only valid when the
  2173. * Post-Sync Operation field is a value of 1h or 3h."
  2174. */
  2175. if (invalidate & I915_GEM_GPU_DOMAINS)
  2176. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  2177. intel_ring_emit(engine, cmd);
  2178. intel_ring_emit(engine,
  2179. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2180. if (INTEL_INFO(engine->dev)->gen >= 8) {
  2181. intel_ring_emit(engine, 0); /* upper addr */
  2182. intel_ring_emit(engine, 0); /* value */
  2183. } else {
  2184. intel_ring_emit(engine, 0);
  2185. intel_ring_emit(engine, MI_NOOP);
  2186. }
  2187. intel_ring_advance(engine);
  2188. return 0;
  2189. }
  2190. static int
  2191. gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2192. u64 offset, u32 len,
  2193. unsigned dispatch_flags)
  2194. {
  2195. struct intel_engine_cs *engine = req->engine;
  2196. bool ppgtt = USES_PPGTT(engine->dev) &&
  2197. !(dispatch_flags & I915_DISPATCH_SECURE);
  2198. int ret;
  2199. ret = intel_ring_begin(req, 4);
  2200. if (ret)
  2201. return ret;
  2202. /* FIXME(BDW): Address space and security selectors. */
  2203. intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  2204. (dispatch_flags & I915_DISPATCH_RS ?
  2205. MI_BATCH_RESOURCE_STREAMER : 0));
  2206. intel_ring_emit(engine, lower_32_bits(offset));
  2207. intel_ring_emit(engine, upper_32_bits(offset));
  2208. intel_ring_emit(engine, MI_NOOP);
  2209. intel_ring_advance(engine);
  2210. return 0;
  2211. }
  2212. static int
  2213. hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2214. u64 offset, u32 len,
  2215. unsigned dispatch_flags)
  2216. {
  2217. struct intel_engine_cs *engine = req->engine;
  2218. int ret;
  2219. ret = intel_ring_begin(req, 2);
  2220. if (ret)
  2221. return ret;
  2222. intel_ring_emit(engine,
  2223. MI_BATCH_BUFFER_START |
  2224. (dispatch_flags & I915_DISPATCH_SECURE ?
  2225. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2226. (dispatch_flags & I915_DISPATCH_RS ?
  2227. MI_BATCH_RESOURCE_STREAMER : 0));
  2228. /* bit0-7 is the length on GEN6+ */
  2229. intel_ring_emit(engine, offset);
  2230. intel_ring_advance(engine);
  2231. return 0;
  2232. }
  2233. static int
  2234. gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2235. u64 offset, u32 len,
  2236. unsigned dispatch_flags)
  2237. {
  2238. struct intel_engine_cs *engine = req->engine;
  2239. int ret;
  2240. ret = intel_ring_begin(req, 2);
  2241. if (ret)
  2242. return ret;
  2243. intel_ring_emit(engine,
  2244. MI_BATCH_BUFFER_START |
  2245. (dispatch_flags & I915_DISPATCH_SECURE ?
  2246. 0 : MI_BATCH_NON_SECURE_I965));
  2247. /* bit0-7 is the length on GEN6+ */
  2248. intel_ring_emit(engine, offset);
  2249. intel_ring_advance(engine);
  2250. return 0;
  2251. }
  2252. /* Blitter support (SandyBridge+) */
  2253. static int gen6_ring_flush(struct drm_i915_gem_request *req,
  2254. u32 invalidate, u32 flush)
  2255. {
  2256. struct intel_engine_cs *engine = req->engine;
  2257. struct drm_device *dev = engine->dev;
  2258. uint32_t cmd;
  2259. int ret;
  2260. ret = intel_ring_begin(req, 4);
  2261. if (ret)
  2262. return ret;
  2263. cmd = MI_FLUSH_DW;
  2264. if (INTEL_INFO(dev)->gen >= 8)
  2265. cmd += 1;
  2266. /* We always require a command barrier so that subsequent
  2267. * commands, such as breadcrumb interrupts, are strictly ordered
  2268. * wrt the contents of the write cache being flushed to memory
  2269. * (and thus being coherent from the CPU).
  2270. */
  2271. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2272. /*
  2273. * Bspec vol 1c.3 - blitter engine command streamer:
  2274. * "If ENABLED, all TLBs will be invalidated once the flush
  2275. * operation is complete. This bit is only valid when the
  2276. * Post-Sync Operation field is a value of 1h or 3h."
  2277. */
  2278. if (invalidate & I915_GEM_DOMAIN_RENDER)
  2279. cmd |= MI_INVALIDATE_TLB;
  2280. intel_ring_emit(engine, cmd);
  2281. intel_ring_emit(engine,
  2282. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2283. if (INTEL_INFO(dev)->gen >= 8) {
  2284. intel_ring_emit(engine, 0); /* upper addr */
  2285. intel_ring_emit(engine, 0); /* value */
  2286. } else {
  2287. intel_ring_emit(engine, 0);
  2288. intel_ring_emit(engine, MI_NOOP);
  2289. }
  2290. intel_ring_advance(engine);
  2291. return 0;
  2292. }
  2293. int intel_init_render_ring_buffer(struct drm_device *dev)
  2294. {
  2295. struct drm_i915_private *dev_priv = dev->dev_private;
  2296. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  2297. struct drm_i915_gem_object *obj;
  2298. int ret;
  2299. engine->name = "render ring";
  2300. engine->id = RCS;
  2301. engine->exec_id = I915_EXEC_RENDER;
  2302. engine->mmio_base = RENDER_RING_BASE;
  2303. if (INTEL_INFO(dev)->gen >= 8) {
  2304. if (i915_semaphore_is_enabled(dev)) {
  2305. obj = i915_gem_object_create(dev, 4096);
  2306. if (IS_ERR(obj)) {
  2307. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2308. i915.semaphores = 0;
  2309. } else {
  2310. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2311. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2312. if (ret != 0) {
  2313. drm_gem_object_unreference(&obj->base);
  2314. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2315. i915.semaphores = 0;
  2316. } else
  2317. dev_priv->semaphore_obj = obj;
  2318. }
  2319. }
  2320. engine->init_context = intel_rcs_ctx_init;
  2321. engine->add_request = gen8_render_add_request;
  2322. engine->flush = gen8_render_ring_flush;
  2323. engine->irq_get = gen8_ring_get_irq;
  2324. engine->irq_put = gen8_ring_put_irq;
  2325. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2326. engine->get_seqno = ring_get_seqno;
  2327. engine->set_seqno = ring_set_seqno;
  2328. if (i915_semaphore_is_enabled(dev)) {
  2329. WARN_ON(!dev_priv->semaphore_obj);
  2330. engine->semaphore.sync_to = gen8_ring_sync;
  2331. engine->semaphore.signal = gen8_rcs_signal;
  2332. GEN8_RING_SEMAPHORE_INIT(engine);
  2333. }
  2334. } else if (INTEL_INFO(dev)->gen >= 6) {
  2335. engine->init_context = intel_rcs_ctx_init;
  2336. engine->add_request = gen6_add_request;
  2337. engine->flush = gen7_render_ring_flush;
  2338. if (INTEL_INFO(dev)->gen == 6)
  2339. engine->flush = gen6_render_ring_flush;
  2340. engine->irq_get = gen6_ring_get_irq;
  2341. engine->irq_put = gen6_ring_put_irq;
  2342. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2343. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2344. engine->get_seqno = ring_get_seqno;
  2345. engine->set_seqno = ring_set_seqno;
  2346. if (i915_semaphore_is_enabled(dev)) {
  2347. engine->semaphore.sync_to = gen6_ring_sync;
  2348. engine->semaphore.signal = gen6_signal;
  2349. /*
  2350. * The current semaphore is only applied on pre-gen8
  2351. * platform. And there is no VCS2 ring on the pre-gen8
  2352. * platform. So the semaphore between RCS and VCS2 is
  2353. * initialized as INVALID. Gen8 will initialize the
  2354. * sema between VCS2 and RCS later.
  2355. */
  2356. engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2357. engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2358. engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2359. engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2360. engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2361. engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2362. engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2363. engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2364. engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2365. engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2366. }
  2367. } else if (IS_GEN5(dev)) {
  2368. engine->add_request = pc_render_add_request;
  2369. engine->flush = gen4_render_ring_flush;
  2370. engine->get_seqno = pc_render_get_seqno;
  2371. engine->set_seqno = pc_render_set_seqno;
  2372. engine->irq_get = gen5_ring_get_irq;
  2373. engine->irq_put = gen5_ring_put_irq;
  2374. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2375. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2376. } else {
  2377. engine->add_request = i9xx_add_request;
  2378. if (INTEL_INFO(dev)->gen < 4)
  2379. engine->flush = gen2_render_ring_flush;
  2380. else
  2381. engine->flush = gen4_render_ring_flush;
  2382. engine->get_seqno = ring_get_seqno;
  2383. engine->set_seqno = ring_set_seqno;
  2384. if (IS_GEN2(dev)) {
  2385. engine->irq_get = i8xx_ring_get_irq;
  2386. engine->irq_put = i8xx_ring_put_irq;
  2387. } else {
  2388. engine->irq_get = i9xx_ring_get_irq;
  2389. engine->irq_put = i9xx_ring_put_irq;
  2390. }
  2391. engine->irq_enable_mask = I915_USER_INTERRUPT;
  2392. }
  2393. engine->write_tail = ring_write_tail;
  2394. if (IS_HASWELL(dev))
  2395. engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2396. else if (IS_GEN8(dev))
  2397. engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2398. else if (INTEL_INFO(dev)->gen >= 6)
  2399. engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2400. else if (INTEL_INFO(dev)->gen >= 4)
  2401. engine->dispatch_execbuffer = i965_dispatch_execbuffer;
  2402. else if (IS_I830(dev) || IS_845G(dev))
  2403. engine->dispatch_execbuffer = i830_dispatch_execbuffer;
  2404. else
  2405. engine->dispatch_execbuffer = i915_dispatch_execbuffer;
  2406. engine->init_hw = init_render_ring;
  2407. engine->cleanup = render_ring_cleanup;
  2408. /* Workaround batchbuffer to combat CS tlb bug. */
  2409. if (HAS_BROKEN_CS_TLB(dev)) {
  2410. obj = i915_gem_object_create(dev, I830_WA_SIZE);
  2411. if (IS_ERR(obj)) {
  2412. DRM_ERROR("Failed to allocate batch bo\n");
  2413. return PTR_ERR(obj);
  2414. }
  2415. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2416. if (ret != 0) {
  2417. drm_gem_object_unreference(&obj->base);
  2418. DRM_ERROR("Failed to ping batch bo\n");
  2419. return ret;
  2420. }
  2421. engine->scratch.obj = obj;
  2422. engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2423. }
  2424. ret = intel_init_ring_buffer(dev, engine);
  2425. if (ret)
  2426. return ret;
  2427. if (INTEL_INFO(dev)->gen >= 5) {
  2428. ret = intel_init_pipe_control(engine);
  2429. if (ret)
  2430. return ret;
  2431. }
  2432. return 0;
  2433. }
  2434. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2435. {
  2436. struct drm_i915_private *dev_priv = dev->dev_private;
  2437. struct intel_engine_cs *engine = &dev_priv->engine[VCS];
  2438. engine->name = "bsd ring";
  2439. engine->id = VCS;
  2440. engine->exec_id = I915_EXEC_BSD;
  2441. engine->write_tail = ring_write_tail;
  2442. if (INTEL_INFO(dev)->gen >= 6) {
  2443. engine->mmio_base = GEN6_BSD_RING_BASE;
  2444. /* gen6 bsd needs a special wa for tail updates */
  2445. if (IS_GEN6(dev))
  2446. engine->write_tail = gen6_bsd_ring_write_tail;
  2447. engine->flush = gen6_bsd_ring_flush;
  2448. engine->add_request = gen6_add_request;
  2449. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2450. engine->get_seqno = ring_get_seqno;
  2451. engine->set_seqno = ring_set_seqno;
  2452. if (INTEL_INFO(dev)->gen >= 8) {
  2453. engine->irq_enable_mask =
  2454. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2455. engine->irq_get = gen8_ring_get_irq;
  2456. engine->irq_put = gen8_ring_put_irq;
  2457. engine->dispatch_execbuffer =
  2458. gen8_ring_dispatch_execbuffer;
  2459. if (i915_semaphore_is_enabled(dev)) {
  2460. engine->semaphore.sync_to = gen8_ring_sync;
  2461. engine->semaphore.signal = gen8_xcs_signal;
  2462. GEN8_RING_SEMAPHORE_INIT(engine);
  2463. }
  2464. } else {
  2465. engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2466. engine->irq_get = gen6_ring_get_irq;
  2467. engine->irq_put = gen6_ring_put_irq;
  2468. engine->dispatch_execbuffer =
  2469. gen6_ring_dispatch_execbuffer;
  2470. if (i915_semaphore_is_enabled(dev)) {
  2471. engine->semaphore.sync_to = gen6_ring_sync;
  2472. engine->semaphore.signal = gen6_signal;
  2473. engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2474. engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2475. engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2476. engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2477. engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2478. engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2479. engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2480. engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2481. engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2482. engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2483. }
  2484. }
  2485. } else {
  2486. engine->mmio_base = BSD_RING_BASE;
  2487. engine->flush = bsd_ring_flush;
  2488. engine->add_request = i9xx_add_request;
  2489. engine->get_seqno = ring_get_seqno;
  2490. engine->set_seqno = ring_set_seqno;
  2491. if (IS_GEN5(dev)) {
  2492. engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2493. engine->irq_get = gen5_ring_get_irq;
  2494. engine->irq_put = gen5_ring_put_irq;
  2495. } else {
  2496. engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2497. engine->irq_get = i9xx_ring_get_irq;
  2498. engine->irq_put = i9xx_ring_put_irq;
  2499. }
  2500. engine->dispatch_execbuffer = i965_dispatch_execbuffer;
  2501. }
  2502. engine->init_hw = init_ring_common;
  2503. return intel_init_ring_buffer(dev, engine);
  2504. }
  2505. /**
  2506. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2507. */
  2508. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2509. {
  2510. struct drm_i915_private *dev_priv = dev->dev_private;
  2511. struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
  2512. engine->name = "bsd2 ring";
  2513. engine->id = VCS2;
  2514. engine->exec_id = I915_EXEC_BSD;
  2515. engine->write_tail = ring_write_tail;
  2516. engine->mmio_base = GEN8_BSD2_RING_BASE;
  2517. engine->flush = gen6_bsd_ring_flush;
  2518. engine->add_request = gen6_add_request;
  2519. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2520. engine->get_seqno = ring_get_seqno;
  2521. engine->set_seqno = ring_set_seqno;
  2522. engine->irq_enable_mask =
  2523. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2524. engine->irq_get = gen8_ring_get_irq;
  2525. engine->irq_put = gen8_ring_put_irq;
  2526. engine->dispatch_execbuffer =
  2527. gen8_ring_dispatch_execbuffer;
  2528. if (i915_semaphore_is_enabled(dev)) {
  2529. engine->semaphore.sync_to = gen8_ring_sync;
  2530. engine->semaphore.signal = gen8_xcs_signal;
  2531. GEN8_RING_SEMAPHORE_INIT(engine);
  2532. }
  2533. engine->init_hw = init_ring_common;
  2534. return intel_init_ring_buffer(dev, engine);
  2535. }
  2536. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2537. {
  2538. struct drm_i915_private *dev_priv = dev->dev_private;
  2539. struct intel_engine_cs *engine = &dev_priv->engine[BCS];
  2540. engine->name = "blitter ring";
  2541. engine->id = BCS;
  2542. engine->exec_id = I915_EXEC_BLT;
  2543. engine->mmio_base = BLT_RING_BASE;
  2544. engine->write_tail = ring_write_tail;
  2545. engine->flush = gen6_ring_flush;
  2546. engine->add_request = gen6_add_request;
  2547. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2548. engine->get_seqno = ring_get_seqno;
  2549. engine->set_seqno = ring_set_seqno;
  2550. if (INTEL_INFO(dev)->gen >= 8) {
  2551. engine->irq_enable_mask =
  2552. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2553. engine->irq_get = gen8_ring_get_irq;
  2554. engine->irq_put = gen8_ring_put_irq;
  2555. engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2556. if (i915_semaphore_is_enabled(dev)) {
  2557. engine->semaphore.sync_to = gen8_ring_sync;
  2558. engine->semaphore.signal = gen8_xcs_signal;
  2559. GEN8_RING_SEMAPHORE_INIT(engine);
  2560. }
  2561. } else {
  2562. engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2563. engine->irq_get = gen6_ring_get_irq;
  2564. engine->irq_put = gen6_ring_put_irq;
  2565. engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2566. if (i915_semaphore_is_enabled(dev)) {
  2567. engine->semaphore.signal = gen6_signal;
  2568. engine->semaphore.sync_to = gen6_ring_sync;
  2569. /*
  2570. * The current semaphore is only applied on pre-gen8
  2571. * platform. And there is no VCS2 ring on the pre-gen8
  2572. * platform. So the semaphore between BCS and VCS2 is
  2573. * initialized as INVALID. Gen8 will initialize the
  2574. * sema between BCS and VCS2 later.
  2575. */
  2576. engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2577. engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2578. engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2579. engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2580. engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2581. engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2582. engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2583. engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2584. engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2585. engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2586. }
  2587. }
  2588. engine->init_hw = init_ring_common;
  2589. return intel_init_ring_buffer(dev, engine);
  2590. }
  2591. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2592. {
  2593. struct drm_i915_private *dev_priv = dev->dev_private;
  2594. struct intel_engine_cs *engine = &dev_priv->engine[VECS];
  2595. engine->name = "video enhancement ring";
  2596. engine->id = VECS;
  2597. engine->exec_id = I915_EXEC_VEBOX;
  2598. engine->mmio_base = VEBOX_RING_BASE;
  2599. engine->write_tail = ring_write_tail;
  2600. engine->flush = gen6_ring_flush;
  2601. engine->add_request = gen6_add_request;
  2602. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2603. engine->get_seqno = ring_get_seqno;
  2604. engine->set_seqno = ring_set_seqno;
  2605. if (INTEL_INFO(dev)->gen >= 8) {
  2606. engine->irq_enable_mask =
  2607. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2608. engine->irq_get = gen8_ring_get_irq;
  2609. engine->irq_put = gen8_ring_put_irq;
  2610. engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2611. if (i915_semaphore_is_enabled(dev)) {
  2612. engine->semaphore.sync_to = gen8_ring_sync;
  2613. engine->semaphore.signal = gen8_xcs_signal;
  2614. GEN8_RING_SEMAPHORE_INIT(engine);
  2615. }
  2616. } else {
  2617. engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2618. engine->irq_get = hsw_vebox_get_irq;
  2619. engine->irq_put = hsw_vebox_put_irq;
  2620. engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2621. if (i915_semaphore_is_enabled(dev)) {
  2622. engine->semaphore.sync_to = gen6_ring_sync;
  2623. engine->semaphore.signal = gen6_signal;
  2624. engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2625. engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2626. engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2627. engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2628. engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2629. engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2630. engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2631. engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2632. engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2633. engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2634. }
  2635. }
  2636. engine->init_hw = init_ring_common;
  2637. return intel_init_ring_buffer(dev, engine);
  2638. }
  2639. int
  2640. intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
  2641. {
  2642. struct intel_engine_cs *engine = req->engine;
  2643. int ret;
  2644. if (!engine->gpu_caches_dirty)
  2645. return 0;
  2646. ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
  2647. if (ret)
  2648. return ret;
  2649. trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
  2650. engine->gpu_caches_dirty = false;
  2651. return 0;
  2652. }
  2653. int
  2654. intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
  2655. {
  2656. struct intel_engine_cs *engine = req->engine;
  2657. uint32_t flush_domains;
  2658. int ret;
  2659. flush_domains = 0;
  2660. if (engine->gpu_caches_dirty)
  2661. flush_domains = I915_GEM_GPU_DOMAINS;
  2662. ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2663. if (ret)
  2664. return ret;
  2665. trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2666. engine->gpu_caches_dirty = false;
  2667. return 0;
  2668. }
  2669. void
  2670. intel_stop_engine(struct intel_engine_cs *engine)
  2671. {
  2672. int ret;
  2673. if (!intel_engine_initialized(engine))
  2674. return;
  2675. ret = intel_engine_idle(engine);
  2676. if (ret)
  2677. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2678. engine->name, ret);
  2679. stop_ring(engine);
  2680. }