1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743 |
- /*
- * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
- *
- * This software is available to you under a choice of one of two
- * licenses. You may choose to be licensed under the terms of the GNU
- * General Public License (GPL) Version 2, available from the file
- * COPYING in the main directory of this source tree, or the
- * OpenIB.org BSD license below:
- *
- * Redistribution and use in source and binary forms, with or
- * without modification, are permitted provided that the following
- * conditions are met:
- *
- * - Redistributions of source code must retain the above
- * copyright notice, this list of conditions and the following
- * disclaimer.
- *
- * - Redistributions in binary form must reproduce the above
- * copyright notice, this list of conditions and the following
- * disclaimer in the documentation and/or other materials
- * provided with the distribution.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
- * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
- * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
- * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
- * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
- * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
- * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
- * SOFTWARE.
- */
- #ifndef MLX5_IFC_H
- #define MLX5_IFC_H
- #include "mlx5_ifc_fpga.h"
- enum {
- MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0,
- MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1,
- MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2,
- MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3,
- MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13,
- MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14,
- MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c,
- MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d,
- MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4,
- MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5,
- MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7,
- MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc,
- MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10,
- MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11,
- MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12,
- MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8,
- MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9,
- MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15,
- MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
- MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
- MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b,
- MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f,
- MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa,
- MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb,
- MLX5_EVENT_TYPE_CODING_FPGA_ERROR = 0x20,
- };
- enum {
- MLX5_MODIFY_TIR_BITMASK_LRO = 0x0,
- MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE = 0x1,
- MLX5_MODIFY_TIR_BITMASK_HASH = 0x2,
- MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN = 0x3
- };
- enum {
- MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0,
- MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3,
- };
- enum {
- MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
- MLX5_CMD_OP_QUERY_ADAPTER = 0x101,
- MLX5_CMD_OP_INIT_HCA = 0x102,
- MLX5_CMD_OP_TEARDOWN_HCA = 0x103,
- MLX5_CMD_OP_ENABLE_HCA = 0x104,
- MLX5_CMD_OP_DISABLE_HCA = 0x105,
- MLX5_CMD_OP_QUERY_PAGES = 0x107,
- MLX5_CMD_OP_MANAGE_PAGES = 0x108,
- MLX5_CMD_OP_SET_HCA_CAP = 0x109,
- MLX5_CMD_OP_QUERY_ISSI = 0x10a,
- MLX5_CMD_OP_SET_ISSI = 0x10b,
- MLX5_CMD_OP_SET_DRIVER_VERSION = 0x10d,
- MLX5_CMD_OP_CREATE_MKEY = 0x200,
- MLX5_CMD_OP_QUERY_MKEY = 0x201,
- MLX5_CMD_OP_DESTROY_MKEY = 0x202,
- MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203,
- MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204,
- MLX5_CMD_OP_CREATE_EQ = 0x301,
- MLX5_CMD_OP_DESTROY_EQ = 0x302,
- MLX5_CMD_OP_QUERY_EQ = 0x303,
- MLX5_CMD_OP_GEN_EQE = 0x304,
- MLX5_CMD_OP_CREATE_CQ = 0x400,
- MLX5_CMD_OP_DESTROY_CQ = 0x401,
- MLX5_CMD_OP_QUERY_CQ = 0x402,
- MLX5_CMD_OP_MODIFY_CQ = 0x403,
- MLX5_CMD_OP_CREATE_QP = 0x500,
- MLX5_CMD_OP_DESTROY_QP = 0x501,
- MLX5_CMD_OP_RST2INIT_QP = 0x502,
- MLX5_CMD_OP_INIT2RTR_QP = 0x503,
- MLX5_CMD_OP_RTR2RTS_QP = 0x504,
- MLX5_CMD_OP_RTS2RTS_QP = 0x505,
- MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
- MLX5_CMD_OP_2ERR_QP = 0x507,
- MLX5_CMD_OP_2RST_QP = 0x50a,
- MLX5_CMD_OP_QUERY_QP = 0x50b,
- MLX5_CMD_OP_SQD_RTS_QP = 0x50c,
- MLX5_CMD_OP_INIT2INIT_QP = 0x50e,
- MLX5_CMD_OP_CREATE_PSV = 0x600,
- MLX5_CMD_OP_DESTROY_PSV = 0x601,
- MLX5_CMD_OP_CREATE_SRQ = 0x700,
- MLX5_CMD_OP_DESTROY_SRQ = 0x701,
- MLX5_CMD_OP_QUERY_SRQ = 0x702,
- MLX5_CMD_OP_ARM_RQ = 0x703,
- MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705,
- MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706,
- MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707,
- MLX5_CMD_OP_ARM_XRC_SRQ = 0x708,
- MLX5_CMD_OP_CREATE_DCT = 0x710,
- MLX5_CMD_OP_DESTROY_DCT = 0x711,
- MLX5_CMD_OP_DRAIN_DCT = 0x712,
- MLX5_CMD_OP_QUERY_DCT = 0x713,
- MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714,
- MLX5_CMD_OP_CREATE_XRQ = 0x717,
- MLX5_CMD_OP_DESTROY_XRQ = 0x718,
- MLX5_CMD_OP_QUERY_XRQ = 0x719,
- MLX5_CMD_OP_ARM_XRQ = 0x71a,
- MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750,
- MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751,
- MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752,
- MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753,
- MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
- MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755,
- MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760,
- MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761,
- MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762,
- MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763,
- MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764,
- MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765,
- MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770,
- MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
- MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772,
- MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
- MLX5_CMD_OP_SET_RATE_LIMIT = 0x780,
- MLX5_CMD_OP_QUERY_RATE_LIMIT = 0x781,
- MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT = 0x782,
- MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT = 0x783,
- MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT = 0x784,
- MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT = 0x785,
- MLX5_CMD_OP_CREATE_QOS_PARA_VPORT = 0x786,
- MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT = 0x787,
- MLX5_CMD_OP_ALLOC_PD = 0x800,
- MLX5_CMD_OP_DEALLOC_PD = 0x801,
- MLX5_CMD_OP_ALLOC_UAR = 0x802,
- MLX5_CMD_OP_DEALLOC_UAR = 0x803,
- MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804,
- MLX5_CMD_OP_ACCESS_REG = 0x805,
- MLX5_CMD_OP_ATTACH_TO_MCG = 0x806,
- MLX5_CMD_OP_DETACH_FROM_MCG = 0x807,
- MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a,
- MLX5_CMD_OP_MAD_IFC = 0x50d,
- MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b,
- MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c,
- MLX5_CMD_OP_NOP = 0x80d,
- MLX5_CMD_OP_ALLOC_XRCD = 0x80e,
- MLX5_CMD_OP_DEALLOC_XRCD = 0x80f,
- MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
- MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817,
- MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822,
- MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823,
- MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824,
- MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825,
- MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826,
- MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827,
- MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828,
- MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829,
- MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a,
- MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b,
- MLX5_CMD_OP_SET_WOL_ROL = 0x830,
- MLX5_CMD_OP_QUERY_WOL_ROL = 0x831,
- MLX5_CMD_OP_CREATE_LAG = 0x840,
- MLX5_CMD_OP_MODIFY_LAG = 0x841,
- MLX5_CMD_OP_QUERY_LAG = 0x842,
- MLX5_CMD_OP_DESTROY_LAG = 0x843,
- MLX5_CMD_OP_CREATE_VPORT_LAG = 0x844,
- MLX5_CMD_OP_DESTROY_VPORT_LAG = 0x845,
- MLX5_CMD_OP_CREATE_TIR = 0x900,
- MLX5_CMD_OP_MODIFY_TIR = 0x901,
- MLX5_CMD_OP_DESTROY_TIR = 0x902,
- MLX5_CMD_OP_QUERY_TIR = 0x903,
- MLX5_CMD_OP_CREATE_SQ = 0x904,
- MLX5_CMD_OP_MODIFY_SQ = 0x905,
- MLX5_CMD_OP_DESTROY_SQ = 0x906,
- MLX5_CMD_OP_QUERY_SQ = 0x907,
- MLX5_CMD_OP_CREATE_RQ = 0x908,
- MLX5_CMD_OP_MODIFY_RQ = 0x909,
- MLX5_CMD_OP_SET_DELAY_DROP_PARAMS = 0x910,
- MLX5_CMD_OP_DESTROY_RQ = 0x90a,
- MLX5_CMD_OP_QUERY_RQ = 0x90b,
- MLX5_CMD_OP_CREATE_RMP = 0x90c,
- MLX5_CMD_OP_MODIFY_RMP = 0x90d,
- MLX5_CMD_OP_DESTROY_RMP = 0x90e,
- MLX5_CMD_OP_QUERY_RMP = 0x90f,
- MLX5_CMD_OP_CREATE_TIS = 0x912,
- MLX5_CMD_OP_MODIFY_TIS = 0x913,
- MLX5_CMD_OP_DESTROY_TIS = 0x914,
- MLX5_CMD_OP_QUERY_TIS = 0x915,
- MLX5_CMD_OP_CREATE_RQT = 0x916,
- MLX5_CMD_OP_MODIFY_RQT = 0x917,
- MLX5_CMD_OP_DESTROY_RQT = 0x918,
- MLX5_CMD_OP_QUERY_RQT = 0x919,
- MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f,
- MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930,
- MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931,
- MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932,
- MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933,
- MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934,
- MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935,
- MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936,
- MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937,
- MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938,
- MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
- MLX5_CMD_OP_DEALLOC_FLOW_COUNTER = 0x93a,
- MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
- MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c,
- MLX5_CMD_OP_ALLOC_ENCAP_HEADER = 0x93d,
- MLX5_CMD_OP_DEALLOC_ENCAP_HEADER = 0x93e,
- MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT = 0x940,
- MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
- MLX5_CMD_OP_FPGA_CREATE_QP = 0x960,
- MLX5_CMD_OP_FPGA_MODIFY_QP = 0x961,
- MLX5_CMD_OP_FPGA_QUERY_QP = 0x962,
- MLX5_CMD_OP_FPGA_DESTROY_QP = 0x963,
- MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS = 0x964,
- MLX5_CMD_OP_MAX
- };
- struct mlx5_ifc_flow_table_fields_supported_bits {
- u8 outer_dmac[0x1];
- u8 outer_smac[0x1];
- u8 outer_ether_type[0x1];
- u8 outer_ip_version[0x1];
- u8 outer_first_prio[0x1];
- u8 outer_first_cfi[0x1];
- u8 outer_first_vid[0x1];
- u8 outer_ipv4_ttl[0x1];
- u8 outer_second_prio[0x1];
- u8 outer_second_cfi[0x1];
- u8 outer_second_vid[0x1];
- u8 reserved_at_b[0x1];
- u8 outer_sip[0x1];
- u8 outer_dip[0x1];
- u8 outer_frag[0x1];
- u8 outer_ip_protocol[0x1];
- u8 outer_ip_ecn[0x1];
- u8 outer_ip_dscp[0x1];
- u8 outer_udp_sport[0x1];
- u8 outer_udp_dport[0x1];
- u8 outer_tcp_sport[0x1];
- u8 outer_tcp_dport[0x1];
- u8 outer_tcp_flags[0x1];
- u8 outer_gre_protocol[0x1];
- u8 outer_gre_key[0x1];
- u8 outer_vxlan_vni[0x1];
- u8 reserved_at_1a[0x5];
- u8 source_eswitch_port[0x1];
- u8 inner_dmac[0x1];
- u8 inner_smac[0x1];
- u8 inner_ether_type[0x1];
- u8 inner_ip_version[0x1];
- u8 inner_first_prio[0x1];
- u8 inner_first_cfi[0x1];
- u8 inner_first_vid[0x1];
- u8 reserved_at_27[0x1];
- u8 inner_second_prio[0x1];
- u8 inner_second_cfi[0x1];
- u8 inner_second_vid[0x1];
- u8 reserved_at_2b[0x1];
- u8 inner_sip[0x1];
- u8 inner_dip[0x1];
- u8 inner_frag[0x1];
- u8 inner_ip_protocol[0x1];
- u8 inner_ip_ecn[0x1];
- u8 inner_ip_dscp[0x1];
- u8 inner_udp_sport[0x1];
- u8 inner_udp_dport[0x1];
- u8 inner_tcp_sport[0x1];
- u8 inner_tcp_dport[0x1];
- u8 inner_tcp_flags[0x1];
- u8 reserved_at_37[0x9];
- u8 reserved_at_40[0x1a];
- u8 bth_dst_qp[0x1];
- u8 reserved_at_5b[0x25];
- };
- struct mlx5_ifc_flow_table_prop_layout_bits {
- u8 ft_support[0x1];
- u8 reserved_at_1[0x1];
- u8 flow_counter[0x1];
- u8 flow_modify_en[0x1];
- u8 modify_root[0x1];
- u8 identified_miss_table_mode[0x1];
- u8 flow_table_modify[0x1];
- u8 encap[0x1];
- u8 decap[0x1];
- u8 reserved_at_9[0x17];
- u8 reserved_at_20[0x2];
- u8 log_max_ft_size[0x6];
- u8 log_max_modify_header_context[0x8];
- u8 max_modify_header_actions[0x8];
- u8 max_ft_level[0x8];
- u8 reserved_at_40[0x20];
- u8 reserved_at_60[0x18];
- u8 log_max_ft_num[0x8];
- u8 reserved_at_80[0x18];
- u8 log_max_destination[0x8];
- u8 log_max_flow_counter[0x8];
- u8 reserved_at_a8[0x10];
- u8 log_max_flow[0x8];
- u8 reserved_at_c0[0x40];
- struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
- struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
- };
- struct mlx5_ifc_odp_per_transport_service_cap_bits {
- u8 send[0x1];
- u8 receive[0x1];
- u8 write[0x1];
- u8 read[0x1];
- u8 atomic[0x1];
- u8 srq_receive[0x1];
- u8 reserved_at_6[0x1a];
- };
- struct mlx5_ifc_ipv4_layout_bits {
- u8 reserved_at_0[0x60];
- u8 ipv4[0x20];
- };
- struct mlx5_ifc_ipv6_layout_bits {
- u8 ipv6[16][0x8];
- };
- union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
- struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
- struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
- u8 reserved_at_0[0x80];
- };
- struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
- u8 smac_47_16[0x20];
- u8 smac_15_0[0x10];
- u8 ethertype[0x10];
- u8 dmac_47_16[0x20];
- u8 dmac_15_0[0x10];
- u8 first_prio[0x3];
- u8 first_cfi[0x1];
- u8 first_vid[0xc];
- u8 ip_protocol[0x8];
- u8 ip_dscp[0x6];
- u8 ip_ecn[0x2];
- u8 cvlan_tag[0x1];
- u8 svlan_tag[0x1];
- u8 frag[0x1];
- u8 ip_version[0x4];
- u8 tcp_flags[0x9];
- u8 tcp_sport[0x10];
- u8 tcp_dport[0x10];
- u8 reserved_at_c0[0x18];
- u8 ttl_hoplimit[0x8];
- u8 udp_sport[0x10];
- u8 udp_dport[0x10];
- union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
- union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
- };
- struct mlx5_ifc_fte_match_set_misc_bits {
- u8 reserved_at_0[0x8];
- u8 source_sqn[0x18];
- u8 reserved_at_20[0x10];
- u8 source_port[0x10];
- u8 outer_second_prio[0x3];
- u8 outer_second_cfi[0x1];
- u8 outer_second_vid[0xc];
- u8 inner_second_prio[0x3];
- u8 inner_second_cfi[0x1];
- u8 inner_second_vid[0xc];
- u8 outer_second_cvlan_tag[0x1];
- u8 inner_second_cvlan_tag[0x1];
- u8 outer_second_svlan_tag[0x1];
- u8 inner_second_svlan_tag[0x1];
- u8 reserved_at_64[0xc];
- u8 gre_protocol[0x10];
- u8 gre_key_h[0x18];
- u8 gre_key_l[0x8];
- u8 vxlan_vni[0x18];
- u8 reserved_at_b8[0x8];
- u8 reserved_at_c0[0x20];
- u8 reserved_at_e0[0xc];
- u8 outer_ipv6_flow_label[0x14];
- u8 reserved_at_100[0xc];
- u8 inner_ipv6_flow_label[0x14];
- u8 reserved_at_120[0x28];
- u8 bth_dst_qp[0x18];
- u8 reserved_at_160[0xa0];
- };
- struct mlx5_ifc_cmd_pas_bits {
- u8 pa_h[0x20];
- u8 pa_l[0x14];
- u8 reserved_at_34[0xc];
- };
- struct mlx5_ifc_uint64_bits {
- u8 hi[0x20];
- u8 lo[0x20];
- };
- enum {
- MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0,
- MLX5_ADS_STAT_RATE_2_5GBPS = 0x7,
- MLX5_ADS_STAT_RATE_10GBPS = 0x8,
- MLX5_ADS_STAT_RATE_30GBPS = 0x9,
- MLX5_ADS_STAT_RATE_5GBPS = 0xa,
- MLX5_ADS_STAT_RATE_20GBPS = 0xb,
- MLX5_ADS_STAT_RATE_40GBPS = 0xc,
- MLX5_ADS_STAT_RATE_60GBPS = 0xd,
- MLX5_ADS_STAT_RATE_80GBPS = 0xe,
- MLX5_ADS_STAT_RATE_120GBPS = 0xf,
- };
- struct mlx5_ifc_ads_bits {
- u8 fl[0x1];
- u8 free_ar[0x1];
- u8 reserved_at_2[0xe];
- u8 pkey_index[0x10];
- u8 reserved_at_20[0x8];
- u8 grh[0x1];
- u8 mlid[0x7];
- u8 rlid[0x10];
- u8 ack_timeout[0x5];
- u8 reserved_at_45[0x3];
- u8 src_addr_index[0x8];
- u8 reserved_at_50[0x4];
- u8 stat_rate[0x4];
- u8 hop_limit[0x8];
- u8 reserved_at_60[0x4];
- u8 tclass[0x8];
- u8 flow_label[0x14];
- u8 rgid_rip[16][0x8];
- u8 reserved_at_100[0x4];
- u8 f_dscp[0x1];
- u8 f_ecn[0x1];
- u8 reserved_at_106[0x1];
- u8 f_eth_prio[0x1];
- u8 ecn[0x2];
- u8 dscp[0x6];
- u8 udp_sport[0x10];
- u8 dei_cfi[0x1];
- u8 eth_prio[0x3];
- u8 sl[0x4];
- u8 port[0x8];
- u8 rmac_47_32[0x10];
- u8 rmac_31_0[0x20];
- };
- struct mlx5_ifc_flow_table_nic_cap_bits {
- u8 nic_rx_multi_path_tirs[0x1];
- u8 nic_rx_multi_path_tirs_fts[0x1];
- u8 allow_sniffer_and_nic_rx_shared_tir[0x1];
- u8 reserved_at_3[0x1fd];
- struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
- u8 reserved_at_400[0x200];
- struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
- struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
- u8 reserved_at_a00[0x200];
- struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
- u8 reserved_at_e00[0x7200];
- };
- struct mlx5_ifc_flow_table_eswitch_cap_bits {
- u8 reserved_at_0[0x200];
- struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
- struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
- struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
- u8 reserved_at_800[0x7800];
- };
- struct mlx5_ifc_e_switch_cap_bits {
- u8 vport_svlan_strip[0x1];
- u8 vport_cvlan_strip[0x1];
- u8 vport_svlan_insert[0x1];
- u8 vport_cvlan_insert_if_not_exist[0x1];
- u8 vport_cvlan_insert_overwrite[0x1];
- u8 reserved_at_5[0x19];
- u8 nic_vport_node_guid_modify[0x1];
- u8 nic_vport_port_guid_modify[0x1];
- u8 vxlan_encap_decap[0x1];
- u8 nvgre_encap_decap[0x1];
- u8 reserved_at_22[0x9];
- u8 log_max_encap_headers[0x5];
- u8 reserved_2b[0x6];
- u8 max_encap_header_size[0xa];
- u8 reserved_40[0x7c0];
- };
- struct mlx5_ifc_qos_cap_bits {
- u8 packet_pacing[0x1];
- u8 esw_scheduling[0x1];
- u8 esw_bw_share[0x1];
- u8 esw_rate_limit[0x1];
- u8 reserved_at_4[0x1c];
- u8 reserved_at_20[0x20];
- u8 packet_pacing_max_rate[0x20];
- u8 packet_pacing_min_rate[0x20];
- u8 reserved_at_80[0x10];
- u8 packet_pacing_rate_table_size[0x10];
- u8 esw_element_type[0x10];
- u8 esw_tsar_type[0x10];
- u8 reserved_at_c0[0x10];
- u8 max_qos_para_vport[0x10];
- u8 max_tsar_bw_share[0x20];
- u8 reserved_at_100[0x700];
- };
- struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
- u8 csum_cap[0x1];
- u8 vlan_cap[0x1];
- u8 lro_cap[0x1];
- u8 lro_psh_flag[0x1];
- u8 lro_time_stamp[0x1];
- u8 reserved_at_5[0x2];
- u8 wqe_vlan_insert[0x1];
- u8 self_lb_en_modifiable[0x1];
- u8 reserved_at_9[0x2];
- u8 max_lso_cap[0x5];
- u8 multi_pkt_send_wqe[0x2];
- u8 wqe_inline_mode[0x2];
- u8 rss_ind_tbl_cap[0x4];
- u8 reg_umr_sq[0x1];
- u8 scatter_fcs[0x1];
- u8 enhanced_multi_pkt_send_wqe[0x1];
- u8 tunnel_lso_const_out_ip_id[0x1];
- u8 reserved_at_1c[0x2];
- u8 tunnel_stateless_gre[0x1];
- u8 tunnel_stateless_vxlan[0x1];
- u8 swp[0x1];
- u8 swp_csum[0x1];
- u8 swp_lso[0x1];
- u8 reserved_at_23[0x1d];
- u8 reserved_at_40[0x10];
- u8 lro_min_mss_size[0x10];
- u8 reserved_at_60[0x120];
- u8 lro_timer_supported_periods[4][0x20];
- u8 reserved_at_200[0x600];
- };
- struct mlx5_ifc_roce_cap_bits {
- u8 roce_apm[0x1];
- u8 reserved_at_1[0x1f];
- u8 reserved_at_20[0x60];
- u8 reserved_at_80[0xc];
- u8 l3_type[0x4];
- u8 reserved_at_90[0x8];
- u8 roce_version[0x8];
- u8 reserved_at_a0[0x10];
- u8 r_roce_dest_udp_port[0x10];
- u8 r_roce_max_src_udp_port[0x10];
- u8 r_roce_min_src_udp_port[0x10];
- u8 reserved_at_e0[0x10];
- u8 roce_address_table_size[0x10];
- u8 reserved_at_100[0x700];
- };
- enum {
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100,
- };
- enum {
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80,
- MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100,
- };
- struct mlx5_ifc_atomic_caps_bits {
- u8 reserved_at_0[0x40];
- u8 atomic_req_8B_endianness_mode[0x2];
- u8 reserved_at_42[0x4];
- u8 supported_atomic_req_8B_endianness_mode_1[0x1];
- u8 reserved_at_47[0x19];
- u8 reserved_at_60[0x20];
- u8 reserved_at_80[0x10];
- u8 atomic_operations[0x10];
- u8 reserved_at_a0[0x10];
- u8 atomic_size_qp[0x10];
- u8 reserved_at_c0[0x10];
- u8 atomic_size_dc[0x10];
- u8 reserved_at_e0[0x720];
- };
- struct mlx5_ifc_odp_cap_bits {
- u8 reserved_at_0[0x40];
- u8 sig[0x1];
- u8 reserved_at_41[0x1f];
- u8 reserved_at_60[0x20];
- struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
- struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
- struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
- u8 reserved_at_e0[0x720];
- };
- struct mlx5_ifc_calc_op {
- u8 reserved_at_0[0x10];
- u8 reserved_at_10[0x9];
- u8 op_swap_endianness[0x1];
- u8 op_min[0x1];
- u8 op_xor[0x1];
- u8 op_or[0x1];
- u8 op_and[0x1];
- u8 op_max[0x1];
- u8 op_add[0x1];
- };
- struct mlx5_ifc_vector_calc_cap_bits {
- u8 calc_matrix[0x1];
- u8 reserved_at_1[0x1f];
- u8 reserved_at_20[0x8];
- u8 max_vec_count[0x8];
- u8 reserved_at_30[0xd];
- u8 max_chunk_size[0x3];
- struct mlx5_ifc_calc_op calc0;
- struct mlx5_ifc_calc_op calc1;
- struct mlx5_ifc_calc_op calc2;
- struct mlx5_ifc_calc_op calc3;
- u8 reserved_at_e0[0x720];
- };
- enum {
- MLX5_WQ_TYPE_LINKED_LIST = 0x0,
- MLX5_WQ_TYPE_CYCLIC = 0x1,
- MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
- };
- enum {
- MLX5_WQ_END_PAD_MODE_NONE = 0x0,
- MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
- };
- enum {
- MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0,
- MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1,
- MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2,
- MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3,
- MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4,
- };
- enum {
- MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0,
- MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1,
- MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2,
- MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3,
- MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4,
- MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5,
- };
- enum {
- MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0,
- MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1,
- };
- enum {
- MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0,
- MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1,
- MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3,
- };
- enum {
- MLX5_CAP_PORT_TYPE_IB = 0x0,
- MLX5_CAP_PORT_TYPE_ETH = 0x1,
- };
- enum {
- MLX5_CAP_UMR_FENCE_STRONG = 0x0,
- MLX5_CAP_UMR_FENCE_SMALL = 0x1,
- MLX5_CAP_UMR_FENCE_NONE = 0x2,
- };
- struct mlx5_ifc_cmd_hca_cap_bits {
- u8 reserved_at_0[0x80];
- u8 log_max_srq_sz[0x8];
- u8 log_max_qp_sz[0x8];
- u8 reserved_at_90[0xb];
- u8 log_max_qp[0x5];
- u8 reserved_at_a0[0xb];
- u8 log_max_srq[0x5];
- u8 reserved_at_b0[0x10];
- u8 reserved_at_c0[0x8];
- u8 log_max_cq_sz[0x8];
- u8 reserved_at_d0[0xb];
- u8 log_max_cq[0x5];
- u8 log_max_eq_sz[0x8];
- u8 reserved_at_e8[0x2];
- u8 log_max_mkey[0x6];
- u8 reserved_at_f0[0xc];
- u8 log_max_eq[0x4];
- u8 max_indirection[0x8];
- u8 fixed_buffer_size[0x1];
- u8 log_max_mrw_sz[0x7];
- u8 force_teardown[0x1];
- u8 reserved_at_111[0x1];
- u8 log_max_bsf_list_size[0x6];
- u8 umr_extended_translation_offset[0x1];
- u8 null_mkey[0x1];
- u8 log_max_klm_list_size[0x6];
- u8 reserved_at_120[0xa];
- u8 log_max_ra_req_dc[0x6];
- u8 reserved_at_130[0xa];
- u8 log_max_ra_res_dc[0x6];
- u8 reserved_at_140[0xa];
- u8 log_max_ra_req_qp[0x6];
- u8 reserved_at_150[0xa];
- u8 log_max_ra_res_qp[0x6];
- u8 end_pad[0x1];
- u8 cc_query_allowed[0x1];
- u8 cc_modify_allowed[0x1];
- u8 start_pad[0x1];
- u8 cache_line_128byte[0x1];
- u8 reserved_at_165[0xb];
- u8 gid_table_size[0x10];
- u8 out_of_seq_cnt[0x1];
- u8 vport_counters[0x1];
- u8 retransmission_q_counters[0x1];
- u8 reserved_at_183[0x1];
- u8 modify_rq_counter_set_id[0x1];
- u8 rq_delay_drop[0x1];
- u8 max_qp_cnt[0xa];
- u8 pkey_table_size[0x10];
- u8 vport_group_manager[0x1];
- u8 vhca_group_manager[0x1];
- u8 ib_virt[0x1];
- u8 eth_virt[0x1];
- u8 reserved_at_1a4[0x1];
- u8 ets[0x1];
- u8 nic_flow_table[0x1];
- u8 eswitch_flow_table[0x1];
- u8 early_vf_enable[0x1];
- u8 mcam_reg[0x1];
- u8 pcam_reg[0x1];
- u8 local_ca_ack_delay[0x5];
- u8 port_module_event[0x1];
- u8 enhanced_error_q_counters[0x1];
- u8 ports_check[0x1];
- u8 reserved_at_1b3[0x1];
- u8 disable_link_up[0x1];
- u8 beacon_led[0x1];
- u8 port_type[0x2];
- u8 num_ports[0x8];
- u8 reserved_at_1c0[0x1];
- u8 pps[0x1];
- u8 pps_modify[0x1];
- u8 log_max_msg[0x5];
- u8 reserved_at_1c8[0x4];
- u8 max_tc[0x4];
- u8 reserved_at_1d0[0x1];
- u8 dcbx[0x1];
- u8 general_notification_event[0x1];
- u8 reserved_at_1d3[0x2];
- u8 fpga[0x1];
- u8 rol_s[0x1];
- u8 rol_g[0x1];
- u8 reserved_at_1d8[0x1];
- u8 wol_s[0x1];
- u8 wol_g[0x1];
- u8 wol_a[0x1];
- u8 wol_b[0x1];
- u8 wol_m[0x1];
- u8 wol_u[0x1];
- u8 wol_p[0x1];
- u8 stat_rate_support[0x10];
- u8 reserved_at_1f0[0xc];
- u8 cqe_version[0x4];
- u8 compact_address_vector[0x1];
- u8 striding_rq[0x1];
- u8 reserved_at_202[0x1];
- u8 ipoib_enhanced_offloads[0x1];
- u8 ipoib_basic_offloads[0x1];
- u8 reserved_at_205[0x5];
- u8 umr_fence[0x2];
- u8 reserved_at_20c[0x3];
- u8 drain_sigerr[0x1];
- u8 cmdif_checksum[0x2];
- u8 sigerr_cqe[0x1];
- u8 reserved_at_213[0x1];
- u8 wq_signature[0x1];
- u8 sctr_data_cqe[0x1];
- u8 reserved_at_216[0x1];
- u8 sho[0x1];
- u8 tph[0x1];
- u8 rf[0x1];
- u8 dct[0x1];
- u8 qos[0x1];
- u8 eth_net_offloads[0x1];
- u8 roce[0x1];
- u8 atomic[0x1];
- u8 reserved_at_21f[0x1];
- u8 cq_oi[0x1];
- u8 cq_resize[0x1];
- u8 cq_moderation[0x1];
- u8 reserved_at_223[0x3];
- u8 cq_eq_remap[0x1];
- u8 pg[0x1];
- u8 block_lb_mc[0x1];
- u8 reserved_at_229[0x1];
- u8 scqe_break_moderation[0x1];
- u8 cq_period_start_from_cqe[0x1];
- u8 cd[0x1];
- u8 reserved_at_22d[0x1];
- u8 apm[0x1];
- u8 vector_calc[0x1];
- u8 umr_ptr_rlky[0x1];
- u8 imaicl[0x1];
- u8 reserved_at_232[0x4];
- u8 qkv[0x1];
- u8 pkv[0x1];
- u8 set_deth_sqpn[0x1];
- u8 reserved_at_239[0x3];
- u8 xrc[0x1];
- u8 ud[0x1];
- u8 uc[0x1];
- u8 rc[0x1];
- u8 uar_4k[0x1];
- u8 reserved_at_241[0x9];
- u8 uar_sz[0x6];
- u8 reserved_at_250[0x8];
- u8 log_pg_sz[0x8];
- u8 bf[0x1];
- u8 driver_version[0x1];
- u8 pad_tx_eth_packet[0x1];
- u8 reserved_at_263[0x8];
- u8 log_bf_reg_size[0x5];
- u8 reserved_at_270[0xb];
- u8 lag_master[0x1];
- u8 num_lag_ports[0x4];
- u8 reserved_at_280[0x10];
- u8 max_wqe_sz_sq[0x10];
- u8 reserved_at_2a0[0x10];
- u8 max_wqe_sz_rq[0x10];
- u8 max_flow_counter_31_16[0x10];
- u8 max_wqe_sz_sq_dc[0x10];
- u8 reserved_at_2e0[0x7];
- u8 max_qp_mcg[0x19];
- u8 reserved_at_300[0x18];
- u8 log_max_mcg[0x8];
- u8 reserved_at_320[0x3];
- u8 log_max_transport_domain[0x5];
- u8 reserved_at_328[0x3];
- u8 log_max_pd[0x5];
- u8 reserved_at_330[0xb];
- u8 log_max_xrcd[0x5];
- u8 reserved_at_340[0x8];
- u8 log_max_flow_counter_bulk[0x8];
- u8 max_flow_counter_15_0[0x10];
- u8 reserved_at_360[0x3];
- u8 log_max_rq[0x5];
- u8 reserved_at_368[0x3];
- u8 log_max_sq[0x5];
- u8 reserved_at_370[0x3];
- u8 log_max_tir[0x5];
- u8 reserved_at_378[0x3];
- u8 log_max_tis[0x5];
- u8 basic_cyclic_rcv_wqe[0x1];
- u8 reserved_at_381[0x2];
- u8 log_max_rmp[0x5];
- u8 reserved_at_388[0x3];
- u8 log_max_rqt[0x5];
- u8 reserved_at_390[0x3];
- u8 log_max_rqt_size[0x5];
- u8 reserved_at_398[0x3];
- u8 log_max_tis_per_sq[0x5];
- u8 reserved_at_3a0[0x3];
- u8 log_max_stride_sz_rq[0x5];
- u8 reserved_at_3a8[0x3];
- u8 log_min_stride_sz_rq[0x5];
- u8 reserved_at_3b0[0x3];
- u8 log_max_stride_sz_sq[0x5];
- u8 reserved_at_3b8[0x3];
- u8 log_min_stride_sz_sq[0x5];
- u8 reserved_at_3c0[0x1b];
- u8 log_max_wq_sz[0x5];
- u8 nic_vport_change_event[0x1];
- u8 disable_local_lb[0x1];
- u8 reserved_at_3e2[0x9];
- u8 log_max_vlan_list[0x5];
- u8 reserved_at_3f0[0x3];
- u8 log_max_current_mc_list[0x5];
- u8 reserved_at_3f8[0x3];
- u8 log_max_current_uc_list[0x5];
- u8 reserved_at_400[0x80];
- u8 reserved_at_480[0x3];
- u8 log_max_l2_table[0x5];
- u8 reserved_at_488[0x8];
- u8 log_uar_page_sz[0x10];
- u8 reserved_at_4a0[0x20];
- u8 device_frequency_mhz[0x20];
- u8 device_frequency_khz[0x20];
- u8 reserved_at_500[0x20];
- u8 num_of_uars_per_page[0x20];
- u8 reserved_at_540[0x40];
- u8 reserved_at_580[0x3f];
- u8 cqe_compression[0x1];
- u8 cqe_compression_timeout[0x10];
- u8 cqe_compression_max_num[0x10];
- u8 reserved_at_5e0[0x10];
- u8 tag_matching[0x1];
- u8 rndv_offload_rc[0x1];
- u8 rndv_offload_dc[0x1];
- u8 log_tag_matching_list_sz[0x5];
- u8 reserved_at_5f8[0x3];
- u8 log_max_xrq[0x5];
- u8 reserved_at_600[0x200];
- };
- enum mlx5_flow_destination_type {
- MLX5_FLOW_DESTINATION_TYPE_VPORT = 0x0,
- MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1,
- MLX5_FLOW_DESTINATION_TYPE_TIR = 0x2,
- MLX5_FLOW_DESTINATION_TYPE_COUNTER = 0x100,
- };
- struct mlx5_ifc_dest_format_struct_bits {
- u8 destination_type[0x8];
- u8 destination_id[0x18];
- u8 reserved_at_20[0x20];
- };
- struct mlx5_ifc_flow_counter_list_bits {
- u8 flow_counter_id[0x20];
- u8 reserved_at_20[0x20];
- };
- union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
- struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
- struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
- u8 reserved_at_0[0x40];
- };
- struct mlx5_ifc_fte_match_param_bits {
- struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
- struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
- struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
- u8 reserved_at_600[0xa00];
- };
- enum {
- MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0,
- MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1,
- MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2,
- MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3,
- MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4,
- };
- struct mlx5_ifc_rx_hash_field_select_bits {
- u8 l3_prot_type[0x1];
- u8 l4_prot_type[0x1];
- u8 selected_fields[0x1e];
- };
- enum {
- MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0,
- MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1,
- };
- enum {
- MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0,
- MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1,
- };
- struct mlx5_ifc_wq_bits {
- u8 wq_type[0x4];
- u8 wq_signature[0x1];
- u8 end_padding_mode[0x2];
- u8 cd_slave[0x1];
- u8 reserved_at_8[0x18];
- u8 hds_skip_first_sge[0x1];
- u8 log2_hds_buf_size[0x3];
- u8 reserved_at_24[0x7];
- u8 page_offset[0x5];
- u8 lwm[0x10];
- u8 reserved_at_40[0x8];
- u8 pd[0x18];
- u8 reserved_at_60[0x8];
- u8 uar_page[0x18];
- u8 dbr_addr[0x40];
- u8 hw_counter[0x20];
- u8 sw_counter[0x20];
- u8 reserved_at_100[0xc];
- u8 log_wq_stride[0x4];
- u8 reserved_at_110[0x3];
- u8 log_wq_pg_sz[0x5];
- u8 reserved_at_118[0x3];
- u8 log_wq_sz[0x5];
- u8 reserved_at_120[0x15];
- u8 log_wqe_num_of_strides[0x3];
- u8 two_byte_shift_en[0x1];
- u8 reserved_at_139[0x4];
- u8 log_wqe_stride_size[0x3];
- u8 reserved_at_140[0x4c0];
- struct mlx5_ifc_cmd_pas_bits pas[0];
- };
- struct mlx5_ifc_rq_num_bits {
- u8 reserved_at_0[0x8];
- u8 rq_num[0x18];
- };
- struct mlx5_ifc_mac_address_layout_bits {
- u8 reserved_at_0[0x10];
- u8 mac_addr_47_32[0x10];
- u8 mac_addr_31_0[0x20];
- };
- struct mlx5_ifc_vlan_layout_bits {
- u8 reserved_at_0[0x14];
- u8 vlan[0x0c];
- u8 reserved_at_20[0x20];
- };
- struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
- u8 reserved_at_0[0xa0];
- u8 min_time_between_cnps[0x20];
- u8 reserved_at_c0[0x12];
- u8 cnp_dscp[0x6];
- u8 reserved_at_d8[0x4];
- u8 cnp_prio_mode[0x1];
- u8 cnp_802p_prio[0x3];
- u8 reserved_at_e0[0x720];
- };
- struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
- u8 reserved_at_0[0x60];
- u8 reserved_at_60[0x4];
- u8 clamp_tgt_rate[0x1];
- u8 reserved_at_65[0x3];
- u8 clamp_tgt_rate_after_time_inc[0x1];
- u8 reserved_at_69[0x17];
- u8 reserved_at_80[0x20];
- u8 rpg_time_reset[0x20];
- u8 rpg_byte_reset[0x20];
- u8 rpg_threshold[0x20];
- u8 rpg_max_rate[0x20];
- u8 rpg_ai_rate[0x20];
- u8 rpg_hai_rate[0x20];
- u8 rpg_gd[0x20];
- u8 rpg_min_dec_fac[0x20];
- u8 rpg_min_rate[0x20];
- u8 reserved_at_1c0[0xe0];
- u8 rate_to_set_on_first_cnp[0x20];
- u8 dce_tcp_g[0x20];
- u8 dce_tcp_rtt[0x20];
- u8 rate_reduce_monitor_period[0x20];
- u8 reserved_at_320[0x20];
- u8 initial_alpha_value[0x20];
- u8 reserved_at_360[0x4a0];
- };
- struct mlx5_ifc_cong_control_802_1qau_rp_bits {
- u8 reserved_at_0[0x80];
- u8 rppp_max_rps[0x20];
- u8 rpg_time_reset[0x20];
- u8 rpg_byte_reset[0x20];
- u8 rpg_threshold[0x20];
- u8 rpg_max_rate[0x20];
- u8 rpg_ai_rate[0x20];
- u8 rpg_hai_rate[0x20];
- u8 rpg_gd[0x20];
- u8 rpg_min_dec_fac[0x20];
- u8 rpg_min_rate[0x20];
- u8 reserved_at_1c0[0x640];
- };
- enum {
- MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1,
- MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2,
- MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4,
- };
- struct mlx5_ifc_resize_field_select_bits {
- u8 resize_field_select[0x20];
- };
- enum {
- MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1,
- MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2,
- MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4,
- MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8,
- };
- struct mlx5_ifc_modify_field_select_bits {
- u8 modify_field_select[0x20];
- };
- struct mlx5_ifc_field_select_r_roce_np_bits {
- u8 field_select_r_roce_np[0x20];
- };
- struct mlx5_ifc_field_select_r_roce_rp_bits {
- u8 field_select_r_roce_rp[0x20];
- };
- enum {
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4,
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8,
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10,
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20,
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40,
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80,
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100,
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200,
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400,
- MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800,
- };
- struct mlx5_ifc_field_select_802_1qau_rp_bits {
- u8 field_select_8021qaurp[0x20];
- };
- struct mlx5_ifc_phys_layer_cntrs_bits {
- u8 time_since_last_clear_high[0x20];
- u8 time_since_last_clear_low[0x20];
- u8 symbol_errors_high[0x20];
- u8 symbol_errors_low[0x20];
- u8 sync_headers_errors_high[0x20];
- u8 sync_headers_errors_low[0x20];
- u8 edpl_bip_errors_lane0_high[0x20];
- u8 edpl_bip_errors_lane0_low[0x20];
- u8 edpl_bip_errors_lane1_high[0x20];
- u8 edpl_bip_errors_lane1_low[0x20];
- u8 edpl_bip_errors_lane2_high[0x20];
- u8 edpl_bip_errors_lane2_low[0x20];
- u8 edpl_bip_errors_lane3_high[0x20];
- u8 edpl_bip_errors_lane3_low[0x20];
- u8 fc_fec_corrected_blocks_lane0_high[0x20];
- u8 fc_fec_corrected_blocks_lane0_low[0x20];
- u8 fc_fec_corrected_blocks_lane1_high[0x20];
- u8 fc_fec_corrected_blocks_lane1_low[0x20];
- u8 fc_fec_corrected_blocks_lane2_high[0x20];
- u8 fc_fec_corrected_blocks_lane2_low[0x20];
- u8 fc_fec_corrected_blocks_lane3_high[0x20];
- u8 fc_fec_corrected_blocks_lane3_low[0x20];
- u8 fc_fec_uncorrectable_blocks_lane0_high[0x20];
- u8 fc_fec_uncorrectable_blocks_lane0_low[0x20];
- u8 fc_fec_uncorrectable_blocks_lane1_high[0x20];
- u8 fc_fec_uncorrectable_blocks_lane1_low[0x20];
- u8 fc_fec_uncorrectable_blocks_lane2_high[0x20];
- u8 fc_fec_uncorrectable_blocks_lane2_low[0x20];
- u8 fc_fec_uncorrectable_blocks_lane3_high[0x20];
- u8 fc_fec_uncorrectable_blocks_lane3_low[0x20];
- u8 rs_fec_corrected_blocks_high[0x20];
- u8 rs_fec_corrected_blocks_low[0x20];
- u8 rs_fec_uncorrectable_blocks_high[0x20];
- u8 rs_fec_uncorrectable_blocks_low[0x20];
- u8 rs_fec_no_errors_blocks_high[0x20];
- u8 rs_fec_no_errors_blocks_low[0x20];
- u8 rs_fec_single_error_blocks_high[0x20];
- u8 rs_fec_single_error_blocks_low[0x20];
- u8 rs_fec_corrected_symbols_total_high[0x20];
- u8 rs_fec_corrected_symbols_total_low[0x20];
- u8 rs_fec_corrected_symbols_lane0_high[0x20];
- u8 rs_fec_corrected_symbols_lane0_low[0x20];
- u8 rs_fec_corrected_symbols_lane1_high[0x20];
- u8 rs_fec_corrected_symbols_lane1_low[0x20];
- u8 rs_fec_corrected_symbols_lane2_high[0x20];
- u8 rs_fec_corrected_symbols_lane2_low[0x20];
- u8 rs_fec_corrected_symbols_lane3_high[0x20];
- u8 rs_fec_corrected_symbols_lane3_low[0x20];
- u8 link_down_events[0x20];
- u8 successful_recovery_events[0x20];
- u8 reserved_at_640[0x180];
- };
- struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
- u8 time_since_last_clear_high[0x20];
- u8 time_since_last_clear_low[0x20];
- u8 phy_received_bits_high[0x20];
- u8 phy_received_bits_low[0x20];
- u8 phy_symbol_errors_high[0x20];
- u8 phy_symbol_errors_low[0x20];
- u8 phy_corrected_bits_high[0x20];
- u8 phy_corrected_bits_low[0x20];
- u8 phy_corrected_bits_lane0_high[0x20];
- u8 phy_corrected_bits_lane0_low[0x20];
- u8 phy_corrected_bits_lane1_high[0x20];
- u8 phy_corrected_bits_lane1_low[0x20];
- u8 phy_corrected_bits_lane2_high[0x20];
- u8 phy_corrected_bits_lane2_low[0x20];
- u8 phy_corrected_bits_lane3_high[0x20];
- u8 phy_corrected_bits_lane3_low[0x20];
- u8 reserved_at_200[0x5c0];
- };
- struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
- u8 symbol_error_counter[0x10];
- u8 link_error_recovery_counter[0x8];
- u8 link_downed_counter[0x8];
- u8 port_rcv_errors[0x10];
- u8 port_rcv_remote_physical_errors[0x10];
- u8 port_rcv_switch_relay_errors[0x10];
- u8 port_xmit_discards[0x10];
- u8 port_xmit_constraint_errors[0x8];
- u8 port_rcv_constraint_errors[0x8];
- u8 reserved_at_70[0x8];
- u8 link_overrun_errors[0x8];
- u8 reserved_at_80[0x10];
- u8 vl_15_dropped[0x10];
- u8 reserved_at_a0[0x80];
- u8 port_xmit_wait[0x20];
- };
- struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
- u8 transmit_queue_high[0x20];
- u8 transmit_queue_low[0x20];
- u8 reserved_at_40[0x780];
- };
- struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
- u8 rx_octets_high[0x20];
- u8 rx_octets_low[0x20];
- u8 reserved_at_40[0xc0];
- u8 rx_frames_high[0x20];
- u8 rx_frames_low[0x20];
- u8 tx_octets_high[0x20];
- u8 tx_octets_low[0x20];
- u8 reserved_at_180[0xc0];
- u8 tx_frames_high[0x20];
- u8 tx_frames_low[0x20];
- u8 rx_pause_high[0x20];
- u8 rx_pause_low[0x20];
- u8 rx_pause_duration_high[0x20];
- u8 rx_pause_duration_low[0x20];
- u8 tx_pause_high[0x20];
- u8 tx_pause_low[0x20];
- u8 tx_pause_duration_high[0x20];
- u8 tx_pause_duration_low[0x20];
- u8 rx_pause_transition_high[0x20];
- u8 rx_pause_transition_low[0x20];
- u8 reserved_at_3c0[0x400];
- };
- struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
- u8 port_transmit_wait_high[0x20];
- u8 port_transmit_wait_low[0x20];
- u8 reserved_at_40[0x100];
- u8 rx_buffer_almost_full_high[0x20];
- u8 rx_buffer_almost_full_low[0x20];
- u8 rx_buffer_full_high[0x20];
- u8 rx_buffer_full_low[0x20];
- u8 reserved_at_1c0[0x600];
- };
- struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
- u8 dot3stats_alignment_errors_high[0x20];
- u8 dot3stats_alignment_errors_low[0x20];
- u8 dot3stats_fcs_errors_high[0x20];
- u8 dot3stats_fcs_errors_low[0x20];
- u8 dot3stats_single_collision_frames_high[0x20];
- u8 dot3stats_single_collision_frames_low[0x20];
- u8 dot3stats_multiple_collision_frames_high[0x20];
- u8 dot3stats_multiple_collision_frames_low[0x20];
- u8 dot3stats_sqe_test_errors_high[0x20];
- u8 dot3stats_sqe_test_errors_low[0x20];
- u8 dot3stats_deferred_transmissions_high[0x20];
- u8 dot3stats_deferred_transmissions_low[0x20];
- u8 dot3stats_late_collisions_high[0x20];
- u8 dot3stats_late_collisions_low[0x20];
- u8 dot3stats_excessive_collisions_high[0x20];
- u8 dot3stats_excessive_collisions_low[0x20];
- u8 dot3stats_internal_mac_transmit_errors_high[0x20];
- u8 dot3stats_internal_mac_transmit_errors_low[0x20];
- u8 dot3stats_carrier_sense_errors_high[0x20];
- u8 dot3stats_carrier_sense_errors_low[0x20];
- u8 dot3stats_frame_too_longs_high[0x20];
- u8 dot3stats_frame_too_longs_low[0x20];
- u8 dot3stats_internal_mac_receive_errors_high[0x20];
- u8 dot3stats_internal_mac_receive_errors_low[0x20];
- u8 dot3stats_symbol_errors_high[0x20];
- u8 dot3stats_symbol_errors_low[0x20];
- u8 dot3control_in_unknown_opcodes_high[0x20];
- u8 dot3control_in_unknown_opcodes_low[0x20];
- u8 dot3in_pause_frames_high[0x20];
- u8 dot3in_pause_frames_low[0x20];
- u8 dot3out_pause_frames_high[0x20];
- u8 dot3out_pause_frames_low[0x20];
- u8 reserved_at_400[0x3c0];
- };
- struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
- u8 ether_stats_drop_events_high[0x20];
- u8 ether_stats_drop_events_low[0x20];
- u8 ether_stats_octets_high[0x20];
- u8 ether_stats_octets_low[0x20];
- u8 ether_stats_pkts_high[0x20];
- u8 ether_stats_pkts_low[0x20];
- u8 ether_stats_broadcast_pkts_high[0x20];
- u8 ether_stats_broadcast_pkts_low[0x20];
- u8 ether_stats_multicast_pkts_high[0x20];
- u8 ether_stats_multicast_pkts_low[0x20];
- u8 ether_stats_crc_align_errors_high[0x20];
- u8 ether_stats_crc_align_errors_low[0x20];
- u8 ether_stats_undersize_pkts_high[0x20];
- u8 ether_stats_undersize_pkts_low[0x20];
- u8 ether_stats_oversize_pkts_high[0x20];
- u8 ether_stats_oversize_pkts_low[0x20];
- u8 ether_stats_fragments_high[0x20];
- u8 ether_stats_fragments_low[0x20];
- u8 ether_stats_jabbers_high[0x20];
- u8 ether_stats_jabbers_low[0x20];
- u8 ether_stats_collisions_high[0x20];
- u8 ether_stats_collisions_low[0x20];
- u8 ether_stats_pkts64octets_high[0x20];
- u8 ether_stats_pkts64octets_low[0x20];
- u8 ether_stats_pkts65to127octets_high[0x20];
- u8 ether_stats_pkts65to127octets_low[0x20];
- u8 ether_stats_pkts128to255octets_high[0x20];
- u8 ether_stats_pkts128to255octets_low[0x20];
- u8 ether_stats_pkts256to511octets_high[0x20];
- u8 ether_stats_pkts256to511octets_low[0x20];
- u8 ether_stats_pkts512to1023octets_high[0x20];
- u8 ether_stats_pkts512to1023octets_low[0x20];
- u8 ether_stats_pkts1024to1518octets_high[0x20];
- u8 ether_stats_pkts1024to1518octets_low[0x20];
- u8 ether_stats_pkts1519to2047octets_high[0x20];
- u8 ether_stats_pkts1519to2047octets_low[0x20];
- u8 ether_stats_pkts2048to4095octets_high[0x20];
- u8 ether_stats_pkts2048to4095octets_low[0x20];
- u8 ether_stats_pkts4096to8191octets_high[0x20];
- u8 ether_stats_pkts4096to8191octets_low[0x20];
- u8 ether_stats_pkts8192to10239octets_high[0x20];
- u8 ether_stats_pkts8192to10239octets_low[0x20];
- u8 reserved_at_540[0x280];
- };
- struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
- u8 if_in_octets_high[0x20];
- u8 if_in_octets_low[0x20];
- u8 if_in_ucast_pkts_high[0x20];
- u8 if_in_ucast_pkts_low[0x20];
- u8 if_in_discards_high[0x20];
- u8 if_in_discards_low[0x20];
- u8 if_in_errors_high[0x20];
- u8 if_in_errors_low[0x20];
- u8 if_in_unknown_protos_high[0x20];
- u8 if_in_unknown_protos_low[0x20];
- u8 if_out_octets_high[0x20];
- u8 if_out_octets_low[0x20];
- u8 if_out_ucast_pkts_high[0x20];
- u8 if_out_ucast_pkts_low[0x20];
- u8 if_out_discards_high[0x20];
- u8 if_out_discards_low[0x20];
- u8 if_out_errors_high[0x20];
- u8 if_out_errors_low[0x20];
- u8 if_in_multicast_pkts_high[0x20];
- u8 if_in_multicast_pkts_low[0x20];
- u8 if_in_broadcast_pkts_high[0x20];
- u8 if_in_broadcast_pkts_low[0x20];
- u8 if_out_multicast_pkts_high[0x20];
- u8 if_out_multicast_pkts_low[0x20];
- u8 if_out_broadcast_pkts_high[0x20];
- u8 if_out_broadcast_pkts_low[0x20];
- u8 reserved_at_340[0x480];
- };
- struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
- u8 a_frames_transmitted_ok_high[0x20];
- u8 a_frames_transmitted_ok_low[0x20];
- u8 a_frames_received_ok_high[0x20];
- u8 a_frames_received_ok_low[0x20];
- u8 a_frame_check_sequence_errors_high[0x20];
- u8 a_frame_check_sequence_errors_low[0x20];
- u8 a_alignment_errors_high[0x20];
- u8 a_alignment_errors_low[0x20];
- u8 a_octets_transmitted_ok_high[0x20];
- u8 a_octets_transmitted_ok_low[0x20];
- u8 a_octets_received_ok_high[0x20];
- u8 a_octets_received_ok_low[0x20];
- u8 a_multicast_frames_xmitted_ok_high[0x20];
- u8 a_multicast_frames_xmitted_ok_low[0x20];
- u8 a_broadcast_frames_xmitted_ok_high[0x20];
- u8 a_broadcast_frames_xmitted_ok_low[0x20];
- u8 a_multicast_frames_received_ok_high[0x20];
- u8 a_multicast_frames_received_ok_low[0x20];
- u8 a_broadcast_frames_received_ok_high[0x20];
- u8 a_broadcast_frames_received_ok_low[0x20];
- u8 a_in_range_length_errors_high[0x20];
- u8 a_in_range_length_errors_low[0x20];
- u8 a_out_of_range_length_field_high[0x20];
- u8 a_out_of_range_length_field_low[0x20];
- u8 a_frame_too_long_errors_high[0x20];
- u8 a_frame_too_long_errors_low[0x20];
- u8 a_symbol_error_during_carrier_high[0x20];
- u8 a_symbol_error_during_carrier_low[0x20];
- u8 a_mac_control_frames_transmitted_high[0x20];
- u8 a_mac_control_frames_transmitted_low[0x20];
- u8 a_mac_control_frames_received_high[0x20];
- u8 a_mac_control_frames_received_low[0x20];
- u8 a_unsupported_opcodes_received_high[0x20];
- u8 a_unsupported_opcodes_received_low[0x20];
- u8 a_pause_mac_ctrl_frames_received_high[0x20];
- u8 a_pause_mac_ctrl_frames_received_low[0x20];
- u8 a_pause_mac_ctrl_frames_transmitted_high[0x20];
- u8 a_pause_mac_ctrl_frames_transmitted_low[0x20];
- u8 reserved_at_4c0[0x300];
- };
- struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
- u8 life_time_counter_high[0x20];
- u8 life_time_counter_low[0x20];
- u8 rx_errors[0x20];
- u8 tx_errors[0x20];
- u8 l0_to_recovery_eieos[0x20];
- u8 l0_to_recovery_ts[0x20];
- u8 l0_to_recovery_framing[0x20];
- u8 l0_to_recovery_retrain[0x20];
- u8 crc_error_dllp[0x20];
- u8 crc_error_tlp[0x20];
- u8 tx_overflow_buffer_pkt_high[0x20];
- u8 tx_overflow_buffer_pkt_low[0x20];
- u8 outbound_stalled_reads[0x20];
- u8 outbound_stalled_writes[0x20];
- u8 outbound_stalled_reads_events[0x20];
- u8 outbound_stalled_writes_events[0x20];
- u8 reserved_at_200[0x5c0];
- };
- struct mlx5_ifc_cmd_inter_comp_event_bits {
- u8 command_completion_vector[0x20];
- u8 reserved_at_20[0xc0];
- };
- struct mlx5_ifc_stall_vl_event_bits {
- u8 reserved_at_0[0x18];
- u8 port_num[0x1];
- u8 reserved_at_19[0x3];
- u8 vl[0x4];
- u8 reserved_at_20[0xa0];
- };
- struct mlx5_ifc_db_bf_congestion_event_bits {
- u8 event_subtype[0x8];
- u8 reserved_at_8[0x8];
- u8 congestion_level[0x8];
- u8 reserved_at_18[0x8];
- u8 reserved_at_20[0xa0];
- };
- struct mlx5_ifc_gpio_event_bits {
- u8 reserved_at_0[0x60];
- u8 gpio_event_hi[0x20];
- u8 gpio_event_lo[0x20];
- u8 reserved_at_a0[0x40];
- };
- struct mlx5_ifc_port_state_change_event_bits {
- u8 reserved_at_0[0x40];
- u8 port_num[0x4];
- u8 reserved_at_44[0x1c];
- u8 reserved_at_60[0x80];
- };
- struct mlx5_ifc_dropped_packet_logged_bits {
- u8 reserved_at_0[0xe0];
- };
- enum {
- MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1,
- MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2,
- };
- struct mlx5_ifc_cq_error_bits {
- u8 reserved_at_0[0x8];
- u8 cqn[0x18];
- u8 reserved_at_20[0x20];
- u8 reserved_at_40[0x18];
- u8 syndrome[0x8];
- u8 reserved_at_60[0x80];
- };
- struct mlx5_ifc_rdma_page_fault_event_bits {
- u8 bytes_committed[0x20];
- u8 r_key[0x20];
- u8 reserved_at_40[0x10];
- u8 packet_len[0x10];
- u8 rdma_op_len[0x20];
- u8 rdma_va[0x40];
- u8 reserved_at_c0[0x5];
- u8 rdma[0x1];
- u8 write[0x1];
- u8 requestor[0x1];
- u8 qp_number[0x18];
- };
- struct mlx5_ifc_wqe_associated_page_fault_event_bits {
- u8 bytes_committed[0x20];
- u8 reserved_at_20[0x10];
- u8 wqe_index[0x10];
- u8 reserved_at_40[0x10];
- u8 len[0x10];
- u8 reserved_at_60[0x60];
- u8 reserved_at_c0[0x5];
- u8 rdma[0x1];
- u8 write_read[0x1];
- u8 requestor[0x1];
- u8 qpn[0x18];
- };
- struct mlx5_ifc_qp_events_bits {
- u8 reserved_at_0[0xa0];
- u8 type[0x8];
- u8 reserved_at_a8[0x18];
- u8 reserved_at_c0[0x8];
- u8 qpn_rqn_sqn[0x18];
- };
- struct mlx5_ifc_dct_events_bits {
- u8 reserved_at_0[0xc0];
- u8 reserved_at_c0[0x8];
- u8 dct_number[0x18];
- };
- struct mlx5_ifc_comp_event_bits {
- u8 reserved_at_0[0xc0];
- u8 reserved_at_c0[0x8];
- u8 cq_number[0x18];
- };
- enum {
- MLX5_QPC_STATE_RST = 0x0,
- MLX5_QPC_STATE_INIT = 0x1,
- MLX5_QPC_STATE_RTR = 0x2,
- MLX5_QPC_STATE_RTS = 0x3,
- MLX5_QPC_STATE_SQER = 0x4,
- MLX5_QPC_STATE_ERR = 0x6,
- MLX5_QPC_STATE_SQD = 0x7,
- MLX5_QPC_STATE_SUSPENDED = 0x9,
- };
- enum {
- MLX5_QPC_ST_RC = 0x0,
- MLX5_QPC_ST_UC = 0x1,
- MLX5_QPC_ST_UD = 0x2,
- MLX5_QPC_ST_XRC = 0x3,
- MLX5_QPC_ST_DCI = 0x5,
- MLX5_QPC_ST_QP0 = 0x7,
- MLX5_QPC_ST_QP1 = 0x8,
- MLX5_QPC_ST_RAW_DATAGRAM = 0x9,
- MLX5_QPC_ST_REG_UMR = 0xc,
- };
- enum {
- MLX5_QPC_PM_STATE_ARMED = 0x0,
- MLX5_QPC_PM_STATE_REARM = 0x1,
- MLX5_QPC_PM_STATE_RESERVED = 0x2,
- MLX5_QPC_PM_STATE_MIGRATED = 0x3,
- };
- enum {
- MLX5_QPC_OFFLOAD_TYPE_RNDV = 0x1,
- };
- enum {
- MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0,
- MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1,
- };
- enum {
- MLX5_QPC_MTU_256_BYTES = 0x1,
- MLX5_QPC_MTU_512_BYTES = 0x2,
- MLX5_QPC_MTU_1K_BYTES = 0x3,
- MLX5_QPC_MTU_2K_BYTES = 0x4,
- MLX5_QPC_MTU_4K_BYTES = 0x5,
- MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7,
- };
- enum {
- MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1,
- MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2,
- MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3,
- MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4,
- MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5,
- MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6,
- MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7,
- MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8,
- };
- enum {
- MLX5_QPC_CS_REQ_DISABLE = 0x0,
- MLX5_QPC_CS_REQ_UP_TO_32B = 0x11,
- MLX5_QPC_CS_REQ_UP_TO_64B = 0x22,
- };
- enum {
- MLX5_QPC_CS_RES_DISABLE = 0x0,
- MLX5_QPC_CS_RES_UP_TO_32B = 0x1,
- MLX5_QPC_CS_RES_UP_TO_64B = 0x2,
- };
- struct mlx5_ifc_qpc_bits {
- u8 state[0x4];
- u8 lag_tx_port_affinity[0x4];
- u8 st[0x8];
- u8 reserved_at_10[0x3];
- u8 pm_state[0x2];
- u8 reserved_at_15[0x3];
- u8 offload_type[0x4];
- u8 end_padding_mode[0x2];
- u8 reserved_at_1e[0x2];
- u8 wq_signature[0x1];
- u8 block_lb_mc[0x1];
- u8 atomic_like_write_en[0x1];
- u8 latency_sensitive[0x1];
- u8 reserved_at_24[0x1];
- u8 drain_sigerr[0x1];
- u8 reserved_at_26[0x2];
- u8 pd[0x18];
- u8 mtu[0x3];
- u8 log_msg_max[0x5];
- u8 reserved_at_48[0x1];
- u8 log_rq_size[0x4];
- u8 log_rq_stride[0x3];
- u8 no_sq[0x1];
- u8 log_sq_size[0x4];
- u8 reserved_at_55[0x6];
- u8 rlky[0x1];
- u8 ulp_stateless_offload_mode[0x4];
- u8 counter_set_id[0x8];
- u8 uar_page[0x18];
- u8 reserved_at_80[0x8];
- u8 user_index[0x18];
- u8 reserved_at_a0[0x3];
- u8 log_page_size[0x5];
- u8 remote_qpn[0x18];
- struct mlx5_ifc_ads_bits primary_address_path;
- struct mlx5_ifc_ads_bits secondary_address_path;
- u8 log_ack_req_freq[0x4];
- u8 reserved_at_384[0x4];
- u8 log_sra_max[0x3];
- u8 reserved_at_38b[0x2];
- u8 retry_count[0x3];
- u8 rnr_retry[0x3];
- u8 reserved_at_393[0x1];
- u8 fre[0x1];
- u8 cur_rnr_retry[0x3];
- u8 cur_retry_count[0x3];
- u8 reserved_at_39b[0x5];
- u8 reserved_at_3a0[0x20];
- u8 reserved_at_3c0[0x8];
- u8 next_send_psn[0x18];
- u8 reserved_at_3e0[0x8];
- u8 cqn_snd[0x18];
- u8 reserved_at_400[0x8];
- u8 deth_sqpn[0x18];
- u8 reserved_at_420[0x20];
- u8 reserved_at_440[0x8];
- u8 last_acked_psn[0x18];
- u8 reserved_at_460[0x8];
- u8 ssn[0x18];
- u8 reserved_at_480[0x8];
- u8 log_rra_max[0x3];
- u8 reserved_at_48b[0x1];
- u8 atomic_mode[0x4];
- u8 rre[0x1];
- u8 rwe[0x1];
- u8 rae[0x1];
- u8 reserved_at_493[0x1];
- u8 page_offset[0x6];
- u8 reserved_at_49a[0x3];
- u8 cd_slave_receive[0x1];
- u8 cd_slave_send[0x1];
- u8 cd_master[0x1];
- u8 reserved_at_4a0[0x3];
- u8 min_rnr_nak[0x5];
- u8 next_rcv_psn[0x18];
- u8 reserved_at_4c0[0x8];
- u8 xrcd[0x18];
- u8 reserved_at_4e0[0x8];
- u8 cqn_rcv[0x18];
- u8 dbr_addr[0x40];
- u8 q_key[0x20];
- u8 reserved_at_560[0x5];
- u8 rq_type[0x3];
- u8 srqn_rmpn_xrqn[0x18];
- u8 reserved_at_580[0x8];
- u8 rmsn[0x18];
- u8 hw_sq_wqebb_counter[0x10];
- u8 sw_sq_wqebb_counter[0x10];
- u8 hw_rq_counter[0x20];
- u8 sw_rq_counter[0x20];
- u8 reserved_at_600[0x20];
- u8 reserved_at_620[0xf];
- u8 cgs[0x1];
- u8 cs_req[0x8];
- u8 cs_res[0x8];
- u8 dc_access_key[0x40];
- u8 reserved_at_680[0xc0];
- };
- struct mlx5_ifc_roce_addr_layout_bits {
- u8 source_l3_address[16][0x8];
- u8 reserved_at_80[0x3];
- u8 vlan_valid[0x1];
- u8 vlan_id[0xc];
- u8 source_mac_47_32[0x10];
- u8 source_mac_31_0[0x20];
- u8 reserved_at_c0[0x14];
- u8 roce_l3_type[0x4];
- u8 roce_version[0x8];
- u8 reserved_at_e0[0x20];
- };
- union mlx5_ifc_hca_cap_union_bits {
- struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
- struct mlx5_ifc_odp_cap_bits odp_cap;
- struct mlx5_ifc_atomic_caps_bits atomic_caps;
- struct mlx5_ifc_roce_cap_bits roce_cap;
- struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
- struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
- struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
- struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
- struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
- struct mlx5_ifc_qos_cap_bits qos_cap;
- struct mlx5_ifc_fpga_cap_bits fpga_cap;
- u8 reserved_at_0[0x8000];
- };
- enum {
- MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1,
- MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2,
- MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4,
- MLX5_FLOW_CONTEXT_ACTION_COUNT = 0x8,
- MLX5_FLOW_CONTEXT_ACTION_ENCAP = 0x10,
- MLX5_FLOW_CONTEXT_ACTION_DECAP = 0x20,
- MLX5_FLOW_CONTEXT_ACTION_MOD_HDR = 0x40,
- };
- struct mlx5_ifc_flow_context_bits {
- u8 reserved_at_0[0x20];
- u8 group_id[0x20];
- u8 reserved_at_40[0x8];
- u8 flow_tag[0x18];
- u8 reserved_at_60[0x10];
- u8 action[0x10];
- u8 reserved_at_80[0x8];
- u8 destination_list_size[0x18];
- u8 reserved_at_a0[0x8];
- u8 flow_counter_list_size[0x18];
- u8 encap_id[0x20];
- u8 modify_header_id[0x20];
- u8 reserved_at_100[0x100];
- struct mlx5_ifc_fte_match_param_bits match_value;
- u8 reserved_at_1200[0x600];
- union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
- };
- enum {
- MLX5_XRC_SRQC_STATE_GOOD = 0x0,
- MLX5_XRC_SRQC_STATE_ERROR = 0x1,
- };
- struct mlx5_ifc_xrc_srqc_bits {
- u8 state[0x4];
- u8 log_xrc_srq_size[0x4];
- u8 reserved_at_8[0x18];
- u8 wq_signature[0x1];
- u8 cont_srq[0x1];
- u8 reserved_at_22[0x1];
- u8 rlky[0x1];
- u8 basic_cyclic_rcv_wqe[0x1];
- u8 log_rq_stride[0x3];
- u8 xrcd[0x18];
- u8 page_offset[0x6];
- u8 reserved_at_46[0x2];
- u8 cqn[0x18];
- u8 reserved_at_60[0x20];
- u8 user_index_equal_xrc_srqn[0x1];
- u8 reserved_at_81[0x1];
- u8 log_page_size[0x6];
- u8 user_index[0x18];
- u8 reserved_at_a0[0x20];
- u8 reserved_at_c0[0x8];
- u8 pd[0x18];
- u8 lwm[0x10];
- u8 wqe_cnt[0x10];
- u8 reserved_at_100[0x40];
- u8 db_record_addr_h[0x20];
- u8 db_record_addr_l[0x1e];
- u8 reserved_at_17e[0x2];
- u8 reserved_at_180[0x80];
- };
- struct mlx5_ifc_traffic_counter_bits {
- u8 packets[0x40];
- u8 octets[0x40];
- };
- struct mlx5_ifc_tisc_bits {
- u8 strict_lag_tx_port_affinity[0x1];
- u8 reserved_at_1[0x3];
- u8 lag_tx_port_affinity[0x04];
- u8 reserved_at_8[0x4];
- u8 prio[0x4];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x100];
- u8 reserved_at_120[0x8];
- u8 transport_domain[0x18];
- u8 reserved_at_140[0x8];
- u8 underlay_qpn[0x18];
- u8 reserved_at_160[0x3a0];
- };
- enum {
- MLX5_TIRC_DISP_TYPE_DIRECT = 0x0,
- MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1,
- };
- enum {
- MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1,
- MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2,
- };
- enum {
- MLX5_RX_HASH_FN_NONE = 0x0,
- MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1,
- MLX5_RX_HASH_FN_TOEPLITZ = 0x2,
- };
- enum {
- MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_ = 0x1,
- MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_ = 0x2,
- };
- struct mlx5_ifc_tirc_bits {
- u8 reserved_at_0[0x20];
- u8 disp_type[0x4];
- u8 reserved_at_24[0x1c];
- u8 reserved_at_40[0x40];
- u8 reserved_at_80[0x4];
- u8 lro_timeout_period_usecs[0x10];
- u8 lro_enable_mask[0x4];
- u8 lro_max_ip_payload_size[0x8];
- u8 reserved_at_a0[0x40];
- u8 reserved_at_e0[0x8];
- u8 inline_rqn[0x18];
- u8 rx_hash_symmetric[0x1];
- u8 reserved_at_101[0x1];
- u8 tunneled_offload_en[0x1];
- u8 reserved_at_103[0x5];
- u8 indirect_table[0x18];
- u8 rx_hash_fn[0x4];
- u8 reserved_at_124[0x2];
- u8 self_lb_block[0x2];
- u8 transport_domain[0x18];
- u8 rx_hash_toeplitz_key[10][0x20];
- struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
- struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
- u8 reserved_at_2c0[0x4c0];
- };
- enum {
- MLX5_SRQC_STATE_GOOD = 0x0,
- MLX5_SRQC_STATE_ERROR = 0x1,
- };
- struct mlx5_ifc_srqc_bits {
- u8 state[0x4];
- u8 log_srq_size[0x4];
- u8 reserved_at_8[0x18];
- u8 wq_signature[0x1];
- u8 cont_srq[0x1];
- u8 reserved_at_22[0x1];
- u8 rlky[0x1];
- u8 reserved_at_24[0x1];
- u8 log_rq_stride[0x3];
- u8 xrcd[0x18];
- u8 page_offset[0x6];
- u8 reserved_at_46[0x2];
- u8 cqn[0x18];
- u8 reserved_at_60[0x20];
- u8 reserved_at_80[0x2];
- u8 log_page_size[0x6];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x20];
- u8 reserved_at_c0[0x8];
- u8 pd[0x18];
- u8 lwm[0x10];
- u8 wqe_cnt[0x10];
- u8 reserved_at_100[0x40];
- u8 dbr_addr[0x40];
- u8 reserved_at_180[0x80];
- };
- enum {
- MLX5_SQC_STATE_RST = 0x0,
- MLX5_SQC_STATE_RDY = 0x1,
- MLX5_SQC_STATE_ERR = 0x3,
- };
- struct mlx5_ifc_sqc_bits {
- u8 rlky[0x1];
- u8 cd_master[0x1];
- u8 fre[0x1];
- u8 flush_in_error_en[0x1];
- u8 allow_multi_pkt_send_wqe[0x1];
- u8 min_wqe_inline_mode[0x3];
- u8 state[0x4];
- u8 reg_umr[0x1];
- u8 allow_swp[0x1];
- u8 reserved_at_e[0x12];
- u8 reserved_at_20[0x8];
- u8 user_index[0x18];
- u8 reserved_at_40[0x8];
- u8 cqn[0x18];
- u8 reserved_at_60[0x90];
- u8 packet_pacing_rate_limit_index[0x10];
- u8 tis_lst_sz[0x10];
- u8 reserved_at_110[0x10];
- u8 reserved_at_120[0x40];
- u8 reserved_at_160[0x8];
- u8 tis_num_0[0x18];
- struct mlx5_ifc_wq_bits wq;
- };
- enum {
- SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
- SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
- SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
- SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
- };
- struct mlx5_ifc_scheduling_context_bits {
- u8 element_type[0x8];
- u8 reserved_at_8[0x18];
- u8 element_attributes[0x20];
- u8 parent_element_id[0x20];
- u8 reserved_at_60[0x40];
- u8 bw_share[0x20];
- u8 max_average_bw[0x20];
- u8 reserved_at_e0[0x120];
- };
- struct mlx5_ifc_rqtc_bits {
- u8 reserved_at_0[0xa0];
- u8 reserved_at_a0[0x10];
- u8 rqt_max_size[0x10];
- u8 reserved_at_c0[0x10];
- u8 rqt_actual_size[0x10];
- u8 reserved_at_e0[0x6a0];
- struct mlx5_ifc_rq_num_bits rq_num[0];
- };
- enum {
- MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
- MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1,
- };
- enum {
- MLX5_RQC_STATE_RST = 0x0,
- MLX5_RQC_STATE_RDY = 0x1,
- MLX5_RQC_STATE_ERR = 0x3,
- };
- struct mlx5_ifc_rqc_bits {
- u8 rlky[0x1];
- u8 delay_drop_en[0x1];
- u8 scatter_fcs[0x1];
- u8 vsd[0x1];
- u8 mem_rq_type[0x4];
- u8 state[0x4];
- u8 reserved_at_c[0x1];
- u8 flush_in_error_en[0x1];
- u8 reserved_at_e[0x12];
- u8 reserved_at_20[0x8];
- u8 user_index[0x18];
- u8 reserved_at_40[0x8];
- u8 cqn[0x18];
- u8 counter_set_id[0x8];
- u8 reserved_at_68[0x18];
- u8 reserved_at_80[0x8];
- u8 rmpn[0x18];
- u8 reserved_at_a0[0xe0];
- struct mlx5_ifc_wq_bits wq;
- };
- enum {
- MLX5_RMPC_STATE_RDY = 0x1,
- MLX5_RMPC_STATE_ERR = 0x3,
- };
- struct mlx5_ifc_rmpc_bits {
- u8 reserved_at_0[0x8];
- u8 state[0x4];
- u8 reserved_at_c[0x14];
- u8 basic_cyclic_rcv_wqe[0x1];
- u8 reserved_at_21[0x1f];
- u8 reserved_at_40[0x140];
- struct mlx5_ifc_wq_bits wq;
- };
- struct mlx5_ifc_nic_vport_context_bits {
- u8 reserved_at_0[0x5];
- u8 min_wqe_inline_mode[0x3];
- u8 reserved_at_8[0x15];
- u8 disable_mc_local_lb[0x1];
- u8 disable_uc_local_lb[0x1];
- u8 roce_en[0x1];
- u8 arm_change_event[0x1];
- u8 reserved_at_21[0x1a];
- u8 event_on_mtu[0x1];
- u8 event_on_promisc_change[0x1];
- u8 event_on_vlan_change[0x1];
- u8 event_on_mc_address_change[0x1];
- u8 event_on_uc_address_change[0x1];
- u8 reserved_at_40[0xf0];
- u8 mtu[0x10];
- u8 system_image_guid[0x40];
- u8 port_guid[0x40];
- u8 node_guid[0x40];
- u8 reserved_at_200[0x140];
- u8 qkey_violation_counter[0x10];
- u8 reserved_at_350[0x430];
- u8 promisc_uc[0x1];
- u8 promisc_mc[0x1];
- u8 promisc_all[0x1];
- u8 reserved_at_783[0x2];
- u8 allowed_list_type[0x3];
- u8 reserved_at_788[0xc];
- u8 allowed_list_size[0xc];
- struct mlx5_ifc_mac_address_layout_bits permanent_address;
- u8 reserved_at_7e0[0x20];
- u8 current_uc_mac_address[0][0x40];
- };
- enum {
- MLX5_MKC_ACCESS_MODE_PA = 0x0,
- MLX5_MKC_ACCESS_MODE_MTT = 0x1,
- MLX5_MKC_ACCESS_MODE_KLMS = 0x2,
- MLX5_MKC_ACCESS_MODE_KSM = 0x3,
- };
- struct mlx5_ifc_mkc_bits {
- u8 reserved_at_0[0x1];
- u8 free[0x1];
- u8 reserved_at_2[0xd];
- u8 small_fence_on_rdma_read_response[0x1];
- u8 umr_en[0x1];
- u8 a[0x1];
- u8 rw[0x1];
- u8 rr[0x1];
- u8 lw[0x1];
- u8 lr[0x1];
- u8 access_mode[0x2];
- u8 reserved_at_18[0x8];
- u8 qpn[0x18];
- u8 mkey_7_0[0x8];
- u8 reserved_at_40[0x20];
- u8 length64[0x1];
- u8 bsf_en[0x1];
- u8 sync_umr[0x1];
- u8 reserved_at_63[0x2];
- u8 expected_sigerr_count[0x1];
- u8 reserved_at_66[0x1];
- u8 en_rinval[0x1];
- u8 pd[0x18];
- u8 start_addr[0x40];
- u8 len[0x40];
- u8 bsf_octword_size[0x20];
- u8 reserved_at_120[0x80];
- u8 translations_octword_size[0x20];
- u8 reserved_at_1c0[0x1b];
- u8 log_page_size[0x5];
- u8 reserved_at_1e0[0x20];
- };
- struct mlx5_ifc_pkey_bits {
- u8 reserved_at_0[0x10];
- u8 pkey[0x10];
- };
- struct mlx5_ifc_array128_auto_bits {
- u8 array128_auto[16][0x8];
- };
- struct mlx5_ifc_hca_vport_context_bits {
- u8 field_select[0x20];
- u8 reserved_at_20[0xe0];
- u8 sm_virt_aware[0x1];
- u8 has_smi[0x1];
- u8 has_raw[0x1];
- u8 grh_required[0x1];
- u8 reserved_at_104[0xc];
- u8 port_physical_state[0x4];
- u8 vport_state_policy[0x4];
- u8 port_state[0x4];
- u8 vport_state[0x4];
- u8 reserved_at_120[0x20];
- u8 system_image_guid[0x40];
- u8 port_guid[0x40];
- u8 node_guid[0x40];
- u8 cap_mask1[0x20];
- u8 cap_mask1_field_select[0x20];
- u8 cap_mask2[0x20];
- u8 cap_mask2_field_select[0x20];
- u8 reserved_at_280[0x80];
- u8 lid[0x10];
- u8 reserved_at_310[0x4];
- u8 init_type_reply[0x4];
- u8 lmc[0x3];
- u8 subnet_timeout[0x5];
- u8 sm_lid[0x10];
- u8 sm_sl[0x4];
- u8 reserved_at_334[0xc];
- u8 qkey_violation_counter[0x10];
- u8 pkey_violation_counter[0x10];
- u8 reserved_at_360[0xca0];
- };
- struct mlx5_ifc_esw_vport_context_bits {
- u8 reserved_at_0[0x3];
- u8 vport_svlan_strip[0x1];
- u8 vport_cvlan_strip[0x1];
- u8 vport_svlan_insert[0x1];
- u8 vport_cvlan_insert[0x2];
- u8 reserved_at_8[0x18];
- u8 reserved_at_20[0x20];
- u8 svlan_cfi[0x1];
- u8 svlan_pcp[0x3];
- u8 svlan_id[0xc];
- u8 cvlan_cfi[0x1];
- u8 cvlan_pcp[0x3];
- u8 cvlan_id[0xc];
- u8 reserved_at_60[0x7a0];
- };
- enum {
- MLX5_EQC_STATUS_OK = 0x0,
- MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa,
- };
- enum {
- MLX5_EQC_ST_ARMED = 0x9,
- MLX5_EQC_ST_FIRED = 0xa,
- };
- struct mlx5_ifc_eqc_bits {
- u8 status[0x4];
- u8 reserved_at_4[0x9];
- u8 ec[0x1];
- u8 oi[0x1];
- u8 reserved_at_f[0x5];
- u8 st[0x4];
- u8 reserved_at_18[0x8];
- u8 reserved_at_20[0x20];
- u8 reserved_at_40[0x14];
- u8 page_offset[0x6];
- u8 reserved_at_5a[0x6];
- u8 reserved_at_60[0x3];
- u8 log_eq_size[0x5];
- u8 uar_page[0x18];
- u8 reserved_at_80[0x20];
- u8 reserved_at_a0[0x18];
- u8 intr[0x8];
- u8 reserved_at_c0[0x3];
- u8 log_page_size[0x5];
- u8 reserved_at_c8[0x18];
- u8 reserved_at_e0[0x60];
- u8 reserved_at_140[0x8];
- u8 consumer_counter[0x18];
- u8 reserved_at_160[0x8];
- u8 producer_counter[0x18];
- u8 reserved_at_180[0x80];
- };
- enum {
- MLX5_DCTC_STATE_ACTIVE = 0x0,
- MLX5_DCTC_STATE_DRAINING = 0x1,
- MLX5_DCTC_STATE_DRAINED = 0x2,
- };
- enum {
- MLX5_DCTC_CS_RES_DISABLE = 0x0,
- MLX5_DCTC_CS_RES_NA = 0x1,
- MLX5_DCTC_CS_RES_UP_TO_64B = 0x2,
- };
- enum {
- MLX5_DCTC_MTU_256_BYTES = 0x1,
- MLX5_DCTC_MTU_512_BYTES = 0x2,
- MLX5_DCTC_MTU_1K_BYTES = 0x3,
- MLX5_DCTC_MTU_2K_BYTES = 0x4,
- MLX5_DCTC_MTU_4K_BYTES = 0x5,
- };
- struct mlx5_ifc_dctc_bits {
- u8 reserved_at_0[0x4];
- u8 state[0x4];
- u8 reserved_at_8[0x18];
- u8 reserved_at_20[0x8];
- u8 user_index[0x18];
- u8 reserved_at_40[0x8];
- u8 cqn[0x18];
- u8 counter_set_id[0x8];
- u8 atomic_mode[0x4];
- u8 rre[0x1];
- u8 rwe[0x1];
- u8 rae[0x1];
- u8 atomic_like_write_en[0x1];
- u8 latency_sensitive[0x1];
- u8 rlky[0x1];
- u8 free_ar[0x1];
- u8 reserved_at_73[0xd];
- u8 reserved_at_80[0x8];
- u8 cs_res[0x8];
- u8 reserved_at_90[0x3];
- u8 min_rnr_nak[0x5];
- u8 reserved_at_98[0x8];
- u8 reserved_at_a0[0x8];
- u8 srqn_xrqn[0x18];
- u8 reserved_at_c0[0x8];
- u8 pd[0x18];
- u8 tclass[0x8];
- u8 reserved_at_e8[0x4];
- u8 flow_label[0x14];
- u8 dc_access_key[0x40];
- u8 reserved_at_140[0x5];
- u8 mtu[0x3];
- u8 port[0x8];
- u8 pkey_index[0x10];
- u8 reserved_at_160[0x8];
- u8 my_addr_index[0x8];
- u8 reserved_at_170[0x8];
- u8 hop_limit[0x8];
- u8 dc_access_key_violation_count[0x20];
- u8 reserved_at_1a0[0x14];
- u8 dei_cfi[0x1];
- u8 eth_prio[0x3];
- u8 ecn[0x2];
- u8 dscp[0x6];
- u8 reserved_at_1c0[0x40];
- };
- enum {
- MLX5_CQC_STATUS_OK = 0x0,
- MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9,
- MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa,
- };
- enum {
- MLX5_CQC_CQE_SZ_64_BYTES = 0x0,
- MLX5_CQC_CQE_SZ_128_BYTES = 0x1,
- };
- enum {
- MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6,
- MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9,
- MLX5_CQC_ST_FIRED = 0xa,
- };
- enum {
- MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
- MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
- MLX5_CQ_PERIOD_NUM_MODES
- };
- struct mlx5_ifc_cqc_bits {
- u8 status[0x4];
- u8 reserved_at_4[0x4];
- u8 cqe_sz[0x3];
- u8 cc[0x1];
- u8 reserved_at_c[0x1];
- u8 scqe_break_moderation_en[0x1];
- u8 oi[0x1];
- u8 cq_period_mode[0x2];
- u8 cqe_comp_en[0x1];
- u8 mini_cqe_res_format[0x2];
- u8 st[0x4];
- u8 reserved_at_18[0x8];
- u8 reserved_at_20[0x20];
- u8 reserved_at_40[0x14];
- u8 page_offset[0x6];
- u8 reserved_at_5a[0x6];
- u8 reserved_at_60[0x3];
- u8 log_cq_size[0x5];
- u8 uar_page[0x18];
- u8 reserved_at_80[0x4];
- u8 cq_period[0xc];
- u8 cq_max_count[0x10];
- u8 reserved_at_a0[0x18];
- u8 c_eqn[0x8];
- u8 reserved_at_c0[0x3];
- u8 log_page_size[0x5];
- u8 reserved_at_c8[0x18];
- u8 reserved_at_e0[0x20];
- u8 reserved_at_100[0x8];
- u8 last_notified_index[0x18];
- u8 reserved_at_120[0x8];
- u8 last_solicit_index[0x18];
- u8 reserved_at_140[0x8];
- u8 consumer_counter[0x18];
- u8 reserved_at_160[0x8];
- u8 producer_counter[0x18];
- u8 reserved_at_180[0x40];
- u8 dbr_addr[0x40];
- };
- union mlx5_ifc_cong_control_roce_ecn_auto_bits {
- struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
- struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
- struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
- u8 reserved_at_0[0x800];
- };
- struct mlx5_ifc_query_adapter_param_block_bits {
- u8 reserved_at_0[0xc0];
- u8 reserved_at_c0[0x8];
- u8 ieee_vendor_id[0x18];
- u8 reserved_at_e0[0x10];
- u8 vsd_vendor_id[0x10];
- u8 vsd[208][0x8];
- u8 vsd_contd_psid[16][0x8];
- };
- enum {
- MLX5_XRQC_STATE_GOOD = 0x0,
- MLX5_XRQC_STATE_ERROR = 0x1,
- };
- enum {
- MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
- MLX5_XRQC_TOPOLOGY_TAG_MATCHING = 0x1,
- };
- enum {
- MLX5_XRQC_OFFLOAD_RNDV = 0x1,
- };
- struct mlx5_ifc_tag_matching_topology_context_bits {
- u8 log_matching_list_sz[0x4];
- u8 reserved_at_4[0xc];
- u8 append_next_index[0x10];
- u8 sw_phase_cnt[0x10];
- u8 hw_phase_cnt[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_xrqc_bits {
- u8 state[0x4];
- u8 rlkey[0x1];
- u8 reserved_at_5[0xf];
- u8 topology[0x4];
- u8 reserved_at_18[0x4];
- u8 offload[0x4];
- u8 reserved_at_20[0x8];
- u8 user_index[0x18];
- u8 reserved_at_40[0x8];
- u8 cqn[0x18];
- u8 reserved_at_60[0xa0];
- struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;
- u8 reserved_at_180[0x280];
- struct mlx5_ifc_wq_bits wq;
- };
- union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
- struct mlx5_ifc_modify_field_select_bits modify_field_select;
- struct mlx5_ifc_resize_field_select_bits resize_field_select;
- u8 reserved_at_0[0x20];
- };
- union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
- struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
- struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
- struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
- u8 reserved_at_0[0x20];
- };
- union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
- struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
- struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
- struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
- struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
- struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
- u8 reserved_at_0[0x7c0];
- };
- union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
- struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
- u8 reserved_at_0[0x7c0];
- };
- union mlx5_ifc_event_auto_bits {
- struct mlx5_ifc_comp_event_bits comp_event;
- struct mlx5_ifc_dct_events_bits dct_events;
- struct mlx5_ifc_qp_events_bits qp_events;
- struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
- struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
- struct mlx5_ifc_cq_error_bits cq_error;
- struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
- struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
- struct mlx5_ifc_gpio_event_bits gpio_event;
- struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
- struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
- struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
- u8 reserved_at_0[0xe0];
- };
- struct mlx5_ifc_health_buffer_bits {
- u8 reserved_at_0[0x100];
- u8 assert_existptr[0x20];
- u8 assert_callra[0x20];
- u8 reserved_at_140[0x40];
- u8 fw_version[0x20];
- u8 hw_id[0x20];
- u8 reserved_at_1c0[0x20];
- u8 irisc_index[0x8];
- u8 synd[0x8];
- u8 ext_synd[0x10];
- };
- struct mlx5_ifc_register_loopback_control_bits {
- u8 no_lb[0x1];
- u8 reserved_at_1[0x7];
- u8 port[0x8];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x60];
- };
- struct mlx5_ifc_vport_tc_element_bits {
- u8 traffic_class[0x4];
- u8 reserved_at_4[0xc];
- u8 vport_number[0x10];
- };
- struct mlx5_ifc_vport_element_bits {
- u8 reserved_at_0[0x10];
- u8 vport_number[0x10];
- };
- enum {
- TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
- TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
- TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
- };
- struct mlx5_ifc_tsar_element_bits {
- u8 reserved_at_0[0x8];
- u8 tsar_type[0x8];
- u8 reserved_at_10[0x10];
- };
- enum {
- MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
- MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
- };
- struct mlx5_ifc_teardown_hca_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x3f];
- u8 force_state[0x1];
- };
- enum {
- MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0,
- MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE = 0x1,
- };
- struct mlx5_ifc_teardown_hca_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x10];
- u8 profile[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_sqerr2rts_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_sqerr2rts_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- u8 opt_param_mask[0x20];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_qpc_bits qpc;
- u8 reserved_at_800[0x80];
- };
- struct mlx5_ifc_sqd2rts_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_sqd2rts_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- u8 opt_param_mask[0x20];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_qpc_bits qpc;
- u8 reserved_at_800[0x80];
- };
- struct mlx5_ifc_set_roce_address_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_roce_address_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 roce_address_index[0x10];
- u8 reserved_at_50[0x10];
- u8 reserved_at_60[0x20];
- struct mlx5_ifc_roce_addr_layout_bits roce_address;
- };
- struct mlx5_ifc_set_mad_demux_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- enum {
- MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0,
- MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2,
- };
- struct mlx5_ifc_set_mad_demux_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x20];
- u8 reserved_at_60[0x6];
- u8 demux_mode[0x2];
- u8 reserved_at_68[0x18];
- };
- struct mlx5_ifc_set_l2_table_entry_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_l2_table_entry_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x60];
- u8 reserved_at_a0[0x8];
- u8 table_index[0x18];
- u8 reserved_at_c0[0x20];
- u8 reserved_at_e0[0x13];
- u8 vlan_valid[0x1];
- u8 vlan[0xc];
- struct mlx5_ifc_mac_address_layout_bits mac_address;
- u8 reserved_at_140[0xc0];
- };
- struct mlx5_ifc_set_issi_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_issi_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x10];
- u8 current_issi[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_set_hca_cap_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_hca_cap_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- union mlx5_ifc_hca_cap_union_bits capability;
- };
- enum {
- MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0,
- MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1,
- MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2,
- MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3
- };
- struct mlx5_ifc_set_fte_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_fte_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- u8 reserved_at_c0[0x18];
- u8 modify_enable_mask[0x8];
- u8 reserved_at_e0[0x20];
- u8 flow_index[0x20];
- u8 reserved_at_120[0xe0];
- struct mlx5_ifc_flow_context_bits flow_context;
- };
- struct mlx5_ifc_rts2rts_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_rts2rts_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- u8 opt_param_mask[0x20];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_qpc_bits qpc;
- u8 reserved_at_800[0x80];
- };
- struct mlx5_ifc_rtr2rts_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_rtr2rts_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- u8 opt_param_mask[0x20];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_qpc_bits qpc;
- u8 reserved_at_800[0x80];
- };
- struct mlx5_ifc_rst2init_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_rst2init_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- u8 opt_param_mask[0x20];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_qpc_bits qpc;
- u8 reserved_at_800[0x80];
- };
- struct mlx5_ifc_query_xrq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_xrqc_bits xrq_context;
- };
- struct mlx5_ifc_query_xrq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 xrqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_xrc_srq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
- u8 reserved_at_280[0x600];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_query_xrc_srq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 xrc_srqn[0x18];
- u8 reserved_at_60[0x20];
- };
- enum {
- MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0,
- MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1,
- };
- struct mlx5_ifc_query_vport_state_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x20];
- u8 reserved_at_60[0x18];
- u8 admin_state[0x4];
- u8 state[0x4];
- };
- enum {
- MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT = 0x0,
- MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT = 0x1,
- };
- struct mlx5_ifc_query_vport_state_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_vport_counter_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_traffic_counter_bits received_errors;
- struct mlx5_ifc_traffic_counter_bits transmit_errors;
- struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
- struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
- struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
- struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
- struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
- struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
- struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
- struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
- struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
- struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
- u8 reserved_at_680[0xa00];
- };
- enum {
- MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0,
- };
- struct mlx5_ifc_query_vport_counter_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xb];
- u8 port_num[0x4];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x60];
- u8 clear[0x1];
- u8 reserved_at_c1[0x1f];
- u8 reserved_at_e0[0x20];
- };
- struct mlx5_ifc_query_tis_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_tisc_bits tis_context;
- };
- struct mlx5_ifc_query_tis_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 tisn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_tir_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_tirc_bits tir_context;
- };
- struct mlx5_ifc_query_tir_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 tirn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_srq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_srqc_bits srq_context_entry;
- u8 reserved_at_280[0x600];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_query_srq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 srqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_sq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_sqc_bits sq_context;
- };
- struct mlx5_ifc_query_sq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 sqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_special_contexts_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 dump_fill_mkey[0x20];
- u8 resd_lkey[0x20];
- u8 null_mkey[0x20];
- u8 reserved_at_a0[0x60];
- };
- struct mlx5_ifc_query_special_contexts_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_query_scheduling_element_out_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_scheduling_context_bits scheduling_context;
- u8 reserved_at_300[0x100];
- };
- enum {
- SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
- };
- struct mlx5_ifc_query_scheduling_element_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 scheduling_hierarchy[0x8];
- u8 reserved_at_48[0x18];
- u8 scheduling_element_id[0x20];
- u8 reserved_at_80[0x180];
- };
- struct mlx5_ifc_query_rqt_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_rqtc_bits rqt_context;
- };
- struct mlx5_ifc_query_rqt_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 rqtn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_rq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_rqc_bits rq_context;
- };
- struct mlx5_ifc_query_rq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 rqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_roce_address_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_roce_addr_layout_bits roce_address;
- };
- struct mlx5_ifc_query_roce_address_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 roce_address_index[0x10];
- u8 reserved_at_50[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_rmp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_rmpc_bits rmp_context;
- };
- struct mlx5_ifc_query_rmp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 rmpn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- u8 opt_param_mask[0x20];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_qpc_bits qpc;
- u8 reserved_at_800[0x80];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_query_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_q_counter_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- u8 rx_write_requests[0x20];
- u8 reserved_at_a0[0x20];
- u8 rx_read_requests[0x20];
- u8 reserved_at_e0[0x20];
- u8 rx_atomic_requests[0x20];
- u8 reserved_at_120[0x20];
- u8 rx_dct_connect[0x20];
- u8 reserved_at_160[0x20];
- u8 out_of_buffer[0x20];
- u8 reserved_at_1a0[0x20];
- u8 out_of_sequence[0x20];
- u8 reserved_at_1e0[0x20];
- u8 duplicate_request[0x20];
- u8 reserved_at_220[0x20];
- u8 rnr_nak_retry_err[0x20];
- u8 reserved_at_260[0x20];
- u8 packet_seq_err[0x20];
- u8 reserved_at_2a0[0x20];
- u8 implied_nak_seq_err[0x20];
- u8 reserved_at_2e0[0x20];
- u8 local_ack_timeout_err[0x20];
- u8 reserved_at_320[0xa0];
- u8 resp_local_length_error[0x20];
- u8 req_local_length_error[0x20];
- u8 resp_local_qp_error[0x20];
- u8 local_operation_error[0x20];
- u8 resp_local_protection[0x20];
- u8 req_local_protection[0x20];
- u8 resp_cqe_error[0x20];
- u8 req_cqe_error[0x20];
- u8 req_mw_binding[0x20];
- u8 req_bad_response[0x20];
- u8 req_remote_invalid_request[0x20];
- u8 resp_remote_invalid_request[0x20];
- u8 req_remote_access_errors[0x20];
- u8 resp_remote_access_errors[0x20];
- u8 req_remote_operation_errors[0x20];
- u8 req_transport_retries_exceeded[0x20];
- u8 cq_overflow[0x20];
- u8 resp_cqe_flush_error[0x20];
- u8 req_cqe_flush_error[0x20];
- u8 reserved_at_620[0x1e0];
- };
- struct mlx5_ifc_query_q_counter_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x80];
- u8 clear[0x1];
- u8 reserved_at_c1[0x1f];
- u8 reserved_at_e0[0x18];
- u8 counter_set_id[0x8];
- };
- struct mlx5_ifc_query_pages_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x10];
- u8 function_id[0x10];
- u8 num_pages[0x20];
- };
- enum {
- MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1,
- MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2,
- MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3,
- };
- struct mlx5_ifc_query_pages_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x10];
- u8 function_id[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_nic_vport_context_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
- };
- struct mlx5_ifc_query_nic_vport_context_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x5];
- u8 allowed_list_type[0x3];
- u8 reserved_at_68[0x18];
- };
- struct mlx5_ifc_query_mkey_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
- u8 reserved_at_280[0x600];
- u8 bsf0_klm0_pas_mtt0_1[16][0x8];
- u8 bsf1_klm1_pas_mtt2_3[16][0x8];
- };
- struct mlx5_ifc_query_mkey_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 mkey_index[0x18];
- u8 pg_access[0x1];
- u8 reserved_at_61[0x1f];
- };
- struct mlx5_ifc_query_mad_demux_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- u8 mad_dumux_parameters_block[0x20];
- };
- struct mlx5_ifc_query_mad_demux_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_query_l2_table_entry_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0xa0];
- u8 reserved_at_e0[0x13];
- u8 vlan_valid[0x1];
- u8 vlan[0xc];
- struct mlx5_ifc_mac_address_layout_bits mac_address;
- u8 reserved_at_140[0xc0];
- };
- struct mlx5_ifc_query_l2_table_entry_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x60];
- u8 reserved_at_a0[0x8];
- u8 table_index[0x18];
- u8 reserved_at_c0[0x140];
- };
- struct mlx5_ifc_query_issi_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x10];
- u8 current_issi[0x10];
- u8 reserved_at_60[0xa0];
- u8 reserved_at_100[76][0x8];
- u8 supported_issi_dw0[0x20];
- };
- struct mlx5_ifc_query_issi_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_driver_version_out_bits {
- u8 status[0x8];
- u8 reserved_0[0x18];
- u8 syndrome[0x20];
- u8 reserved_1[0x40];
- };
- struct mlx5_ifc_set_driver_version_in_bits {
- u8 opcode[0x10];
- u8 reserved_0[0x10];
- u8 reserved_1[0x10];
- u8 op_mod[0x10];
- u8 reserved_2[0x40];
- u8 driver_version[64][0x8];
- };
- struct mlx5_ifc_query_hca_vport_pkey_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_pkey_bits pkey[0];
- };
- struct mlx5_ifc_query_hca_vport_pkey_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xb];
- u8 port_num[0x4];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x10];
- u8 pkey_index[0x10];
- };
- enum {
- MLX5_HCA_VPORT_SEL_PORT_GUID = 1 << 0,
- MLX5_HCA_VPORT_SEL_NODE_GUID = 1 << 1,
- MLX5_HCA_VPORT_SEL_STATE_POLICY = 1 << 2,
- };
- struct mlx5_ifc_query_hca_vport_gid_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x20];
- u8 gids_num[0x10];
- u8 reserved_at_70[0x10];
- struct mlx5_ifc_array128_auto_bits gid[0];
- };
- struct mlx5_ifc_query_hca_vport_gid_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xb];
- u8 port_num[0x4];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x10];
- u8 gid_index[0x10];
- };
- struct mlx5_ifc_query_hca_vport_context_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
- };
- struct mlx5_ifc_query_hca_vport_context_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xb];
- u8 port_num[0x4];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_hca_cap_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- union mlx5_ifc_hca_cap_union_bits capability;
- };
- struct mlx5_ifc_query_hca_cap_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_query_flow_table_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x80];
- u8 reserved_at_c0[0x8];
- u8 level[0x8];
- u8 reserved_at_d0[0x8];
- u8 log_size[0x8];
- u8 reserved_at_e0[0x120];
- };
- struct mlx5_ifc_query_flow_table_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- u8 reserved_at_c0[0x140];
- };
- struct mlx5_ifc_query_fte_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x1c0];
- struct mlx5_ifc_flow_context_bits flow_context;
- };
- struct mlx5_ifc_query_fte_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- u8 reserved_at_c0[0x40];
- u8 flow_index[0x20];
- u8 reserved_at_120[0xe0];
- };
- enum {
- MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
- MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
- MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
- };
- struct mlx5_ifc_query_flow_group_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0xa0];
- u8 start_flow_index[0x20];
- u8 reserved_at_100[0x20];
- u8 end_flow_index[0x20];
- u8 reserved_at_140[0xa0];
- u8 reserved_at_1e0[0x18];
- u8 match_criteria_enable[0x8];
- struct mlx5_ifc_fte_match_param_bits match_criteria;
- u8 reserved_at_1200[0xe00];
- };
- struct mlx5_ifc_query_flow_group_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- u8 group_id[0x20];
- u8 reserved_at_e0[0x120];
- };
- struct mlx5_ifc_query_flow_counter_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
- };
- struct mlx5_ifc_query_flow_counter_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x80];
- u8 clear[0x1];
- u8 reserved_at_c1[0xf];
- u8 num_of_counters[0x10];
- u8 flow_counter_id[0x20];
- };
- struct mlx5_ifc_query_esw_vport_context_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
- };
- struct mlx5_ifc_query_esw_vport_context_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_modify_esw_vport_context_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_esw_vport_context_fields_select_bits {
- u8 reserved_at_0[0x1c];
- u8 vport_cvlan_insert[0x1];
- u8 vport_svlan_insert[0x1];
- u8 vport_cvlan_strip[0x1];
- u8 vport_svlan_strip[0x1];
- };
- struct mlx5_ifc_modify_esw_vport_context_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;
- struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
- };
- struct mlx5_ifc_query_eq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_eqc_bits eq_context_entry;
- u8 reserved_at_280[0x40];
- u8 event_bitmask[0x40];
- u8 reserved_at_300[0x580];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_query_eq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x18];
- u8 eq_number[0x8];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_encap_header_in_bits {
- u8 reserved_at_0[0x5];
- u8 header_type[0x3];
- u8 reserved_at_8[0xe];
- u8 encap_header_size[0xa];
- u8 reserved_at_20[0x10];
- u8 encap_header[2][0x8];
- u8 more_encap_header[0][0x8];
- };
- struct mlx5_ifc_query_encap_header_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0xa0];
- struct mlx5_ifc_encap_header_in_bits encap_header[0];
- };
- struct mlx5_ifc_query_encap_header_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 encap_id[0x20];
- u8 reserved_at_60[0xa0];
- };
- struct mlx5_ifc_alloc_encap_header_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 encap_id[0x20];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_alloc_encap_header_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0xa0];
- struct mlx5_ifc_encap_header_in_bits encap_header;
- };
- struct mlx5_ifc_dealloc_encap_header_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_dealloc_encap_header_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_20[0x10];
- u8 op_mod[0x10];
- u8 encap_id[0x20];
- u8 reserved_60[0x20];
- };
- struct mlx5_ifc_set_action_in_bits {
- u8 action_type[0x4];
- u8 field[0xc];
- u8 reserved_at_10[0x3];
- u8 offset[0x5];
- u8 reserved_at_18[0x3];
- u8 length[0x5];
- u8 data[0x20];
- };
- struct mlx5_ifc_add_action_in_bits {
- u8 action_type[0x4];
- u8 field[0xc];
- u8 reserved_at_10[0x10];
- u8 data[0x20];
- };
- union mlx5_ifc_set_action_in_add_action_in_auto_bits {
- struct mlx5_ifc_set_action_in_bits set_action_in;
- struct mlx5_ifc_add_action_in_bits add_action_in;
- u8 reserved_at_0[0x40];
- };
- enum {
- MLX5_ACTION_TYPE_SET = 0x1,
- MLX5_ACTION_TYPE_ADD = 0x2,
- };
- enum {
- MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16 = 0x1,
- MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0 = 0x2,
- MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE = 0x3,
- MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16 = 0x4,
- MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0 = 0x5,
- MLX5_ACTION_IN_FIELD_OUT_IP_DSCP = 0x6,
- MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS = 0x7,
- MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT = 0x8,
- MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT = 0x9,
- MLX5_ACTION_IN_FIELD_OUT_IP_TTL = 0xa,
- MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT = 0xb,
- MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT = 0xc,
- MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96 = 0xd,
- MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64 = 0xe,
- MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32 = 0xf,
- MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0 = 0x10,
- MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96 = 0x11,
- MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64 = 0x12,
- MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32 = 0x13,
- MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0 = 0x14,
- MLX5_ACTION_IN_FIELD_OUT_SIPV4 = 0x15,
- MLX5_ACTION_IN_FIELD_OUT_DIPV4 = 0x16,
- MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
- };
- struct mlx5_ifc_alloc_modify_header_context_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 modify_header_id[0x20];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_alloc_modify_header_context_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x20];
- u8 table_type[0x8];
- u8 reserved_at_68[0x10];
- u8 num_of_actions[0x8];
- union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
- };
- struct mlx5_ifc_dealloc_modify_header_context_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_dealloc_modify_header_context_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 modify_header_id[0x20];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_dct_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_dctc_bits dct_context_entry;
- u8 reserved_at_280[0x180];
- };
- struct mlx5_ifc_query_dct_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 dctn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_cq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_cqc_bits cq_context;
- u8 reserved_at_280[0x600];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_query_cq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 cqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_cong_status_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x20];
- u8 enable[0x1];
- u8 tag_enable[0x1];
- u8 reserved_at_62[0x1e];
- };
- struct mlx5_ifc_query_cong_status_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x18];
- u8 priority[0x4];
- u8 cong_protocol[0x4];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_cong_statistics_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- u8 rp_cur_flows[0x20];
- u8 sum_flows[0x20];
- u8 rp_cnp_ignored_high[0x20];
- u8 rp_cnp_ignored_low[0x20];
- u8 rp_cnp_handled_high[0x20];
- u8 rp_cnp_handled_low[0x20];
- u8 reserved_at_140[0x100];
- u8 time_stamp_high[0x20];
- u8 time_stamp_low[0x20];
- u8 accumulators_period[0x20];
- u8 np_ecn_marked_roce_packets_high[0x20];
- u8 np_ecn_marked_roce_packets_low[0x20];
- u8 np_cnp_sent_high[0x20];
- u8 np_cnp_sent_low[0x20];
- u8 reserved_at_320[0x560];
- };
- struct mlx5_ifc_query_cong_statistics_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 clear[0x1];
- u8 reserved_at_41[0x1f];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_cong_params_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
- };
- struct mlx5_ifc_query_cong_params_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x1c];
- u8 cong_protocol[0x4];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_adapter_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
- };
- struct mlx5_ifc_query_adapter_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_qp_2rst_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_qp_2rst_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_qp_2err_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_qp_2err_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_page_fault_resume_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_page_fault_resume_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 error[0x1];
- u8 reserved_at_41[0x4];
- u8 page_fault_type[0x3];
- u8 wq_number[0x18];
- u8 reserved_at_60[0x8];
- u8 token[0x18];
- };
- struct mlx5_ifc_nop_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_nop_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_vport_state_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_vport_state_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x18];
- u8 admin_state[0x4];
- u8 reserved_at_7c[0x4];
- };
- struct mlx5_ifc_modify_tis_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_tis_bitmask_bits {
- u8 reserved_at_0[0x20];
- u8 reserved_at_20[0x1d];
- u8 lag_tx_port_affinity[0x1];
- u8 strict_lag_tx_port_affinity[0x1];
- u8 prio[0x1];
- };
- struct mlx5_ifc_modify_tis_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 tisn[0x18];
- u8 reserved_at_60[0x20];
- struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
- u8 reserved_at_c0[0x40];
- struct mlx5_ifc_tisc_bits ctx;
- };
- struct mlx5_ifc_modify_tir_bitmask_bits {
- u8 reserved_at_0[0x20];
- u8 reserved_at_20[0x1b];
- u8 self_lb_en[0x1];
- u8 reserved_at_3c[0x1];
- u8 hash[0x1];
- u8 reserved_at_3e[0x1];
- u8 lro[0x1];
- };
- struct mlx5_ifc_modify_tir_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_tir_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 tirn[0x18];
- u8 reserved_at_60[0x20];
- struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
- u8 reserved_at_c0[0x40];
- struct mlx5_ifc_tirc_bits ctx;
- };
- struct mlx5_ifc_modify_sq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_sq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 sq_state[0x4];
- u8 reserved_at_44[0x4];
- u8 sqn[0x18];
- u8 reserved_at_60[0x20];
- u8 modify_bitmask[0x40];
- u8 reserved_at_c0[0x40];
- struct mlx5_ifc_sqc_bits ctx;
- };
- struct mlx5_ifc_modify_scheduling_element_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x1c0];
- };
- enum {
- MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
- MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
- };
- struct mlx5_ifc_modify_scheduling_element_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 scheduling_hierarchy[0x8];
- u8 reserved_at_48[0x18];
- u8 scheduling_element_id[0x20];
- u8 reserved_at_80[0x20];
- u8 modify_bitmask[0x20];
- u8 reserved_at_c0[0x40];
- struct mlx5_ifc_scheduling_context_bits scheduling_context;
- u8 reserved_at_300[0x100];
- };
- struct mlx5_ifc_modify_rqt_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_rqt_bitmask_bits {
- u8 reserved_at_0[0x20];
- u8 reserved_at_20[0x1f];
- u8 rqn_list[0x1];
- };
- struct mlx5_ifc_modify_rqt_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 rqtn[0x18];
- u8 reserved_at_60[0x20];
- struct mlx5_ifc_rqt_bitmask_bits bitmask;
- u8 reserved_at_c0[0x40];
- struct mlx5_ifc_rqtc_bits ctx;
- };
- struct mlx5_ifc_modify_rq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- enum {
- MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
- MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
- MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
- };
- struct mlx5_ifc_modify_rq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 rq_state[0x4];
- u8 reserved_at_44[0x4];
- u8 rqn[0x18];
- u8 reserved_at_60[0x20];
- u8 modify_bitmask[0x40];
- u8 reserved_at_c0[0x40];
- struct mlx5_ifc_rqc_bits ctx;
- };
- struct mlx5_ifc_modify_rmp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_rmp_bitmask_bits {
- u8 reserved_at_0[0x20];
- u8 reserved_at_20[0x1f];
- u8 lwm[0x1];
- };
- struct mlx5_ifc_modify_rmp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 rmp_state[0x4];
- u8 reserved_at_44[0x4];
- u8 rmpn[0x18];
- u8 reserved_at_60[0x20];
- struct mlx5_ifc_rmp_bitmask_bits bitmask;
- u8 reserved_at_c0[0x40];
- struct mlx5_ifc_rmpc_bits ctx;
- };
- struct mlx5_ifc_modify_nic_vport_context_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_nic_vport_field_select_bits {
- u8 reserved_at_0[0x14];
- u8 disable_uc_local_lb[0x1];
- u8 disable_mc_local_lb[0x1];
- u8 node_guid[0x1];
- u8 port_guid[0x1];
- u8 min_inline[0x1];
- u8 mtu[0x1];
- u8 change_event[0x1];
- u8 promisc[0x1];
- u8 permanent_address[0x1];
- u8 addresses_list[0x1];
- u8 roce_en[0x1];
- u8 reserved_at_1f[0x1];
- };
- struct mlx5_ifc_modify_nic_vport_context_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
- u8 reserved_at_80[0x780];
- struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
- };
- struct mlx5_ifc_modify_hca_vport_context_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_hca_vport_context_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xb];
- u8 port_num[0x4];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
- };
- struct mlx5_ifc_modify_cq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- enum {
- MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0,
- MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1,
- };
- struct mlx5_ifc_modify_cq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 cqn[0x18];
- union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
- struct mlx5_ifc_cqc_bits cq_context;
- u8 reserved_at_280[0x600];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_modify_cong_status_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_cong_status_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x18];
- u8 priority[0x4];
- u8 cong_protocol[0x4];
- u8 enable[0x1];
- u8 tag_enable[0x1];
- u8 reserved_at_62[0x1e];
- };
- struct mlx5_ifc_modify_cong_params_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_cong_params_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x1c];
- u8 cong_protocol[0x4];
- union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
- u8 reserved_at_80[0x80];
- union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
- };
- struct mlx5_ifc_manage_pages_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 output_num_entries[0x20];
- u8 reserved_at_60[0x20];
- u8 pas[0][0x40];
- };
- enum {
- MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL = 0x0,
- MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS = 0x1,
- MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES = 0x2,
- };
- struct mlx5_ifc_manage_pages_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x10];
- u8 function_id[0x10];
- u8 input_num_entries[0x20];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_mad_ifc_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- u8 response_mad_packet[256][0x8];
- };
- struct mlx5_ifc_mad_ifc_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 remote_lid[0x10];
- u8 reserved_at_50[0x8];
- u8 port[0x8];
- u8 reserved_at_60[0x20];
- u8 mad[256][0x8];
- };
- struct mlx5_ifc_init_hca_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_init_hca_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_init2rtr_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_init2rtr_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- u8 opt_param_mask[0x20];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_qpc_bits qpc;
- u8 reserved_at_800[0x80];
- };
- struct mlx5_ifc_init2init_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_init2init_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- u8 opt_param_mask[0x20];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_qpc_bits qpc;
- u8 reserved_at_800[0x80];
- };
- struct mlx5_ifc_get_dropped_packet_log_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- u8 packet_headers_log[128][0x8];
- u8 packet_syndrome[64][0x8];
- };
- struct mlx5_ifc_get_dropped_packet_log_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_gen_eqe_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x18];
- u8 eq_number[0x8];
- u8 reserved_at_60[0x20];
- u8 eqe[64][0x8];
- };
- struct mlx5_ifc_gen_eq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_enable_hca_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x20];
- };
- struct mlx5_ifc_enable_hca_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x10];
- u8 function_id[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_drain_dct_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_drain_dct_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 dctn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_disable_hca_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x20];
- };
- struct mlx5_ifc_disable_hca_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x10];
- u8 function_id[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_detach_from_mcg_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_detach_from_mcg_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- u8 multicast_gid[16][0x8];
- };
- struct mlx5_ifc_destroy_xrq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_xrq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 xrqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_xrc_srq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_xrc_srq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 xrc_srqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_tis_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_tis_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 tisn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_tir_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_tir_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 tirn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_srq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_srq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 srqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_sq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_sq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 sqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_scheduling_element_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x1c0];
- };
- struct mlx5_ifc_destroy_scheduling_element_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 scheduling_hierarchy[0x8];
- u8 reserved_at_48[0x18];
- u8 scheduling_element_id[0x20];
- u8 reserved_at_80[0x180];
- };
- struct mlx5_ifc_destroy_rqt_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_rqt_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 rqtn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_rq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_rq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 rqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_set_delay_drop_params_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x20];
- u8 reserved_at_60[0x10];
- u8 delay_drop_timeout[0x10];
- };
- struct mlx5_ifc_set_delay_drop_params_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_rmp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_rmp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 rmpn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_psv_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_psv_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 psvn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_mkey_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_mkey_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 mkey_index[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_flow_table_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_flow_table_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- u8 reserved_at_c0[0x140];
- };
- struct mlx5_ifc_destroy_flow_group_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_flow_group_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- u8 group_id[0x20];
- u8 reserved_at_e0[0x120];
- };
- struct mlx5_ifc_destroy_eq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_eq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x18];
- u8 eq_number[0x8];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_dct_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_dct_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 dctn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_destroy_cq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_cq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 cqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x20];
- u8 reserved_at_60[0x10];
- u8 vxlan_udp_port[0x10];
- };
- struct mlx5_ifc_delete_l2_table_entry_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_delete_l2_table_entry_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x60];
- u8 reserved_at_a0[0x8];
- u8 table_index[0x18];
- u8 reserved_at_c0[0x140];
- };
- struct mlx5_ifc_delete_fte_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_delete_fte_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- u8 reserved_at_c0[0x40];
- u8 flow_index[0x20];
- u8 reserved_at_120[0xe0];
- };
- struct mlx5_ifc_dealloc_xrcd_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_dealloc_xrcd_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 xrcd[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_dealloc_uar_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_dealloc_uar_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 uar[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_dealloc_transport_domain_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_dealloc_transport_domain_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 transport_domain[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_dealloc_q_counter_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_dealloc_q_counter_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x18];
- u8 counter_set_id[0x8];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_dealloc_pd_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_dealloc_pd_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 pd[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_dealloc_flow_counter_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_dealloc_flow_counter_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 flow_counter_id[0x20];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_xrq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 xrqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_xrq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_xrqc_bits xrq_context;
- };
- struct mlx5_ifc_create_xrc_srq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 xrc_srqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_xrc_srq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
- u8 reserved_at_280[0x600];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_create_tis_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 tisn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_tis_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_tisc_bits ctx;
- };
- struct mlx5_ifc_create_tir_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 tirn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_tir_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_tirc_bits ctx;
- };
- struct mlx5_ifc_create_srq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 srqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_srq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_srqc_bits srq_context_entry;
- u8 reserved_at_280[0x600];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_create_sq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 sqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_sq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_sqc_bits ctx;
- };
- struct mlx5_ifc_create_scheduling_element_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- u8 scheduling_element_id[0x20];
- u8 reserved_at_a0[0x160];
- };
- struct mlx5_ifc_create_scheduling_element_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 scheduling_hierarchy[0x8];
- u8 reserved_at_48[0x18];
- u8 reserved_at_60[0xa0];
- struct mlx5_ifc_scheduling_context_bits scheduling_context;
- u8 reserved_at_300[0x100];
- };
- struct mlx5_ifc_create_rqt_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 rqtn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_rqt_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_rqtc_bits rqt_context;
- };
- struct mlx5_ifc_create_rq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 rqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_rq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_rqc_bits ctx;
- };
- struct mlx5_ifc_create_rmp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 rmpn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_rmp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0xc0];
- struct mlx5_ifc_rmpc_bits ctx;
- };
- struct mlx5_ifc_create_qp_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_qp_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- u8 opt_param_mask[0x20];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_qpc_bits qpc;
- u8 reserved_at_800[0x80];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_create_psv_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- u8 reserved_at_80[0x8];
- u8 psv0_index[0x18];
- u8 reserved_at_a0[0x8];
- u8 psv1_index[0x18];
- u8 reserved_at_c0[0x8];
- u8 psv2_index[0x18];
- u8 reserved_at_e0[0x8];
- u8 psv3_index[0x18];
- };
- struct mlx5_ifc_create_psv_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 num_psv[0x4];
- u8 reserved_at_44[0x4];
- u8 pd[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_mkey_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 mkey_index[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_mkey_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x20];
- u8 pg_access[0x1];
- u8 reserved_at_61[0x1f];
- struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
- u8 reserved_at_280[0x80];
- u8 translations_octword_actual_size[0x20];
- u8 reserved_at_320[0x560];
- u8 klm_pas_mtt[0][0x20];
- };
- struct mlx5_ifc_create_flow_table_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 table_id[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_flow_table_context_bits {
- u8 encap_en[0x1];
- u8 decap_en[0x1];
- u8 reserved_at_2[0x2];
- u8 table_miss_action[0x4];
- u8 level[0x8];
- u8 reserved_at_10[0x8];
- u8 log_size[0x8];
- u8 reserved_at_20[0x8];
- u8 table_miss_id[0x18];
- u8 reserved_at_40[0x8];
- u8 lag_master_next_table_id[0x18];
- u8 reserved_at_60[0xe0];
- };
- struct mlx5_ifc_create_flow_table_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x20];
- struct mlx5_ifc_flow_table_context_bits flow_table_context;
- };
- struct mlx5_ifc_create_flow_group_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 group_id[0x18];
- u8 reserved_at_60[0x20];
- };
- enum {
- MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
- MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
- MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
- };
- struct mlx5_ifc_create_flow_group_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- u8 reserved_at_c0[0x20];
- u8 start_flow_index[0x20];
- u8 reserved_at_100[0x20];
- u8 end_flow_index[0x20];
- u8 reserved_at_140[0xa0];
- u8 reserved_at_1e0[0x18];
- u8 match_criteria_enable[0x8];
- struct mlx5_ifc_fte_match_param_bits match_criteria;
- u8 reserved_at_1200[0xe00];
- };
- struct mlx5_ifc_create_eq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x18];
- u8 eq_number[0x8];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_eq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_eqc_bits eq_context_entry;
- u8 reserved_at_280[0x40];
- u8 event_bitmask[0x40];
- u8 reserved_at_300[0x580];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_create_dct_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 dctn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_dct_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_dctc_bits dct_context_entry;
- u8 reserved_at_280[0x180];
- };
- struct mlx5_ifc_create_cq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 cqn[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_create_cq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_cqc_bits cq_context;
- u8 reserved_at_280[0x600];
- u8 pas[0][0x40];
- };
- struct mlx5_ifc_config_int_moderation_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x4];
- u8 min_delay[0xc];
- u8 int_vector[0x10];
- u8 reserved_at_60[0x20];
- };
- enum {
- MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0,
- MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1,
- };
- struct mlx5_ifc_config_int_moderation_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x4];
- u8 min_delay[0xc];
- u8 int_vector[0x10];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_attach_to_mcg_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_attach_to_mcg_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 qpn[0x18];
- u8 reserved_at_60[0x20];
- u8 multicast_gid[16][0x8];
- };
- struct mlx5_ifc_arm_xrq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_arm_xrq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 xrqn[0x18];
- u8 reserved_at_60[0x10];
- u8 lwm[0x10];
- };
- struct mlx5_ifc_arm_xrc_srq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- enum {
- MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1,
- };
- struct mlx5_ifc_arm_xrc_srq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 xrc_srqn[0x18];
- u8 reserved_at_60[0x10];
- u8 lwm[0x10];
- };
- struct mlx5_ifc_arm_rq_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- enum {
- MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
- MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
- };
- struct mlx5_ifc_arm_rq_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 srq_number[0x18];
- u8 reserved_at_60[0x10];
- u8 lwm[0x10];
- };
- struct mlx5_ifc_arm_dct_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_arm_dct_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x8];
- u8 dct_number[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_alloc_xrcd_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 xrcd[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_alloc_xrcd_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_alloc_uar_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 uar[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_alloc_uar_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_alloc_transport_domain_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 transport_domain[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_alloc_transport_domain_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_alloc_q_counter_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x18];
- u8 counter_set_id[0x8];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_alloc_q_counter_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_alloc_pd_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x8];
- u8 pd[0x18];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_alloc_pd_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_alloc_flow_counter_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 flow_counter_id[0x20];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_alloc_flow_counter_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x20];
- u8 reserved_at_60[0x10];
- u8 vxlan_udp_port[0x10];
- };
- struct mlx5_ifc_set_rate_limit_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_rate_limit_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x10];
- u8 rate_limit_index[0x10];
- u8 reserved_at_60[0x20];
- u8 rate_limit[0x20];
- };
- struct mlx5_ifc_access_register_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- u8 register_data[0][0x20];
- };
- enum {
- MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0,
- MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1,
- };
- struct mlx5_ifc_access_register_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x10];
- u8 register_id[0x10];
- u8 argument[0x20];
- u8 register_data[0][0x20];
- };
- struct mlx5_ifc_sltp_reg_bits {
- u8 status[0x4];
- u8 version[0x4];
- u8 local_port[0x8];
- u8 pnat[0x2];
- u8 reserved_at_12[0x2];
- u8 lane[0x4];
- u8 reserved_at_18[0x8];
- u8 reserved_at_20[0x20];
- u8 reserved_at_40[0x7];
- u8 polarity[0x1];
- u8 ob_tap0[0x8];
- u8 ob_tap1[0x8];
- u8 ob_tap2[0x8];
- u8 reserved_at_60[0xc];
- u8 ob_preemp_mode[0x4];
- u8 ob_reg[0x8];
- u8 ob_bias[0x8];
- u8 reserved_at_80[0x20];
- };
- struct mlx5_ifc_slrg_reg_bits {
- u8 status[0x4];
- u8 version[0x4];
- u8 local_port[0x8];
- u8 pnat[0x2];
- u8 reserved_at_12[0x2];
- u8 lane[0x4];
- u8 reserved_at_18[0x8];
- u8 time_to_link_up[0x10];
- u8 reserved_at_30[0xc];
- u8 grade_lane_speed[0x4];
- u8 grade_version[0x8];
- u8 grade[0x18];
- u8 reserved_at_60[0x4];
- u8 height_grade_type[0x4];
- u8 height_grade[0x18];
- u8 height_dz[0x10];
- u8 height_dv[0x10];
- u8 reserved_at_a0[0x10];
- u8 height_sigma[0x10];
- u8 reserved_at_c0[0x20];
- u8 reserved_at_e0[0x4];
- u8 phase_grade_type[0x4];
- u8 phase_grade[0x18];
- u8 reserved_at_100[0x8];
- u8 phase_eo_pos[0x8];
- u8 reserved_at_110[0x8];
- u8 phase_eo_neg[0x8];
- u8 ffe_set_tested[0x10];
- u8 test_errors_per_lane[0x10];
- };
- struct mlx5_ifc_pvlc_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x1c];
- u8 vl_hw_cap[0x4];
- u8 reserved_at_40[0x1c];
- u8 vl_admin[0x4];
- u8 reserved_at_60[0x1c];
- u8 vl_operational[0x4];
- };
- struct mlx5_ifc_pude_reg_bits {
- u8 swid[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x4];
- u8 admin_status[0x4];
- u8 reserved_at_18[0x4];
- u8 oper_status[0x4];
- u8 reserved_at_20[0x60];
- };
- struct mlx5_ifc_ptys_reg_bits {
- u8 reserved_at_0[0x1];
- u8 an_disable_admin[0x1];
- u8 an_disable_cap[0x1];
- u8 reserved_at_3[0x5];
- u8 local_port[0x8];
- u8 reserved_at_10[0xd];
- u8 proto_mask[0x3];
- u8 an_status[0x4];
- u8 reserved_at_24[0x3c];
- u8 eth_proto_capability[0x20];
- u8 ib_link_width_capability[0x10];
- u8 ib_proto_capability[0x10];
- u8 reserved_at_a0[0x20];
- u8 eth_proto_admin[0x20];
- u8 ib_link_width_admin[0x10];
- u8 ib_proto_admin[0x10];
- u8 reserved_at_100[0x20];
- u8 eth_proto_oper[0x20];
- u8 ib_link_width_oper[0x10];
- u8 ib_proto_oper[0x10];
- u8 reserved_at_160[0x1c];
- u8 connector_type[0x4];
- u8 eth_proto_lp_advertise[0x20];
- u8 reserved_at_1a0[0x60];
- };
- struct mlx5_ifc_mlcr_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x20];
- u8 beacon_duration[0x10];
- u8 reserved_at_40[0x10];
- u8 beacon_remain[0x10];
- };
- struct mlx5_ifc_ptas_reg_bits {
- u8 reserved_at_0[0x20];
- u8 algorithm_options[0x10];
- u8 reserved_at_30[0x4];
- u8 repetitions_mode[0x4];
- u8 num_of_repetitions[0x8];
- u8 grade_version[0x8];
- u8 height_grade_type[0x4];
- u8 phase_grade_type[0x4];
- u8 height_grade_weight[0x8];
- u8 phase_grade_weight[0x8];
- u8 gisim_measure_bits[0x10];
- u8 adaptive_tap_measure_bits[0x10];
- u8 ber_bath_high_error_threshold[0x10];
- u8 ber_bath_mid_error_threshold[0x10];
- u8 ber_bath_low_error_threshold[0x10];
- u8 one_ratio_high_threshold[0x10];
- u8 one_ratio_high_mid_threshold[0x10];
- u8 one_ratio_low_mid_threshold[0x10];
- u8 one_ratio_low_threshold[0x10];
- u8 ndeo_error_threshold[0x10];
- u8 mixer_offset_step_size[0x10];
- u8 reserved_at_110[0x8];
- u8 mix90_phase_for_voltage_bath[0x8];
- u8 mixer_offset_start[0x10];
- u8 mixer_offset_end[0x10];
- u8 reserved_at_140[0x15];
- u8 ber_test_time[0xb];
- };
- struct mlx5_ifc_pspa_reg_bits {
- u8 swid[0x8];
- u8 local_port[0x8];
- u8 sub_port[0x8];
- u8 reserved_at_18[0x8];
- u8 reserved_at_20[0x20];
- };
- struct mlx5_ifc_pqdr_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x5];
- u8 prio[0x3];
- u8 reserved_at_18[0x6];
- u8 mode[0x2];
- u8 reserved_at_20[0x20];
- u8 reserved_at_40[0x10];
- u8 min_threshold[0x10];
- u8 reserved_at_60[0x10];
- u8 max_threshold[0x10];
- u8 reserved_at_80[0x10];
- u8 mark_probability_denominator[0x10];
- u8 reserved_at_a0[0x60];
- };
- struct mlx5_ifc_ppsc_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x60];
- u8 reserved_at_80[0x1c];
- u8 wrps_admin[0x4];
- u8 reserved_at_a0[0x1c];
- u8 wrps_status[0x4];
- u8 reserved_at_c0[0x8];
- u8 up_threshold[0x8];
- u8 reserved_at_d0[0x8];
- u8 down_threshold[0x8];
- u8 reserved_at_e0[0x20];
- u8 reserved_at_100[0x1c];
- u8 srps_admin[0x4];
- u8 reserved_at_120[0x1c];
- u8 srps_status[0x4];
- u8 reserved_at_140[0x40];
- };
- struct mlx5_ifc_pplr_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x8];
- u8 lb_cap[0x8];
- u8 reserved_at_30[0x8];
- u8 lb_en[0x8];
- };
- struct mlx5_ifc_pplm_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x20];
- u8 port_profile_mode[0x8];
- u8 static_port_profile[0x8];
- u8 active_port_profile[0x8];
- u8 reserved_at_58[0x8];
- u8 retransmission_active[0x8];
- u8 fec_mode_active[0x18];
- u8 reserved_at_80[0x20];
- };
- struct mlx5_ifc_ppcnt_reg_bits {
- u8 swid[0x8];
- u8 local_port[0x8];
- u8 pnat[0x2];
- u8 reserved_at_12[0x8];
- u8 grp[0x6];
- u8 clr[0x1];
- u8 reserved_at_21[0x1c];
- u8 prio_tc[0x3];
- union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
- };
- struct mlx5_ifc_mpcnt_reg_bits {
- u8 reserved_at_0[0x8];
- u8 pcie_index[0x8];
- u8 reserved_at_10[0xa];
- u8 grp[0x6];
- u8 clr[0x1];
- u8 reserved_at_21[0x1f];
- union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
- };
- struct mlx5_ifc_ppad_reg_bits {
- u8 reserved_at_0[0x3];
- u8 single_mac[0x1];
- u8 reserved_at_4[0x4];
- u8 local_port[0x8];
- u8 mac_47_32[0x10];
- u8 mac_31_0[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_pmtu_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 max_mtu[0x10];
- u8 reserved_at_30[0x10];
- u8 admin_mtu[0x10];
- u8 reserved_at_50[0x10];
- u8 oper_mtu[0x10];
- u8 reserved_at_70[0x10];
- };
- struct mlx5_ifc_pmpr_reg_bits {
- u8 reserved_at_0[0x8];
- u8 module[0x8];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x18];
- u8 attenuation_5g[0x8];
- u8 reserved_at_40[0x18];
- u8 attenuation_7g[0x8];
- u8 reserved_at_60[0x18];
- u8 attenuation_12g[0x8];
- };
- struct mlx5_ifc_pmpe_reg_bits {
- u8 reserved_at_0[0x8];
- u8 module[0x8];
- u8 reserved_at_10[0xc];
- u8 module_status[0x4];
- u8 reserved_at_20[0x60];
- };
- struct mlx5_ifc_pmpc_reg_bits {
- u8 module_state_updated[32][0x8];
- };
- struct mlx5_ifc_pmlpn_reg_bits {
- u8 reserved_at_0[0x4];
- u8 mlpn_status[0x4];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 e[0x1];
- u8 reserved_at_21[0x1f];
- };
- struct mlx5_ifc_pmlp_reg_bits {
- u8 rxtx[0x1];
- u8 reserved_at_1[0x7];
- u8 local_port[0x8];
- u8 reserved_at_10[0x8];
- u8 width[0x8];
- u8 lane0_module_mapping[0x20];
- u8 lane1_module_mapping[0x20];
- u8 lane2_module_mapping[0x20];
- u8 lane3_module_mapping[0x20];
- u8 reserved_at_a0[0x160];
- };
- struct mlx5_ifc_pmaos_reg_bits {
- u8 reserved_at_0[0x8];
- u8 module[0x8];
- u8 reserved_at_10[0x4];
- u8 admin_status[0x4];
- u8 reserved_at_18[0x4];
- u8 oper_status[0x4];
- u8 ase[0x1];
- u8 ee[0x1];
- u8 reserved_at_22[0x1c];
- u8 e[0x2];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_plpc_reg_bits {
- u8 reserved_at_0[0x4];
- u8 profile_id[0xc];
- u8 reserved_at_10[0x4];
- u8 proto_mask[0x4];
- u8 reserved_at_18[0x8];
- u8 reserved_at_20[0x10];
- u8 lane_speed[0x10];
- u8 reserved_at_40[0x17];
- u8 lpbf[0x1];
- u8 fec_mode_policy[0x8];
- u8 retransmission_capability[0x8];
- u8 fec_mode_capability[0x18];
- u8 retransmission_support_admin[0x8];
- u8 fec_mode_support_admin[0x18];
- u8 retransmission_request_admin[0x8];
- u8 fec_mode_request_admin[0x18];
- u8 reserved_at_c0[0x80];
- };
- struct mlx5_ifc_plib_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x8];
- u8 ib_port[0x8];
- u8 reserved_at_20[0x60];
- };
- struct mlx5_ifc_plbf_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0xd];
- u8 lbf_mode[0x3];
- u8 reserved_at_20[0x20];
- };
- struct mlx5_ifc_pipg_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 dic[0x1];
- u8 reserved_at_21[0x19];
- u8 ipg[0x4];
- u8 reserved_at_3e[0x2];
- };
- struct mlx5_ifc_pifr_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0xe0];
- u8 port_filter[8][0x20];
- u8 port_filter_update_en[8][0x20];
- };
- struct mlx5_ifc_pfcc_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 ppan[0x4];
- u8 reserved_at_24[0x4];
- u8 prio_mask_tx[0x8];
- u8 reserved_at_30[0x8];
- u8 prio_mask_rx[0x8];
- u8 pptx[0x1];
- u8 aptx[0x1];
- u8 reserved_at_42[0x6];
- u8 pfctx[0x8];
- u8 reserved_at_50[0x10];
- u8 pprx[0x1];
- u8 aprx[0x1];
- u8 reserved_at_62[0x6];
- u8 pfcrx[0x8];
- u8 reserved_at_70[0x10];
- u8 reserved_at_80[0x80];
- };
- struct mlx5_ifc_pelc_reg_bits {
- u8 op[0x4];
- u8 reserved_at_4[0x4];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 op_admin[0x8];
- u8 op_capability[0x8];
- u8 op_request[0x8];
- u8 op_active[0x8];
- u8 admin[0x40];
- u8 capability[0x40];
- u8 request[0x40];
- u8 active[0x40];
- u8 reserved_at_140[0x80];
- };
- struct mlx5_ifc_peir_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0xc];
- u8 error_count[0x4];
- u8 reserved_at_30[0x10];
- u8 reserved_at_40[0xc];
- u8 lane[0x4];
- u8 reserved_at_50[0x8];
- u8 error_type[0x8];
- };
- struct mlx5_ifc_pcam_enhanced_features_bits {
- u8 reserved_at_0[0x7b];
- u8 rx_buffer_fullness_counters[0x1];
- u8 ptys_connector_type[0x1];
- u8 reserved_at_7d[0x1];
- u8 ppcnt_discard_group[0x1];
- u8 ppcnt_statistical_group[0x1];
- };
- struct mlx5_ifc_pcam_reg_bits {
- u8 reserved_at_0[0x8];
- u8 feature_group[0x8];
- u8 reserved_at_10[0x8];
- u8 access_reg_group[0x8];
- u8 reserved_at_20[0x20];
- union {
- u8 reserved_at_0[0x80];
- } port_access_reg_cap_mask;
- u8 reserved_at_c0[0x80];
- union {
- struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
- u8 reserved_at_0[0x80];
- } feature_cap_mask;
- u8 reserved_at_1c0[0xc0];
- };
- struct mlx5_ifc_mcam_enhanced_features_bits {
- u8 reserved_at_0[0x7b];
- u8 pcie_outbound_stalled[0x1];
- u8 tx_overflow_buffer_pkt[0x1];
- u8 mtpps_enh_out_per_adj[0x1];
- u8 mtpps_fs[0x1];
- u8 pcie_performance_group[0x1];
- };
- struct mlx5_ifc_mcam_access_reg_bits {
- u8 reserved_at_0[0x1c];
- u8 mcda[0x1];
- u8 mcc[0x1];
- u8 mcqi[0x1];
- u8 reserved_at_1f[0x1];
- u8 regs_95_to_64[0x20];
- u8 regs_63_to_32[0x20];
- u8 regs_31_to_0[0x20];
- };
- struct mlx5_ifc_mcam_reg_bits {
- u8 reserved_at_0[0x8];
- u8 feature_group[0x8];
- u8 reserved_at_10[0x8];
- u8 access_reg_group[0x8];
- u8 reserved_at_20[0x20];
- union {
- struct mlx5_ifc_mcam_access_reg_bits access_regs;
- u8 reserved_at_0[0x80];
- } mng_access_reg_cap_mask;
- u8 reserved_at_c0[0x80];
- union {
- struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
- u8 reserved_at_0[0x80];
- } mng_feature_cap_mask;
- u8 reserved_at_1c0[0x80];
- };
- struct mlx5_ifc_pcap_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x10];
- u8 port_capability_mask[4][0x20];
- };
- struct mlx5_ifc_paos_reg_bits {
- u8 swid[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x4];
- u8 admin_status[0x4];
- u8 reserved_at_18[0x4];
- u8 oper_status[0x4];
- u8 ase[0x1];
- u8 ee[0x1];
- u8 reserved_at_22[0x1c];
- u8 e[0x2];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_pamp_reg_bits {
- u8 reserved_at_0[0x8];
- u8 opamp_group[0x8];
- u8 reserved_at_10[0xc];
- u8 opamp_group_type[0x4];
- u8 start_index[0x10];
- u8 reserved_at_30[0x4];
- u8 num_of_indices[0xc];
- u8 index_data[18][0x10];
- };
- struct mlx5_ifc_pcmr_reg_bits {
- u8 reserved_at_0[0x8];
- u8 local_port[0x8];
- u8 reserved_at_10[0x2e];
- u8 fcs_cap[0x1];
- u8 reserved_at_3f[0x1f];
- u8 fcs_chk[0x1];
- u8 reserved_at_5f[0x1];
- };
- struct mlx5_ifc_lane_2_module_mapping_bits {
- u8 reserved_at_0[0x6];
- u8 rx_lane[0x2];
- u8 reserved_at_8[0x6];
- u8 tx_lane[0x2];
- u8 reserved_at_10[0x8];
- u8 module[0x8];
- };
- struct mlx5_ifc_bufferx_reg_bits {
- u8 reserved_at_0[0x6];
- u8 lossy[0x1];
- u8 epsb[0x1];
- u8 reserved_at_8[0xc];
- u8 size[0xc];
- u8 xoff_threshold[0x10];
- u8 xon_threshold[0x10];
- };
- struct mlx5_ifc_set_node_in_bits {
- u8 node_description[64][0x8];
- };
- struct mlx5_ifc_register_power_settings_bits {
- u8 reserved_at_0[0x18];
- u8 power_settings_level[0x8];
- u8 reserved_at_20[0x60];
- };
- struct mlx5_ifc_register_host_endianness_bits {
- u8 he[0x1];
- u8 reserved_at_1[0x1f];
- u8 reserved_at_20[0x60];
- };
- struct mlx5_ifc_umr_pointer_desc_argument_bits {
- u8 reserved_at_0[0x20];
- u8 mkey[0x20];
- u8 addressh_63_32[0x20];
- u8 addressl_31_0[0x20];
- };
- struct mlx5_ifc_ud_adrs_vector_bits {
- u8 dc_key[0x40];
- u8 ext[0x1];
- u8 reserved_at_41[0x7];
- u8 destination_qp_dct[0x18];
- u8 static_rate[0x4];
- u8 sl_eth_prio[0x4];
- u8 fl[0x1];
- u8 mlid[0x7];
- u8 rlid_udp_sport[0x10];
- u8 reserved_at_80[0x20];
- u8 rmac_47_16[0x20];
- u8 rmac_15_0[0x10];
- u8 tclass[0x8];
- u8 hop_limit[0x8];
- u8 reserved_at_e0[0x1];
- u8 grh[0x1];
- u8 reserved_at_e2[0x2];
- u8 src_addr_index[0x8];
- u8 flow_label[0x14];
- u8 rgid_rip[16][0x8];
- };
- struct mlx5_ifc_pages_req_event_bits {
- u8 reserved_at_0[0x10];
- u8 function_id[0x10];
- u8 num_pages[0x20];
- u8 reserved_at_40[0xa0];
- };
- struct mlx5_ifc_eqe_bits {
- u8 reserved_at_0[0x8];
- u8 event_type[0x8];
- u8 reserved_at_10[0x8];
- u8 event_sub_type[0x8];
- u8 reserved_at_20[0xe0];
- union mlx5_ifc_event_auto_bits event_data;
- u8 reserved_at_1e0[0x10];
- u8 signature[0x8];
- u8 reserved_at_1f8[0x7];
- u8 owner[0x1];
- };
- enum {
- MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7,
- };
- struct mlx5_ifc_cmd_queue_entry_bits {
- u8 type[0x8];
- u8 reserved_at_8[0x18];
- u8 input_length[0x20];
- u8 input_mailbox_pointer_63_32[0x20];
- u8 input_mailbox_pointer_31_9[0x17];
- u8 reserved_at_77[0x9];
- u8 command_input_inline_data[16][0x8];
- u8 command_output_inline_data[16][0x8];
- u8 output_mailbox_pointer_63_32[0x20];
- u8 output_mailbox_pointer_31_9[0x17];
- u8 reserved_at_1b7[0x9];
- u8 output_length[0x20];
- u8 token[0x8];
- u8 signature[0x8];
- u8 reserved_at_1f0[0x8];
- u8 status[0x7];
- u8 ownership[0x1];
- };
- struct mlx5_ifc_cmd_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 command_output[0x20];
- };
- struct mlx5_ifc_cmd_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 command[0][0x20];
- };
- struct mlx5_ifc_cmd_if_box_bits {
- u8 mailbox_data[512][0x8];
- u8 reserved_at_1000[0x180];
- u8 next_pointer_63_32[0x20];
- u8 next_pointer_31_10[0x16];
- u8 reserved_at_11b6[0xa];
- u8 block_number[0x20];
- u8 reserved_at_11e0[0x8];
- u8 token[0x8];
- u8 ctrl_signature[0x8];
- u8 signature[0x8];
- };
- struct mlx5_ifc_mtt_bits {
- u8 ptag_63_32[0x20];
- u8 ptag_31_8[0x18];
- u8 reserved_at_38[0x6];
- u8 wr_en[0x1];
- u8 rd_en[0x1];
- };
- struct mlx5_ifc_query_wol_rol_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x10];
- u8 rol_mode[0x8];
- u8 wol_mode[0x8];
- u8 reserved_at_60[0x20];
- };
- struct mlx5_ifc_query_wol_rol_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_wol_rol_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_wol_rol_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 rol_mode_valid[0x1];
- u8 wol_mode_valid[0x1];
- u8 reserved_at_42[0xe];
- u8 rol_mode[0x8];
- u8 wol_mode[0x8];
- u8 reserved_at_60[0x20];
- };
- enum {
- MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0,
- MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1,
- MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2,
- };
- enum {
- MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0,
- MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1,
- MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2,
- };
- enum {
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR = 0x1,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC = 0x7,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR = 0x8,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR = 0x9,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR = 0xa,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR = 0xb,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN = 0xc,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR = 0xd,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV = 0xe,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR = 0xf,
- MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR = 0x10,
- };
- struct mlx5_ifc_initial_seg_bits {
- u8 fw_rev_minor[0x10];
- u8 fw_rev_major[0x10];
- u8 cmd_interface_rev[0x10];
- u8 fw_rev_subminor[0x10];
- u8 reserved_at_40[0x40];
- u8 cmdq_phy_addr_63_32[0x20];
- u8 cmdq_phy_addr_31_12[0x14];
- u8 reserved_at_b4[0x2];
- u8 nic_interface[0x2];
- u8 log_cmdq_size[0x4];
- u8 log_cmdq_stride[0x4];
- u8 command_doorbell_vector[0x20];
- u8 reserved_at_e0[0xf00];
- u8 initializing[0x1];
- u8 reserved_at_fe1[0x4];
- u8 nic_interface_supported[0x3];
- u8 reserved_at_fe8[0x18];
- struct mlx5_ifc_health_buffer_bits health_buffer;
- u8 no_dram_nic_offset[0x20];
- u8 reserved_at_1220[0x6e40];
- u8 reserved_at_8060[0x1f];
- u8 clear_int[0x1];
- u8 health_syndrome[0x8];
- u8 health_counter[0x18];
- u8 reserved_at_80a0[0x17fc0];
- };
- struct mlx5_ifc_mtpps_reg_bits {
- u8 reserved_at_0[0xc];
- u8 cap_number_of_pps_pins[0x4];
- u8 reserved_at_10[0x4];
- u8 cap_max_num_of_pps_in_pins[0x4];
- u8 reserved_at_18[0x4];
- u8 cap_max_num_of_pps_out_pins[0x4];
- u8 reserved_at_20[0x24];
- u8 cap_pin_3_mode[0x4];
- u8 reserved_at_48[0x4];
- u8 cap_pin_2_mode[0x4];
- u8 reserved_at_50[0x4];
- u8 cap_pin_1_mode[0x4];
- u8 reserved_at_58[0x4];
- u8 cap_pin_0_mode[0x4];
- u8 reserved_at_60[0x4];
- u8 cap_pin_7_mode[0x4];
- u8 reserved_at_68[0x4];
- u8 cap_pin_6_mode[0x4];
- u8 reserved_at_70[0x4];
- u8 cap_pin_5_mode[0x4];
- u8 reserved_at_78[0x4];
- u8 cap_pin_4_mode[0x4];
- u8 field_select[0x20];
- u8 reserved_at_a0[0x60];
- u8 enable[0x1];
- u8 reserved_at_101[0xb];
- u8 pattern[0x4];
- u8 reserved_at_110[0x4];
- u8 pin_mode[0x4];
- u8 pin[0x8];
- u8 reserved_at_120[0x20];
- u8 time_stamp[0x40];
- u8 out_pulse_duration[0x10];
- u8 out_periodic_adjustment[0x10];
- u8 enhanced_out_periodic_adjustment[0x20];
- u8 reserved_at_1c0[0x20];
- };
- struct mlx5_ifc_mtppse_reg_bits {
- u8 reserved_at_0[0x18];
- u8 pin[0x8];
- u8 event_arm[0x1];
- u8 reserved_at_21[0x1b];
- u8 event_generation_mode[0x4];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_mcqi_cap_bits {
- u8 supported_info_bitmask[0x20];
- u8 component_size[0x20];
- u8 max_component_size[0x20];
- u8 log_mcda_word_size[0x4];
- u8 reserved_at_64[0xc];
- u8 mcda_max_write_size[0x10];
- u8 rd_en[0x1];
- u8 reserved_at_81[0x1];
- u8 match_chip_id[0x1];
- u8 match_psid[0x1];
- u8 check_user_timestamp[0x1];
- u8 match_base_guid_mac[0x1];
- u8 reserved_at_86[0x1a];
- };
- struct mlx5_ifc_mcqi_reg_bits {
- u8 read_pending_component[0x1];
- u8 reserved_at_1[0xf];
- u8 component_index[0x10];
- u8 reserved_at_20[0x20];
- u8 reserved_at_40[0x1b];
- u8 info_type[0x5];
- u8 info_size[0x20];
- u8 offset[0x20];
- u8 reserved_at_a0[0x10];
- u8 data_size[0x10];
- u8 data[0][0x20];
- };
- struct mlx5_ifc_mcc_reg_bits {
- u8 reserved_at_0[0x4];
- u8 time_elapsed_since_last_cmd[0xc];
- u8 reserved_at_10[0x8];
- u8 instruction[0x8];
- u8 reserved_at_20[0x10];
- u8 component_index[0x10];
- u8 reserved_at_40[0x8];
- u8 update_handle[0x18];
- u8 handle_owner_type[0x4];
- u8 handle_owner_host_id[0x4];
- u8 reserved_at_68[0x1];
- u8 control_progress[0x7];
- u8 error_code[0x8];
- u8 reserved_at_78[0x4];
- u8 control_state[0x4];
- u8 component_size[0x20];
- u8 reserved_at_a0[0x60];
- };
- struct mlx5_ifc_mcda_reg_bits {
- u8 reserved_at_0[0x8];
- u8 update_handle[0x18];
- u8 offset[0x20];
- u8 reserved_at_40[0x10];
- u8 size[0x10];
- u8 reserved_at_60[0x20];
- u8 data[0][0x20];
- };
- union mlx5_ifc_ports_control_registers_document_bits {
- struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
- struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
- struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
- struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
- struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
- struct mlx5_ifc_pamp_reg_bits pamp_reg;
- struct mlx5_ifc_paos_reg_bits paos_reg;
- struct mlx5_ifc_pcap_reg_bits pcap_reg;
- struct mlx5_ifc_peir_reg_bits peir_reg;
- struct mlx5_ifc_pelc_reg_bits pelc_reg;
- struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
- struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
- struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
- struct mlx5_ifc_pifr_reg_bits pifr_reg;
- struct mlx5_ifc_pipg_reg_bits pipg_reg;
- struct mlx5_ifc_plbf_reg_bits plbf_reg;
- struct mlx5_ifc_plib_reg_bits plib_reg;
- struct mlx5_ifc_plpc_reg_bits plpc_reg;
- struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
- struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
- struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
- struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
- struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
- struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
- struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
- struct mlx5_ifc_ppad_reg_bits ppad_reg;
- struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
- struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
- struct mlx5_ifc_pplm_reg_bits pplm_reg;
- struct mlx5_ifc_pplr_reg_bits pplr_reg;
- struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
- struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
- struct mlx5_ifc_pspa_reg_bits pspa_reg;
- struct mlx5_ifc_ptas_reg_bits ptas_reg;
- struct mlx5_ifc_ptys_reg_bits ptys_reg;
- struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
- struct mlx5_ifc_pude_reg_bits pude_reg;
- struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
- struct mlx5_ifc_slrg_reg_bits slrg_reg;
- struct mlx5_ifc_sltp_reg_bits sltp_reg;
- struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
- struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
- struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
- struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
- struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
- struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
- struct mlx5_ifc_mcc_reg_bits mcc_reg;
- struct mlx5_ifc_mcda_reg_bits mcda_reg;
- u8 reserved_at_0[0x60e0];
- };
- union mlx5_ifc_debug_enhancements_document_bits {
- struct mlx5_ifc_health_buffer_bits health_buffer;
- u8 reserved_at_0[0x200];
- };
- union mlx5_ifc_uplink_pci_interface_document_bits {
- struct mlx5_ifc_initial_seg_bits initial_seg;
- u8 reserved_at_0[0x20060];
- };
- struct mlx5_ifc_set_flow_table_root_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_set_flow_table_root_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x20];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- u8 reserved_at_c0[0x8];
- u8 underlay_qpn[0x18];
- u8 reserved_at_e0[0x120];
- };
- enum {
- MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = (1UL << 0),
- MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
- };
- struct mlx5_ifc_modify_flow_table_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_flow_table_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 other_vport[0x1];
- u8 reserved_at_41[0xf];
- u8 vport_number[0x10];
- u8 reserved_at_60[0x10];
- u8 modify_field_select[0x10];
- u8 table_type[0x8];
- u8 reserved_at_88[0x18];
- u8 reserved_at_a0[0x8];
- u8 table_id[0x18];
- struct mlx5_ifc_flow_table_context_bits flow_table_context;
- };
- struct mlx5_ifc_ets_tcn_config_reg_bits {
- u8 g[0x1];
- u8 b[0x1];
- u8 r[0x1];
- u8 reserved_at_3[0x9];
- u8 group[0x4];
- u8 reserved_at_10[0x9];
- u8 bw_allocation[0x7];
- u8 reserved_at_20[0xc];
- u8 max_bw_units[0x4];
- u8 reserved_at_30[0x8];
- u8 max_bw_value[0x8];
- };
- struct mlx5_ifc_ets_global_config_reg_bits {
- u8 reserved_at_0[0x2];
- u8 r[0x1];
- u8 reserved_at_3[0x1d];
- u8 reserved_at_20[0xc];
- u8 max_bw_units[0x4];
- u8 reserved_at_30[0x8];
- u8 max_bw_value[0x8];
- };
- struct mlx5_ifc_qetc_reg_bits {
- u8 reserved_at_0[0x8];
- u8 port_number[0x8];
- u8 reserved_at_10[0x30];
- struct mlx5_ifc_ets_tcn_config_reg_bits tc_configuration[0x8];
- struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
- };
- struct mlx5_ifc_qtct_reg_bits {
- u8 reserved_at_0[0x8];
- u8 port_number[0x8];
- u8 reserved_at_10[0xd];
- u8 prio[0x3];
- u8 reserved_at_20[0x1d];
- u8 tclass[0x3];
- };
- struct mlx5_ifc_mcia_reg_bits {
- u8 l[0x1];
- u8 reserved_at_1[0x7];
- u8 module[0x8];
- u8 reserved_at_10[0x8];
- u8 status[0x8];
- u8 i2c_device_address[0x8];
- u8 page_number[0x8];
- u8 device_address[0x10];
- u8 reserved_at_40[0x10];
- u8 size[0x10];
- u8 reserved_at_60[0x20];
- u8 dword_0[0x20];
- u8 dword_1[0x20];
- u8 dword_2[0x20];
- u8 dword_3[0x20];
- u8 dword_4[0x20];
- u8 dword_5[0x20];
- u8 dword_6[0x20];
- u8 dword_7[0x20];
- u8 dword_8[0x20];
- u8 dword_9[0x20];
- u8 dword_10[0x20];
- u8 dword_11[0x20];
- };
- struct mlx5_ifc_dcbx_param_bits {
- u8 dcbx_cee_cap[0x1];
- u8 dcbx_ieee_cap[0x1];
- u8 dcbx_standby_cap[0x1];
- u8 reserved_at_0[0x5];
- u8 port_number[0x8];
- u8 reserved_at_10[0xa];
- u8 max_application_table_size[6];
- u8 reserved_at_20[0x15];
- u8 version_oper[0x3];
- u8 reserved_at_38[5];
- u8 version_admin[0x3];
- u8 willing_admin[0x1];
- u8 reserved_at_41[0x3];
- u8 pfc_cap_oper[0x4];
- u8 reserved_at_48[0x4];
- u8 pfc_cap_admin[0x4];
- u8 reserved_at_50[0x4];
- u8 num_of_tc_oper[0x4];
- u8 reserved_at_58[0x4];
- u8 num_of_tc_admin[0x4];
- u8 remote_willing[0x1];
- u8 reserved_at_61[3];
- u8 remote_pfc_cap[4];
- u8 reserved_at_68[0x14];
- u8 remote_num_of_tc[0x4];
- u8 reserved_at_80[0x18];
- u8 error[0x8];
- u8 reserved_at_a0[0x160];
- };
- struct mlx5_ifc_lagc_bits {
- u8 reserved_at_0[0x1d];
- u8 lag_state[0x3];
- u8 reserved_at_20[0x14];
- u8 tx_remap_affinity_2[0x4];
- u8 reserved_at_38[0x4];
- u8 tx_remap_affinity_1[0x4];
- };
- struct mlx5_ifc_create_lag_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_create_lag_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- struct mlx5_ifc_lagc_bits ctx;
- };
- struct mlx5_ifc_modify_lag_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_modify_lag_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x20];
- u8 field_select[0x20];
- struct mlx5_ifc_lagc_bits ctx;
- };
- struct mlx5_ifc_query_lag_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- struct mlx5_ifc_lagc_bits ctx;
- };
- struct mlx5_ifc_query_lag_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_lag_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_lag_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_create_vport_lag_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_create_vport_lag_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_vport_lag_out_bits {
- u8 status[0x8];
- u8 reserved_at_8[0x18];
- u8 syndrome[0x20];
- u8 reserved_at_40[0x40];
- };
- struct mlx5_ifc_destroy_vport_lag_in_bits {
- u8 opcode[0x10];
- u8 reserved_at_10[0x10];
- u8 reserved_at_20[0x10];
- u8 op_mod[0x10];
- u8 reserved_at_40[0x40];
- };
- #endif /* MLX5_IFC_H */
|