gfx_v9_0.c 136 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  86. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  88. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  90. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  92. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  94. };
  95. static const u32 golden_settings_gc_9_0[] =
  96. {
  97. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  98. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  99. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  100. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  101. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  102. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  103. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  104. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  105. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  106. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  107. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  108. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  109. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  110. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  111. SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
  112. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  113. SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
  114. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  115. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  116. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  117. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  118. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  119. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  120. };
  121. static const u32 golden_settings_gc_9_0_vg10[] =
  122. {
  123. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  124. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  125. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  126. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  127. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  128. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  129. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  130. };
  131. static const u32 golden_settings_gc_9_1[] =
  132. {
  133. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  134. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  135. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  136. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  137. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  138. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  139. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  140. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  141. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  142. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  145. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  146. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  147. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  148. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  149. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  150. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  151. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  152. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  153. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  154. };
  155. static const u32 golden_settings_gc_9_1_rv1[] =
  156. {
  157. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  158. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  159. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  160. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  161. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  162. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  163. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  164. };
  165. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  166. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  167. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  168. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  169. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  170. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  171. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  172. struct amdgpu_cu_info *cu_info);
  173. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  174. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  175. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  176. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  177. {
  178. switch (adev->asic_type) {
  179. case CHIP_VEGA10:
  180. amdgpu_program_register_sequence(adev,
  181. golden_settings_gc_9_0,
  182. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  183. amdgpu_program_register_sequence(adev,
  184. golden_settings_gc_9_0_vg10,
  185. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  186. break;
  187. case CHIP_RAVEN:
  188. amdgpu_program_register_sequence(adev,
  189. golden_settings_gc_9_1,
  190. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  191. amdgpu_program_register_sequence(adev,
  192. golden_settings_gc_9_1_rv1,
  193. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  194. break;
  195. default:
  196. break;
  197. }
  198. }
  199. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  200. {
  201. adev->gfx.scratch.num_reg = 8;
  202. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  203. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  204. }
  205. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  206. bool wc, uint32_t reg, uint32_t val)
  207. {
  208. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  209. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  210. WRITE_DATA_DST_SEL(0) |
  211. (wc ? WR_CONFIRM : 0));
  212. amdgpu_ring_write(ring, reg);
  213. amdgpu_ring_write(ring, 0);
  214. amdgpu_ring_write(ring, val);
  215. }
  216. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  217. int mem_space, int opt, uint32_t addr0,
  218. uint32_t addr1, uint32_t ref, uint32_t mask,
  219. uint32_t inv)
  220. {
  221. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  222. amdgpu_ring_write(ring,
  223. /* memory (1) or register (0) */
  224. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  225. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  226. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  227. WAIT_REG_MEM_ENGINE(eng_sel)));
  228. if (mem_space)
  229. BUG_ON(addr0 & 0x3); /* Dword align */
  230. amdgpu_ring_write(ring, addr0);
  231. amdgpu_ring_write(ring, addr1);
  232. amdgpu_ring_write(ring, ref);
  233. amdgpu_ring_write(ring, mask);
  234. amdgpu_ring_write(ring, inv); /* poll interval */
  235. }
  236. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  237. {
  238. struct amdgpu_device *adev = ring->adev;
  239. uint32_t scratch;
  240. uint32_t tmp = 0;
  241. unsigned i;
  242. int r;
  243. r = amdgpu_gfx_scratch_get(adev, &scratch);
  244. if (r) {
  245. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  246. return r;
  247. }
  248. WREG32(scratch, 0xCAFEDEAD);
  249. r = amdgpu_ring_alloc(ring, 3);
  250. if (r) {
  251. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  252. ring->idx, r);
  253. amdgpu_gfx_scratch_free(adev, scratch);
  254. return r;
  255. }
  256. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  257. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  258. amdgpu_ring_write(ring, 0xDEADBEEF);
  259. amdgpu_ring_commit(ring);
  260. for (i = 0; i < adev->usec_timeout; i++) {
  261. tmp = RREG32(scratch);
  262. if (tmp == 0xDEADBEEF)
  263. break;
  264. DRM_UDELAY(1);
  265. }
  266. if (i < adev->usec_timeout) {
  267. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  268. ring->idx, i);
  269. } else {
  270. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  271. ring->idx, scratch, tmp);
  272. r = -EINVAL;
  273. }
  274. amdgpu_gfx_scratch_free(adev, scratch);
  275. return r;
  276. }
  277. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  278. {
  279. struct amdgpu_device *adev = ring->adev;
  280. struct amdgpu_ib ib;
  281. struct dma_fence *f = NULL;
  282. uint32_t scratch;
  283. uint32_t tmp = 0;
  284. long r;
  285. r = amdgpu_gfx_scratch_get(adev, &scratch);
  286. if (r) {
  287. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  288. return r;
  289. }
  290. WREG32(scratch, 0xCAFEDEAD);
  291. memset(&ib, 0, sizeof(ib));
  292. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  293. if (r) {
  294. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  295. goto err1;
  296. }
  297. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  298. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  299. ib.ptr[2] = 0xDEADBEEF;
  300. ib.length_dw = 3;
  301. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  302. if (r)
  303. goto err2;
  304. r = dma_fence_wait_timeout(f, false, timeout);
  305. if (r == 0) {
  306. DRM_ERROR("amdgpu: IB test timed out.\n");
  307. r = -ETIMEDOUT;
  308. goto err2;
  309. } else if (r < 0) {
  310. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  311. goto err2;
  312. }
  313. tmp = RREG32(scratch);
  314. if (tmp == 0xDEADBEEF) {
  315. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  316. r = 0;
  317. } else {
  318. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  319. scratch, tmp);
  320. r = -EINVAL;
  321. }
  322. err2:
  323. amdgpu_ib_free(adev, &ib, NULL);
  324. dma_fence_put(f);
  325. err1:
  326. amdgpu_gfx_scratch_free(adev, scratch);
  327. return r;
  328. }
  329. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  330. {
  331. const char *chip_name;
  332. char fw_name[30];
  333. int err;
  334. struct amdgpu_firmware_info *info = NULL;
  335. const struct common_firmware_header *header = NULL;
  336. const struct gfx_firmware_header_v1_0 *cp_hdr;
  337. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  338. unsigned int *tmp = NULL;
  339. unsigned int i = 0;
  340. DRM_DEBUG("\n");
  341. switch (adev->asic_type) {
  342. case CHIP_VEGA10:
  343. chip_name = "vega10";
  344. break;
  345. case CHIP_RAVEN:
  346. chip_name = "raven";
  347. break;
  348. default:
  349. BUG();
  350. }
  351. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  352. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  353. if (err)
  354. goto out;
  355. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  356. if (err)
  357. goto out;
  358. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  359. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  360. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  361. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  362. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  363. if (err)
  364. goto out;
  365. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  366. if (err)
  367. goto out;
  368. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  369. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  370. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  371. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  372. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  373. if (err)
  374. goto out;
  375. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  376. if (err)
  377. goto out;
  378. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  379. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  380. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  381. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  382. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  383. if (err)
  384. goto out;
  385. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  386. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  387. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  388. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  389. adev->gfx.rlc.save_and_restore_offset =
  390. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  391. adev->gfx.rlc.clear_state_descriptor_offset =
  392. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  393. adev->gfx.rlc.avail_scratch_ram_locations =
  394. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  395. adev->gfx.rlc.reg_restore_list_size =
  396. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  397. adev->gfx.rlc.reg_list_format_start =
  398. le32_to_cpu(rlc_hdr->reg_list_format_start);
  399. adev->gfx.rlc.reg_list_format_separate_start =
  400. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  401. adev->gfx.rlc.starting_offsets_start =
  402. le32_to_cpu(rlc_hdr->starting_offsets_start);
  403. adev->gfx.rlc.reg_list_format_size_bytes =
  404. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  405. adev->gfx.rlc.reg_list_size_bytes =
  406. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  407. adev->gfx.rlc.register_list_format =
  408. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  409. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  410. if (!adev->gfx.rlc.register_list_format) {
  411. err = -ENOMEM;
  412. goto out;
  413. }
  414. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  415. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  416. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  417. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  418. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  419. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  420. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  421. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  422. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  423. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  424. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  425. if (err)
  426. goto out;
  427. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  428. if (err)
  429. goto out;
  430. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  431. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  432. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  433. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  434. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  435. if (!err) {
  436. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  437. if (err)
  438. goto out;
  439. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  440. adev->gfx.mec2_fw->data;
  441. adev->gfx.mec2_fw_version =
  442. le32_to_cpu(cp_hdr->header.ucode_version);
  443. adev->gfx.mec2_feature_version =
  444. le32_to_cpu(cp_hdr->ucode_feature_version);
  445. } else {
  446. err = 0;
  447. adev->gfx.mec2_fw = NULL;
  448. }
  449. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  450. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  451. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  452. info->fw = adev->gfx.pfp_fw;
  453. header = (const struct common_firmware_header *)info->fw->data;
  454. adev->firmware.fw_size +=
  455. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  456. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  457. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  458. info->fw = adev->gfx.me_fw;
  459. header = (const struct common_firmware_header *)info->fw->data;
  460. adev->firmware.fw_size +=
  461. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  462. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  463. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  464. info->fw = adev->gfx.ce_fw;
  465. header = (const struct common_firmware_header *)info->fw->data;
  466. adev->firmware.fw_size +=
  467. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  468. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  469. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  470. info->fw = adev->gfx.rlc_fw;
  471. header = (const struct common_firmware_header *)info->fw->data;
  472. adev->firmware.fw_size +=
  473. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  474. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  475. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  476. info->fw = adev->gfx.mec_fw;
  477. header = (const struct common_firmware_header *)info->fw->data;
  478. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  479. adev->firmware.fw_size +=
  480. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  481. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  482. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  483. info->fw = adev->gfx.mec_fw;
  484. adev->firmware.fw_size +=
  485. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  486. if (adev->gfx.mec2_fw) {
  487. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  488. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  489. info->fw = adev->gfx.mec2_fw;
  490. header = (const struct common_firmware_header *)info->fw->data;
  491. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  492. adev->firmware.fw_size +=
  493. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  494. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  495. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  496. info->fw = adev->gfx.mec2_fw;
  497. adev->firmware.fw_size +=
  498. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  499. }
  500. }
  501. out:
  502. if (err) {
  503. dev_err(adev->dev,
  504. "gfx9: Failed to load firmware \"%s\"\n",
  505. fw_name);
  506. release_firmware(adev->gfx.pfp_fw);
  507. adev->gfx.pfp_fw = NULL;
  508. release_firmware(adev->gfx.me_fw);
  509. adev->gfx.me_fw = NULL;
  510. release_firmware(adev->gfx.ce_fw);
  511. adev->gfx.ce_fw = NULL;
  512. release_firmware(adev->gfx.rlc_fw);
  513. adev->gfx.rlc_fw = NULL;
  514. release_firmware(adev->gfx.mec_fw);
  515. adev->gfx.mec_fw = NULL;
  516. release_firmware(adev->gfx.mec2_fw);
  517. adev->gfx.mec2_fw = NULL;
  518. }
  519. return err;
  520. }
  521. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  522. {
  523. u32 count = 0;
  524. const struct cs_section_def *sect = NULL;
  525. const struct cs_extent_def *ext = NULL;
  526. /* begin clear state */
  527. count += 2;
  528. /* context control state */
  529. count += 3;
  530. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  531. for (ext = sect->section; ext->extent != NULL; ++ext) {
  532. if (sect->id == SECT_CONTEXT)
  533. count += 2 + ext->reg_count;
  534. else
  535. return 0;
  536. }
  537. }
  538. /* end clear state */
  539. count += 2;
  540. /* clear state */
  541. count += 2;
  542. return count;
  543. }
  544. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  545. volatile u32 *buffer)
  546. {
  547. u32 count = 0, i;
  548. const struct cs_section_def *sect = NULL;
  549. const struct cs_extent_def *ext = NULL;
  550. if (adev->gfx.rlc.cs_data == NULL)
  551. return;
  552. if (buffer == NULL)
  553. return;
  554. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  555. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  556. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  557. buffer[count++] = cpu_to_le32(0x80000000);
  558. buffer[count++] = cpu_to_le32(0x80000000);
  559. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  560. for (ext = sect->section; ext->extent != NULL; ++ext) {
  561. if (sect->id == SECT_CONTEXT) {
  562. buffer[count++] =
  563. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  564. buffer[count++] = cpu_to_le32(ext->reg_index -
  565. PACKET3_SET_CONTEXT_REG_START);
  566. for (i = 0; i < ext->reg_count; i++)
  567. buffer[count++] = cpu_to_le32(ext->extent[i]);
  568. } else {
  569. return;
  570. }
  571. }
  572. }
  573. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  574. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  575. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  576. buffer[count++] = cpu_to_le32(0);
  577. }
  578. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  579. {
  580. uint32_t data;
  581. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  582. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  583. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  584. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  585. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  586. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  587. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  588. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  589. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  590. mutex_lock(&adev->grbm_idx_mutex);
  591. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  592. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  593. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  594. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  595. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  596. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  597. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  598. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  599. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  600. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  601. data &= 0x0000FFFF;
  602. data |= 0x00C00000;
  603. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  604. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  605. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  606. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  607. * but used for RLC_LB_CNTL configuration */
  608. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  609. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  610. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  611. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  612. mutex_unlock(&adev->grbm_idx_mutex);
  613. }
  614. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  615. {
  616. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  617. }
  618. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  619. {
  620. const __le32 *fw_data;
  621. volatile u32 *dst_ptr;
  622. int me, i, max_me = 5;
  623. u32 bo_offset = 0;
  624. u32 table_offset, table_size;
  625. /* write the cp table buffer */
  626. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  627. for (me = 0; me < max_me; me++) {
  628. if (me == 0) {
  629. const struct gfx_firmware_header_v1_0 *hdr =
  630. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  631. fw_data = (const __le32 *)
  632. (adev->gfx.ce_fw->data +
  633. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  634. table_offset = le32_to_cpu(hdr->jt_offset);
  635. table_size = le32_to_cpu(hdr->jt_size);
  636. } else if (me == 1) {
  637. const struct gfx_firmware_header_v1_0 *hdr =
  638. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  639. fw_data = (const __le32 *)
  640. (adev->gfx.pfp_fw->data +
  641. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  642. table_offset = le32_to_cpu(hdr->jt_offset);
  643. table_size = le32_to_cpu(hdr->jt_size);
  644. } else if (me == 2) {
  645. const struct gfx_firmware_header_v1_0 *hdr =
  646. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  647. fw_data = (const __le32 *)
  648. (adev->gfx.me_fw->data +
  649. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  650. table_offset = le32_to_cpu(hdr->jt_offset);
  651. table_size = le32_to_cpu(hdr->jt_size);
  652. } else if (me == 3) {
  653. const struct gfx_firmware_header_v1_0 *hdr =
  654. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  655. fw_data = (const __le32 *)
  656. (adev->gfx.mec_fw->data +
  657. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  658. table_offset = le32_to_cpu(hdr->jt_offset);
  659. table_size = le32_to_cpu(hdr->jt_size);
  660. } else if (me == 4) {
  661. const struct gfx_firmware_header_v1_0 *hdr =
  662. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  663. fw_data = (const __le32 *)
  664. (adev->gfx.mec2_fw->data +
  665. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  666. table_offset = le32_to_cpu(hdr->jt_offset);
  667. table_size = le32_to_cpu(hdr->jt_size);
  668. }
  669. for (i = 0; i < table_size; i ++) {
  670. dst_ptr[bo_offset + i] =
  671. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  672. }
  673. bo_offset += table_size;
  674. }
  675. }
  676. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  677. {
  678. /* clear state block */
  679. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  680. &adev->gfx.rlc.clear_state_gpu_addr,
  681. (void **)&adev->gfx.rlc.cs_ptr);
  682. /* jump table block */
  683. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  684. &adev->gfx.rlc.cp_table_gpu_addr,
  685. (void **)&adev->gfx.rlc.cp_table_ptr);
  686. }
  687. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  688. {
  689. volatile u32 *dst_ptr;
  690. u32 dws;
  691. const struct cs_section_def *cs_data;
  692. int r;
  693. adev->gfx.rlc.cs_data = gfx9_cs_data;
  694. cs_data = adev->gfx.rlc.cs_data;
  695. if (cs_data) {
  696. /* clear state block */
  697. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  698. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  699. AMDGPU_GEM_DOMAIN_VRAM,
  700. &adev->gfx.rlc.clear_state_obj,
  701. &adev->gfx.rlc.clear_state_gpu_addr,
  702. (void **)&adev->gfx.rlc.cs_ptr);
  703. if (r) {
  704. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  705. r);
  706. gfx_v9_0_rlc_fini(adev);
  707. return r;
  708. }
  709. /* set up the cs buffer */
  710. dst_ptr = adev->gfx.rlc.cs_ptr;
  711. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  712. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  713. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  714. }
  715. if (adev->asic_type == CHIP_RAVEN) {
  716. /* TODO: double check the cp_table_size for RV */
  717. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  718. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  719. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  720. &adev->gfx.rlc.cp_table_obj,
  721. &adev->gfx.rlc.cp_table_gpu_addr,
  722. (void **)&adev->gfx.rlc.cp_table_ptr);
  723. if (r) {
  724. dev_err(adev->dev,
  725. "(%d) failed to create cp table bo\n", r);
  726. gfx_v9_0_rlc_fini(adev);
  727. return r;
  728. }
  729. rv_init_cp_jump_table(adev);
  730. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  731. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  732. gfx_v9_0_init_lbpw(adev);
  733. }
  734. return 0;
  735. }
  736. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  737. {
  738. int r;
  739. if (adev->gfx.mec.hpd_eop_obj) {
  740. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  741. if (unlikely(r != 0))
  742. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  743. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  744. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  745. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  746. adev->gfx.mec.hpd_eop_obj = NULL;
  747. }
  748. if (adev->gfx.mec.mec_fw_obj) {
  749. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  750. if (unlikely(r != 0))
  751. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  752. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  753. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  754. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  755. adev->gfx.mec.mec_fw_obj = NULL;
  756. }
  757. }
  758. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  759. {
  760. int r;
  761. u32 *hpd;
  762. const __le32 *fw_data;
  763. unsigned fw_size;
  764. u32 *fw;
  765. size_t mec_hpd_size;
  766. const struct gfx_firmware_header_v1_0 *mec_hdr;
  767. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  768. /* take ownership of the relevant compute queues */
  769. amdgpu_gfx_compute_queue_acquire(adev);
  770. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  771. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  772. AMDGPU_GEM_DOMAIN_GTT,
  773. &adev->gfx.mec.hpd_eop_obj,
  774. &adev->gfx.mec.hpd_eop_gpu_addr,
  775. (void **)&hpd);
  776. if (r) {
  777. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  778. gfx_v9_0_mec_fini(adev);
  779. return r;
  780. }
  781. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  782. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  783. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  784. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  785. fw_data = (const __le32 *)
  786. (adev->gfx.mec_fw->data +
  787. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  788. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  789. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  790. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  791. &adev->gfx.mec.mec_fw_obj,
  792. &adev->gfx.mec.mec_fw_gpu_addr,
  793. (void **)&fw);
  794. if (r) {
  795. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  796. gfx_v9_0_mec_fini(adev);
  797. return r;
  798. }
  799. memcpy(fw, fw_data, fw_size);
  800. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  801. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  802. return 0;
  803. }
  804. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  805. {
  806. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  807. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  808. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  809. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  810. (SQ_IND_INDEX__FORCE_READ_MASK));
  811. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  812. }
  813. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  814. uint32_t wave, uint32_t thread,
  815. uint32_t regno, uint32_t num, uint32_t *out)
  816. {
  817. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  818. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  819. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  820. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  821. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  822. (SQ_IND_INDEX__FORCE_READ_MASK) |
  823. (SQ_IND_INDEX__AUTO_INCR_MASK));
  824. while (num--)
  825. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  826. }
  827. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  828. {
  829. /* type 1 wave data */
  830. dst[(*no_fields)++] = 1;
  831. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  832. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  833. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  834. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  835. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  836. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  837. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  838. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  839. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  840. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  841. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  842. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  843. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  844. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  845. }
  846. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  847. uint32_t wave, uint32_t start,
  848. uint32_t size, uint32_t *dst)
  849. {
  850. wave_read_regs(
  851. adev, simd, wave, 0,
  852. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  853. }
  854. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  855. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  856. .select_se_sh = &gfx_v9_0_select_se_sh,
  857. .read_wave_data = &gfx_v9_0_read_wave_data,
  858. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  859. };
  860. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  861. {
  862. u32 gb_addr_config;
  863. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  864. switch (adev->asic_type) {
  865. case CHIP_VEGA10:
  866. adev->gfx.config.max_hw_contexts = 8;
  867. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  868. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  869. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  870. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  871. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  872. break;
  873. case CHIP_RAVEN:
  874. adev->gfx.config.max_hw_contexts = 8;
  875. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  876. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  877. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  878. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  879. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  880. break;
  881. default:
  882. BUG();
  883. break;
  884. }
  885. adev->gfx.config.gb_addr_config = gb_addr_config;
  886. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  887. REG_GET_FIELD(
  888. adev->gfx.config.gb_addr_config,
  889. GB_ADDR_CONFIG,
  890. NUM_PIPES);
  891. adev->gfx.config.max_tile_pipes =
  892. adev->gfx.config.gb_addr_config_fields.num_pipes;
  893. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  894. REG_GET_FIELD(
  895. adev->gfx.config.gb_addr_config,
  896. GB_ADDR_CONFIG,
  897. NUM_BANKS);
  898. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  899. REG_GET_FIELD(
  900. adev->gfx.config.gb_addr_config,
  901. GB_ADDR_CONFIG,
  902. MAX_COMPRESSED_FRAGS);
  903. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  904. REG_GET_FIELD(
  905. adev->gfx.config.gb_addr_config,
  906. GB_ADDR_CONFIG,
  907. NUM_RB_PER_SE);
  908. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  909. REG_GET_FIELD(
  910. adev->gfx.config.gb_addr_config,
  911. GB_ADDR_CONFIG,
  912. NUM_SHADER_ENGINES);
  913. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  914. REG_GET_FIELD(
  915. adev->gfx.config.gb_addr_config,
  916. GB_ADDR_CONFIG,
  917. PIPE_INTERLEAVE_SIZE));
  918. }
  919. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  920. struct amdgpu_ngg_buf *ngg_buf,
  921. int size_se,
  922. int default_size_se)
  923. {
  924. int r;
  925. if (size_se < 0) {
  926. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  927. return -EINVAL;
  928. }
  929. size_se = size_se ? size_se : default_size_se;
  930. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  931. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  932. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  933. &ngg_buf->bo,
  934. &ngg_buf->gpu_addr,
  935. NULL);
  936. if (r) {
  937. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  938. return r;
  939. }
  940. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  941. return r;
  942. }
  943. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  944. {
  945. int i;
  946. for (i = 0; i < NGG_BUF_MAX; i++)
  947. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  948. &adev->gfx.ngg.buf[i].gpu_addr,
  949. NULL);
  950. memset(&adev->gfx.ngg.buf[0], 0,
  951. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  952. adev->gfx.ngg.init = false;
  953. return 0;
  954. }
  955. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  956. {
  957. int r;
  958. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  959. return 0;
  960. /* GDS reserve memory: 64 bytes alignment */
  961. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  962. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  963. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  964. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  965. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  966. /* Primitive Buffer */
  967. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  968. amdgpu_prim_buf_per_se,
  969. 64 * 1024);
  970. if (r) {
  971. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  972. goto err;
  973. }
  974. /* Position Buffer */
  975. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  976. amdgpu_pos_buf_per_se,
  977. 256 * 1024);
  978. if (r) {
  979. dev_err(adev->dev, "Failed to create Position Buffer\n");
  980. goto err;
  981. }
  982. /* Control Sideband */
  983. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  984. amdgpu_cntl_sb_buf_per_se,
  985. 256);
  986. if (r) {
  987. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  988. goto err;
  989. }
  990. /* Parameter Cache, not created by default */
  991. if (amdgpu_param_buf_per_se <= 0)
  992. goto out;
  993. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  994. amdgpu_param_buf_per_se,
  995. 512 * 1024);
  996. if (r) {
  997. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  998. goto err;
  999. }
  1000. out:
  1001. adev->gfx.ngg.init = true;
  1002. return 0;
  1003. err:
  1004. gfx_v9_0_ngg_fini(adev);
  1005. return r;
  1006. }
  1007. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1008. {
  1009. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1010. int r;
  1011. u32 data;
  1012. u32 size;
  1013. u32 base;
  1014. if (!amdgpu_ngg)
  1015. return 0;
  1016. /* Program buffer size */
  1017. data = 0;
  1018. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  1019. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  1020. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  1021. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  1022. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1023. data = 0;
  1024. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  1025. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  1026. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  1027. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  1028. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1029. /* Program buffer base address */
  1030. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1031. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1032. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1033. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1034. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1035. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1036. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1037. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1038. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1039. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1040. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1041. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1042. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1043. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1044. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1045. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1046. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1047. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1048. /* Clear GDS reserved memory */
  1049. r = amdgpu_ring_alloc(ring, 17);
  1050. if (r) {
  1051. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1052. ring->idx, r);
  1053. return r;
  1054. }
  1055. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1056. amdgpu_gds_reg_offset[0].mem_size,
  1057. (adev->gds.mem.total_size +
  1058. adev->gfx.ngg.gds_reserve_size) >>
  1059. AMDGPU_GDS_SHIFT);
  1060. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1061. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1062. PACKET3_DMA_DATA_SRC_SEL(2)));
  1063. amdgpu_ring_write(ring, 0);
  1064. amdgpu_ring_write(ring, 0);
  1065. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1066. amdgpu_ring_write(ring, 0);
  1067. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1068. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1069. amdgpu_gds_reg_offset[0].mem_size, 0);
  1070. amdgpu_ring_commit(ring);
  1071. return 0;
  1072. }
  1073. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1074. int mec, int pipe, int queue)
  1075. {
  1076. int r;
  1077. unsigned irq_type;
  1078. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1079. ring = &adev->gfx.compute_ring[ring_id];
  1080. /* mec0 is me1 */
  1081. ring->me = mec + 1;
  1082. ring->pipe = pipe;
  1083. ring->queue = queue;
  1084. ring->ring_obj = NULL;
  1085. ring->use_doorbell = true;
  1086. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1087. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1088. + (ring_id * GFX9_MEC_HPD_SIZE);
  1089. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1090. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1091. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1092. + ring->pipe;
  1093. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1094. r = amdgpu_ring_init(adev, ring, 1024,
  1095. &adev->gfx.eop_irq, irq_type);
  1096. if (r)
  1097. return r;
  1098. return 0;
  1099. }
  1100. static int gfx_v9_0_sw_init(void *handle)
  1101. {
  1102. int i, j, k, r, ring_id;
  1103. struct amdgpu_ring *ring;
  1104. struct amdgpu_kiq *kiq;
  1105. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1106. switch (adev->asic_type) {
  1107. case CHIP_VEGA10:
  1108. case CHIP_RAVEN:
  1109. adev->gfx.mec.num_mec = 2;
  1110. break;
  1111. default:
  1112. adev->gfx.mec.num_mec = 1;
  1113. break;
  1114. }
  1115. adev->gfx.mec.num_pipe_per_mec = 4;
  1116. adev->gfx.mec.num_queue_per_pipe = 8;
  1117. /* KIQ event */
  1118. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1119. if (r)
  1120. return r;
  1121. /* EOP Event */
  1122. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1123. if (r)
  1124. return r;
  1125. /* Privileged reg */
  1126. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1127. &adev->gfx.priv_reg_irq);
  1128. if (r)
  1129. return r;
  1130. /* Privileged inst */
  1131. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1132. &adev->gfx.priv_inst_irq);
  1133. if (r)
  1134. return r;
  1135. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1136. gfx_v9_0_scratch_init(adev);
  1137. r = gfx_v9_0_init_microcode(adev);
  1138. if (r) {
  1139. DRM_ERROR("Failed to load gfx firmware!\n");
  1140. return r;
  1141. }
  1142. r = gfx_v9_0_rlc_init(adev);
  1143. if (r) {
  1144. DRM_ERROR("Failed to init rlc BOs!\n");
  1145. return r;
  1146. }
  1147. r = gfx_v9_0_mec_init(adev);
  1148. if (r) {
  1149. DRM_ERROR("Failed to init MEC BOs!\n");
  1150. return r;
  1151. }
  1152. /* set up the gfx ring */
  1153. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1154. ring = &adev->gfx.gfx_ring[i];
  1155. ring->ring_obj = NULL;
  1156. sprintf(ring->name, "gfx");
  1157. ring->use_doorbell = true;
  1158. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1159. r = amdgpu_ring_init(adev, ring, 1024,
  1160. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1161. if (r)
  1162. return r;
  1163. }
  1164. /* set up the compute queues - allocate horizontally across pipes */
  1165. ring_id = 0;
  1166. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1167. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1168. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1169. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1170. continue;
  1171. r = gfx_v9_0_compute_ring_init(adev,
  1172. ring_id,
  1173. i, k, j);
  1174. if (r)
  1175. return r;
  1176. ring_id++;
  1177. }
  1178. }
  1179. }
  1180. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1181. if (r) {
  1182. DRM_ERROR("Failed to init KIQ BOs!\n");
  1183. return r;
  1184. }
  1185. kiq = &adev->gfx.kiq;
  1186. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1187. if (r)
  1188. return r;
  1189. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1190. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd));
  1191. if (r)
  1192. return r;
  1193. /* reserve GDS, GWS and OA resource for gfx */
  1194. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1195. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1196. &adev->gds.gds_gfx_bo, NULL, NULL);
  1197. if (r)
  1198. return r;
  1199. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1200. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1201. &adev->gds.gws_gfx_bo, NULL, NULL);
  1202. if (r)
  1203. return r;
  1204. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1205. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1206. &adev->gds.oa_gfx_bo, NULL, NULL);
  1207. if (r)
  1208. return r;
  1209. adev->gfx.ce_ram_size = 0x8000;
  1210. gfx_v9_0_gpu_early_init(adev);
  1211. r = gfx_v9_0_ngg_init(adev);
  1212. if (r)
  1213. return r;
  1214. return 0;
  1215. }
  1216. static int gfx_v9_0_sw_fini(void *handle)
  1217. {
  1218. int i;
  1219. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1220. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1221. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1222. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1223. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1224. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1225. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1226. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1227. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1228. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1229. amdgpu_gfx_kiq_fini(adev);
  1230. gfx_v9_0_mec_fini(adev);
  1231. gfx_v9_0_ngg_fini(adev);
  1232. return 0;
  1233. }
  1234. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1235. {
  1236. /* TODO */
  1237. }
  1238. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1239. {
  1240. u32 data;
  1241. if (instance == 0xffffffff)
  1242. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1243. else
  1244. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1245. if (se_num == 0xffffffff)
  1246. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1247. else
  1248. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1249. if (sh_num == 0xffffffff)
  1250. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1251. else
  1252. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1253. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1254. }
  1255. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1256. {
  1257. u32 data, mask;
  1258. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1259. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1260. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1261. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1262. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1263. adev->gfx.config.max_sh_per_se);
  1264. return (~data) & mask;
  1265. }
  1266. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1267. {
  1268. int i, j;
  1269. u32 data;
  1270. u32 active_rbs = 0;
  1271. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1272. adev->gfx.config.max_sh_per_se;
  1273. mutex_lock(&adev->grbm_idx_mutex);
  1274. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1275. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1276. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1277. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1278. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1279. rb_bitmap_width_per_sh);
  1280. }
  1281. }
  1282. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1283. mutex_unlock(&adev->grbm_idx_mutex);
  1284. adev->gfx.config.backend_enable_mask = active_rbs;
  1285. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1286. }
  1287. #define DEFAULT_SH_MEM_BASES (0x6000)
  1288. #define FIRST_COMPUTE_VMID (8)
  1289. #define LAST_COMPUTE_VMID (16)
  1290. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1291. {
  1292. int i;
  1293. uint32_t sh_mem_config;
  1294. uint32_t sh_mem_bases;
  1295. /*
  1296. * Configure apertures:
  1297. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1298. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1299. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1300. */
  1301. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1302. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1303. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1304. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1305. mutex_lock(&adev->srbm_mutex);
  1306. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1307. soc15_grbm_select(adev, 0, 0, 0, i);
  1308. /* CP and shaders */
  1309. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1310. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1311. }
  1312. soc15_grbm_select(adev, 0, 0, 0, 0);
  1313. mutex_unlock(&adev->srbm_mutex);
  1314. }
  1315. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1316. {
  1317. u32 tmp;
  1318. int i;
  1319. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1320. gfx_v9_0_tiling_mode_table_init(adev);
  1321. gfx_v9_0_setup_rb(adev);
  1322. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1323. /* XXX SH_MEM regs */
  1324. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1325. mutex_lock(&adev->srbm_mutex);
  1326. for (i = 0; i < 16; i++) {
  1327. soc15_grbm_select(adev, 0, 0, 0, i);
  1328. /* CP and shaders */
  1329. tmp = 0;
  1330. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1331. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1332. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1333. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1334. }
  1335. soc15_grbm_select(adev, 0, 0, 0, 0);
  1336. mutex_unlock(&adev->srbm_mutex);
  1337. gfx_v9_0_init_compute_vmid(adev);
  1338. mutex_lock(&adev->grbm_idx_mutex);
  1339. /*
  1340. * making sure that the following register writes will be broadcasted
  1341. * to all the shaders
  1342. */
  1343. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1344. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1345. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1346. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1347. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1348. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1349. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1350. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1351. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1352. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1353. mutex_unlock(&adev->grbm_idx_mutex);
  1354. }
  1355. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1356. {
  1357. u32 i, j, k;
  1358. u32 mask;
  1359. mutex_lock(&adev->grbm_idx_mutex);
  1360. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1361. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1362. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1363. for (k = 0; k < adev->usec_timeout; k++) {
  1364. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1365. break;
  1366. udelay(1);
  1367. }
  1368. }
  1369. }
  1370. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1371. mutex_unlock(&adev->grbm_idx_mutex);
  1372. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1373. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1374. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1375. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1376. for (k = 0; k < adev->usec_timeout; k++) {
  1377. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1378. break;
  1379. udelay(1);
  1380. }
  1381. }
  1382. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1383. bool enable)
  1384. {
  1385. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1386. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1387. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1388. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1389. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1390. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1391. }
  1392. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1393. {
  1394. /* csib */
  1395. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1396. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1397. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1398. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1399. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1400. adev->gfx.rlc.clear_state_size);
  1401. }
  1402. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1403. int indirect_offset,
  1404. int list_size,
  1405. int *unique_indirect_regs,
  1406. int *unique_indirect_reg_count,
  1407. int max_indirect_reg_count,
  1408. int *indirect_start_offsets,
  1409. int *indirect_start_offsets_count,
  1410. int max_indirect_start_offsets_count)
  1411. {
  1412. int idx;
  1413. bool new_entry = true;
  1414. for (; indirect_offset < list_size; indirect_offset++) {
  1415. if (new_entry) {
  1416. new_entry = false;
  1417. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1418. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1419. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1420. }
  1421. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1422. new_entry = true;
  1423. continue;
  1424. }
  1425. indirect_offset += 2;
  1426. /* look for the matching indice */
  1427. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1428. if (unique_indirect_regs[idx] ==
  1429. register_list_format[indirect_offset])
  1430. break;
  1431. }
  1432. if (idx >= *unique_indirect_reg_count) {
  1433. unique_indirect_regs[*unique_indirect_reg_count] =
  1434. register_list_format[indirect_offset];
  1435. idx = *unique_indirect_reg_count;
  1436. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1437. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1438. }
  1439. register_list_format[indirect_offset] = idx;
  1440. }
  1441. }
  1442. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1443. {
  1444. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1445. int unique_indirect_reg_count = 0;
  1446. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1447. int indirect_start_offsets_count = 0;
  1448. int list_size = 0;
  1449. int i = 0;
  1450. u32 tmp = 0;
  1451. u32 *register_list_format =
  1452. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1453. if (!register_list_format)
  1454. return -ENOMEM;
  1455. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1456. adev->gfx.rlc.reg_list_format_size_bytes);
  1457. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1458. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1459. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1460. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1461. unique_indirect_regs,
  1462. &unique_indirect_reg_count,
  1463. sizeof(unique_indirect_regs)/sizeof(int),
  1464. indirect_start_offsets,
  1465. &indirect_start_offsets_count,
  1466. sizeof(indirect_start_offsets)/sizeof(int));
  1467. /* enable auto inc in case it is disabled */
  1468. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1469. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1470. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1471. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1472. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1473. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1474. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1475. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1476. adev->gfx.rlc.register_restore[i]);
  1477. /* load direct register */
  1478. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1479. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1480. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1481. adev->gfx.rlc.register_restore[i]);
  1482. /* load indirect register */
  1483. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1484. adev->gfx.rlc.reg_list_format_start);
  1485. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1486. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1487. register_list_format[i]);
  1488. /* set save/restore list size */
  1489. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1490. list_size = list_size >> 1;
  1491. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1492. adev->gfx.rlc.reg_restore_list_size);
  1493. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1494. /* write the starting offsets to RLC scratch ram */
  1495. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1496. adev->gfx.rlc.starting_offsets_start);
  1497. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1498. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1499. indirect_start_offsets[i]);
  1500. /* load unique indirect regs*/
  1501. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1502. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1503. unique_indirect_regs[i] & 0x3FFFF);
  1504. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1505. unique_indirect_regs[i] >> 20);
  1506. }
  1507. kfree(register_list_format);
  1508. return 0;
  1509. }
  1510. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1511. {
  1512. u32 tmp = 0;
  1513. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1514. tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  1515. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1516. }
  1517. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1518. bool enable)
  1519. {
  1520. uint32_t data = 0;
  1521. uint32_t default_data = 0;
  1522. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1523. if (enable == true) {
  1524. /* enable GFXIP control over CGPG */
  1525. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1526. if(default_data != data)
  1527. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1528. /* update status */
  1529. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1530. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1531. if(default_data != data)
  1532. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1533. } else {
  1534. /* restore GFXIP control over GCPG */
  1535. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1536. if(default_data != data)
  1537. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1538. }
  1539. }
  1540. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1541. {
  1542. uint32_t data = 0;
  1543. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1544. AMD_PG_SUPPORT_GFX_SMG |
  1545. AMD_PG_SUPPORT_GFX_DMG)) {
  1546. /* init IDLE_POLL_COUNT = 60 */
  1547. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1548. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1549. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1550. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1551. /* init RLC PG Delay */
  1552. data = 0;
  1553. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1554. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1555. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1556. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1557. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1558. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1559. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1560. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1561. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1562. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1563. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1564. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1565. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1566. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1567. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1568. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1569. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1570. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1571. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1572. }
  1573. }
  1574. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1575. bool enable)
  1576. {
  1577. uint32_t data = 0;
  1578. uint32_t default_data = 0;
  1579. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1580. if (enable == true) {
  1581. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1582. if (default_data != data)
  1583. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1584. } else {
  1585. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1586. if(default_data != data)
  1587. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1588. }
  1589. }
  1590. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1591. bool enable)
  1592. {
  1593. uint32_t data = 0;
  1594. uint32_t default_data = 0;
  1595. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1596. if (enable == true) {
  1597. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1598. if(default_data != data)
  1599. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1600. } else {
  1601. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1602. if(default_data != data)
  1603. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1604. }
  1605. }
  1606. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1607. bool enable)
  1608. {
  1609. uint32_t data = 0;
  1610. uint32_t default_data = 0;
  1611. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1612. if (enable == true) {
  1613. data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1614. if(default_data != data)
  1615. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1616. } else {
  1617. data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1618. if(default_data != data)
  1619. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1620. }
  1621. }
  1622. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1623. bool enable)
  1624. {
  1625. uint32_t data, default_data;
  1626. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1627. if (enable == true)
  1628. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1629. else
  1630. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1631. if(default_data != data)
  1632. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1633. }
  1634. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1635. bool enable)
  1636. {
  1637. uint32_t data, default_data;
  1638. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1639. if (enable == true)
  1640. data |= RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1641. else
  1642. data &= ~RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1643. if(default_data != data)
  1644. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1645. if (!enable)
  1646. /* read any GFX register to wake up GFX */
  1647. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1648. }
  1649. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1650. bool enable)
  1651. {
  1652. uint32_t data, default_data;
  1653. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1654. if (enable == true)
  1655. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1656. else
  1657. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1658. if(default_data != data)
  1659. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1660. }
  1661. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1662. bool enable)
  1663. {
  1664. uint32_t data, default_data;
  1665. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1666. if (enable == true)
  1667. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1668. else
  1669. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1670. if(default_data != data)
  1671. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1672. }
  1673. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1674. {
  1675. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1676. AMD_PG_SUPPORT_GFX_SMG |
  1677. AMD_PG_SUPPORT_GFX_DMG |
  1678. AMD_PG_SUPPORT_CP |
  1679. AMD_PG_SUPPORT_GDS |
  1680. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1681. gfx_v9_0_init_csb(adev);
  1682. gfx_v9_0_init_rlc_save_restore_list(adev);
  1683. gfx_v9_0_enable_save_restore_machine(adev);
  1684. if (adev->asic_type == CHIP_RAVEN) {
  1685. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1686. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1687. gfx_v9_0_init_gfx_power_gating(adev);
  1688. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1689. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1690. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1691. } else {
  1692. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1693. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1694. }
  1695. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1696. gfx_v9_0_enable_cp_power_gating(adev, true);
  1697. else
  1698. gfx_v9_0_enable_cp_power_gating(adev, false);
  1699. }
  1700. }
  1701. }
  1702. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1703. {
  1704. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1705. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1706. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1707. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1708. gfx_v9_0_wait_for_rlc_serdes(adev);
  1709. }
  1710. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1711. {
  1712. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1713. udelay(50);
  1714. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1715. udelay(50);
  1716. }
  1717. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1718. {
  1719. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1720. u32 rlc_ucode_ver;
  1721. #endif
  1722. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1723. /* carrizo do enable cp interrupt after cp inited */
  1724. if (!(adev->flags & AMD_IS_APU))
  1725. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1726. udelay(50);
  1727. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1728. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1729. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1730. if(rlc_ucode_ver == 0x108) {
  1731. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1732. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1733. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1734. * default is 0x9C4 to create a 100us interval */
  1735. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1736. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1737. * to disable the page fault retry interrupts, default is
  1738. * 0x100 (256) */
  1739. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1740. }
  1741. #endif
  1742. }
  1743. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1744. {
  1745. const struct rlc_firmware_header_v2_0 *hdr;
  1746. const __le32 *fw_data;
  1747. unsigned i, fw_size;
  1748. if (!adev->gfx.rlc_fw)
  1749. return -EINVAL;
  1750. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1751. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1752. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1753. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1754. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1755. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1756. RLCG_UCODE_LOADING_START_ADDRESS);
  1757. for (i = 0; i < fw_size; i++)
  1758. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1759. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1760. return 0;
  1761. }
  1762. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1763. {
  1764. int r;
  1765. if (amdgpu_sriov_vf(adev))
  1766. return 0;
  1767. gfx_v9_0_rlc_stop(adev);
  1768. /* disable CG */
  1769. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1770. /* disable PG */
  1771. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1772. gfx_v9_0_rlc_reset(adev);
  1773. gfx_v9_0_init_pg(adev);
  1774. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1775. /* legacy rlc firmware loading */
  1776. r = gfx_v9_0_rlc_load_microcode(adev);
  1777. if (r)
  1778. return r;
  1779. }
  1780. if (adev->asic_type == CHIP_RAVEN) {
  1781. if (amdgpu_lbpw != 0)
  1782. gfx_v9_0_enable_lbpw(adev, true);
  1783. else
  1784. gfx_v9_0_enable_lbpw(adev, false);
  1785. }
  1786. gfx_v9_0_rlc_start(adev);
  1787. return 0;
  1788. }
  1789. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1790. {
  1791. int i;
  1792. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1793. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1794. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1795. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1796. if (!enable) {
  1797. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1798. adev->gfx.gfx_ring[i].ready = false;
  1799. }
  1800. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1801. udelay(50);
  1802. }
  1803. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1804. {
  1805. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1806. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1807. const struct gfx_firmware_header_v1_0 *me_hdr;
  1808. const __le32 *fw_data;
  1809. unsigned i, fw_size;
  1810. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1811. return -EINVAL;
  1812. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1813. adev->gfx.pfp_fw->data;
  1814. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1815. adev->gfx.ce_fw->data;
  1816. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1817. adev->gfx.me_fw->data;
  1818. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1819. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1820. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1821. gfx_v9_0_cp_gfx_enable(adev, false);
  1822. /* PFP */
  1823. fw_data = (const __le32 *)
  1824. (adev->gfx.pfp_fw->data +
  1825. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1826. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1827. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1828. for (i = 0; i < fw_size; i++)
  1829. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1830. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1831. /* CE */
  1832. fw_data = (const __le32 *)
  1833. (adev->gfx.ce_fw->data +
  1834. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1835. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1836. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1837. for (i = 0; i < fw_size; i++)
  1838. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1839. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1840. /* ME */
  1841. fw_data = (const __le32 *)
  1842. (adev->gfx.me_fw->data +
  1843. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1844. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1845. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1846. for (i = 0; i < fw_size; i++)
  1847. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1848. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1849. return 0;
  1850. }
  1851. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1852. {
  1853. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1854. const struct cs_section_def *sect = NULL;
  1855. const struct cs_extent_def *ext = NULL;
  1856. int r, i;
  1857. /* init the CP */
  1858. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1859. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1860. gfx_v9_0_cp_gfx_enable(adev, true);
  1861. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1862. if (r) {
  1863. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1864. return r;
  1865. }
  1866. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1867. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1868. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1869. amdgpu_ring_write(ring, 0x80000000);
  1870. amdgpu_ring_write(ring, 0x80000000);
  1871. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1872. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1873. if (sect->id == SECT_CONTEXT) {
  1874. amdgpu_ring_write(ring,
  1875. PACKET3(PACKET3_SET_CONTEXT_REG,
  1876. ext->reg_count));
  1877. amdgpu_ring_write(ring,
  1878. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1879. for (i = 0; i < ext->reg_count; i++)
  1880. amdgpu_ring_write(ring, ext->extent[i]);
  1881. }
  1882. }
  1883. }
  1884. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1885. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1886. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1887. amdgpu_ring_write(ring, 0);
  1888. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1889. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1890. amdgpu_ring_write(ring, 0x8000);
  1891. amdgpu_ring_write(ring, 0x8000);
  1892. amdgpu_ring_commit(ring);
  1893. return 0;
  1894. }
  1895. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1896. {
  1897. struct amdgpu_ring *ring;
  1898. u32 tmp;
  1899. u32 rb_bufsz;
  1900. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1901. /* Set the write pointer delay */
  1902. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1903. /* set the RB to use vmid 0 */
  1904. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1905. /* Set ring buffer size */
  1906. ring = &adev->gfx.gfx_ring[0];
  1907. rb_bufsz = order_base_2(ring->ring_size / 8);
  1908. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1909. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1910. #ifdef __BIG_ENDIAN
  1911. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1912. #endif
  1913. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1914. /* Initialize the ring buffer's write pointers */
  1915. ring->wptr = 0;
  1916. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1917. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1918. /* set the wb address wether it's enabled or not */
  1919. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1920. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1921. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1922. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1923. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1924. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1925. mdelay(1);
  1926. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1927. rb_addr = ring->gpu_addr >> 8;
  1928. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1929. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1930. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1931. if (ring->use_doorbell) {
  1932. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1933. DOORBELL_OFFSET, ring->doorbell_index);
  1934. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1935. DOORBELL_EN, 1);
  1936. } else {
  1937. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1938. }
  1939. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1940. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1941. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1942. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1943. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1944. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1945. /* start the ring */
  1946. gfx_v9_0_cp_gfx_start(adev);
  1947. ring->ready = true;
  1948. return 0;
  1949. }
  1950. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1951. {
  1952. int i;
  1953. if (enable) {
  1954. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1955. } else {
  1956. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1957. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1958. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1959. adev->gfx.compute_ring[i].ready = false;
  1960. adev->gfx.kiq.ring.ready = false;
  1961. }
  1962. udelay(50);
  1963. }
  1964. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1965. {
  1966. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1967. const __le32 *fw_data;
  1968. unsigned i;
  1969. u32 tmp;
  1970. if (!adev->gfx.mec_fw)
  1971. return -EINVAL;
  1972. gfx_v9_0_cp_compute_enable(adev, false);
  1973. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1974. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1975. fw_data = (const __le32 *)
  1976. (adev->gfx.mec_fw->data +
  1977. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1978. tmp = 0;
  1979. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1980. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1981. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1982. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1983. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1984. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1985. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1986. /* MEC1 */
  1987. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1988. mec_hdr->jt_offset);
  1989. for (i = 0; i < mec_hdr->jt_size; i++)
  1990. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1991. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1992. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1993. adev->gfx.mec_fw_version);
  1994. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1995. return 0;
  1996. }
  1997. /* KIQ functions */
  1998. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1999. {
  2000. uint32_t tmp;
  2001. struct amdgpu_device *adev = ring->adev;
  2002. /* tell RLC which is KIQ queue */
  2003. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2004. tmp &= 0xffffff00;
  2005. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2006. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2007. tmp |= 0x80;
  2008. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2009. }
  2010. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2011. {
  2012. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2013. uint32_t scratch, tmp = 0;
  2014. uint64_t queue_mask = 0;
  2015. int r, i;
  2016. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2017. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2018. continue;
  2019. /* This situation may be hit in the future if a new HW
  2020. * generation exposes more than 64 queues. If so, the
  2021. * definition of queue_mask needs updating */
  2022. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2023. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2024. break;
  2025. }
  2026. queue_mask |= (1ull << i);
  2027. }
  2028. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2029. if (r) {
  2030. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2031. return r;
  2032. }
  2033. WREG32(scratch, 0xCAFEDEAD);
  2034. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2035. if (r) {
  2036. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2037. amdgpu_gfx_scratch_free(adev, scratch);
  2038. return r;
  2039. }
  2040. /* set resources */
  2041. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2042. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2043. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2044. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2045. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2046. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2047. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2048. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2049. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2050. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2051. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2052. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2053. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2054. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2055. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2056. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2057. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2058. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2059. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2060. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2061. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2062. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2063. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2064. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2065. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2066. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2067. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2068. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2069. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2070. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2071. }
  2072. /* write to scratch for completion */
  2073. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2074. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2075. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2076. amdgpu_ring_commit(kiq_ring);
  2077. for (i = 0; i < adev->usec_timeout; i++) {
  2078. tmp = RREG32(scratch);
  2079. if (tmp == 0xDEADBEEF)
  2080. break;
  2081. DRM_UDELAY(1);
  2082. }
  2083. if (i >= adev->usec_timeout) {
  2084. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2085. scratch, tmp);
  2086. r = -EINVAL;
  2087. }
  2088. amdgpu_gfx_scratch_free(adev, scratch);
  2089. return r;
  2090. }
  2091. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2092. {
  2093. struct amdgpu_device *adev = ring->adev;
  2094. struct v9_mqd *mqd = ring->mqd_ptr;
  2095. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2096. uint32_t tmp;
  2097. mqd->header = 0xC0310800;
  2098. mqd->compute_pipelinestat_enable = 0x00000001;
  2099. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2100. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2101. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2102. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2103. mqd->compute_misc_reserved = 0x00000003;
  2104. eop_base_addr = ring->eop_gpu_addr >> 8;
  2105. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2106. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2107. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2108. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2109. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2110. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2111. mqd->cp_hqd_eop_control = tmp;
  2112. /* enable doorbell? */
  2113. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2114. if (ring->use_doorbell) {
  2115. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2116. DOORBELL_OFFSET, ring->doorbell_index);
  2117. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2118. DOORBELL_EN, 1);
  2119. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2120. DOORBELL_SOURCE, 0);
  2121. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2122. DOORBELL_HIT, 0);
  2123. }
  2124. else
  2125. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2126. DOORBELL_EN, 0);
  2127. mqd->cp_hqd_pq_doorbell_control = tmp;
  2128. /* disable the queue if it's active */
  2129. ring->wptr = 0;
  2130. mqd->cp_hqd_dequeue_request = 0;
  2131. mqd->cp_hqd_pq_rptr = 0;
  2132. mqd->cp_hqd_pq_wptr_lo = 0;
  2133. mqd->cp_hqd_pq_wptr_hi = 0;
  2134. /* set the pointer to the MQD */
  2135. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2136. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2137. /* set MQD vmid to 0 */
  2138. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2139. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2140. mqd->cp_mqd_control = tmp;
  2141. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2142. hqd_gpu_addr = ring->gpu_addr >> 8;
  2143. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2144. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2145. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2146. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2147. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2148. (order_base_2(ring->ring_size / 4) - 1));
  2149. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2150. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2151. #ifdef __BIG_ENDIAN
  2152. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2153. #endif
  2154. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2155. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2156. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2157. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2158. mqd->cp_hqd_pq_control = tmp;
  2159. /* set the wb address whether it's enabled or not */
  2160. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2161. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2162. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2163. upper_32_bits(wb_gpu_addr) & 0xffff;
  2164. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2165. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2166. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2167. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2168. tmp = 0;
  2169. /* enable the doorbell if requested */
  2170. if (ring->use_doorbell) {
  2171. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2172. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2173. DOORBELL_OFFSET, ring->doorbell_index);
  2174. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2175. DOORBELL_EN, 1);
  2176. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2177. DOORBELL_SOURCE, 0);
  2178. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2179. DOORBELL_HIT, 0);
  2180. }
  2181. mqd->cp_hqd_pq_doorbell_control = tmp;
  2182. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2183. ring->wptr = 0;
  2184. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2185. /* set the vmid for the queue */
  2186. mqd->cp_hqd_vmid = 0;
  2187. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2188. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2189. mqd->cp_hqd_persistent_state = tmp;
  2190. /* set MIN_IB_AVAIL_SIZE */
  2191. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2192. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2193. mqd->cp_hqd_ib_control = tmp;
  2194. /* activate the queue */
  2195. mqd->cp_hqd_active = 1;
  2196. return 0;
  2197. }
  2198. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2199. {
  2200. struct amdgpu_device *adev = ring->adev;
  2201. struct v9_mqd *mqd = ring->mqd_ptr;
  2202. int j;
  2203. /* disable wptr polling */
  2204. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2205. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2206. mqd->cp_hqd_eop_base_addr_lo);
  2207. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2208. mqd->cp_hqd_eop_base_addr_hi);
  2209. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2210. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2211. mqd->cp_hqd_eop_control);
  2212. /* enable doorbell? */
  2213. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2214. mqd->cp_hqd_pq_doorbell_control);
  2215. /* disable the queue if it's active */
  2216. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2217. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2218. for (j = 0; j < adev->usec_timeout; j++) {
  2219. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2220. break;
  2221. udelay(1);
  2222. }
  2223. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2224. mqd->cp_hqd_dequeue_request);
  2225. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2226. mqd->cp_hqd_pq_rptr);
  2227. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2228. mqd->cp_hqd_pq_wptr_lo);
  2229. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2230. mqd->cp_hqd_pq_wptr_hi);
  2231. }
  2232. /* set the pointer to the MQD */
  2233. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2234. mqd->cp_mqd_base_addr_lo);
  2235. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2236. mqd->cp_mqd_base_addr_hi);
  2237. /* set MQD vmid to 0 */
  2238. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2239. mqd->cp_mqd_control);
  2240. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2241. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2242. mqd->cp_hqd_pq_base_lo);
  2243. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2244. mqd->cp_hqd_pq_base_hi);
  2245. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2246. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2247. mqd->cp_hqd_pq_control);
  2248. /* set the wb address whether it's enabled or not */
  2249. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2250. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2251. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2252. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2253. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2254. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2255. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2256. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2257. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2258. /* enable the doorbell if requested */
  2259. if (ring->use_doorbell) {
  2260. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2261. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2262. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2263. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2264. }
  2265. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2266. mqd->cp_hqd_pq_doorbell_control);
  2267. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2268. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2269. mqd->cp_hqd_pq_wptr_lo);
  2270. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2271. mqd->cp_hqd_pq_wptr_hi);
  2272. /* set the vmid for the queue */
  2273. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2274. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2275. mqd->cp_hqd_persistent_state);
  2276. /* activate the queue */
  2277. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2278. mqd->cp_hqd_active);
  2279. if (ring->use_doorbell)
  2280. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2281. return 0;
  2282. }
  2283. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2284. {
  2285. struct amdgpu_device *adev = ring->adev;
  2286. struct v9_mqd *mqd = ring->mqd_ptr;
  2287. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2288. gfx_v9_0_kiq_setting(ring);
  2289. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2290. /* reset MQD to a clean status */
  2291. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2292. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2293. /* reset ring buffer */
  2294. ring->wptr = 0;
  2295. amdgpu_ring_clear_ring(ring);
  2296. mutex_lock(&adev->srbm_mutex);
  2297. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2298. gfx_v9_0_kiq_init_register(ring);
  2299. soc15_grbm_select(adev, 0, 0, 0, 0);
  2300. mutex_unlock(&adev->srbm_mutex);
  2301. } else {
  2302. memset((void *)mqd, 0, sizeof(*mqd));
  2303. mutex_lock(&adev->srbm_mutex);
  2304. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2305. gfx_v9_0_mqd_init(ring);
  2306. gfx_v9_0_kiq_init_register(ring);
  2307. soc15_grbm_select(adev, 0, 0, 0, 0);
  2308. mutex_unlock(&adev->srbm_mutex);
  2309. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2310. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2311. }
  2312. return 0;
  2313. }
  2314. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2315. {
  2316. struct amdgpu_device *adev = ring->adev;
  2317. struct v9_mqd *mqd = ring->mqd_ptr;
  2318. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2319. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  2320. memset((void *)mqd, 0, sizeof(*mqd));
  2321. mutex_lock(&adev->srbm_mutex);
  2322. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2323. gfx_v9_0_mqd_init(ring);
  2324. soc15_grbm_select(adev, 0, 0, 0, 0);
  2325. mutex_unlock(&adev->srbm_mutex);
  2326. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2327. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2328. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2329. /* reset MQD to a clean status */
  2330. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2331. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2332. /* reset ring buffer */
  2333. ring->wptr = 0;
  2334. amdgpu_ring_clear_ring(ring);
  2335. } else {
  2336. amdgpu_ring_clear_ring(ring);
  2337. }
  2338. return 0;
  2339. }
  2340. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2341. {
  2342. struct amdgpu_ring *ring = NULL;
  2343. int r = 0, i;
  2344. gfx_v9_0_cp_compute_enable(adev, true);
  2345. ring = &adev->gfx.kiq.ring;
  2346. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2347. if (unlikely(r != 0))
  2348. goto done;
  2349. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2350. if (!r) {
  2351. r = gfx_v9_0_kiq_init_queue(ring);
  2352. amdgpu_bo_kunmap(ring->mqd_obj);
  2353. ring->mqd_ptr = NULL;
  2354. }
  2355. amdgpu_bo_unreserve(ring->mqd_obj);
  2356. if (r)
  2357. goto done;
  2358. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2359. ring = &adev->gfx.compute_ring[i];
  2360. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2361. if (unlikely(r != 0))
  2362. goto done;
  2363. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2364. if (!r) {
  2365. r = gfx_v9_0_kcq_init_queue(ring);
  2366. amdgpu_bo_kunmap(ring->mqd_obj);
  2367. ring->mqd_ptr = NULL;
  2368. }
  2369. amdgpu_bo_unreserve(ring->mqd_obj);
  2370. if (r)
  2371. goto done;
  2372. }
  2373. r = gfx_v9_0_kiq_kcq_enable(adev);
  2374. done:
  2375. return r;
  2376. }
  2377. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2378. {
  2379. int r, i;
  2380. struct amdgpu_ring *ring;
  2381. if (!(adev->flags & AMD_IS_APU))
  2382. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2383. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2384. /* legacy firmware loading */
  2385. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2386. if (r)
  2387. return r;
  2388. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2389. if (r)
  2390. return r;
  2391. }
  2392. r = gfx_v9_0_cp_gfx_resume(adev);
  2393. if (r)
  2394. return r;
  2395. r = gfx_v9_0_kiq_resume(adev);
  2396. if (r)
  2397. return r;
  2398. ring = &adev->gfx.gfx_ring[0];
  2399. r = amdgpu_ring_test_ring(ring);
  2400. if (r) {
  2401. ring->ready = false;
  2402. return r;
  2403. }
  2404. ring = &adev->gfx.kiq.ring;
  2405. ring->ready = true;
  2406. r = amdgpu_ring_test_ring(ring);
  2407. if (r)
  2408. ring->ready = false;
  2409. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2410. ring = &adev->gfx.compute_ring[i];
  2411. ring->ready = true;
  2412. r = amdgpu_ring_test_ring(ring);
  2413. if (r)
  2414. ring->ready = false;
  2415. }
  2416. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2417. return 0;
  2418. }
  2419. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2420. {
  2421. gfx_v9_0_cp_gfx_enable(adev, enable);
  2422. gfx_v9_0_cp_compute_enable(adev, enable);
  2423. }
  2424. static int gfx_v9_0_hw_init(void *handle)
  2425. {
  2426. int r;
  2427. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2428. gfx_v9_0_init_golden_registers(adev);
  2429. gfx_v9_0_gpu_init(adev);
  2430. r = gfx_v9_0_rlc_resume(adev);
  2431. if (r)
  2432. return r;
  2433. r = gfx_v9_0_cp_resume(adev);
  2434. if (r)
  2435. return r;
  2436. r = gfx_v9_0_ngg_en(adev);
  2437. if (r)
  2438. return r;
  2439. return r;
  2440. }
  2441. static int gfx_v9_0_hw_fini(void *handle)
  2442. {
  2443. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2444. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2445. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2446. if (amdgpu_sriov_vf(adev)) {
  2447. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2448. return 0;
  2449. }
  2450. gfx_v9_0_cp_enable(adev, false);
  2451. gfx_v9_0_rlc_stop(adev);
  2452. return 0;
  2453. }
  2454. static int gfx_v9_0_suspend(void *handle)
  2455. {
  2456. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2457. adev->gfx.in_suspend = true;
  2458. return gfx_v9_0_hw_fini(adev);
  2459. }
  2460. static int gfx_v9_0_resume(void *handle)
  2461. {
  2462. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2463. int r;
  2464. r = gfx_v9_0_hw_init(adev);
  2465. adev->gfx.in_suspend = false;
  2466. return r;
  2467. }
  2468. static bool gfx_v9_0_is_idle(void *handle)
  2469. {
  2470. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2471. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2472. GRBM_STATUS, GUI_ACTIVE))
  2473. return false;
  2474. else
  2475. return true;
  2476. }
  2477. static int gfx_v9_0_wait_for_idle(void *handle)
  2478. {
  2479. unsigned i;
  2480. u32 tmp;
  2481. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2482. for (i = 0; i < adev->usec_timeout; i++) {
  2483. /* read MC_STATUS */
  2484. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2485. GRBM_STATUS__GUI_ACTIVE_MASK;
  2486. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2487. return 0;
  2488. udelay(1);
  2489. }
  2490. return -ETIMEDOUT;
  2491. }
  2492. static int gfx_v9_0_soft_reset(void *handle)
  2493. {
  2494. u32 grbm_soft_reset = 0;
  2495. u32 tmp;
  2496. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2497. /* GRBM_STATUS */
  2498. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2499. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2500. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2501. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2502. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2503. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2504. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2505. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2506. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2507. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2508. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2509. }
  2510. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2511. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2512. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2513. }
  2514. /* GRBM_STATUS2 */
  2515. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2516. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2517. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2518. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2519. if (grbm_soft_reset) {
  2520. /* stop the rlc */
  2521. gfx_v9_0_rlc_stop(adev);
  2522. /* Disable GFX parsing/prefetching */
  2523. gfx_v9_0_cp_gfx_enable(adev, false);
  2524. /* Disable MEC parsing/prefetching */
  2525. gfx_v9_0_cp_compute_enable(adev, false);
  2526. if (grbm_soft_reset) {
  2527. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2528. tmp |= grbm_soft_reset;
  2529. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2530. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2531. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2532. udelay(50);
  2533. tmp &= ~grbm_soft_reset;
  2534. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2535. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2536. }
  2537. /* Wait a little for things to settle down */
  2538. udelay(50);
  2539. }
  2540. return 0;
  2541. }
  2542. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2543. {
  2544. uint64_t clock;
  2545. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2546. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2547. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2548. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2549. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2550. return clock;
  2551. }
  2552. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2553. uint32_t vmid,
  2554. uint32_t gds_base, uint32_t gds_size,
  2555. uint32_t gws_base, uint32_t gws_size,
  2556. uint32_t oa_base, uint32_t oa_size)
  2557. {
  2558. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2559. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2560. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2561. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2562. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2563. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2564. /* GDS Base */
  2565. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2566. amdgpu_gds_reg_offset[vmid].mem_base,
  2567. gds_base);
  2568. /* GDS Size */
  2569. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2570. amdgpu_gds_reg_offset[vmid].mem_size,
  2571. gds_size);
  2572. /* GWS */
  2573. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2574. amdgpu_gds_reg_offset[vmid].gws,
  2575. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2576. /* OA */
  2577. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2578. amdgpu_gds_reg_offset[vmid].oa,
  2579. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2580. }
  2581. static int gfx_v9_0_early_init(void *handle)
  2582. {
  2583. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2584. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2585. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2586. gfx_v9_0_set_ring_funcs(adev);
  2587. gfx_v9_0_set_irq_funcs(adev);
  2588. gfx_v9_0_set_gds_init(adev);
  2589. gfx_v9_0_set_rlc_funcs(adev);
  2590. return 0;
  2591. }
  2592. static int gfx_v9_0_late_init(void *handle)
  2593. {
  2594. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2595. int r;
  2596. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2597. if (r)
  2598. return r;
  2599. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2600. if (r)
  2601. return r;
  2602. return 0;
  2603. }
  2604. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2605. {
  2606. uint32_t rlc_setting, data;
  2607. unsigned i;
  2608. if (adev->gfx.rlc.in_safe_mode)
  2609. return;
  2610. /* if RLC is not enabled, do nothing */
  2611. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2612. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2613. return;
  2614. if (adev->cg_flags &
  2615. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2616. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2617. data = RLC_SAFE_MODE__CMD_MASK;
  2618. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2619. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2620. /* wait for RLC_SAFE_MODE */
  2621. for (i = 0; i < adev->usec_timeout; i++) {
  2622. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2623. break;
  2624. udelay(1);
  2625. }
  2626. adev->gfx.rlc.in_safe_mode = true;
  2627. }
  2628. }
  2629. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2630. {
  2631. uint32_t rlc_setting, data;
  2632. if (!adev->gfx.rlc.in_safe_mode)
  2633. return;
  2634. /* if RLC is not enabled, do nothing */
  2635. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2636. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2637. return;
  2638. if (adev->cg_flags &
  2639. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2640. /*
  2641. * Try to exit safe mode only if it is already in safe
  2642. * mode.
  2643. */
  2644. data = RLC_SAFE_MODE__CMD_MASK;
  2645. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2646. adev->gfx.rlc.in_safe_mode = false;
  2647. }
  2648. }
  2649. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2650. bool enable)
  2651. {
  2652. /* TODO: double check if we need to perform under safe mdoe */
  2653. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2654. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2655. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2656. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2657. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2658. } else {
  2659. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2660. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2661. }
  2662. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2663. }
  2664. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2665. bool enable)
  2666. {
  2667. /* TODO: double check if we need to perform under safe mode */
  2668. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2669. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2670. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2671. else
  2672. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2673. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2674. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2675. else
  2676. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2677. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2678. }
  2679. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2680. bool enable)
  2681. {
  2682. uint32_t data, def;
  2683. /* It is disabled by HW by default */
  2684. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2685. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2686. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2687. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2688. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2689. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2690. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2691. /* only for Vega10 & Raven1 */
  2692. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2693. if (def != data)
  2694. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2695. /* MGLS is a global flag to control all MGLS in GFX */
  2696. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2697. /* 2 - RLC memory Light sleep */
  2698. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2699. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2700. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2701. if (def != data)
  2702. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2703. }
  2704. /* 3 - CP memory Light sleep */
  2705. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2706. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2707. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2708. if (def != data)
  2709. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2710. }
  2711. }
  2712. } else {
  2713. /* 1 - MGCG_OVERRIDE */
  2714. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2715. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2716. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2717. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2718. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2719. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2720. if (def != data)
  2721. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2722. /* 2 - disable MGLS in RLC */
  2723. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2724. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2725. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2726. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2727. }
  2728. /* 3 - disable MGLS in CP */
  2729. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2730. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2731. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2732. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2733. }
  2734. }
  2735. }
  2736. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2737. bool enable)
  2738. {
  2739. uint32_t data, def;
  2740. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2741. /* Enable 3D CGCG/CGLS */
  2742. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2743. /* write cmd to clear cgcg/cgls ov */
  2744. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2745. /* unset CGCG override */
  2746. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2747. /* update CGCG and CGLS override bits */
  2748. if (def != data)
  2749. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2750. /* enable 3Dcgcg FSM(0x0020003f) */
  2751. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2752. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2753. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2754. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2755. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2756. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2757. if (def != data)
  2758. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2759. /* set IDLE_POLL_COUNT(0x00900100) */
  2760. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2761. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2762. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2763. if (def != data)
  2764. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2765. } else {
  2766. /* Disable CGCG/CGLS */
  2767. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2768. /* disable cgcg, cgls should be disabled */
  2769. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2770. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2771. /* disable cgcg and cgls in FSM */
  2772. if (def != data)
  2773. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2774. }
  2775. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2776. }
  2777. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2778. bool enable)
  2779. {
  2780. uint32_t def, data;
  2781. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2782. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2783. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2784. /* unset CGCG override */
  2785. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2786. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2787. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2788. else
  2789. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2790. /* update CGCG and CGLS override bits */
  2791. if (def != data)
  2792. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2793. /* enable cgcg FSM(0x0020003F) */
  2794. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2795. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2796. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2797. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2798. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2799. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2800. if (def != data)
  2801. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2802. /* set IDLE_POLL_COUNT(0x00900100) */
  2803. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2804. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2805. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2806. if (def != data)
  2807. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2808. } else {
  2809. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2810. /* reset CGCG/CGLS bits */
  2811. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2812. /* disable cgcg and cgls in FSM */
  2813. if (def != data)
  2814. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2815. }
  2816. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2817. }
  2818. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2819. bool enable)
  2820. {
  2821. if (enable) {
  2822. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2823. * === MGCG + MGLS ===
  2824. */
  2825. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2826. /* === CGCG /CGLS for GFX 3D Only === */
  2827. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2828. /* === CGCG + CGLS === */
  2829. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2830. } else {
  2831. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2832. * === CGCG + CGLS ===
  2833. */
  2834. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2835. /* === CGCG /CGLS for GFX 3D Only === */
  2836. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2837. /* === MGCG + MGLS === */
  2838. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2839. }
  2840. return 0;
  2841. }
  2842. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2843. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2844. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2845. };
  2846. static int gfx_v9_0_set_powergating_state(void *handle,
  2847. enum amd_powergating_state state)
  2848. {
  2849. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2850. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2851. switch (adev->asic_type) {
  2852. case CHIP_RAVEN:
  2853. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2854. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2855. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2856. } else {
  2857. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2858. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2859. }
  2860. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2861. gfx_v9_0_enable_cp_power_gating(adev, true);
  2862. else
  2863. gfx_v9_0_enable_cp_power_gating(adev, false);
  2864. /* update gfx cgpg state */
  2865. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2866. /* update mgcg state */
  2867. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2868. break;
  2869. default:
  2870. break;
  2871. }
  2872. return 0;
  2873. }
  2874. static int gfx_v9_0_set_clockgating_state(void *handle,
  2875. enum amd_clockgating_state state)
  2876. {
  2877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2878. if (amdgpu_sriov_vf(adev))
  2879. return 0;
  2880. switch (adev->asic_type) {
  2881. case CHIP_VEGA10:
  2882. case CHIP_RAVEN:
  2883. gfx_v9_0_update_gfx_clock_gating(adev,
  2884. state == AMD_CG_STATE_GATE ? true : false);
  2885. break;
  2886. default:
  2887. break;
  2888. }
  2889. return 0;
  2890. }
  2891. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2892. {
  2893. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2894. int data;
  2895. if (amdgpu_sriov_vf(adev))
  2896. *flags = 0;
  2897. /* AMD_CG_SUPPORT_GFX_MGCG */
  2898. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2899. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2900. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2901. /* AMD_CG_SUPPORT_GFX_CGCG */
  2902. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2903. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2904. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2905. /* AMD_CG_SUPPORT_GFX_CGLS */
  2906. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2907. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2908. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2909. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2910. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2911. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2912. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2913. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2914. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2915. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2916. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2917. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2918. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2919. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2920. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2921. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2922. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2923. }
  2924. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2925. {
  2926. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2927. }
  2928. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2929. {
  2930. struct amdgpu_device *adev = ring->adev;
  2931. u64 wptr;
  2932. /* XXX check if swapping is necessary on BE */
  2933. if (ring->use_doorbell) {
  2934. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2935. } else {
  2936. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2937. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2938. }
  2939. return wptr;
  2940. }
  2941. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2942. {
  2943. struct amdgpu_device *adev = ring->adev;
  2944. if (ring->use_doorbell) {
  2945. /* XXX check if swapping is necessary on BE */
  2946. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2947. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2948. } else {
  2949. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2950. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2951. }
  2952. }
  2953. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2954. {
  2955. u32 ref_and_mask, reg_mem_engine;
  2956. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2957. if (ring->adev->asic_type == CHIP_VEGA10)
  2958. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2959. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2960. switch (ring->me) {
  2961. case 1:
  2962. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2963. break;
  2964. case 2:
  2965. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2966. break;
  2967. default:
  2968. return;
  2969. }
  2970. reg_mem_engine = 0;
  2971. } else {
  2972. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2973. reg_mem_engine = 1; /* pfp */
  2974. }
  2975. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2976. nbio_hf_reg->hdp_flush_req_offset,
  2977. nbio_hf_reg->hdp_flush_done_offset,
  2978. ref_and_mask, ref_and_mask, 0x20);
  2979. }
  2980. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2981. {
  2982. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2983. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2984. }
  2985. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2986. struct amdgpu_ib *ib,
  2987. unsigned vm_id, bool ctx_switch)
  2988. {
  2989. u32 header, control = 0;
  2990. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2991. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2992. else
  2993. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2994. control |= ib->length_dw | (vm_id << 24);
  2995. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  2996. control |= INDIRECT_BUFFER_PRE_ENB(1);
  2997. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  2998. gfx_v9_0_ring_emit_de_meta(ring);
  2999. }
  3000. amdgpu_ring_write(ring, header);
  3001. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3002. amdgpu_ring_write(ring,
  3003. #ifdef __BIG_ENDIAN
  3004. (2 << 0) |
  3005. #endif
  3006. lower_32_bits(ib->gpu_addr));
  3007. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3008. amdgpu_ring_write(ring, control);
  3009. }
  3010. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3011. struct amdgpu_ib *ib,
  3012. unsigned vm_id, bool ctx_switch)
  3013. {
  3014. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3015. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3016. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3017. amdgpu_ring_write(ring,
  3018. #ifdef __BIG_ENDIAN
  3019. (2 << 0) |
  3020. #endif
  3021. lower_32_bits(ib->gpu_addr));
  3022. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3023. amdgpu_ring_write(ring, control);
  3024. }
  3025. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3026. u64 seq, unsigned flags)
  3027. {
  3028. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3029. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3030. /* RELEASE_MEM - flush caches, send int */
  3031. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3032. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3033. EOP_TC_ACTION_EN |
  3034. EOP_TC_WB_ACTION_EN |
  3035. EOP_TC_MD_ACTION_EN |
  3036. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3037. EVENT_INDEX(5)));
  3038. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3039. /*
  3040. * the address should be Qword aligned if 64bit write, Dword
  3041. * aligned if only send 32bit data low (discard data high)
  3042. */
  3043. if (write64bit)
  3044. BUG_ON(addr & 0x7);
  3045. else
  3046. BUG_ON(addr & 0x3);
  3047. amdgpu_ring_write(ring, lower_32_bits(addr));
  3048. amdgpu_ring_write(ring, upper_32_bits(addr));
  3049. amdgpu_ring_write(ring, lower_32_bits(seq));
  3050. amdgpu_ring_write(ring, upper_32_bits(seq));
  3051. amdgpu_ring_write(ring, 0);
  3052. }
  3053. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3054. {
  3055. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3056. uint32_t seq = ring->fence_drv.sync_seq;
  3057. uint64_t addr = ring->fence_drv.gpu_addr;
  3058. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3059. lower_32_bits(addr), upper_32_bits(addr),
  3060. seq, 0xffffffff, 4);
  3061. }
  3062. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3063. unsigned vm_id, uint64_t pd_addr)
  3064. {
  3065. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3066. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3067. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3068. unsigned eng = ring->vm_inv_eng;
  3069. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3070. pd_addr |= AMDGPU_PTE_VALID;
  3071. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3072. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3073. lower_32_bits(pd_addr));
  3074. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3075. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3076. upper_32_bits(pd_addr));
  3077. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3078. hub->vm_inv_eng0_req + eng, req);
  3079. /* wait for the invalidate to complete */
  3080. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3081. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3082. /* compute doesn't have PFP */
  3083. if (usepfp) {
  3084. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3085. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3086. amdgpu_ring_write(ring, 0x0);
  3087. }
  3088. }
  3089. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3090. {
  3091. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3092. }
  3093. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3094. {
  3095. u64 wptr;
  3096. /* XXX check if swapping is necessary on BE */
  3097. if (ring->use_doorbell)
  3098. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3099. else
  3100. BUG();
  3101. return wptr;
  3102. }
  3103. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3104. {
  3105. struct amdgpu_device *adev = ring->adev;
  3106. /* XXX check if swapping is necessary on BE */
  3107. if (ring->use_doorbell) {
  3108. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3109. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3110. } else{
  3111. BUG(); /* only DOORBELL method supported on gfx9 now */
  3112. }
  3113. }
  3114. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3115. u64 seq, unsigned int flags)
  3116. {
  3117. /* we only allocate 32bit for each seq wb address */
  3118. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3119. /* write fence seq to the "addr" */
  3120. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3121. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3122. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3123. amdgpu_ring_write(ring, lower_32_bits(addr));
  3124. amdgpu_ring_write(ring, upper_32_bits(addr));
  3125. amdgpu_ring_write(ring, lower_32_bits(seq));
  3126. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3127. /* set register to trigger INT */
  3128. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3129. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3130. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3131. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3132. amdgpu_ring_write(ring, 0);
  3133. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3134. }
  3135. }
  3136. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3137. {
  3138. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3139. amdgpu_ring_write(ring, 0);
  3140. }
  3141. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3142. {
  3143. static struct v9_ce_ib_state ce_payload = {0};
  3144. uint64_t csa_addr;
  3145. int cnt;
  3146. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3147. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3148. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3149. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3150. WRITE_DATA_DST_SEL(8) |
  3151. WR_CONFIRM) |
  3152. WRITE_DATA_CACHE_POLICY(0));
  3153. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3154. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3155. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3156. }
  3157. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3158. {
  3159. static struct v9_de_ib_state de_payload = {0};
  3160. uint64_t csa_addr, gds_addr;
  3161. int cnt;
  3162. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3163. gds_addr = csa_addr + 4096;
  3164. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3165. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3166. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3167. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3168. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3169. WRITE_DATA_DST_SEL(8) |
  3170. WR_CONFIRM) |
  3171. WRITE_DATA_CACHE_POLICY(0));
  3172. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3173. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3174. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3175. }
  3176. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3177. {
  3178. uint32_t dw2 = 0;
  3179. if (amdgpu_sriov_vf(ring->adev))
  3180. gfx_v9_0_ring_emit_ce_meta(ring);
  3181. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3182. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3183. /* set load_global_config & load_global_uconfig */
  3184. dw2 |= 0x8001;
  3185. /* set load_cs_sh_regs */
  3186. dw2 |= 0x01000000;
  3187. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3188. dw2 |= 0x10002;
  3189. /* set load_ce_ram if preamble presented */
  3190. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3191. dw2 |= 0x10000000;
  3192. } else {
  3193. /* still load_ce_ram if this is the first time preamble presented
  3194. * although there is no context switch happens.
  3195. */
  3196. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3197. dw2 |= 0x10000000;
  3198. }
  3199. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3200. amdgpu_ring_write(ring, dw2);
  3201. amdgpu_ring_write(ring, 0);
  3202. }
  3203. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3204. {
  3205. unsigned ret;
  3206. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3207. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3208. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3209. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3210. ret = ring->wptr & ring->buf_mask;
  3211. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3212. return ret;
  3213. }
  3214. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3215. {
  3216. unsigned cur;
  3217. BUG_ON(offset > ring->buf_mask);
  3218. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3219. cur = (ring->wptr & ring->buf_mask) - 1;
  3220. if (likely(cur > offset))
  3221. ring->ring[offset] = cur - offset;
  3222. else
  3223. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3224. }
  3225. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3226. {
  3227. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3228. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3229. }
  3230. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3231. {
  3232. struct amdgpu_device *adev = ring->adev;
  3233. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3234. amdgpu_ring_write(ring, 0 | /* src: register*/
  3235. (5 << 8) | /* dst: memory */
  3236. (1 << 20)); /* write confirm */
  3237. amdgpu_ring_write(ring, reg);
  3238. amdgpu_ring_write(ring, 0);
  3239. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3240. adev->virt.reg_val_offs * 4));
  3241. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3242. adev->virt.reg_val_offs * 4));
  3243. }
  3244. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3245. uint32_t val)
  3246. {
  3247. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3248. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3249. amdgpu_ring_write(ring, reg);
  3250. amdgpu_ring_write(ring, 0);
  3251. amdgpu_ring_write(ring, val);
  3252. }
  3253. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3254. enum amdgpu_interrupt_state state)
  3255. {
  3256. switch (state) {
  3257. case AMDGPU_IRQ_STATE_DISABLE:
  3258. case AMDGPU_IRQ_STATE_ENABLE:
  3259. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3260. TIME_STAMP_INT_ENABLE,
  3261. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3262. break;
  3263. default:
  3264. break;
  3265. }
  3266. }
  3267. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3268. int me, int pipe,
  3269. enum amdgpu_interrupt_state state)
  3270. {
  3271. u32 mec_int_cntl, mec_int_cntl_reg;
  3272. /*
  3273. * amdgpu controls only the first MEC. That's why this function only
  3274. * handles the setting of interrupts for this specific MEC. All other
  3275. * pipes' interrupts are set by amdkfd.
  3276. */
  3277. if (me == 1) {
  3278. switch (pipe) {
  3279. case 0:
  3280. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3281. break;
  3282. case 1:
  3283. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3284. break;
  3285. case 2:
  3286. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3287. break;
  3288. case 3:
  3289. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3290. break;
  3291. default:
  3292. DRM_DEBUG("invalid pipe %d\n", pipe);
  3293. return;
  3294. }
  3295. } else {
  3296. DRM_DEBUG("invalid me %d\n", me);
  3297. return;
  3298. }
  3299. switch (state) {
  3300. case AMDGPU_IRQ_STATE_DISABLE:
  3301. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3302. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3303. TIME_STAMP_INT_ENABLE, 0);
  3304. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3305. break;
  3306. case AMDGPU_IRQ_STATE_ENABLE:
  3307. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3308. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3309. TIME_STAMP_INT_ENABLE, 1);
  3310. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3311. break;
  3312. default:
  3313. break;
  3314. }
  3315. }
  3316. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3317. struct amdgpu_irq_src *source,
  3318. unsigned type,
  3319. enum amdgpu_interrupt_state state)
  3320. {
  3321. switch (state) {
  3322. case AMDGPU_IRQ_STATE_DISABLE:
  3323. case AMDGPU_IRQ_STATE_ENABLE:
  3324. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3325. PRIV_REG_INT_ENABLE,
  3326. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3327. break;
  3328. default:
  3329. break;
  3330. }
  3331. return 0;
  3332. }
  3333. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3334. struct amdgpu_irq_src *source,
  3335. unsigned type,
  3336. enum amdgpu_interrupt_state state)
  3337. {
  3338. switch (state) {
  3339. case AMDGPU_IRQ_STATE_DISABLE:
  3340. case AMDGPU_IRQ_STATE_ENABLE:
  3341. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3342. PRIV_INSTR_INT_ENABLE,
  3343. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3344. default:
  3345. break;
  3346. }
  3347. return 0;
  3348. }
  3349. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3350. struct amdgpu_irq_src *src,
  3351. unsigned type,
  3352. enum amdgpu_interrupt_state state)
  3353. {
  3354. switch (type) {
  3355. case AMDGPU_CP_IRQ_GFX_EOP:
  3356. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3357. break;
  3358. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3359. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3360. break;
  3361. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3362. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3363. break;
  3364. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3365. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3366. break;
  3367. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3368. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3369. break;
  3370. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3371. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3372. break;
  3373. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3374. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3375. break;
  3376. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3377. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3378. break;
  3379. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3380. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3381. break;
  3382. default:
  3383. break;
  3384. }
  3385. return 0;
  3386. }
  3387. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3388. struct amdgpu_irq_src *source,
  3389. struct amdgpu_iv_entry *entry)
  3390. {
  3391. int i;
  3392. u8 me_id, pipe_id, queue_id;
  3393. struct amdgpu_ring *ring;
  3394. DRM_DEBUG("IH: CP EOP\n");
  3395. me_id = (entry->ring_id & 0x0c) >> 2;
  3396. pipe_id = (entry->ring_id & 0x03) >> 0;
  3397. queue_id = (entry->ring_id & 0x70) >> 4;
  3398. switch (me_id) {
  3399. case 0:
  3400. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3401. break;
  3402. case 1:
  3403. case 2:
  3404. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3405. ring = &adev->gfx.compute_ring[i];
  3406. /* Per-queue interrupt is supported for MEC starting from VI.
  3407. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3408. */
  3409. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3410. amdgpu_fence_process(ring);
  3411. }
  3412. break;
  3413. }
  3414. return 0;
  3415. }
  3416. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3417. struct amdgpu_irq_src *source,
  3418. struct amdgpu_iv_entry *entry)
  3419. {
  3420. DRM_ERROR("Illegal register access in command stream\n");
  3421. schedule_work(&adev->reset_work);
  3422. return 0;
  3423. }
  3424. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3425. struct amdgpu_irq_src *source,
  3426. struct amdgpu_iv_entry *entry)
  3427. {
  3428. DRM_ERROR("Illegal instruction in command stream\n");
  3429. schedule_work(&adev->reset_work);
  3430. return 0;
  3431. }
  3432. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3433. struct amdgpu_irq_src *src,
  3434. unsigned int type,
  3435. enum amdgpu_interrupt_state state)
  3436. {
  3437. uint32_t tmp, target;
  3438. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3439. if (ring->me == 1)
  3440. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3441. else
  3442. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3443. target += ring->pipe;
  3444. switch (type) {
  3445. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3446. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3447. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3448. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3449. GENERIC2_INT_ENABLE, 0);
  3450. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3451. tmp = RREG32(target);
  3452. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3453. GENERIC2_INT_ENABLE, 0);
  3454. WREG32(target, tmp);
  3455. } else {
  3456. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3457. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3458. GENERIC2_INT_ENABLE, 1);
  3459. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3460. tmp = RREG32(target);
  3461. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3462. GENERIC2_INT_ENABLE, 1);
  3463. WREG32(target, tmp);
  3464. }
  3465. break;
  3466. default:
  3467. BUG(); /* kiq only support GENERIC2_INT now */
  3468. break;
  3469. }
  3470. return 0;
  3471. }
  3472. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3473. struct amdgpu_irq_src *source,
  3474. struct amdgpu_iv_entry *entry)
  3475. {
  3476. u8 me_id, pipe_id, queue_id;
  3477. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3478. me_id = (entry->ring_id & 0x0c) >> 2;
  3479. pipe_id = (entry->ring_id & 0x03) >> 0;
  3480. queue_id = (entry->ring_id & 0x70) >> 4;
  3481. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3482. me_id, pipe_id, queue_id);
  3483. amdgpu_fence_process(ring);
  3484. return 0;
  3485. }
  3486. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3487. .name = "gfx_v9_0",
  3488. .early_init = gfx_v9_0_early_init,
  3489. .late_init = gfx_v9_0_late_init,
  3490. .sw_init = gfx_v9_0_sw_init,
  3491. .sw_fini = gfx_v9_0_sw_fini,
  3492. .hw_init = gfx_v9_0_hw_init,
  3493. .hw_fini = gfx_v9_0_hw_fini,
  3494. .suspend = gfx_v9_0_suspend,
  3495. .resume = gfx_v9_0_resume,
  3496. .is_idle = gfx_v9_0_is_idle,
  3497. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3498. .soft_reset = gfx_v9_0_soft_reset,
  3499. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3500. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3501. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3502. };
  3503. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3504. .type = AMDGPU_RING_TYPE_GFX,
  3505. .align_mask = 0xff,
  3506. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3507. .support_64bit_ptrs = true,
  3508. .vmhub = AMDGPU_GFXHUB,
  3509. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3510. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3511. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3512. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3513. 5 + /* COND_EXEC */
  3514. 7 + /* PIPELINE_SYNC */
  3515. 24 + /* VM_FLUSH */
  3516. 8 + /* FENCE for VM_FLUSH */
  3517. 20 + /* GDS switch */
  3518. 4 + /* double SWITCH_BUFFER,
  3519. the first COND_EXEC jump to the place just
  3520. prior to this double SWITCH_BUFFER */
  3521. 5 + /* COND_EXEC */
  3522. 7 + /* HDP_flush */
  3523. 4 + /* VGT_flush */
  3524. 14 + /* CE_META */
  3525. 31 + /* DE_META */
  3526. 3 + /* CNTX_CTRL */
  3527. 5 + /* HDP_INVL */
  3528. 8 + 8 + /* FENCE x2 */
  3529. 2, /* SWITCH_BUFFER */
  3530. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3531. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3532. .emit_fence = gfx_v9_0_ring_emit_fence,
  3533. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3534. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3535. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3536. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3537. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3538. .test_ring = gfx_v9_0_ring_test_ring,
  3539. .test_ib = gfx_v9_0_ring_test_ib,
  3540. .insert_nop = amdgpu_ring_insert_nop,
  3541. .pad_ib = amdgpu_ring_generic_pad_ib,
  3542. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3543. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3544. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3545. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3546. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3547. };
  3548. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3549. .type = AMDGPU_RING_TYPE_COMPUTE,
  3550. .align_mask = 0xff,
  3551. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3552. .support_64bit_ptrs = true,
  3553. .vmhub = AMDGPU_GFXHUB,
  3554. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3555. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3556. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3557. .emit_frame_size =
  3558. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3559. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3560. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3561. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3562. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3563. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3564. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3565. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3566. .emit_fence = gfx_v9_0_ring_emit_fence,
  3567. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3568. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3569. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3570. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3571. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3572. .test_ring = gfx_v9_0_ring_test_ring,
  3573. .test_ib = gfx_v9_0_ring_test_ib,
  3574. .insert_nop = amdgpu_ring_insert_nop,
  3575. .pad_ib = amdgpu_ring_generic_pad_ib,
  3576. };
  3577. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3578. .type = AMDGPU_RING_TYPE_KIQ,
  3579. .align_mask = 0xff,
  3580. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3581. .support_64bit_ptrs = true,
  3582. .vmhub = AMDGPU_GFXHUB,
  3583. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3584. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3585. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3586. .emit_frame_size =
  3587. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3588. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3589. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3590. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3591. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3592. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3593. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3594. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3595. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3596. .test_ring = gfx_v9_0_ring_test_ring,
  3597. .test_ib = gfx_v9_0_ring_test_ib,
  3598. .insert_nop = amdgpu_ring_insert_nop,
  3599. .pad_ib = amdgpu_ring_generic_pad_ib,
  3600. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3601. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3602. };
  3603. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3604. {
  3605. int i;
  3606. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3607. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3608. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3609. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3610. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3611. }
  3612. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3613. .set = gfx_v9_0_kiq_set_interrupt_state,
  3614. .process = gfx_v9_0_kiq_irq,
  3615. };
  3616. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3617. .set = gfx_v9_0_set_eop_interrupt_state,
  3618. .process = gfx_v9_0_eop_irq,
  3619. };
  3620. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3621. .set = gfx_v9_0_set_priv_reg_fault_state,
  3622. .process = gfx_v9_0_priv_reg_irq,
  3623. };
  3624. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3625. .set = gfx_v9_0_set_priv_inst_fault_state,
  3626. .process = gfx_v9_0_priv_inst_irq,
  3627. };
  3628. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3629. {
  3630. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3631. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3632. adev->gfx.priv_reg_irq.num_types = 1;
  3633. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3634. adev->gfx.priv_inst_irq.num_types = 1;
  3635. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3636. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3637. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3638. }
  3639. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3640. {
  3641. switch (adev->asic_type) {
  3642. case CHIP_VEGA10:
  3643. case CHIP_RAVEN:
  3644. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3645. break;
  3646. default:
  3647. break;
  3648. }
  3649. }
  3650. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3651. {
  3652. /* init asci gds info */
  3653. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3654. adev->gds.gws.total_size = 64;
  3655. adev->gds.oa.total_size = 16;
  3656. if (adev->gds.mem.total_size == 64 * 1024) {
  3657. adev->gds.mem.gfx_partition_size = 4096;
  3658. adev->gds.mem.cs_partition_size = 4096;
  3659. adev->gds.gws.gfx_partition_size = 4;
  3660. adev->gds.gws.cs_partition_size = 4;
  3661. adev->gds.oa.gfx_partition_size = 4;
  3662. adev->gds.oa.cs_partition_size = 1;
  3663. } else {
  3664. adev->gds.mem.gfx_partition_size = 1024;
  3665. adev->gds.mem.cs_partition_size = 1024;
  3666. adev->gds.gws.gfx_partition_size = 16;
  3667. adev->gds.gws.cs_partition_size = 16;
  3668. adev->gds.oa.gfx_partition_size = 4;
  3669. adev->gds.oa.cs_partition_size = 4;
  3670. }
  3671. }
  3672. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3673. u32 bitmap)
  3674. {
  3675. u32 data;
  3676. if (!bitmap)
  3677. return;
  3678. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3679. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3680. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3681. }
  3682. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3683. {
  3684. u32 data, mask;
  3685. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3686. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3687. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3688. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3689. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3690. return (~data) & mask;
  3691. }
  3692. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3693. struct amdgpu_cu_info *cu_info)
  3694. {
  3695. int i, j, k, counter, active_cu_number = 0;
  3696. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3697. unsigned disable_masks[4 * 2];
  3698. if (!adev || !cu_info)
  3699. return -EINVAL;
  3700. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3701. mutex_lock(&adev->grbm_idx_mutex);
  3702. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3703. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3704. mask = 1;
  3705. ao_bitmap = 0;
  3706. counter = 0;
  3707. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3708. if (i < 4 && j < 2)
  3709. gfx_v9_0_set_user_cu_inactive_bitmap(
  3710. adev, disable_masks[i * 2 + j]);
  3711. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3712. cu_info->bitmap[i][j] = bitmap;
  3713. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3714. if (bitmap & mask) {
  3715. if (counter < adev->gfx.config.max_cu_per_sh)
  3716. ao_bitmap |= mask;
  3717. counter ++;
  3718. }
  3719. mask <<= 1;
  3720. }
  3721. active_cu_number += counter;
  3722. if (i < 2 && j < 2)
  3723. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3724. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3725. }
  3726. }
  3727. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3728. mutex_unlock(&adev->grbm_idx_mutex);
  3729. cu_info->number = active_cu_number;
  3730. cu_info->ao_cu_mask = ao_cu_mask;
  3731. return 0;
  3732. }
  3733. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3734. {
  3735. .type = AMD_IP_BLOCK_TYPE_GFX,
  3736. .major = 9,
  3737. .minor = 0,
  3738. .rev = 0,
  3739. .funcs = &gfx_v9_0_ip_funcs,
  3740. };