gfx_v8_0.c 236 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_MEC_HPD_SIZE 2048
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  619. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  620. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  621. {
  622. switch (adev->asic_type) {
  623. case CHIP_TOPAZ:
  624. amdgpu_program_register_sequence(adev,
  625. iceland_mgcg_cgcg_init,
  626. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  627. amdgpu_program_register_sequence(adev,
  628. golden_settings_iceland_a11,
  629. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  630. amdgpu_program_register_sequence(adev,
  631. iceland_golden_common_all,
  632. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  633. break;
  634. case CHIP_FIJI:
  635. amdgpu_program_register_sequence(adev,
  636. fiji_mgcg_cgcg_init,
  637. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  638. amdgpu_program_register_sequence(adev,
  639. golden_settings_fiji_a10,
  640. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  641. amdgpu_program_register_sequence(adev,
  642. fiji_golden_common_all,
  643. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  644. break;
  645. case CHIP_TONGA:
  646. amdgpu_program_register_sequence(adev,
  647. tonga_mgcg_cgcg_init,
  648. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  649. amdgpu_program_register_sequence(adev,
  650. golden_settings_tonga_a11,
  651. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  652. amdgpu_program_register_sequence(adev,
  653. tonga_golden_common_all,
  654. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  655. break;
  656. case CHIP_POLARIS11:
  657. case CHIP_POLARIS12:
  658. amdgpu_program_register_sequence(adev,
  659. golden_settings_polaris11_a11,
  660. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  661. amdgpu_program_register_sequence(adev,
  662. polaris11_golden_common_all,
  663. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  664. break;
  665. case CHIP_POLARIS10:
  666. amdgpu_program_register_sequence(adev,
  667. golden_settings_polaris10_a11,
  668. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  669. amdgpu_program_register_sequence(adev,
  670. polaris10_golden_common_all,
  671. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  672. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  673. if (adev->pdev->revision == 0xc7 &&
  674. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  675. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  676. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  677. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  678. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  679. }
  680. break;
  681. case CHIP_CARRIZO:
  682. amdgpu_program_register_sequence(adev,
  683. cz_mgcg_cgcg_init,
  684. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  685. amdgpu_program_register_sequence(adev,
  686. cz_golden_settings_a11,
  687. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  688. amdgpu_program_register_sequence(adev,
  689. cz_golden_common_all,
  690. (const u32)ARRAY_SIZE(cz_golden_common_all));
  691. break;
  692. case CHIP_STONEY:
  693. amdgpu_program_register_sequence(adev,
  694. stoney_mgcg_cgcg_init,
  695. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  696. amdgpu_program_register_sequence(adev,
  697. stoney_golden_settings_a11,
  698. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  699. amdgpu_program_register_sequence(adev,
  700. stoney_golden_common_all,
  701. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  702. break;
  703. default:
  704. break;
  705. }
  706. }
  707. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  708. {
  709. adev->gfx.scratch.num_reg = 8;
  710. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  711. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  712. }
  713. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  714. {
  715. struct amdgpu_device *adev = ring->adev;
  716. uint32_t scratch;
  717. uint32_t tmp = 0;
  718. unsigned i;
  719. int r;
  720. r = amdgpu_gfx_scratch_get(adev, &scratch);
  721. if (r) {
  722. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  723. return r;
  724. }
  725. WREG32(scratch, 0xCAFEDEAD);
  726. r = amdgpu_ring_alloc(ring, 3);
  727. if (r) {
  728. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  729. ring->idx, r);
  730. amdgpu_gfx_scratch_free(adev, scratch);
  731. return r;
  732. }
  733. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  734. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  735. amdgpu_ring_write(ring, 0xDEADBEEF);
  736. amdgpu_ring_commit(ring);
  737. for (i = 0; i < adev->usec_timeout; i++) {
  738. tmp = RREG32(scratch);
  739. if (tmp == 0xDEADBEEF)
  740. break;
  741. DRM_UDELAY(1);
  742. }
  743. if (i < adev->usec_timeout) {
  744. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  745. ring->idx, i);
  746. } else {
  747. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  748. ring->idx, scratch, tmp);
  749. r = -EINVAL;
  750. }
  751. amdgpu_gfx_scratch_free(adev, scratch);
  752. return r;
  753. }
  754. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  755. {
  756. struct amdgpu_device *adev = ring->adev;
  757. struct amdgpu_ib ib;
  758. struct dma_fence *f = NULL;
  759. uint32_t scratch;
  760. uint32_t tmp = 0;
  761. long r;
  762. r = amdgpu_gfx_scratch_get(adev, &scratch);
  763. if (r) {
  764. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  765. return r;
  766. }
  767. WREG32(scratch, 0xCAFEDEAD);
  768. memset(&ib, 0, sizeof(ib));
  769. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  770. if (r) {
  771. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  772. goto err1;
  773. }
  774. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  775. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  776. ib.ptr[2] = 0xDEADBEEF;
  777. ib.length_dw = 3;
  778. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  779. if (r)
  780. goto err2;
  781. r = dma_fence_wait_timeout(f, false, timeout);
  782. if (r == 0) {
  783. DRM_ERROR("amdgpu: IB test timed out.\n");
  784. r = -ETIMEDOUT;
  785. goto err2;
  786. } else if (r < 0) {
  787. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  788. goto err2;
  789. }
  790. tmp = RREG32(scratch);
  791. if (tmp == 0xDEADBEEF) {
  792. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  793. r = 0;
  794. } else {
  795. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  796. scratch, tmp);
  797. r = -EINVAL;
  798. }
  799. err2:
  800. amdgpu_ib_free(adev, &ib, NULL);
  801. dma_fence_put(f);
  802. err1:
  803. amdgpu_gfx_scratch_free(adev, scratch);
  804. return r;
  805. }
  806. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  807. {
  808. release_firmware(adev->gfx.pfp_fw);
  809. adev->gfx.pfp_fw = NULL;
  810. release_firmware(adev->gfx.me_fw);
  811. adev->gfx.me_fw = NULL;
  812. release_firmware(adev->gfx.ce_fw);
  813. adev->gfx.ce_fw = NULL;
  814. release_firmware(adev->gfx.rlc_fw);
  815. adev->gfx.rlc_fw = NULL;
  816. release_firmware(adev->gfx.mec_fw);
  817. adev->gfx.mec_fw = NULL;
  818. if ((adev->asic_type != CHIP_STONEY) &&
  819. (adev->asic_type != CHIP_TOPAZ))
  820. release_firmware(adev->gfx.mec2_fw);
  821. adev->gfx.mec2_fw = NULL;
  822. kfree(adev->gfx.rlc.register_list_format);
  823. }
  824. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  825. {
  826. const char *chip_name;
  827. char fw_name[30];
  828. int err;
  829. struct amdgpu_firmware_info *info = NULL;
  830. const struct common_firmware_header *header = NULL;
  831. const struct gfx_firmware_header_v1_0 *cp_hdr;
  832. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  833. unsigned int *tmp = NULL, i;
  834. DRM_DEBUG("\n");
  835. switch (adev->asic_type) {
  836. case CHIP_TOPAZ:
  837. chip_name = "topaz";
  838. break;
  839. case CHIP_TONGA:
  840. chip_name = "tonga";
  841. break;
  842. case CHIP_CARRIZO:
  843. chip_name = "carrizo";
  844. break;
  845. case CHIP_FIJI:
  846. chip_name = "fiji";
  847. break;
  848. case CHIP_POLARIS11:
  849. chip_name = "polaris11";
  850. break;
  851. case CHIP_POLARIS10:
  852. chip_name = "polaris10";
  853. break;
  854. case CHIP_POLARIS12:
  855. chip_name = "polaris12";
  856. break;
  857. case CHIP_STONEY:
  858. chip_name = "stoney";
  859. break;
  860. default:
  861. BUG();
  862. }
  863. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  864. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  865. if (err)
  866. goto out;
  867. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  868. if (err)
  869. goto out;
  870. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  871. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  872. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  873. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  874. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  875. if (err)
  876. goto out;
  877. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  878. if (err)
  879. goto out;
  880. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  881. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  882. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  884. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  885. if (err)
  886. goto out;
  887. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  888. if (err)
  889. goto out;
  890. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  891. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  892. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  893. /*
  894. * Support for MCBP/Virtualization in combination with chained IBs is
  895. * formal released on feature version #46
  896. */
  897. if (adev->gfx.ce_feature_version >= 46 &&
  898. adev->gfx.pfp_feature_version >= 46) {
  899. adev->virt.chained_ib_support = true;
  900. DRM_INFO("Chained IB support enabled!\n");
  901. } else
  902. adev->virt.chained_ib_support = false;
  903. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  904. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  905. if (err)
  906. goto out;
  907. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  908. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  909. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  910. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  911. adev->gfx.rlc.save_and_restore_offset =
  912. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  913. adev->gfx.rlc.clear_state_descriptor_offset =
  914. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  915. adev->gfx.rlc.avail_scratch_ram_locations =
  916. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  917. adev->gfx.rlc.reg_restore_list_size =
  918. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  919. adev->gfx.rlc.reg_list_format_start =
  920. le32_to_cpu(rlc_hdr->reg_list_format_start);
  921. adev->gfx.rlc.reg_list_format_separate_start =
  922. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  923. adev->gfx.rlc.starting_offsets_start =
  924. le32_to_cpu(rlc_hdr->starting_offsets_start);
  925. adev->gfx.rlc.reg_list_format_size_bytes =
  926. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  927. adev->gfx.rlc.reg_list_size_bytes =
  928. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  929. adev->gfx.rlc.register_list_format =
  930. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  931. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  932. if (!adev->gfx.rlc.register_list_format) {
  933. err = -ENOMEM;
  934. goto out;
  935. }
  936. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  937. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  938. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  939. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  940. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  941. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  942. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  943. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  944. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  945. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  946. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  947. if (err)
  948. goto out;
  949. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  950. if (err)
  951. goto out;
  952. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  953. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  954. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  955. if ((adev->asic_type != CHIP_STONEY) &&
  956. (adev->asic_type != CHIP_TOPAZ)) {
  957. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  958. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  959. if (!err) {
  960. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  961. if (err)
  962. goto out;
  963. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  964. adev->gfx.mec2_fw->data;
  965. adev->gfx.mec2_fw_version =
  966. le32_to_cpu(cp_hdr->header.ucode_version);
  967. adev->gfx.mec2_feature_version =
  968. le32_to_cpu(cp_hdr->ucode_feature_version);
  969. } else {
  970. err = 0;
  971. adev->gfx.mec2_fw = NULL;
  972. }
  973. }
  974. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  975. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  976. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  977. info->fw = adev->gfx.pfp_fw;
  978. header = (const struct common_firmware_header *)info->fw->data;
  979. adev->firmware.fw_size +=
  980. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  981. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  982. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  983. info->fw = adev->gfx.me_fw;
  984. header = (const struct common_firmware_header *)info->fw->data;
  985. adev->firmware.fw_size +=
  986. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  987. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  988. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  989. info->fw = adev->gfx.ce_fw;
  990. header = (const struct common_firmware_header *)info->fw->data;
  991. adev->firmware.fw_size +=
  992. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  993. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  994. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  995. info->fw = adev->gfx.rlc_fw;
  996. header = (const struct common_firmware_header *)info->fw->data;
  997. adev->firmware.fw_size +=
  998. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  999. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1000. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1001. info->fw = adev->gfx.mec_fw;
  1002. header = (const struct common_firmware_header *)info->fw->data;
  1003. adev->firmware.fw_size +=
  1004. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1005. /* we need account JT in */
  1006. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1007. adev->firmware.fw_size +=
  1008. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1009. if (amdgpu_sriov_vf(adev)) {
  1010. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1011. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1012. info->fw = adev->gfx.mec_fw;
  1013. adev->firmware.fw_size +=
  1014. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1015. }
  1016. if (adev->gfx.mec2_fw) {
  1017. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1018. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1019. info->fw = adev->gfx.mec2_fw;
  1020. header = (const struct common_firmware_header *)info->fw->data;
  1021. adev->firmware.fw_size +=
  1022. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1023. }
  1024. }
  1025. out:
  1026. if (err) {
  1027. dev_err(adev->dev,
  1028. "gfx8: Failed to load firmware \"%s\"\n",
  1029. fw_name);
  1030. release_firmware(adev->gfx.pfp_fw);
  1031. adev->gfx.pfp_fw = NULL;
  1032. release_firmware(adev->gfx.me_fw);
  1033. adev->gfx.me_fw = NULL;
  1034. release_firmware(adev->gfx.ce_fw);
  1035. adev->gfx.ce_fw = NULL;
  1036. release_firmware(adev->gfx.rlc_fw);
  1037. adev->gfx.rlc_fw = NULL;
  1038. release_firmware(adev->gfx.mec_fw);
  1039. adev->gfx.mec_fw = NULL;
  1040. release_firmware(adev->gfx.mec2_fw);
  1041. adev->gfx.mec2_fw = NULL;
  1042. }
  1043. return err;
  1044. }
  1045. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1046. volatile u32 *buffer)
  1047. {
  1048. u32 count = 0, i;
  1049. const struct cs_section_def *sect = NULL;
  1050. const struct cs_extent_def *ext = NULL;
  1051. if (adev->gfx.rlc.cs_data == NULL)
  1052. return;
  1053. if (buffer == NULL)
  1054. return;
  1055. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1056. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1057. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1058. buffer[count++] = cpu_to_le32(0x80000000);
  1059. buffer[count++] = cpu_to_le32(0x80000000);
  1060. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1061. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1062. if (sect->id == SECT_CONTEXT) {
  1063. buffer[count++] =
  1064. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1065. buffer[count++] = cpu_to_le32(ext->reg_index -
  1066. PACKET3_SET_CONTEXT_REG_START);
  1067. for (i = 0; i < ext->reg_count; i++)
  1068. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1069. } else {
  1070. return;
  1071. }
  1072. }
  1073. }
  1074. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1075. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1076. PACKET3_SET_CONTEXT_REG_START);
  1077. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1078. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1079. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1080. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1081. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1082. buffer[count++] = cpu_to_le32(0);
  1083. }
  1084. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1085. {
  1086. const __le32 *fw_data;
  1087. volatile u32 *dst_ptr;
  1088. int me, i, max_me = 4;
  1089. u32 bo_offset = 0;
  1090. u32 table_offset, table_size;
  1091. if (adev->asic_type == CHIP_CARRIZO)
  1092. max_me = 5;
  1093. /* write the cp table buffer */
  1094. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1095. for (me = 0; me < max_me; me++) {
  1096. if (me == 0) {
  1097. const struct gfx_firmware_header_v1_0 *hdr =
  1098. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1099. fw_data = (const __le32 *)
  1100. (adev->gfx.ce_fw->data +
  1101. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1102. table_offset = le32_to_cpu(hdr->jt_offset);
  1103. table_size = le32_to_cpu(hdr->jt_size);
  1104. } else if (me == 1) {
  1105. const struct gfx_firmware_header_v1_0 *hdr =
  1106. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1107. fw_data = (const __le32 *)
  1108. (adev->gfx.pfp_fw->data +
  1109. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1110. table_offset = le32_to_cpu(hdr->jt_offset);
  1111. table_size = le32_to_cpu(hdr->jt_size);
  1112. } else if (me == 2) {
  1113. const struct gfx_firmware_header_v1_0 *hdr =
  1114. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1115. fw_data = (const __le32 *)
  1116. (adev->gfx.me_fw->data +
  1117. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1118. table_offset = le32_to_cpu(hdr->jt_offset);
  1119. table_size = le32_to_cpu(hdr->jt_size);
  1120. } else if (me == 3) {
  1121. const struct gfx_firmware_header_v1_0 *hdr =
  1122. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1123. fw_data = (const __le32 *)
  1124. (adev->gfx.mec_fw->data +
  1125. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1126. table_offset = le32_to_cpu(hdr->jt_offset);
  1127. table_size = le32_to_cpu(hdr->jt_size);
  1128. } else if (me == 4) {
  1129. const struct gfx_firmware_header_v1_0 *hdr =
  1130. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1131. fw_data = (const __le32 *)
  1132. (adev->gfx.mec2_fw->data +
  1133. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1134. table_offset = le32_to_cpu(hdr->jt_offset);
  1135. table_size = le32_to_cpu(hdr->jt_size);
  1136. }
  1137. for (i = 0; i < table_size; i ++) {
  1138. dst_ptr[bo_offset + i] =
  1139. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1140. }
  1141. bo_offset += table_size;
  1142. }
  1143. }
  1144. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1145. {
  1146. int r;
  1147. /* clear state block */
  1148. if (adev->gfx.rlc.clear_state_obj) {
  1149. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  1150. if (unlikely(r != 0))
  1151. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1152. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1153. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1154. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1155. adev->gfx.rlc.clear_state_obj = NULL;
  1156. }
  1157. /* jump table block */
  1158. if (adev->gfx.rlc.cp_table_obj) {
  1159. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  1160. if (unlikely(r != 0))
  1161. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1162. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1163. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1164. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1165. adev->gfx.rlc.cp_table_obj = NULL;
  1166. }
  1167. }
  1168. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1169. {
  1170. volatile u32 *dst_ptr;
  1171. u32 dws;
  1172. const struct cs_section_def *cs_data;
  1173. int r;
  1174. adev->gfx.rlc.cs_data = vi_cs_data;
  1175. cs_data = adev->gfx.rlc.cs_data;
  1176. if (cs_data) {
  1177. /* clear state block */
  1178. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1179. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1180. AMDGPU_GEM_DOMAIN_VRAM,
  1181. &adev->gfx.rlc.clear_state_obj,
  1182. &adev->gfx.rlc.clear_state_gpu_addr,
  1183. (void **)&adev->gfx.rlc.cs_ptr);
  1184. if (r) {
  1185. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1186. gfx_v8_0_rlc_fini(adev);
  1187. return r;
  1188. }
  1189. /* set up the cs buffer */
  1190. dst_ptr = adev->gfx.rlc.cs_ptr;
  1191. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1192. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1193. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1194. }
  1195. if ((adev->asic_type == CHIP_CARRIZO) ||
  1196. (adev->asic_type == CHIP_STONEY)) {
  1197. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1198. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1199. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1200. &adev->gfx.rlc.cp_table_obj,
  1201. &adev->gfx.rlc.cp_table_gpu_addr,
  1202. (void **)&adev->gfx.rlc.cp_table_ptr);
  1203. if (r) {
  1204. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1205. return r;
  1206. }
  1207. cz_init_cp_jump_table(adev);
  1208. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1209. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1210. }
  1211. return 0;
  1212. }
  1213. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1214. {
  1215. int r;
  1216. if (adev->gfx.mec.hpd_eop_obj) {
  1217. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  1218. if (unlikely(r != 0))
  1219. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1220. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1221. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1222. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1223. adev->gfx.mec.hpd_eop_obj = NULL;
  1224. }
  1225. }
  1226. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1227. {
  1228. int r;
  1229. u32 *hpd;
  1230. size_t mec_hpd_size;
  1231. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1232. /* take ownership of the relevant compute queues */
  1233. amdgpu_gfx_compute_queue_acquire(adev);
  1234. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1235. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1236. AMDGPU_GEM_DOMAIN_GTT,
  1237. &adev->gfx.mec.hpd_eop_obj,
  1238. &adev->gfx.mec.hpd_eop_gpu_addr,
  1239. (void **)&hpd);
  1240. if (r) {
  1241. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1242. return r;
  1243. }
  1244. memset(hpd, 0, mec_hpd_size);
  1245. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1246. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1247. return 0;
  1248. }
  1249. static const u32 vgpr_init_compute_shader[] =
  1250. {
  1251. 0x7e000209, 0x7e020208,
  1252. 0x7e040207, 0x7e060206,
  1253. 0x7e080205, 0x7e0a0204,
  1254. 0x7e0c0203, 0x7e0e0202,
  1255. 0x7e100201, 0x7e120200,
  1256. 0x7e140209, 0x7e160208,
  1257. 0x7e180207, 0x7e1a0206,
  1258. 0x7e1c0205, 0x7e1e0204,
  1259. 0x7e200203, 0x7e220202,
  1260. 0x7e240201, 0x7e260200,
  1261. 0x7e280209, 0x7e2a0208,
  1262. 0x7e2c0207, 0x7e2e0206,
  1263. 0x7e300205, 0x7e320204,
  1264. 0x7e340203, 0x7e360202,
  1265. 0x7e380201, 0x7e3a0200,
  1266. 0x7e3c0209, 0x7e3e0208,
  1267. 0x7e400207, 0x7e420206,
  1268. 0x7e440205, 0x7e460204,
  1269. 0x7e480203, 0x7e4a0202,
  1270. 0x7e4c0201, 0x7e4e0200,
  1271. 0x7e500209, 0x7e520208,
  1272. 0x7e540207, 0x7e560206,
  1273. 0x7e580205, 0x7e5a0204,
  1274. 0x7e5c0203, 0x7e5e0202,
  1275. 0x7e600201, 0x7e620200,
  1276. 0x7e640209, 0x7e660208,
  1277. 0x7e680207, 0x7e6a0206,
  1278. 0x7e6c0205, 0x7e6e0204,
  1279. 0x7e700203, 0x7e720202,
  1280. 0x7e740201, 0x7e760200,
  1281. 0x7e780209, 0x7e7a0208,
  1282. 0x7e7c0207, 0x7e7e0206,
  1283. 0xbf8a0000, 0xbf810000,
  1284. };
  1285. static const u32 sgpr_init_compute_shader[] =
  1286. {
  1287. 0xbe8a0100, 0xbe8c0102,
  1288. 0xbe8e0104, 0xbe900106,
  1289. 0xbe920108, 0xbe940100,
  1290. 0xbe960102, 0xbe980104,
  1291. 0xbe9a0106, 0xbe9c0108,
  1292. 0xbe9e0100, 0xbea00102,
  1293. 0xbea20104, 0xbea40106,
  1294. 0xbea60108, 0xbea80100,
  1295. 0xbeaa0102, 0xbeac0104,
  1296. 0xbeae0106, 0xbeb00108,
  1297. 0xbeb20100, 0xbeb40102,
  1298. 0xbeb60104, 0xbeb80106,
  1299. 0xbeba0108, 0xbebc0100,
  1300. 0xbebe0102, 0xbec00104,
  1301. 0xbec20106, 0xbec40108,
  1302. 0xbec60100, 0xbec80102,
  1303. 0xbee60004, 0xbee70005,
  1304. 0xbeea0006, 0xbeeb0007,
  1305. 0xbee80008, 0xbee90009,
  1306. 0xbefc0000, 0xbf8a0000,
  1307. 0xbf810000, 0x00000000,
  1308. };
  1309. static const u32 vgpr_init_regs[] =
  1310. {
  1311. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1312. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1313. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1314. mmCOMPUTE_NUM_THREAD_Y, 1,
  1315. mmCOMPUTE_NUM_THREAD_Z, 1,
  1316. mmCOMPUTE_PGM_RSRC2, 20,
  1317. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1318. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1319. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1320. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1321. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1322. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1323. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1324. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1325. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1326. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1327. };
  1328. static const u32 sgpr1_init_regs[] =
  1329. {
  1330. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1331. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1332. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1333. mmCOMPUTE_NUM_THREAD_Y, 1,
  1334. mmCOMPUTE_NUM_THREAD_Z, 1,
  1335. mmCOMPUTE_PGM_RSRC2, 20,
  1336. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1337. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1338. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1339. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1340. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1341. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1342. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1343. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1344. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1345. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1346. };
  1347. static const u32 sgpr2_init_regs[] =
  1348. {
  1349. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1350. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1351. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1352. mmCOMPUTE_NUM_THREAD_Y, 1,
  1353. mmCOMPUTE_NUM_THREAD_Z, 1,
  1354. mmCOMPUTE_PGM_RSRC2, 20,
  1355. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1356. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1357. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1358. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1359. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1360. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1361. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1362. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1363. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1364. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1365. };
  1366. static const u32 sec_ded_counter_registers[] =
  1367. {
  1368. mmCPC_EDC_ATC_CNT,
  1369. mmCPC_EDC_SCRATCH_CNT,
  1370. mmCPC_EDC_UCODE_CNT,
  1371. mmCPF_EDC_ATC_CNT,
  1372. mmCPF_EDC_ROQ_CNT,
  1373. mmCPF_EDC_TAG_CNT,
  1374. mmCPG_EDC_ATC_CNT,
  1375. mmCPG_EDC_DMA_CNT,
  1376. mmCPG_EDC_TAG_CNT,
  1377. mmDC_EDC_CSINVOC_CNT,
  1378. mmDC_EDC_RESTORE_CNT,
  1379. mmDC_EDC_STATE_CNT,
  1380. mmGDS_EDC_CNT,
  1381. mmGDS_EDC_GRBM_CNT,
  1382. mmGDS_EDC_OA_DED,
  1383. mmSPI_EDC_CNT,
  1384. mmSQC_ATC_EDC_GATCL1_CNT,
  1385. mmSQC_EDC_CNT,
  1386. mmSQ_EDC_DED_CNT,
  1387. mmSQ_EDC_INFO,
  1388. mmSQ_EDC_SEC_CNT,
  1389. mmTCC_EDC_CNT,
  1390. mmTCP_ATC_EDC_GATCL1_CNT,
  1391. mmTCP_EDC_CNT,
  1392. mmTD_EDC_CNT
  1393. };
  1394. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1395. {
  1396. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1397. struct amdgpu_ib ib;
  1398. struct dma_fence *f = NULL;
  1399. int r, i;
  1400. u32 tmp;
  1401. unsigned total_size, vgpr_offset, sgpr_offset;
  1402. u64 gpu_addr;
  1403. /* only supported on CZ */
  1404. if (adev->asic_type != CHIP_CARRIZO)
  1405. return 0;
  1406. /* bail if the compute ring is not ready */
  1407. if (!ring->ready)
  1408. return 0;
  1409. tmp = RREG32(mmGB_EDC_MODE);
  1410. WREG32(mmGB_EDC_MODE, 0);
  1411. total_size =
  1412. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1413. total_size +=
  1414. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1415. total_size +=
  1416. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1417. total_size = ALIGN(total_size, 256);
  1418. vgpr_offset = total_size;
  1419. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1420. sgpr_offset = total_size;
  1421. total_size += sizeof(sgpr_init_compute_shader);
  1422. /* allocate an indirect buffer to put the commands in */
  1423. memset(&ib, 0, sizeof(ib));
  1424. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1425. if (r) {
  1426. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1427. return r;
  1428. }
  1429. /* load the compute shaders */
  1430. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1431. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1432. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1433. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1434. /* init the ib length to 0 */
  1435. ib.length_dw = 0;
  1436. /* VGPR */
  1437. /* write the register state for the compute dispatch */
  1438. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1439. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1440. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1441. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1442. }
  1443. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1444. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1445. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1446. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1447. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1448. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1449. /* write dispatch packet */
  1450. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1451. ib.ptr[ib.length_dw++] = 8; /* x */
  1452. ib.ptr[ib.length_dw++] = 1; /* y */
  1453. ib.ptr[ib.length_dw++] = 1; /* z */
  1454. ib.ptr[ib.length_dw++] =
  1455. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1456. /* write CS partial flush packet */
  1457. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1458. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1459. /* SGPR1 */
  1460. /* write the register state for the compute dispatch */
  1461. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1462. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1463. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1464. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1465. }
  1466. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1467. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1468. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1469. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1470. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1471. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1472. /* write dispatch packet */
  1473. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1474. ib.ptr[ib.length_dw++] = 8; /* x */
  1475. ib.ptr[ib.length_dw++] = 1; /* y */
  1476. ib.ptr[ib.length_dw++] = 1; /* z */
  1477. ib.ptr[ib.length_dw++] =
  1478. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1479. /* write CS partial flush packet */
  1480. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1481. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1482. /* SGPR2 */
  1483. /* write the register state for the compute dispatch */
  1484. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1485. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1486. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1487. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1488. }
  1489. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1490. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1491. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1492. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1493. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1494. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1495. /* write dispatch packet */
  1496. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1497. ib.ptr[ib.length_dw++] = 8; /* x */
  1498. ib.ptr[ib.length_dw++] = 1; /* y */
  1499. ib.ptr[ib.length_dw++] = 1; /* z */
  1500. ib.ptr[ib.length_dw++] =
  1501. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1502. /* write CS partial flush packet */
  1503. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1504. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1505. /* shedule the ib on the ring */
  1506. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1507. if (r) {
  1508. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1509. goto fail;
  1510. }
  1511. /* wait for the GPU to finish processing the IB */
  1512. r = dma_fence_wait(f, false);
  1513. if (r) {
  1514. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1515. goto fail;
  1516. }
  1517. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1518. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1519. WREG32(mmGB_EDC_MODE, tmp);
  1520. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1521. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1522. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1523. /* read back registers to clear the counters */
  1524. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1525. RREG32(sec_ded_counter_registers[i]);
  1526. fail:
  1527. amdgpu_ib_free(adev, &ib, NULL);
  1528. dma_fence_put(f);
  1529. return r;
  1530. }
  1531. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1532. {
  1533. u32 gb_addr_config;
  1534. u32 mc_shared_chmap, mc_arb_ramcfg;
  1535. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1536. u32 tmp;
  1537. int ret;
  1538. switch (adev->asic_type) {
  1539. case CHIP_TOPAZ:
  1540. adev->gfx.config.max_shader_engines = 1;
  1541. adev->gfx.config.max_tile_pipes = 2;
  1542. adev->gfx.config.max_cu_per_sh = 6;
  1543. adev->gfx.config.max_sh_per_se = 1;
  1544. adev->gfx.config.max_backends_per_se = 2;
  1545. adev->gfx.config.max_texture_channel_caches = 2;
  1546. adev->gfx.config.max_gprs = 256;
  1547. adev->gfx.config.max_gs_threads = 32;
  1548. adev->gfx.config.max_hw_contexts = 8;
  1549. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1550. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1551. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1552. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1553. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1554. break;
  1555. case CHIP_FIJI:
  1556. adev->gfx.config.max_shader_engines = 4;
  1557. adev->gfx.config.max_tile_pipes = 16;
  1558. adev->gfx.config.max_cu_per_sh = 16;
  1559. adev->gfx.config.max_sh_per_se = 1;
  1560. adev->gfx.config.max_backends_per_se = 4;
  1561. adev->gfx.config.max_texture_channel_caches = 16;
  1562. adev->gfx.config.max_gprs = 256;
  1563. adev->gfx.config.max_gs_threads = 32;
  1564. adev->gfx.config.max_hw_contexts = 8;
  1565. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1566. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1567. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1568. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1569. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1570. break;
  1571. case CHIP_POLARIS11:
  1572. case CHIP_POLARIS12:
  1573. ret = amdgpu_atombios_get_gfx_info(adev);
  1574. if (ret)
  1575. return ret;
  1576. adev->gfx.config.max_gprs = 256;
  1577. adev->gfx.config.max_gs_threads = 32;
  1578. adev->gfx.config.max_hw_contexts = 8;
  1579. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1580. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1581. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1582. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1583. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1584. break;
  1585. case CHIP_POLARIS10:
  1586. ret = amdgpu_atombios_get_gfx_info(adev);
  1587. if (ret)
  1588. return ret;
  1589. adev->gfx.config.max_gprs = 256;
  1590. adev->gfx.config.max_gs_threads = 32;
  1591. adev->gfx.config.max_hw_contexts = 8;
  1592. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1593. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1594. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1595. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1596. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1597. break;
  1598. case CHIP_TONGA:
  1599. adev->gfx.config.max_shader_engines = 4;
  1600. adev->gfx.config.max_tile_pipes = 8;
  1601. adev->gfx.config.max_cu_per_sh = 8;
  1602. adev->gfx.config.max_sh_per_se = 1;
  1603. adev->gfx.config.max_backends_per_se = 2;
  1604. adev->gfx.config.max_texture_channel_caches = 8;
  1605. adev->gfx.config.max_gprs = 256;
  1606. adev->gfx.config.max_gs_threads = 32;
  1607. adev->gfx.config.max_hw_contexts = 8;
  1608. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1609. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1610. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1611. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1612. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1613. break;
  1614. case CHIP_CARRIZO:
  1615. adev->gfx.config.max_shader_engines = 1;
  1616. adev->gfx.config.max_tile_pipes = 2;
  1617. adev->gfx.config.max_sh_per_se = 1;
  1618. adev->gfx.config.max_backends_per_se = 2;
  1619. adev->gfx.config.max_cu_per_sh = 8;
  1620. adev->gfx.config.max_texture_channel_caches = 2;
  1621. adev->gfx.config.max_gprs = 256;
  1622. adev->gfx.config.max_gs_threads = 32;
  1623. adev->gfx.config.max_hw_contexts = 8;
  1624. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1625. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1626. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1627. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1628. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1629. break;
  1630. case CHIP_STONEY:
  1631. adev->gfx.config.max_shader_engines = 1;
  1632. adev->gfx.config.max_tile_pipes = 2;
  1633. adev->gfx.config.max_sh_per_se = 1;
  1634. adev->gfx.config.max_backends_per_se = 1;
  1635. adev->gfx.config.max_cu_per_sh = 3;
  1636. adev->gfx.config.max_texture_channel_caches = 2;
  1637. adev->gfx.config.max_gprs = 256;
  1638. adev->gfx.config.max_gs_threads = 16;
  1639. adev->gfx.config.max_hw_contexts = 8;
  1640. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1641. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1642. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1643. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1644. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1645. break;
  1646. default:
  1647. adev->gfx.config.max_shader_engines = 2;
  1648. adev->gfx.config.max_tile_pipes = 4;
  1649. adev->gfx.config.max_cu_per_sh = 2;
  1650. adev->gfx.config.max_sh_per_se = 1;
  1651. adev->gfx.config.max_backends_per_se = 2;
  1652. adev->gfx.config.max_texture_channel_caches = 4;
  1653. adev->gfx.config.max_gprs = 256;
  1654. adev->gfx.config.max_gs_threads = 32;
  1655. adev->gfx.config.max_hw_contexts = 8;
  1656. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1657. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1658. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1659. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1660. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1661. break;
  1662. }
  1663. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1664. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1665. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1666. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1667. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1668. if (adev->flags & AMD_IS_APU) {
  1669. /* Get memory bank mapping mode. */
  1670. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1671. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1672. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1673. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1674. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1675. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1676. /* Validate settings in case only one DIMM installed. */
  1677. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1678. dimm00_addr_map = 0;
  1679. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1680. dimm01_addr_map = 0;
  1681. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1682. dimm10_addr_map = 0;
  1683. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1684. dimm11_addr_map = 0;
  1685. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1686. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1687. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1688. adev->gfx.config.mem_row_size_in_kb = 2;
  1689. else
  1690. adev->gfx.config.mem_row_size_in_kb = 1;
  1691. } else {
  1692. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1693. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1694. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1695. adev->gfx.config.mem_row_size_in_kb = 4;
  1696. }
  1697. adev->gfx.config.shader_engine_tile_size = 32;
  1698. adev->gfx.config.num_gpus = 1;
  1699. adev->gfx.config.multi_gpu_tile_size = 64;
  1700. /* fix up row size */
  1701. switch (adev->gfx.config.mem_row_size_in_kb) {
  1702. case 1:
  1703. default:
  1704. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1705. break;
  1706. case 2:
  1707. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1708. break;
  1709. case 4:
  1710. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1711. break;
  1712. }
  1713. adev->gfx.config.gb_addr_config = gb_addr_config;
  1714. return 0;
  1715. }
  1716. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1717. int mec, int pipe, int queue)
  1718. {
  1719. int r;
  1720. unsigned irq_type;
  1721. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1722. ring = &adev->gfx.compute_ring[ring_id];
  1723. /* mec0 is me1 */
  1724. ring->me = mec + 1;
  1725. ring->pipe = pipe;
  1726. ring->queue = queue;
  1727. ring->ring_obj = NULL;
  1728. ring->use_doorbell = true;
  1729. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1730. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1731. + (ring_id * GFX8_MEC_HPD_SIZE);
  1732. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1733. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1734. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1735. + ring->pipe;
  1736. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1737. r = amdgpu_ring_init(adev, ring, 1024,
  1738. &adev->gfx.eop_irq, irq_type);
  1739. if (r)
  1740. return r;
  1741. return 0;
  1742. }
  1743. static int gfx_v8_0_sw_init(void *handle)
  1744. {
  1745. int i, j, k, r, ring_id;
  1746. struct amdgpu_ring *ring;
  1747. struct amdgpu_kiq *kiq;
  1748. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1749. switch (adev->asic_type) {
  1750. case CHIP_FIJI:
  1751. case CHIP_TONGA:
  1752. case CHIP_POLARIS11:
  1753. case CHIP_POLARIS12:
  1754. case CHIP_POLARIS10:
  1755. case CHIP_CARRIZO:
  1756. adev->gfx.mec.num_mec = 2;
  1757. break;
  1758. case CHIP_TOPAZ:
  1759. case CHIP_STONEY:
  1760. default:
  1761. adev->gfx.mec.num_mec = 1;
  1762. break;
  1763. }
  1764. adev->gfx.mec.num_pipe_per_mec = 4;
  1765. adev->gfx.mec.num_queue_per_pipe = 8;
  1766. /* KIQ event */
  1767. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1768. if (r)
  1769. return r;
  1770. /* EOP Event */
  1771. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1772. if (r)
  1773. return r;
  1774. /* Privileged reg */
  1775. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1776. &adev->gfx.priv_reg_irq);
  1777. if (r)
  1778. return r;
  1779. /* Privileged inst */
  1780. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1781. &adev->gfx.priv_inst_irq);
  1782. if (r)
  1783. return r;
  1784. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1785. gfx_v8_0_scratch_init(adev);
  1786. r = gfx_v8_0_init_microcode(adev);
  1787. if (r) {
  1788. DRM_ERROR("Failed to load gfx firmware!\n");
  1789. return r;
  1790. }
  1791. r = gfx_v8_0_rlc_init(adev);
  1792. if (r) {
  1793. DRM_ERROR("Failed to init rlc BOs!\n");
  1794. return r;
  1795. }
  1796. r = gfx_v8_0_mec_init(adev);
  1797. if (r) {
  1798. DRM_ERROR("Failed to init MEC BOs!\n");
  1799. return r;
  1800. }
  1801. /* set up the gfx ring */
  1802. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1803. ring = &adev->gfx.gfx_ring[i];
  1804. ring->ring_obj = NULL;
  1805. sprintf(ring->name, "gfx");
  1806. /* no gfx doorbells on iceland */
  1807. if (adev->asic_type != CHIP_TOPAZ) {
  1808. ring->use_doorbell = true;
  1809. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1810. }
  1811. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1812. AMDGPU_CP_IRQ_GFX_EOP);
  1813. if (r)
  1814. return r;
  1815. }
  1816. /* set up the compute queues - allocate horizontally across pipes */
  1817. ring_id = 0;
  1818. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1819. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1820. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1821. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1822. continue;
  1823. r = gfx_v8_0_compute_ring_init(adev,
  1824. ring_id,
  1825. i, k, j);
  1826. if (r)
  1827. return r;
  1828. ring_id++;
  1829. }
  1830. }
  1831. }
  1832. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1833. if (r) {
  1834. DRM_ERROR("Failed to init KIQ BOs!\n");
  1835. return r;
  1836. }
  1837. kiq = &adev->gfx.kiq;
  1838. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1839. if (r)
  1840. return r;
  1841. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1842. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1843. if (r)
  1844. return r;
  1845. /* reserve GDS, GWS and OA resource for gfx */
  1846. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1847. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1848. &adev->gds.gds_gfx_bo, NULL, NULL);
  1849. if (r)
  1850. return r;
  1851. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1852. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1853. &adev->gds.gws_gfx_bo, NULL, NULL);
  1854. if (r)
  1855. return r;
  1856. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1857. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1858. &adev->gds.oa_gfx_bo, NULL, NULL);
  1859. if (r)
  1860. return r;
  1861. adev->gfx.ce_ram_size = 0x8000;
  1862. r = gfx_v8_0_gpu_early_init(adev);
  1863. if (r)
  1864. return r;
  1865. return 0;
  1866. }
  1867. static int gfx_v8_0_sw_fini(void *handle)
  1868. {
  1869. int i;
  1870. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1871. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1872. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1873. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1874. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1875. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1876. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1877. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1878. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1879. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1880. amdgpu_gfx_kiq_fini(adev);
  1881. gfx_v8_0_mec_fini(adev);
  1882. gfx_v8_0_rlc_fini(adev);
  1883. gfx_v8_0_free_microcode(adev);
  1884. return 0;
  1885. }
  1886. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1887. {
  1888. uint32_t *modearray, *mod2array;
  1889. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1890. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1891. u32 reg_offset;
  1892. modearray = adev->gfx.config.tile_mode_array;
  1893. mod2array = adev->gfx.config.macrotile_mode_array;
  1894. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1895. modearray[reg_offset] = 0;
  1896. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1897. mod2array[reg_offset] = 0;
  1898. switch (adev->asic_type) {
  1899. case CHIP_TOPAZ:
  1900. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1901. PIPE_CONFIG(ADDR_SURF_P2) |
  1902. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1903. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1904. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1905. PIPE_CONFIG(ADDR_SURF_P2) |
  1906. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1907. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1908. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1909. PIPE_CONFIG(ADDR_SURF_P2) |
  1910. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1911. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1912. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1913. PIPE_CONFIG(ADDR_SURF_P2) |
  1914. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1915. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1916. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1917. PIPE_CONFIG(ADDR_SURF_P2) |
  1918. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1919. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1920. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1921. PIPE_CONFIG(ADDR_SURF_P2) |
  1922. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1923. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1924. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1925. PIPE_CONFIG(ADDR_SURF_P2) |
  1926. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1927. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1928. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1929. PIPE_CONFIG(ADDR_SURF_P2));
  1930. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1931. PIPE_CONFIG(ADDR_SURF_P2) |
  1932. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1933. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1934. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1935. PIPE_CONFIG(ADDR_SURF_P2) |
  1936. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1937. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1938. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1939. PIPE_CONFIG(ADDR_SURF_P2) |
  1940. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1941. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1942. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1943. PIPE_CONFIG(ADDR_SURF_P2) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1945. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1946. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1947. PIPE_CONFIG(ADDR_SURF_P2) |
  1948. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1949. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1950. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1951. PIPE_CONFIG(ADDR_SURF_P2) |
  1952. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1953. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1954. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1955. PIPE_CONFIG(ADDR_SURF_P2) |
  1956. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1957. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1958. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1959. PIPE_CONFIG(ADDR_SURF_P2) |
  1960. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1961. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1962. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1963. PIPE_CONFIG(ADDR_SURF_P2) |
  1964. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1965. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1966. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1967. PIPE_CONFIG(ADDR_SURF_P2) |
  1968. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1969. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1970. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1971. PIPE_CONFIG(ADDR_SURF_P2) |
  1972. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1974. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1975. PIPE_CONFIG(ADDR_SURF_P2) |
  1976. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1978. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1979. PIPE_CONFIG(ADDR_SURF_P2) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1982. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1983. PIPE_CONFIG(ADDR_SURF_P2) |
  1984. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1986. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1987. PIPE_CONFIG(ADDR_SURF_P2) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1990. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1991. PIPE_CONFIG(ADDR_SURF_P2) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1994. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1995. PIPE_CONFIG(ADDR_SURF_P2) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1998. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1999. PIPE_CONFIG(ADDR_SURF_P2) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2002. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2005. NUM_BANKS(ADDR_SURF_8_BANK));
  2006. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2007. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2008. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2009. NUM_BANKS(ADDR_SURF_8_BANK));
  2010. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2013. NUM_BANKS(ADDR_SURF_8_BANK));
  2014. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2015. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2016. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2017. NUM_BANKS(ADDR_SURF_8_BANK));
  2018. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2019. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2020. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2021. NUM_BANKS(ADDR_SURF_8_BANK));
  2022. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2025. NUM_BANKS(ADDR_SURF_8_BANK));
  2026. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2027. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2028. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2029. NUM_BANKS(ADDR_SURF_8_BANK));
  2030. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2031. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2032. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2033. NUM_BANKS(ADDR_SURF_16_BANK));
  2034. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2035. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2036. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2037. NUM_BANKS(ADDR_SURF_16_BANK));
  2038. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2041. NUM_BANKS(ADDR_SURF_16_BANK));
  2042. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2045. NUM_BANKS(ADDR_SURF_16_BANK));
  2046. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2047. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2048. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2049. NUM_BANKS(ADDR_SURF_16_BANK));
  2050. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2053. NUM_BANKS(ADDR_SURF_16_BANK));
  2054. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2057. NUM_BANKS(ADDR_SURF_8_BANK));
  2058. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2059. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2060. reg_offset != 23)
  2061. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2062. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2063. if (reg_offset != 7)
  2064. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2065. break;
  2066. case CHIP_FIJI:
  2067. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2068. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2069. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2070. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2071. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2072. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2073. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2074. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2075. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2076. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2077. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2078. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2079. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2080. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2081. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2083. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2084. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2085. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2087. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2088. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2089. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2090. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2091. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2092. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2093. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2094. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2095. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2096. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2097. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2098. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2099. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2100. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2101. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2102. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2103. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2104. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2105. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2106. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2109. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2110. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2111. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2112. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2113. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2114. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2115. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2116. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2117. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2118. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2119. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2120. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2121. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2122. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2123. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2124. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2125. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2126. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2127. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2128. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2129. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2130. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2131. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2132. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2133. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2134. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2135. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2137. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2138. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2140. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2141. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2142. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2143. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2144. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2145. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2146. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2147. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2148. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2149. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2150. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2153. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2157. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2158. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2161. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2162. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2165. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2166. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2167. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2169. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2170. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2171. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2173. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2174. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2175. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2177. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2178. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2179. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2181. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2182. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2183. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2185. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2186. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2187. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2189. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2192. NUM_BANKS(ADDR_SURF_8_BANK));
  2193. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2194. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2195. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2196. NUM_BANKS(ADDR_SURF_8_BANK));
  2197. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2198. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2199. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2200. NUM_BANKS(ADDR_SURF_8_BANK));
  2201. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2202. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2203. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2204. NUM_BANKS(ADDR_SURF_8_BANK));
  2205. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2206. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2207. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2208. NUM_BANKS(ADDR_SURF_8_BANK));
  2209. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2212. NUM_BANKS(ADDR_SURF_8_BANK));
  2213. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2214. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2215. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2216. NUM_BANKS(ADDR_SURF_8_BANK));
  2217. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2218. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2219. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2220. NUM_BANKS(ADDR_SURF_8_BANK));
  2221. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2222. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2223. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2224. NUM_BANKS(ADDR_SURF_8_BANK));
  2225. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2226. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2227. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2228. NUM_BANKS(ADDR_SURF_8_BANK));
  2229. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2230. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2231. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2232. NUM_BANKS(ADDR_SURF_8_BANK));
  2233. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2234. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2235. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2236. NUM_BANKS(ADDR_SURF_8_BANK));
  2237. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2240. NUM_BANKS(ADDR_SURF_8_BANK));
  2241. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2244. NUM_BANKS(ADDR_SURF_4_BANK));
  2245. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2246. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2247. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2248. if (reg_offset != 7)
  2249. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2250. break;
  2251. case CHIP_TONGA:
  2252. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2253. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2254. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2256. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2257. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2258. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2260. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2261. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2262. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2264. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2265. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2266. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2268. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2269. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2270. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2272. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2273. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2274. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2276. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2277. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2278. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2280. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2281. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2282. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2284. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2285. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2286. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2287. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2290. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2291. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2294. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2295. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2298. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2299. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2302. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2303. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2305. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2306. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2310. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2313. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2314. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2318. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2322. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2323. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2325. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2326. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2327. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2330. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2331. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2332. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2333. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2334. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2335. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2338. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2342. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2343. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2346. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2347. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2348. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2350. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2351. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2353. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2354. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2355. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2356. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2357. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2358. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2359. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2360. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2361. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2362. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2363. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2366. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2367. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2368. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2369. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2370. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2371. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2372. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2373. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2374. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2375. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2376. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2377. NUM_BANKS(ADDR_SURF_16_BANK));
  2378. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2379. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2380. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2381. NUM_BANKS(ADDR_SURF_16_BANK));
  2382. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2383. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2384. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2385. NUM_BANKS(ADDR_SURF_16_BANK));
  2386. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2387. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2388. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2389. NUM_BANKS(ADDR_SURF_16_BANK));
  2390. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2391. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2392. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2393. NUM_BANKS(ADDR_SURF_16_BANK));
  2394. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2395. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2396. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2397. NUM_BANKS(ADDR_SURF_16_BANK));
  2398. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2399. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2400. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2401. NUM_BANKS(ADDR_SURF_16_BANK));
  2402. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2403. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2404. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2405. NUM_BANKS(ADDR_SURF_16_BANK));
  2406. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2407. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2408. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2409. NUM_BANKS(ADDR_SURF_16_BANK));
  2410. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2411. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2412. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2413. NUM_BANKS(ADDR_SURF_16_BANK));
  2414. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2415. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2416. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2417. NUM_BANKS(ADDR_SURF_16_BANK));
  2418. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2419. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2420. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2421. NUM_BANKS(ADDR_SURF_8_BANK));
  2422. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2425. NUM_BANKS(ADDR_SURF_4_BANK));
  2426. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2429. NUM_BANKS(ADDR_SURF_4_BANK));
  2430. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2431. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2432. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2433. if (reg_offset != 7)
  2434. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2435. break;
  2436. case CHIP_POLARIS11:
  2437. case CHIP_POLARIS12:
  2438. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2439. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2440. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2441. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2442. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2443. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2444. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2445. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2446. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2447. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2448. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2449. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2450. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2451. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2452. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2453. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2454. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2455. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2456. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2457. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2458. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2459. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2460. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2461. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2462. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2463. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2464. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2465. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2466. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2467. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2468. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2469. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2470. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2471. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2472. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2473. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2474. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2475. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2476. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2477. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2478. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2479. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2480. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2481. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2483. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2484. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2485. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2487. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2488. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2489. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2491. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2492. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2493. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2494. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2495. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2496. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2497. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2499. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2500. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2501. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2503. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2504. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2506. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2507. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2508. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2509. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2510. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2511. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2512. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2514. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2515. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2516. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2517. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2518. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2519. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2520. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2521. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2522. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2523. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2524. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2525. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2526. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2527. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2528. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2529. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2530. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2531. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2532. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2533. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2534. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2535. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2536. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2537. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2538. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2539. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2540. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2541. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2542. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2543. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2544. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2545. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2546. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2547. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2548. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2549. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2550. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2551. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2552. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2553. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2554. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2555. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2556. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2557. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2558. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2559. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2560. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2561. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2562. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2563. NUM_BANKS(ADDR_SURF_16_BANK));
  2564. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2565. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2566. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2567. NUM_BANKS(ADDR_SURF_16_BANK));
  2568. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2569. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2570. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2571. NUM_BANKS(ADDR_SURF_16_BANK));
  2572. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2573. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2574. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2575. NUM_BANKS(ADDR_SURF_16_BANK));
  2576. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2577. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2578. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2579. NUM_BANKS(ADDR_SURF_16_BANK));
  2580. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2581. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2582. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2583. NUM_BANKS(ADDR_SURF_16_BANK));
  2584. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2585. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2586. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2587. NUM_BANKS(ADDR_SURF_16_BANK));
  2588. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2589. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2590. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2591. NUM_BANKS(ADDR_SURF_16_BANK));
  2592. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2593. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2594. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2595. NUM_BANKS(ADDR_SURF_16_BANK));
  2596. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2597. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2598. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2599. NUM_BANKS(ADDR_SURF_16_BANK));
  2600. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2601. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2602. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2603. NUM_BANKS(ADDR_SURF_16_BANK));
  2604. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2605. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2606. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2607. NUM_BANKS(ADDR_SURF_16_BANK));
  2608. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2609. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2610. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2611. NUM_BANKS(ADDR_SURF_8_BANK));
  2612. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2613. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2614. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2615. NUM_BANKS(ADDR_SURF_4_BANK));
  2616. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2617. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2618. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2619. if (reg_offset != 7)
  2620. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2621. break;
  2622. case CHIP_POLARIS10:
  2623. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2624. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2625. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2626. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2627. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2628. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2629. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2630. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2631. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2632. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2633. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2634. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2635. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2636. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2637. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2638. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2639. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2640. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2641. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2642. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2643. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2644. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2645. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2646. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2647. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2648. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2649. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2650. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2651. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2652. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2653. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2654. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2655. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2656. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2657. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2658. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2660. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2661. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2662. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2664. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2665. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2666. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2668. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2669. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2670. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2672. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2673. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2674. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2676. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2677. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2680. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2681. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2682. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2684. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2685. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2686. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2688. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2689. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2690. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2691. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2692. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2693. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2694. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2695. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2696. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2697. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2698. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2699. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2700. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2701. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2702. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2703. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2704. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2705. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2706. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2707. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2708. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2709. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2710. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2711. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2712. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2713. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2714. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2715. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2716. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2717. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2718. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2719. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2720. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2721. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2722. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2723. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2724. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2725. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2726. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2727. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2728. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2729. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2730. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2731. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2732. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2733. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2734. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2735. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2736. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2737. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2738. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2739. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2740. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2741. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2742. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2743. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2744. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2745. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2748. NUM_BANKS(ADDR_SURF_16_BANK));
  2749. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2750. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2751. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2752. NUM_BANKS(ADDR_SURF_16_BANK));
  2753. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2754. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2755. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2756. NUM_BANKS(ADDR_SURF_16_BANK));
  2757. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2758. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2759. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2760. NUM_BANKS(ADDR_SURF_16_BANK));
  2761. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2764. NUM_BANKS(ADDR_SURF_16_BANK));
  2765. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2766. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2767. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2768. NUM_BANKS(ADDR_SURF_16_BANK));
  2769. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2770. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2771. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2772. NUM_BANKS(ADDR_SURF_16_BANK));
  2773. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2774. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2775. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2776. NUM_BANKS(ADDR_SURF_16_BANK));
  2777. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2778. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2779. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2780. NUM_BANKS(ADDR_SURF_16_BANK));
  2781. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2782. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2783. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2784. NUM_BANKS(ADDR_SURF_16_BANK));
  2785. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2786. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2787. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2788. NUM_BANKS(ADDR_SURF_16_BANK));
  2789. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2790. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2791. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2792. NUM_BANKS(ADDR_SURF_8_BANK));
  2793. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2794. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2795. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2796. NUM_BANKS(ADDR_SURF_4_BANK));
  2797. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2798. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2799. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2800. NUM_BANKS(ADDR_SURF_4_BANK));
  2801. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2802. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2803. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2804. if (reg_offset != 7)
  2805. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2806. break;
  2807. case CHIP_STONEY:
  2808. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2809. PIPE_CONFIG(ADDR_SURF_P2) |
  2810. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2811. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2812. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2813. PIPE_CONFIG(ADDR_SURF_P2) |
  2814. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2816. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2817. PIPE_CONFIG(ADDR_SURF_P2) |
  2818. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2819. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2820. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2821. PIPE_CONFIG(ADDR_SURF_P2) |
  2822. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2823. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2824. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2825. PIPE_CONFIG(ADDR_SURF_P2) |
  2826. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2827. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2828. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2829. PIPE_CONFIG(ADDR_SURF_P2) |
  2830. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2831. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2832. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2833. PIPE_CONFIG(ADDR_SURF_P2) |
  2834. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2835. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2836. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2837. PIPE_CONFIG(ADDR_SURF_P2));
  2838. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2839. PIPE_CONFIG(ADDR_SURF_P2) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2841. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2842. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2843. PIPE_CONFIG(ADDR_SURF_P2) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2845. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2846. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2847. PIPE_CONFIG(ADDR_SURF_P2) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2849. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2850. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2851. PIPE_CONFIG(ADDR_SURF_P2) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2853. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2854. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2855. PIPE_CONFIG(ADDR_SURF_P2) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2857. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2858. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2859. PIPE_CONFIG(ADDR_SURF_P2) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2861. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2862. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2863. PIPE_CONFIG(ADDR_SURF_P2) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2865. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2866. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2867. PIPE_CONFIG(ADDR_SURF_P2) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2869. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2870. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2871. PIPE_CONFIG(ADDR_SURF_P2) |
  2872. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2873. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2874. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2875. PIPE_CONFIG(ADDR_SURF_P2) |
  2876. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2877. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2878. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2879. PIPE_CONFIG(ADDR_SURF_P2) |
  2880. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2881. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2882. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2883. PIPE_CONFIG(ADDR_SURF_P2) |
  2884. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2885. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2886. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2887. PIPE_CONFIG(ADDR_SURF_P2) |
  2888. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2889. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2890. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2891. PIPE_CONFIG(ADDR_SURF_P2) |
  2892. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2893. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2894. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2895. PIPE_CONFIG(ADDR_SURF_P2) |
  2896. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2897. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2898. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2899. PIPE_CONFIG(ADDR_SURF_P2) |
  2900. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2901. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2902. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2903. PIPE_CONFIG(ADDR_SURF_P2) |
  2904. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2905. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2906. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2907. PIPE_CONFIG(ADDR_SURF_P2) |
  2908. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2909. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2910. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2913. NUM_BANKS(ADDR_SURF_8_BANK));
  2914. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2915. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2916. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2917. NUM_BANKS(ADDR_SURF_8_BANK));
  2918. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2919. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2920. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2921. NUM_BANKS(ADDR_SURF_8_BANK));
  2922. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2923. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2924. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2925. NUM_BANKS(ADDR_SURF_8_BANK));
  2926. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2929. NUM_BANKS(ADDR_SURF_8_BANK));
  2930. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2931. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2932. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2933. NUM_BANKS(ADDR_SURF_8_BANK));
  2934. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2935. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2936. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2937. NUM_BANKS(ADDR_SURF_8_BANK));
  2938. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2939. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2940. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2941. NUM_BANKS(ADDR_SURF_16_BANK));
  2942. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2943. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2944. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2945. NUM_BANKS(ADDR_SURF_16_BANK));
  2946. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2947. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2948. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2949. NUM_BANKS(ADDR_SURF_16_BANK));
  2950. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2953. NUM_BANKS(ADDR_SURF_16_BANK));
  2954. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2955. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2956. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2957. NUM_BANKS(ADDR_SURF_16_BANK));
  2958. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2959. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2960. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2961. NUM_BANKS(ADDR_SURF_16_BANK));
  2962. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2965. NUM_BANKS(ADDR_SURF_8_BANK));
  2966. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2967. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2968. reg_offset != 23)
  2969. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2970. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2971. if (reg_offset != 7)
  2972. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2973. break;
  2974. default:
  2975. dev_warn(adev->dev,
  2976. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2977. adev->asic_type);
  2978. case CHIP_CARRIZO:
  2979. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2980. PIPE_CONFIG(ADDR_SURF_P2) |
  2981. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2982. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2983. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2984. PIPE_CONFIG(ADDR_SURF_P2) |
  2985. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2986. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2987. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2988. PIPE_CONFIG(ADDR_SURF_P2) |
  2989. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2990. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2991. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2992. PIPE_CONFIG(ADDR_SURF_P2) |
  2993. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2994. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2995. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2996. PIPE_CONFIG(ADDR_SURF_P2) |
  2997. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2998. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2999. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3000. PIPE_CONFIG(ADDR_SURF_P2) |
  3001. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3002. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3003. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3004. PIPE_CONFIG(ADDR_SURF_P2) |
  3005. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3006. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3007. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3008. PIPE_CONFIG(ADDR_SURF_P2));
  3009. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3010. PIPE_CONFIG(ADDR_SURF_P2) |
  3011. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3013. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3014. PIPE_CONFIG(ADDR_SURF_P2) |
  3015. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3017. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3018. PIPE_CONFIG(ADDR_SURF_P2) |
  3019. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3021. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3022. PIPE_CONFIG(ADDR_SURF_P2) |
  3023. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3024. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3025. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3026. PIPE_CONFIG(ADDR_SURF_P2) |
  3027. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3028. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3029. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3030. PIPE_CONFIG(ADDR_SURF_P2) |
  3031. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3033. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3034. PIPE_CONFIG(ADDR_SURF_P2) |
  3035. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3036. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3037. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3038. PIPE_CONFIG(ADDR_SURF_P2) |
  3039. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3040. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3041. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3042. PIPE_CONFIG(ADDR_SURF_P2) |
  3043. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3044. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3045. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3046. PIPE_CONFIG(ADDR_SURF_P2) |
  3047. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3048. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3049. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3050. PIPE_CONFIG(ADDR_SURF_P2) |
  3051. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3052. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3053. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3054. PIPE_CONFIG(ADDR_SURF_P2) |
  3055. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3056. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3057. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3058. PIPE_CONFIG(ADDR_SURF_P2) |
  3059. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3060. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3061. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3062. PIPE_CONFIG(ADDR_SURF_P2) |
  3063. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3064. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3065. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3066. PIPE_CONFIG(ADDR_SURF_P2) |
  3067. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3068. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3069. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3070. PIPE_CONFIG(ADDR_SURF_P2) |
  3071. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3072. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3073. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3074. PIPE_CONFIG(ADDR_SURF_P2) |
  3075. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3076. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3077. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3078. PIPE_CONFIG(ADDR_SURF_P2) |
  3079. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3080. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3081. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3082. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3083. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3084. NUM_BANKS(ADDR_SURF_8_BANK));
  3085. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3088. NUM_BANKS(ADDR_SURF_8_BANK));
  3089. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3090. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3091. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3092. NUM_BANKS(ADDR_SURF_8_BANK));
  3093. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3094. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3095. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3096. NUM_BANKS(ADDR_SURF_8_BANK));
  3097. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3098. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3099. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3100. NUM_BANKS(ADDR_SURF_8_BANK));
  3101. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3102. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3103. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3104. NUM_BANKS(ADDR_SURF_8_BANK));
  3105. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3106. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3107. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3108. NUM_BANKS(ADDR_SURF_8_BANK));
  3109. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3110. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3111. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3112. NUM_BANKS(ADDR_SURF_16_BANK));
  3113. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3114. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3115. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3116. NUM_BANKS(ADDR_SURF_16_BANK));
  3117. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3118. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3119. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3120. NUM_BANKS(ADDR_SURF_16_BANK));
  3121. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3122. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3123. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3124. NUM_BANKS(ADDR_SURF_16_BANK));
  3125. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3126. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3127. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3128. NUM_BANKS(ADDR_SURF_16_BANK));
  3129. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3130. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3131. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3132. NUM_BANKS(ADDR_SURF_16_BANK));
  3133. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3134. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3135. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3136. NUM_BANKS(ADDR_SURF_8_BANK));
  3137. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3138. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3139. reg_offset != 23)
  3140. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3141. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3142. if (reg_offset != 7)
  3143. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3144. break;
  3145. }
  3146. }
  3147. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3148. u32 se_num, u32 sh_num, u32 instance)
  3149. {
  3150. u32 data;
  3151. if (instance == 0xffffffff)
  3152. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3153. else
  3154. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3155. if (se_num == 0xffffffff)
  3156. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3157. else
  3158. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3159. if (sh_num == 0xffffffff)
  3160. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3161. else
  3162. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3163. WREG32(mmGRBM_GFX_INDEX, data);
  3164. }
  3165. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3166. {
  3167. u32 data, mask;
  3168. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3169. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3170. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3171. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3172. adev->gfx.config.max_sh_per_se);
  3173. return (~data) & mask;
  3174. }
  3175. static void
  3176. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3177. {
  3178. switch (adev->asic_type) {
  3179. case CHIP_FIJI:
  3180. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3181. RB_XSEL2(1) | PKR_MAP(2) |
  3182. PKR_XSEL(1) | PKR_YSEL(1) |
  3183. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3184. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3185. SE_PAIR_YSEL(2);
  3186. break;
  3187. case CHIP_TONGA:
  3188. case CHIP_POLARIS10:
  3189. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3190. SE_XSEL(1) | SE_YSEL(1);
  3191. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3192. SE_PAIR_YSEL(2);
  3193. break;
  3194. case CHIP_TOPAZ:
  3195. case CHIP_CARRIZO:
  3196. *rconf |= RB_MAP_PKR0(2);
  3197. *rconf1 |= 0x0;
  3198. break;
  3199. case CHIP_POLARIS11:
  3200. case CHIP_POLARIS12:
  3201. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3202. SE_XSEL(1) | SE_YSEL(1);
  3203. *rconf1 |= 0x0;
  3204. break;
  3205. case CHIP_STONEY:
  3206. *rconf |= 0x0;
  3207. *rconf1 |= 0x0;
  3208. break;
  3209. default:
  3210. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3211. break;
  3212. }
  3213. }
  3214. static void
  3215. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3216. u32 raster_config, u32 raster_config_1,
  3217. unsigned rb_mask, unsigned num_rb)
  3218. {
  3219. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3220. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3221. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3222. unsigned rb_per_se = num_rb / num_se;
  3223. unsigned se_mask[4];
  3224. unsigned se;
  3225. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3226. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3227. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3228. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3229. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3230. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3231. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3232. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3233. (!se_mask[2] && !se_mask[3]))) {
  3234. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3235. if (!se_mask[0] && !se_mask[1]) {
  3236. raster_config_1 |=
  3237. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3238. } else {
  3239. raster_config_1 |=
  3240. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3241. }
  3242. }
  3243. for (se = 0; se < num_se; se++) {
  3244. unsigned raster_config_se = raster_config;
  3245. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3246. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3247. int idx = (se / 2) * 2;
  3248. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3249. raster_config_se &= ~SE_MAP_MASK;
  3250. if (!se_mask[idx]) {
  3251. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3252. } else {
  3253. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3254. }
  3255. }
  3256. pkr0_mask &= rb_mask;
  3257. pkr1_mask &= rb_mask;
  3258. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3259. raster_config_se &= ~PKR_MAP_MASK;
  3260. if (!pkr0_mask) {
  3261. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3262. } else {
  3263. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3264. }
  3265. }
  3266. if (rb_per_se >= 2) {
  3267. unsigned rb0_mask = 1 << (se * rb_per_se);
  3268. unsigned rb1_mask = rb0_mask << 1;
  3269. rb0_mask &= rb_mask;
  3270. rb1_mask &= rb_mask;
  3271. if (!rb0_mask || !rb1_mask) {
  3272. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3273. if (!rb0_mask) {
  3274. raster_config_se |=
  3275. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3276. } else {
  3277. raster_config_se |=
  3278. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3279. }
  3280. }
  3281. if (rb_per_se > 2) {
  3282. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3283. rb1_mask = rb0_mask << 1;
  3284. rb0_mask &= rb_mask;
  3285. rb1_mask &= rb_mask;
  3286. if (!rb0_mask || !rb1_mask) {
  3287. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3288. if (!rb0_mask) {
  3289. raster_config_se |=
  3290. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3291. } else {
  3292. raster_config_se |=
  3293. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3294. }
  3295. }
  3296. }
  3297. }
  3298. /* GRBM_GFX_INDEX has a different offset on VI */
  3299. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3300. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3301. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3302. }
  3303. /* GRBM_GFX_INDEX has a different offset on VI */
  3304. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3305. }
  3306. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3307. {
  3308. int i, j;
  3309. u32 data;
  3310. u32 raster_config = 0, raster_config_1 = 0;
  3311. u32 active_rbs = 0;
  3312. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3313. adev->gfx.config.max_sh_per_se;
  3314. unsigned num_rb_pipes;
  3315. mutex_lock(&adev->grbm_idx_mutex);
  3316. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3317. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3318. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3319. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3320. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3321. rb_bitmap_width_per_sh);
  3322. }
  3323. }
  3324. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3325. adev->gfx.config.backend_enable_mask = active_rbs;
  3326. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3327. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3328. adev->gfx.config.max_shader_engines, 16);
  3329. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3330. if (!adev->gfx.config.backend_enable_mask ||
  3331. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3332. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3333. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3334. } else {
  3335. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3336. adev->gfx.config.backend_enable_mask,
  3337. num_rb_pipes);
  3338. }
  3339. /* cache the values for userspace */
  3340. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3341. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3342. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3343. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3344. RREG32(mmCC_RB_BACKEND_DISABLE);
  3345. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3346. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3347. adev->gfx.config.rb_config[i][j].raster_config =
  3348. RREG32(mmPA_SC_RASTER_CONFIG);
  3349. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3350. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3351. }
  3352. }
  3353. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3354. mutex_unlock(&adev->grbm_idx_mutex);
  3355. }
  3356. /**
  3357. * gfx_v8_0_init_compute_vmid - gart enable
  3358. *
  3359. * @adev: amdgpu_device pointer
  3360. *
  3361. * Initialize compute vmid sh_mem registers
  3362. *
  3363. */
  3364. #define DEFAULT_SH_MEM_BASES (0x6000)
  3365. #define FIRST_COMPUTE_VMID (8)
  3366. #define LAST_COMPUTE_VMID (16)
  3367. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3368. {
  3369. int i;
  3370. uint32_t sh_mem_config;
  3371. uint32_t sh_mem_bases;
  3372. /*
  3373. * Configure apertures:
  3374. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3375. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3376. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3377. */
  3378. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3379. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3380. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3381. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3382. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3383. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3384. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3385. mutex_lock(&adev->srbm_mutex);
  3386. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3387. vi_srbm_select(adev, 0, 0, 0, i);
  3388. /* CP and shaders */
  3389. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3390. WREG32(mmSH_MEM_APE1_BASE, 1);
  3391. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3392. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3393. }
  3394. vi_srbm_select(adev, 0, 0, 0, 0);
  3395. mutex_unlock(&adev->srbm_mutex);
  3396. }
  3397. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3398. {
  3399. switch (adev->asic_type) {
  3400. default:
  3401. adev->gfx.config.double_offchip_lds_buf = 1;
  3402. break;
  3403. case CHIP_CARRIZO:
  3404. case CHIP_STONEY:
  3405. adev->gfx.config.double_offchip_lds_buf = 0;
  3406. break;
  3407. }
  3408. }
  3409. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3410. {
  3411. u32 tmp, sh_static_mem_cfg;
  3412. int i;
  3413. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3414. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3415. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3416. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3417. gfx_v8_0_tiling_mode_table_init(adev);
  3418. gfx_v8_0_setup_rb(adev);
  3419. gfx_v8_0_get_cu_info(adev);
  3420. gfx_v8_0_config_init(adev);
  3421. /* XXX SH_MEM regs */
  3422. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3423. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3424. SWIZZLE_ENABLE, 1);
  3425. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3426. ELEMENT_SIZE, 1);
  3427. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3428. INDEX_STRIDE, 3);
  3429. mutex_lock(&adev->srbm_mutex);
  3430. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3431. vi_srbm_select(adev, 0, 0, 0, i);
  3432. /* CP and shaders */
  3433. if (i == 0) {
  3434. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3435. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3436. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3437. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3438. WREG32(mmSH_MEM_CONFIG, tmp);
  3439. WREG32(mmSH_MEM_BASES, 0);
  3440. } else {
  3441. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3442. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3443. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3444. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3445. WREG32(mmSH_MEM_CONFIG, tmp);
  3446. tmp = adev->mc.shared_aperture_start >> 48;
  3447. WREG32(mmSH_MEM_BASES, tmp);
  3448. }
  3449. WREG32(mmSH_MEM_APE1_BASE, 1);
  3450. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3451. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3452. }
  3453. vi_srbm_select(adev, 0, 0, 0, 0);
  3454. mutex_unlock(&adev->srbm_mutex);
  3455. gfx_v8_0_init_compute_vmid(adev);
  3456. mutex_lock(&adev->grbm_idx_mutex);
  3457. /*
  3458. * making sure that the following register writes will be broadcasted
  3459. * to all the shaders
  3460. */
  3461. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3462. WREG32(mmPA_SC_FIFO_SIZE,
  3463. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3464. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3465. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3466. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3467. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3468. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3469. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3470. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3471. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3472. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3473. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3474. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3475. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3476. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3477. mutex_unlock(&adev->grbm_idx_mutex);
  3478. }
  3479. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3480. {
  3481. u32 i, j, k;
  3482. u32 mask;
  3483. mutex_lock(&adev->grbm_idx_mutex);
  3484. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3485. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3486. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3487. for (k = 0; k < adev->usec_timeout; k++) {
  3488. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3489. break;
  3490. udelay(1);
  3491. }
  3492. }
  3493. }
  3494. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3495. mutex_unlock(&adev->grbm_idx_mutex);
  3496. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3497. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3498. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3499. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3500. for (k = 0; k < adev->usec_timeout; k++) {
  3501. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3502. break;
  3503. udelay(1);
  3504. }
  3505. }
  3506. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3507. bool enable)
  3508. {
  3509. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3510. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3511. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3512. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3513. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3514. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3515. }
  3516. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3517. {
  3518. /* csib */
  3519. WREG32(mmRLC_CSIB_ADDR_HI,
  3520. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3521. WREG32(mmRLC_CSIB_ADDR_LO,
  3522. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3523. WREG32(mmRLC_CSIB_LENGTH,
  3524. adev->gfx.rlc.clear_state_size);
  3525. }
  3526. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3527. int ind_offset,
  3528. int list_size,
  3529. int *unique_indices,
  3530. int *indices_count,
  3531. int max_indices,
  3532. int *ind_start_offsets,
  3533. int *offset_count,
  3534. int max_offset)
  3535. {
  3536. int indices;
  3537. bool new_entry = true;
  3538. for (; ind_offset < list_size; ind_offset++) {
  3539. if (new_entry) {
  3540. new_entry = false;
  3541. ind_start_offsets[*offset_count] = ind_offset;
  3542. *offset_count = *offset_count + 1;
  3543. BUG_ON(*offset_count >= max_offset);
  3544. }
  3545. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3546. new_entry = true;
  3547. continue;
  3548. }
  3549. ind_offset += 2;
  3550. /* look for the matching indice */
  3551. for (indices = 0;
  3552. indices < *indices_count;
  3553. indices++) {
  3554. if (unique_indices[indices] ==
  3555. register_list_format[ind_offset])
  3556. break;
  3557. }
  3558. if (indices >= *indices_count) {
  3559. unique_indices[*indices_count] =
  3560. register_list_format[ind_offset];
  3561. indices = *indices_count;
  3562. *indices_count = *indices_count + 1;
  3563. BUG_ON(*indices_count >= max_indices);
  3564. }
  3565. register_list_format[ind_offset] = indices;
  3566. }
  3567. }
  3568. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3569. {
  3570. int i, temp, data;
  3571. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3572. int indices_count = 0;
  3573. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3574. int offset_count = 0;
  3575. int list_size;
  3576. unsigned int *register_list_format =
  3577. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3578. if (!register_list_format)
  3579. return -ENOMEM;
  3580. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3581. adev->gfx.rlc.reg_list_format_size_bytes);
  3582. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3583. RLC_FormatDirectRegListLength,
  3584. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3585. unique_indices,
  3586. &indices_count,
  3587. sizeof(unique_indices) / sizeof(int),
  3588. indirect_start_offsets,
  3589. &offset_count,
  3590. sizeof(indirect_start_offsets)/sizeof(int));
  3591. /* save and restore list */
  3592. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3593. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3594. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3595. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3596. /* indirect list */
  3597. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3598. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3599. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3600. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3601. list_size = list_size >> 1;
  3602. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3603. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3604. /* starting offsets starts */
  3605. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3606. adev->gfx.rlc.starting_offsets_start);
  3607. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3608. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3609. indirect_start_offsets[i]);
  3610. /* unique indices */
  3611. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3612. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3613. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3614. if (unique_indices[i] != 0) {
  3615. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3616. WREG32(data + i, unique_indices[i] >> 20);
  3617. }
  3618. }
  3619. kfree(register_list_format);
  3620. return 0;
  3621. }
  3622. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3623. {
  3624. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3625. }
  3626. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3627. {
  3628. uint32_t data;
  3629. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3630. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3631. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3632. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3633. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3634. WREG32(mmRLC_PG_DELAY, data);
  3635. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3636. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3637. }
  3638. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3639. bool enable)
  3640. {
  3641. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3642. }
  3643. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3644. bool enable)
  3645. {
  3646. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3647. }
  3648. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3649. {
  3650. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3651. }
  3652. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3653. {
  3654. if ((adev->asic_type == CHIP_CARRIZO) ||
  3655. (adev->asic_type == CHIP_STONEY)) {
  3656. gfx_v8_0_init_csb(adev);
  3657. gfx_v8_0_init_save_restore_list(adev);
  3658. gfx_v8_0_enable_save_restore_machine(adev);
  3659. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3660. gfx_v8_0_init_power_gating(adev);
  3661. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3662. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3663. (adev->asic_type == CHIP_POLARIS12)) {
  3664. gfx_v8_0_init_csb(adev);
  3665. gfx_v8_0_init_save_restore_list(adev);
  3666. gfx_v8_0_enable_save_restore_machine(adev);
  3667. gfx_v8_0_init_power_gating(adev);
  3668. }
  3669. }
  3670. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3671. {
  3672. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3673. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3674. gfx_v8_0_wait_for_rlc_serdes(adev);
  3675. }
  3676. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3677. {
  3678. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3679. udelay(50);
  3680. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3681. udelay(50);
  3682. }
  3683. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3684. {
  3685. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3686. /* carrizo do enable cp interrupt after cp inited */
  3687. if (!(adev->flags & AMD_IS_APU))
  3688. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3689. udelay(50);
  3690. }
  3691. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3692. {
  3693. const struct rlc_firmware_header_v2_0 *hdr;
  3694. const __le32 *fw_data;
  3695. unsigned i, fw_size;
  3696. if (!adev->gfx.rlc_fw)
  3697. return -EINVAL;
  3698. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3699. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3700. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3701. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3702. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3703. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3704. for (i = 0; i < fw_size; i++)
  3705. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3706. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3707. return 0;
  3708. }
  3709. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3710. {
  3711. int r;
  3712. u32 tmp;
  3713. gfx_v8_0_rlc_stop(adev);
  3714. /* disable CG */
  3715. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3716. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3717. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3718. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3719. if (adev->asic_type == CHIP_POLARIS11 ||
  3720. adev->asic_type == CHIP_POLARIS10 ||
  3721. adev->asic_type == CHIP_POLARIS12) {
  3722. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3723. tmp &= ~0x3;
  3724. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3725. }
  3726. /* disable PG */
  3727. WREG32(mmRLC_PG_CNTL, 0);
  3728. gfx_v8_0_rlc_reset(adev);
  3729. gfx_v8_0_init_pg(adev);
  3730. if (!adev->pp_enabled) {
  3731. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3732. /* legacy rlc firmware loading */
  3733. r = gfx_v8_0_rlc_load_microcode(adev);
  3734. if (r)
  3735. return r;
  3736. } else {
  3737. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3738. AMDGPU_UCODE_ID_RLC_G);
  3739. if (r)
  3740. return -EINVAL;
  3741. }
  3742. }
  3743. gfx_v8_0_rlc_start(adev);
  3744. return 0;
  3745. }
  3746. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3747. {
  3748. int i;
  3749. u32 tmp = RREG32(mmCP_ME_CNTL);
  3750. if (enable) {
  3751. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3752. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3753. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3754. } else {
  3755. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3756. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3757. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3758. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3759. adev->gfx.gfx_ring[i].ready = false;
  3760. }
  3761. WREG32(mmCP_ME_CNTL, tmp);
  3762. udelay(50);
  3763. }
  3764. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3765. {
  3766. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3767. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3768. const struct gfx_firmware_header_v1_0 *me_hdr;
  3769. const __le32 *fw_data;
  3770. unsigned i, fw_size;
  3771. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3772. return -EINVAL;
  3773. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3774. adev->gfx.pfp_fw->data;
  3775. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3776. adev->gfx.ce_fw->data;
  3777. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3778. adev->gfx.me_fw->data;
  3779. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3780. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3781. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3782. gfx_v8_0_cp_gfx_enable(adev, false);
  3783. /* PFP */
  3784. fw_data = (const __le32 *)
  3785. (adev->gfx.pfp_fw->data +
  3786. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3787. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3788. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3789. for (i = 0; i < fw_size; i++)
  3790. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3791. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3792. /* CE */
  3793. fw_data = (const __le32 *)
  3794. (adev->gfx.ce_fw->data +
  3795. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3796. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3797. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3798. for (i = 0; i < fw_size; i++)
  3799. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3800. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3801. /* ME */
  3802. fw_data = (const __le32 *)
  3803. (adev->gfx.me_fw->data +
  3804. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3805. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3806. WREG32(mmCP_ME_RAM_WADDR, 0);
  3807. for (i = 0; i < fw_size; i++)
  3808. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3809. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3810. return 0;
  3811. }
  3812. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3813. {
  3814. u32 count = 0;
  3815. const struct cs_section_def *sect = NULL;
  3816. const struct cs_extent_def *ext = NULL;
  3817. /* begin clear state */
  3818. count += 2;
  3819. /* context control state */
  3820. count += 3;
  3821. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3822. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3823. if (sect->id == SECT_CONTEXT)
  3824. count += 2 + ext->reg_count;
  3825. else
  3826. return 0;
  3827. }
  3828. }
  3829. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3830. count += 4;
  3831. /* end clear state */
  3832. count += 2;
  3833. /* clear state */
  3834. count += 2;
  3835. return count;
  3836. }
  3837. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3838. {
  3839. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3840. const struct cs_section_def *sect = NULL;
  3841. const struct cs_extent_def *ext = NULL;
  3842. int r, i;
  3843. /* init the CP */
  3844. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3845. WREG32(mmCP_ENDIAN_SWAP, 0);
  3846. WREG32(mmCP_DEVICE_ID, 1);
  3847. gfx_v8_0_cp_gfx_enable(adev, true);
  3848. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3849. if (r) {
  3850. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3851. return r;
  3852. }
  3853. /* clear state buffer */
  3854. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3855. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3856. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3857. amdgpu_ring_write(ring, 0x80000000);
  3858. amdgpu_ring_write(ring, 0x80000000);
  3859. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3860. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3861. if (sect->id == SECT_CONTEXT) {
  3862. amdgpu_ring_write(ring,
  3863. PACKET3(PACKET3_SET_CONTEXT_REG,
  3864. ext->reg_count));
  3865. amdgpu_ring_write(ring,
  3866. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3867. for (i = 0; i < ext->reg_count; i++)
  3868. amdgpu_ring_write(ring, ext->extent[i]);
  3869. }
  3870. }
  3871. }
  3872. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3873. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3874. switch (adev->asic_type) {
  3875. case CHIP_TONGA:
  3876. case CHIP_POLARIS10:
  3877. amdgpu_ring_write(ring, 0x16000012);
  3878. amdgpu_ring_write(ring, 0x0000002A);
  3879. break;
  3880. case CHIP_POLARIS11:
  3881. case CHIP_POLARIS12:
  3882. amdgpu_ring_write(ring, 0x16000012);
  3883. amdgpu_ring_write(ring, 0x00000000);
  3884. break;
  3885. case CHIP_FIJI:
  3886. amdgpu_ring_write(ring, 0x3a00161a);
  3887. amdgpu_ring_write(ring, 0x0000002e);
  3888. break;
  3889. case CHIP_CARRIZO:
  3890. amdgpu_ring_write(ring, 0x00000002);
  3891. amdgpu_ring_write(ring, 0x00000000);
  3892. break;
  3893. case CHIP_TOPAZ:
  3894. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3895. 0x00000000 : 0x00000002);
  3896. amdgpu_ring_write(ring, 0x00000000);
  3897. break;
  3898. case CHIP_STONEY:
  3899. amdgpu_ring_write(ring, 0x00000000);
  3900. amdgpu_ring_write(ring, 0x00000000);
  3901. break;
  3902. default:
  3903. BUG();
  3904. }
  3905. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3906. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3907. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3908. amdgpu_ring_write(ring, 0);
  3909. /* init the CE partitions */
  3910. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3911. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3912. amdgpu_ring_write(ring, 0x8000);
  3913. amdgpu_ring_write(ring, 0x8000);
  3914. amdgpu_ring_commit(ring);
  3915. return 0;
  3916. }
  3917. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3918. {
  3919. u32 tmp;
  3920. /* no gfx doorbells on iceland */
  3921. if (adev->asic_type == CHIP_TOPAZ)
  3922. return;
  3923. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3924. if (ring->use_doorbell) {
  3925. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3926. DOORBELL_OFFSET, ring->doorbell_index);
  3927. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3928. DOORBELL_HIT, 0);
  3929. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3930. DOORBELL_EN, 1);
  3931. } else {
  3932. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3933. }
  3934. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3935. if (adev->flags & AMD_IS_APU)
  3936. return;
  3937. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3938. DOORBELL_RANGE_LOWER,
  3939. AMDGPU_DOORBELL_GFX_RING0);
  3940. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3941. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3942. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3943. }
  3944. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3945. {
  3946. struct amdgpu_ring *ring;
  3947. u32 tmp;
  3948. u32 rb_bufsz;
  3949. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3950. int r;
  3951. /* Set the write pointer delay */
  3952. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3953. /* set the RB to use vmid 0 */
  3954. WREG32(mmCP_RB_VMID, 0);
  3955. /* Set ring buffer size */
  3956. ring = &adev->gfx.gfx_ring[0];
  3957. rb_bufsz = order_base_2(ring->ring_size / 8);
  3958. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3959. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3960. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3961. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3962. #ifdef __BIG_ENDIAN
  3963. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3964. #endif
  3965. WREG32(mmCP_RB0_CNTL, tmp);
  3966. /* Initialize the ring buffer's read and write pointers */
  3967. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3968. ring->wptr = 0;
  3969. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3970. /* set the wb address wether it's enabled or not */
  3971. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3972. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3973. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3974. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3975. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3976. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3977. mdelay(1);
  3978. WREG32(mmCP_RB0_CNTL, tmp);
  3979. rb_addr = ring->gpu_addr >> 8;
  3980. WREG32(mmCP_RB0_BASE, rb_addr);
  3981. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3982. gfx_v8_0_set_cpg_door_bell(adev, ring);
  3983. /* start the ring */
  3984. amdgpu_ring_clear_ring(ring);
  3985. gfx_v8_0_cp_gfx_start(adev);
  3986. ring->ready = true;
  3987. r = amdgpu_ring_test_ring(ring);
  3988. if (r)
  3989. ring->ready = false;
  3990. return r;
  3991. }
  3992. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3993. {
  3994. int i;
  3995. if (enable) {
  3996. WREG32(mmCP_MEC_CNTL, 0);
  3997. } else {
  3998. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3999. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4000. adev->gfx.compute_ring[i].ready = false;
  4001. adev->gfx.kiq.ring.ready = false;
  4002. }
  4003. udelay(50);
  4004. }
  4005. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4006. {
  4007. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4008. const __le32 *fw_data;
  4009. unsigned i, fw_size;
  4010. if (!adev->gfx.mec_fw)
  4011. return -EINVAL;
  4012. gfx_v8_0_cp_compute_enable(adev, false);
  4013. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4014. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4015. fw_data = (const __le32 *)
  4016. (adev->gfx.mec_fw->data +
  4017. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4018. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4019. /* MEC1 */
  4020. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4021. for (i = 0; i < fw_size; i++)
  4022. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4023. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4024. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4025. if (adev->gfx.mec2_fw) {
  4026. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4027. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4028. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4029. fw_data = (const __le32 *)
  4030. (adev->gfx.mec2_fw->data +
  4031. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4032. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4033. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4034. for (i = 0; i < fw_size; i++)
  4035. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4036. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4037. }
  4038. return 0;
  4039. }
  4040. /* KIQ functions */
  4041. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4042. {
  4043. uint32_t tmp;
  4044. struct amdgpu_device *adev = ring->adev;
  4045. /* tell RLC which is KIQ queue */
  4046. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4047. tmp &= 0xffffff00;
  4048. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4049. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4050. tmp |= 0x80;
  4051. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4052. }
  4053. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4054. {
  4055. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4056. uint32_t scratch, tmp = 0;
  4057. uint64_t queue_mask = 0;
  4058. int r, i;
  4059. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4060. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4061. continue;
  4062. /* This situation may be hit in the future if a new HW
  4063. * generation exposes more than 64 queues. If so, the
  4064. * definition of queue_mask needs updating */
  4065. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4066. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4067. break;
  4068. }
  4069. queue_mask |= (1ull << i);
  4070. }
  4071. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4072. if (r) {
  4073. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4074. return r;
  4075. }
  4076. WREG32(scratch, 0xCAFEDEAD);
  4077. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4078. if (r) {
  4079. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4080. amdgpu_gfx_scratch_free(adev, scratch);
  4081. return r;
  4082. }
  4083. /* set resources */
  4084. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4085. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4086. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4087. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4088. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4089. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4090. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4091. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4092. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4093. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4094. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4095. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4096. /* map queues */
  4097. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4098. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4099. amdgpu_ring_write(kiq_ring,
  4100. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4101. amdgpu_ring_write(kiq_ring,
  4102. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4103. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4104. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4105. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4106. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4107. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4108. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4109. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4110. }
  4111. /* write to scratch for completion */
  4112. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4113. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4114. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4115. amdgpu_ring_commit(kiq_ring);
  4116. for (i = 0; i < adev->usec_timeout; i++) {
  4117. tmp = RREG32(scratch);
  4118. if (tmp == 0xDEADBEEF)
  4119. break;
  4120. DRM_UDELAY(1);
  4121. }
  4122. if (i >= adev->usec_timeout) {
  4123. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4124. scratch, tmp);
  4125. r = -EINVAL;
  4126. }
  4127. amdgpu_gfx_scratch_free(adev, scratch);
  4128. return r;
  4129. }
  4130. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4131. {
  4132. int i, r = 0;
  4133. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4134. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4135. for (i = 0; i < adev->usec_timeout; i++) {
  4136. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4137. break;
  4138. udelay(1);
  4139. }
  4140. if (i == adev->usec_timeout)
  4141. r = -ETIMEDOUT;
  4142. }
  4143. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4144. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4145. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4146. return r;
  4147. }
  4148. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4149. {
  4150. struct amdgpu_device *adev = ring->adev;
  4151. struct vi_mqd *mqd = ring->mqd_ptr;
  4152. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4153. uint32_t tmp;
  4154. mqd->header = 0xC0310800;
  4155. mqd->compute_pipelinestat_enable = 0x00000001;
  4156. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4157. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4158. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4159. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4160. mqd->compute_misc_reserved = 0x00000003;
  4161. if (!(adev->flags & AMD_IS_APU)) {
  4162. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4163. + offsetof(struct vi_mqd_allocation, dyamic_cu_mask));
  4164. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4165. + offsetof(struct vi_mqd_allocation, dyamic_cu_mask));
  4166. }
  4167. eop_base_addr = ring->eop_gpu_addr >> 8;
  4168. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4169. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4170. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4171. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4172. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4173. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4174. mqd->cp_hqd_eop_control = tmp;
  4175. /* enable doorbell? */
  4176. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4177. CP_HQD_PQ_DOORBELL_CONTROL,
  4178. DOORBELL_EN,
  4179. ring->use_doorbell ? 1 : 0);
  4180. mqd->cp_hqd_pq_doorbell_control = tmp;
  4181. /* set the pointer to the MQD */
  4182. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4183. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4184. /* set MQD vmid to 0 */
  4185. tmp = RREG32(mmCP_MQD_CONTROL);
  4186. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4187. mqd->cp_mqd_control = tmp;
  4188. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4189. hqd_gpu_addr = ring->gpu_addr >> 8;
  4190. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4191. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4192. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4193. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4194. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4195. (order_base_2(ring->ring_size / 4) - 1));
  4196. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4197. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4198. #ifdef __BIG_ENDIAN
  4199. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4200. #endif
  4201. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4202. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4203. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4204. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4205. mqd->cp_hqd_pq_control = tmp;
  4206. /* set the wb address whether it's enabled or not */
  4207. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4208. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4209. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4210. upper_32_bits(wb_gpu_addr) & 0xffff;
  4211. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4212. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4213. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4214. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4215. tmp = 0;
  4216. /* enable the doorbell if requested */
  4217. if (ring->use_doorbell) {
  4218. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4219. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4220. DOORBELL_OFFSET, ring->doorbell_index);
  4221. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4222. DOORBELL_EN, 1);
  4223. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4224. DOORBELL_SOURCE, 0);
  4225. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4226. DOORBELL_HIT, 0);
  4227. }
  4228. mqd->cp_hqd_pq_doorbell_control = tmp;
  4229. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4230. ring->wptr = 0;
  4231. mqd->cp_hqd_pq_wptr = ring->wptr;
  4232. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4233. /* set the vmid for the queue */
  4234. mqd->cp_hqd_vmid = 0;
  4235. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4236. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4237. mqd->cp_hqd_persistent_state = tmp;
  4238. /* set MTYPE */
  4239. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4240. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4241. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4242. mqd->cp_hqd_ib_control = tmp;
  4243. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4244. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4245. mqd->cp_hqd_iq_timer = tmp;
  4246. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4247. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4248. mqd->cp_hqd_ctx_save_control = tmp;
  4249. /* defaults */
  4250. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4251. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4252. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4253. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4254. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4255. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4256. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4257. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4258. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4259. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4260. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4261. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4262. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4263. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4264. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4265. /* activate the queue */
  4266. mqd->cp_hqd_active = 1;
  4267. return 0;
  4268. }
  4269. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4270. struct vi_mqd *mqd)
  4271. {
  4272. uint32_t mqd_reg;
  4273. uint32_t *mqd_data;
  4274. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4275. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4276. /* disable wptr polling */
  4277. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4278. /* program all HQD registers */
  4279. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4280. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4281. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4282. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4283. * on ASICs that do not support context-save.
  4284. * EOP writes/reads can start anywhere in the ring.
  4285. */
  4286. if (adev->asic_type != CHIP_TONGA) {
  4287. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4288. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4289. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4290. }
  4291. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4292. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4293. /* activate the HQD */
  4294. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4295. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4296. return 0;
  4297. }
  4298. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4299. {
  4300. struct amdgpu_device *adev = ring->adev;
  4301. struct vi_mqd *mqd = ring->mqd_ptr;
  4302. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4303. gfx_v8_0_kiq_setting(ring);
  4304. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4305. /* reset MQD to a clean status */
  4306. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4307. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4308. /* reset ring buffer */
  4309. ring->wptr = 0;
  4310. amdgpu_ring_clear_ring(ring);
  4311. mutex_lock(&adev->srbm_mutex);
  4312. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4313. gfx_v8_0_mqd_commit(adev, mqd);
  4314. vi_srbm_select(adev, 0, 0, 0, 0);
  4315. mutex_unlock(&adev->srbm_mutex);
  4316. } else {
  4317. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4318. ((struct vi_mqd_allocation *)mqd)->dyamic_cu_mask = 0xFFFFFFFF;
  4319. ((struct vi_mqd_allocation *)mqd)->dyamic_rb_mask = 0xFFFFFFFF;
  4320. mutex_lock(&adev->srbm_mutex);
  4321. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4322. gfx_v8_0_mqd_init(ring);
  4323. gfx_v8_0_mqd_commit(adev, mqd);
  4324. vi_srbm_select(adev, 0, 0, 0, 0);
  4325. mutex_unlock(&adev->srbm_mutex);
  4326. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4327. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4328. }
  4329. return 0;
  4330. }
  4331. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4332. {
  4333. struct amdgpu_device *adev = ring->adev;
  4334. struct vi_mqd *mqd = ring->mqd_ptr;
  4335. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4336. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4337. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4338. ((struct vi_mqd_allocation *)mqd)->dyamic_cu_mask = 0xFFFFFFFF;
  4339. ((struct vi_mqd_allocation *)mqd)->dyamic_rb_mask = 0xFFFFFFFF;
  4340. mutex_lock(&adev->srbm_mutex);
  4341. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4342. gfx_v8_0_mqd_init(ring);
  4343. vi_srbm_select(adev, 0, 0, 0, 0);
  4344. mutex_unlock(&adev->srbm_mutex);
  4345. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4346. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4347. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4348. /* reset MQD to a clean status */
  4349. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4350. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4351. /* reset ring buffer */
  4352. ring->wptr = 0;
  4353. amdgpu_ring_clear_ring(ring);
  4354. } else {
  4355. amdgpu_ring_clear_ring(ring);
  4356. }
  4357. return 0;
  4358. }
  4359. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4360. {
  4361. if (adev->asic_type > CHIP_TONGA) {
  4362. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4363. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4364. }
  4365. /* enable doorbells */
  4366. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4367. }
  4368. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4369. {
  4370. struct amdgpu_ring *ring = NULL;
  4371. int r = 0, i;
  4372. gfx_v8_0_cp_compute_enable(adev, true);
  4373. ring = &adev->gfx.kiq.ring;
  4374. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4375. if (unlikely(r != 0))
  4376. goto done;
  4377. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4378. if (!r) {
  4379. r = gfx_v8_0_kiq_init_queue(ring);
  4380. amdgpu_bo_kunmap(ring->mqd_obj);
  4381. ring->mqd_ptr = NULL;
  4382. }
  4383. amdgpu_bo_unreserve(ring->mqd_obj);
  4384. if (r)
  4385. goto done;
  4386. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4387. ring = &adev->gfx.compute_ring[i];
  4388. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4389. if (unlikely(r != 0))
  4390. goto done;
  4391. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4392. if (!r) {
  4393. r = gfx_v8_0_kcq_init_queue(ring);
  4394. amdgpu_bo_kunmap(ring->mqd_obj);
  4395. ring->mqd_ptr = NULL;
  4396. }
  4397. amdgpu_bo_unreserve(ring->mqd_obj);
  4398. if (r)
  4399. goto done;
  4400. }
  4401. gfx_v8_0_set_mec_doorbell_range(adev);
  4402. r = gfx_v8_0_kiq_kcq_enable(adev);
  4403. if (r)
  4404. goto done;
  4405. /* Test KIQ */
  4406. ring = &adev->gfx.kiq.ring;
  4407. ring->ready = true;
  4408. r = amdgpu_ring_test_ring(ring);
  4409. if (r) {
  4410. ring->ready = false;
  4411. goto done;
  4412. }
  4413. /* Test KCQs */
  4414. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4415. ring = &adev->gfx.compute_ring[i];
  4416. ring->ready = true;
  4417. r = amdgpu_ring_test_ring(ring);
  4418. if (r)
  4419. ring->ready = false;
  4420. }
  4421. done:
  4422. return r;
  4423. }
  4424. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4425. {
  4426. int r;
  4427. if (!(adev->flags & AMD_IS_APU))
  4428. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4429. if (!adev->pp_enabled) {
  4430. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4431. /* legacy firmware loading */
  4432. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4433. if (r)
  4434. return r;
  4435. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4436. if (r)
  4437. return r;
  4438. } else {
  4439. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4440. AMDGPU_UCODE_ID_CP_CE);
  4441. if (r)
  4442. return -EINVAL;
  4443. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4444. AMDGPU_UCODE_ID_CP_PFP);
  4445. if (r)
  4446. return -EINVAL;
  4447. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4448. AMDGPU_UCODE_ID_CP_ME);
  4449. if (r)
  4450. return -EINVAL;
  4451. if (adev->asic_type == CHIP_TOPAZ) {
  4452. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4453. if (r)
  4454. return r;
  4455. } else {
  4456. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4457. AMDGPU_UCODE_ID_CP_MEC1);
  4458. if (r)
  4459. return -EINVAL;
  4460. }
  4461. }
  4462. }
  4463. r = gfx_v8_0_cp_gfx_resume(adev);
  4464. if (r)
  4465. return r;
  4466. r = gfx_v8_0_kiq_resume(adev);
  4467. if (r)
  4468. return r;
  4469. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4470. return 0;
  4471. }
  4472. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4473. {
  4474. gfx_v8_0_cp_gfx_enable(adev, enable);
  4475. gfx_v8_0_cp_compute_enable(adev, enable);
  4476. }
  4477. static int gfx_v8_0_hw_init(void *handle)
  4478. {
  4479. int r;
  4480. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4481. gfx_v8_0_init_golden_registers(adev);
  4482. gfx_v8_0_gpu_init(adev);
  4483. r = gfx_v8_0_rlc_resume(adev);
  4484. if (r)
  4485. return r;
  4486. r = gfx_v8_0_cp_resume(adev);
  4487. return r;
  4488. }
  4489. static int gfx_v8_0_hw_fini(void *handle)
  4490. {
  4491. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4492. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4493. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4494. if (amdgpu_sriov_vf(adev)) {
  4495. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4496. return 0;
  4497. }
  4498. gfx_v8_0_cp_enable(adev, false);
  4499. gfx_v8_0_rlc_stop(adev);
  4500. amdgpu_set_powergating_state(adev,
  4501. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4502. return 0;
  4503. }
  4504. static int gfx_v8_0_suspend(void *handle)
  4505. {
  4506. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4507. adev->gfx.in_suspend = true;
  4508. return gfx_v8_0_hw_fini(adev);
  4509. }
  4510. static int gfx_v8_0_resume(void *handle)
  4511. {
  4512. int r;
  4513. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4514. r = gfx_v8_0_hw_init(adev);
  4515. adev->gfx.in_suspend = false;
  4516. return r;
  4517. }
  4518. static bool gfx_v8_0_is_idle(void *handle)
  4519. {
  4520. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4521. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4522. return false;
  4523. else
  4524. return true;
  4525. }
  4526. static int gfx_v8_0_wait_for_idle(void *handle)
  4527. {
  4528. unsigned i;
  4529. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4530. for (i = 0; i < adev->usec_timeout; i++) {
  4531. if (gfx_v8_0_is_idle(handle))
  4532. return 0;
  4533. udelay(1);
  4534. }
  4535. return -ETIMEDOUT;
  4536. }
  4537. static bool gfx_v8_0_check_soft_reset(void *handle)
  4538. {
  4539. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4540. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4541. u32 tmp;
  4542. /* GRBM_STATUS */
  4543. tmp = RREG32(mmGRBM_STATUS);
  4544. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4545. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4546. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4547. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4548. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4549. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4550. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4551. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4552. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4553. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4554. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4555. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4556. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4557. }
  4558. /* GRBM_STATUS2 */
  4559. tmp = RREG32(mmGRBM_STATUS2);
  4560. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4561. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4562. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4563. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4564. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4565. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4566. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4567. SOFT_RESET_CPF, 1);
  4568. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4569. SOFT_RESET_CPC, 1);
  4570. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4571. SOFT_RESET_CPG, 1);
  4572. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4573. SOFT_RESET_GRBM, 1);
  4574. }
  4575. /* SRBM_STATUS */
  4576. tmp = RREG32(mmSRBM_STATUS);
  4577. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4578. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4579. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4580. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4581. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4582. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4583. if (grbm_soft_reset || srbm_soft_reset) {
  4584. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4585. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4586. return true;
  4587. } else {
  4588. adev->gfx.grbm_soft_reset = 0;
  4589. adev->gfx.srbm_soft_reset = 0;
  4590. return false;
  4591. }
  4592. }
  4593. static int gfx_v8_0_pre_soft_reset(void *handle)
  4594. {
  4595. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4596. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4597. if ((!adev->gfx.grbm_soft_reset) &&
  4598. (!adev->gfx.srbm_soft_reset))
  4599. return 0;
  4600. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4601. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4602. /* stop the rlc */
  4603. gfx_v8_0_rlc_stop(adev);
  4604. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4605. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4606. /* Disable GFX parsing/prefetching */
  4607. gfx_v8_0_cp_gfx_enable(adev, false);
  4608. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4609. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4610. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4611. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4612. int i;
  4613. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4614. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4615. mutex_lock(&adev->srbm_mutex);
  4616. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4617. gfx_v8_0_deactivate_hqd(adev, 2);
  4618. vi_srbm_select(adev, 0, 0, 0, 0);
  4619. mutex_unlock(&adev->srbm_mutex);
  4620. }
  4621. /* Disable MEC parsing/prefetching */
  4622. gfx_v8_0_cp_compute_enable(adev, false);
  4623. }
  4624. return 0;
  4625. }
  4626. static int gfx_v8_0_soft_reset(void *handle)
  4627. {
  4628. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4629. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4630. u32 tmp;
  4631. if ((!adev->gfx.grbm_soft_reset) &&
  4632. (!adev->gfx.srbm_soft_reset))
  4633. return 0;
  4634. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4635. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4636. if (grbm_soft_reset || srbm_soft_reset) {
  4637. tmp = RREG32(mmGMCON_DEBUG);
  4638. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4639. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4640. WREG32(mmGMCON_DEBUG, tmp);
  4641. udelay(50);
  4642. }
  4643. if (grbm_soft_reset) {
  4644. tmp = RREG32(mmGRBM_SOFT_RESET);
  4645. tmp |= grbm_soft_reset;
  4646. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4647. WREG32(mmGRBM_SOFT_RESET, tmp);
  4648. tmp = RREG32(mmGRBM_SOFT_RESET);
  4649. udelay(50);
  4650. tmp &= ~grbm_soft_reset;
  4651. WREG32(mmGRBM_SOFT_RESET, tmp);
  4652. tmp = RREG32(mmGRBM_SOFT_RESET);
  4653. }
  4654. if (srbm_soft_reset) {
  4655. tmp = RREG32(mmSRBM_SOFT_RESET);
  4656. tmp |= srbm_soft_reset;
  4657. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4658. WREG32(mmSRBM_SOFT_RESET, tmp);
  4659. tmp = RREG32(mmSRBM_SOFT_RESET);
  4660. udelay(50);
  4661. tmp &= ~srbm_soft_reset;
  4662. WREG32(mmSRBM_SOFT_RESET, tmp);
  4663. tmp = RREG32(mmSRBM_SOFT_RESET);
  4664. }
  4665. if (grbm_soft_reset || srbm_soft_reset) {
  4666. tmp = RREG32(mmGMCON_DEBUG);
  4667. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4668. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4669. WREG32(mmGMCON_DEBUG, tmp);
  4670. }
  4671. /* Wait a little for things to settle down */
  4672. udelay(50);
  4673. return 0;
  4674. }
  4675. static int gfx_v8_0_post_soft_reset(void *handle)
  4676. {
  4677. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4678. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4679. if ((!adev->gfx.grbm_soft_reset) &&
  4680. (!adev->gfx.srbm_soft_reset))
  4681. return 0;
  4682. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4683. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4684. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4685. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4686. gfx_v8_0_cp_gfx_resume(adev);
  4687. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4688. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4689. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4690. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4691. int i;
  4692. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4693. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4694. mutex_lock(&adev->srbm_mutex);
  4695. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4696. gfx_v8_0_deactivate_hqd(adev, 2);
  4697. vi_srbm_select(adev, 0, 0, 0, 0);
  4698. mutex_unlock(&adev->srbm_mutex);
  4699. }
  4700. gfx_v8_0_kiq_resume(adev);
  4701. }
  4702. gfx_v8_0_rlc_start(adev);
  4703. return 0;
  4704. }
  4705. /**
  4706. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4707. *
  4708. * @adev: amdgpu_device pointer
  4709. *
  4710. * Fetches a GPU clock counter snapshot.
  4711. * Returns the 64 bit clock counter snapshot.
  4712. */
  4713. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4714. {
  4715. uint64_t clock;
  4716. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4717. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4718. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4719. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4720. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4721. return clock;
  4722. }
  4723. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4724. uint32_t vmid,
  4725. uint32_t gds_base, uint32_t gds_size,
  4726. uint32_t gws_base, uint32_t gws_size,
  4727. uint32_t oa_base, uint32_t oa_size)
  4728. {
  4729. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4730. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4731. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4732. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4733. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4734. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4735. /* GDS Base */
  4736. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4737. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4738. WRITE_DATA_DST_SEL(0)));
  4739. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4740. amdgpu_ring_write(ring, 0);
  4741. amdgpu_ring_write(ring, gds_base);
  4742. /* GDS Size */
  4743. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4744. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4745. WRITE_DATA_DST_SEL(0)));
  4746. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4747. amdgpu_ring_write(ring, 0);
  4748. amdgpu_ring_write(ring, gds_size);
  4749. /* GWS */
  4750. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4751. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4752. WRITE_DATA_DST_SEL(0)));
  4753. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4754. amdgpu_ring_write(ring, 0);
  4755. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4756. /* OA */
  4757. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4758. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4759. WRITE_DATA_DST_SEL(0)));
  4760. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4761. amdgpu_ring_write(ring, 0);
  4762. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4763. }
  4764. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4765. {
  4766. WREG32(mmSQ_IND_INDEX,
  4767. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4768. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4769. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4770. (SQ_IND_INDEX__FORCE_READ_MASK));
  4771. return RREG32(mmSQ_IND_DATA);
  4772. }
  4773. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4774. uint32_t wave, uint32_t thread,
  4775. uint32_t regno, uint32_t num, uint32_t *out)
  4776. {
  4777. WREG32(mmSQ_IND_INDEX,
  4778. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4779. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4780. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4781. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4782. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4783. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4784. while (num--)
  4785. *(out++) = RREG32(mmSQ_IND_DATA);
  4786. }
  4787. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4788. {
  4789. /* type 0 wave data */
  4790. dst[(*no_fields)++] = 0;
  4791. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4792. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4793. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4794. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4795. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4796. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4797. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4798. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4799. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4800. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4801. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4802. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4803. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4804. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4805. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4806. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4807. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4808. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4809. }
  4810. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4811. uint32_t wave, uint32_t start,
  4812. uint32_t size, uint32_t *dst)
  4813. {
  4814. wave_read_regs(
  4815. adev, simd, wave, 0,
  4816. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4817. }
  4818. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4819. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4820. .select_se_sh = &gfx_v8_0_select_se_sh,
  4821. .read_wave_data = &gfx_v8_0_read_wave_data,
  4822. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4823. };
  4824. static int gfx_v8_0_early_init(void *handle)
  4825. {
  4826. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4827. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4828. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4829. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4830. gfx_v8_0_set_ring_funcs(adev);
  4831. gfx_v8_0_set_irq_funcs(adev);
  4832. gfx_v8_0_set_gds_init(adev);
  4833. gfx_v8_0_set_rlc_funcs(adev);
  4834. return 0;
  4835. }
  4836. static int gfx_v8_0_late_init(void *handle)
  4837. {
  4838. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4839. int r;
  4840. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4841. if (r)
  4842. return r;
  4843. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4844. if (r)
  4845. return r;
  4846. /* requires IBs so do in late init after IB pool is initialized */
  4847. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4848. if (r)
  4849. return r;
  4850. amdgpu_set_powergating_state(adev,
  4851. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4852. return 0;
  4853. }
  4854. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4855. bool enable)
  4856. {
  4857. if ((adev->asic_type == CHIP_POLARIS11) ||
  4858. (adev->asic_type == CHIP_POLARIS12))
  4859. /* Send msg to SMU via Powerplay */
  4860. amdgpu_set_powergating_state(adev,
  4861. AMD_IP_BLOCK_TYPE_SMC,
  4862. enable ?
  4863. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4864. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4865. }
  4866. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4867. bool enable)
  4868. {
  4869. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4870. }
  4871. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4872. bool enable)
  4873. {
  4874. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4875. }
  4876. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4877. bool enable)
  4878. {
  4879. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4880. }
  4881. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4882. bool enable)
  4883. {
  4884. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4885. /* Read any GFX register to wake up GFX. */
  4886. if (!enable)
  4887. RREG32(mmDB_RENDER_CONTROL);
  4888. }
  4889. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4890. bool enable)
  4891. {
  4892. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4893. cz_enable_gfx_cg_power_gating(adev, true);
  4894. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4895. cz_enable_gfx_pipeline_power_gating(adev, true);
  4896. } else {
  4897. cz_enable_gfx_cg_power_gating(adev, false);
  4898. cz_enable_gfx_pipeline_power_gating(adev, false);
  4899. }
  4900. }
  4901. static int gfx_v8_0_set_powergating_state(void *handle,
  4902. enum amd_powergating_state state)
  4903. {
  4904. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4905. bool enable = (state == AMD_PG_STATE_GATE);
  4906. if (amdgpu_sriov_vf(adev))
  4907. return 0;
  4908. switch (adev->asic_type) {
  4909. case CHIP_CARRIZO:
  4910. case CHIP_STONEY:
  4911. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4912. cz_enable_sck_slow_down_on_power_up(adev, true);
  4913. cz_enable_sck_slow_down_on_power_down(adev, true);
  4914. } else {
  4915. cz_enable_sck_slow_down_on_power_up(adev, false);
  4916. cz_enable_sck_slow_down_on_power_down(adev, false);
  4917. }
  4918. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4919. cz_enable_cp_power_gating(adev, true);
  4920. else
  4921. cz_enable_cp_power_gating(adev, false);
  4922. cz_update_gfx_cg_power_gating(adev, enable);
  4923. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4924. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4925. else
  4926. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4927. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4928. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4929. else
  4930. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4931. break;
  4932. case CHIP_POLARIS11:
  4933. case CHIP_POLARIS12:
  4934. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4935. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4936. else
  4937. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4938. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4939. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4940. else
  4941. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4942. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4943. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4944. else
  4945. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4946. break;
  4947. default:
  4948. break;
  4949. }
  4950. return 0;
  4951. }
  4952. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  4953. {
  4954. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4955. int data;
  4956. if (amdgpu_sriov_vf(adev))
  4957. *flags = 0;
  4958. /* AMD_CG_SUPPORT_GFX_MGCG */
  4959. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4960. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  4961. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  4962. /* AMD_CG_SUPPORT_GFX_CGLG */
  4963. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4964. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  4965. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  4966. /* AMD_CG_SUPPORT_GFX_CGLS */
  4967. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  4968. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  4969. /* AMD_CG_SUPPORT_GFX_CGTS */
  4970. data = RREG32(mmCGTS_SM_CTRL_REG);
  4971. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  4972. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  4973. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  4974. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  4975. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  4976. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  4977. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4978. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  4979. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  4980. /* AMD_CG_SUPPORT_GFX_CP_LS */
  4981. data = RREG32(mmCP_MEM_SLP_CNTL);
  4982. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  4983. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  4984. }
  4985. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4986. uint32_t reg_addr, uint32_t cmd)
  4987. {
  4988. uint32_t data;
  4989. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4990. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4991. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4992. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4993. if (adev->asic_type == CHIP_STONEY)
  4994. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4995. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4996. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4997. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4998. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4999. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5000. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5001. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5002. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5003. else
  5004. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5005. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5006. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5007. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5008. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5009. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5010. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5011. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5012. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5013. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5014. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5015. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5016. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5017. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5018. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5019. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5020. }
  5021. #define MSG_ENTER_RLC_SAFE_MODE 1
  5022. #define MSG_EXIT_RLC_SAFE_MODE 0
  5023. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5024. #define RLC_GPR_REG2__REQ__SHIFT 0
  5025. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5026. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5027. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5028. {
  5029. u32 data;
  5030. unsigned i;
  5031. data = RREG32(mmRLC_CNTL);
  5032. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5033. return;
  5034. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5035. data |= RLC_SAFE_MODE__CMD_MASK;
  5036. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5037. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5038. WREG32(mmRLC_SAFE_MODE, data);
  5039. for (i = 0; i < adev->usec_timeout; i++) {
  5040. if ((RREG32(mmRLC_GPM_STAT) &
  5041. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5042. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5043. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5044. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5045. break;
  5046. udelay(1);
  5047. }
  5048. for (i = 0; i < adev->usec_timeout; i++) {
  5049. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5050. break;
  5051. udelay(1);
  5052. }
  5053. adev->gfx.rlc.in_safe_mode = true;
  5054. }
  5055. }
  5056. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5057. {
  5058. u32 data = 0;
  5059. unsigned i;
  5060. data = RREG32(mmRLC_CNTL);
  5061. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5062. return;
  5063. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5064. if (adev->gfx.rlc.in_safe_mode) {
  5065. data |= RLC_SAFE_MODE__CMD_MASK;
  5066. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5067. WREG32(mmRLC_SAFE_MODE, data);
  5068. adev->gfx.rlc.in_safe_mode = false;
  5069. }
  5070. }
  5071. for (i = 0; i < adev->usec_timeout; i++) {
  5072. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5073. break;
  5074. udelay(1);
  5075. }
  5076. }
  5077. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5078. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5079. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5080. };
  5081. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5082. bool enable)
  5083. {
  5084. uint32_t temp, data;
  5085. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5086. /* It is disabled by HW by default */
  5087. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5088. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5089. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5090. /* 1 - RLC memory Light sleep */
  5091. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5092. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5093. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5094. }
  5095. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5096. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5097. if (adev->flags & AMD_IS_APU)
  5098. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5099. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5100. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5101. else
  5102. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5103. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5104. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5105. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5106. if (temp != data)
  5107. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5108. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5109. gfx_v8_0_wait_for_rlc_serdes(adev);
  5110. /* 5 - clear mgcg override */
  5111. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5112. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5113. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5114. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5115. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5116. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5117. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5118. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5119. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5120. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5121. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5122. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5123. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5124. if (temp != data)
  5125. WREG32(mmCGTS_SM_CTRL_REG, data);
  5126. }
  5127. udelay(50);
  5128. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5129. gfx_v8_0_wait_for_rlc_serdes(adev);
  5130. } else {
  5131. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5132. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5133. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5134. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5135. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5136. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5137. if (temp != data)
  5138. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5139. /* 2 - disable MGLS in RLC */
  5140. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5141. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5142. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5143. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5144. }
  5145. /* 3 - disable MGLS in CP */
  5146. data = RREG32(mmCP_MEM_SLP_CNTL);
  5147. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5148. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5149. WREG32(mmCP_MEM_SLP_CNTL, data);
  5150. }
  5151. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5152. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5153. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5154. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5155. if (temp != data)
  5156. WREG32(mmCGTS_SM_CTRL_REG, data);
  5157. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5158. gfx_v8_0_wait_for_rlc_serdes(adev);
  5159. /* 6 - set mgcg override */
  5160. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5161. udelay(50);
  5162. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5163. gfx_v8_0_wait_for_rlc_serdes(adev);
  5164. }
  5165. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5166. }
  5167. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5168. bool enable)
  5169. {
  5170. uint32_t temp, temp1, data, data1;
  5171. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5172. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5173. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5174. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5175. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5176. if (temp1 != data1)
  5177. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5178. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5179. gfx_v8_0_wait_for_rlc_serdes(adev);
  5180. /* 2 - clear cgcg override */
  5181. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5182. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5183. gfx_v8_0_wait_for_rlc_serdes(adev);
  5184. /* 3 - write cmd to set CGLS */
  5185. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5186. /* 4 - enable cgcg */
  5187. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5188. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5189. /* enable cgls*/
  5190. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5191. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5192. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5193. if (temp1 != data1)
  5194. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5195. } else {
  5196. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5197. }
  5198. if (temp != data)
  5199. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5200. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5201. * Cmp_busy/GFX_Idle interrupts
  5202. */
  5203. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5204. } else {
  5205. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5206. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5207. /* TEST CGCG */
  5208. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5209. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5210. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5211. if (temp1 != data1)
  5212. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5213. /* read gfx register to wake up cgcg */
  5214. RREG32(mmCB_CGTT_SCLK_CTRL);
  5215. RREG32(mmCB_CGTT_SCLK_CTRL);
  5216. RREG32(mmCB_CGTT_SCLK_CTRL);
  5217. RREG32(mmCB_CGTT_SCLK_CTRL);
  5218. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5219. gfx_v8_0_wait_for_rlc_serdes(adev);
  5220. /* write cmd to Set CGCG Overrride */
  5221. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5222. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5223. gfx_v8_0_wait_for_rlc_serdes(adev);
  5224. /* write cmd to Clear CGLS */
  5225. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5226. /* disable cgcg, cgls should be disabled too. */
  5227. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5228. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5229. if (temp != data)
  5230. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5231. /* enable interrupts again for PG */
  5232. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5233. }
  5234. gfx_v8_0_wait_for_rlc_serdes(adev);
  5235. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5236. }
  5237. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5238. bool enable)
  5239. {
  5240. if (enable) {
  5241. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5242. * === MGCG + MGLS + TS(CG/LS) ===
  5243. */
  5244. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5245. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5246. } else {
  5247. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5248. * === CGCG + CGLS ===
  5249. */
  5250. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5251. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5252. }
  5253. return 0;
  5254. }
  5255. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5256. enum amd_clockgating_state state)
  5257. {
  5258. uint32_t msg_id, pp_state = 0;
  5259. uint32_t pp_support_state = 0;
  5260. void *pp_handle = adev->powerplay.pp_handle;
  5261. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5262. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5263. pp_support_state = PP_STATE_SUPPORT_LS;
  5264. pp_state = PP_STATE_LS;
  5265. }
  5266. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5267. pp_support_state |= PP_STATE_SUPPORT_CG;
  5268. pp_state |= PP_STATE_CG;
  5269. }
  5270. if (state == AMD_CG_STATE_UNGATE)
  5271. pp_state = 0;
  5272. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5273. PP_BLOCK_GFX_CG,
  5274. pp_support_state,
  5275. pp_state);
  5276. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5277. }
  5278. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5279. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5280. pp_support_state = PP_STATE_SUPPORT_LS;
  5281. pp_state = PP_STATE_LS;
  5282. }
  5283. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5284. pp_support_state |= PP_STATE_SUPPORT_CG;
  5285. pp_state |= PP_STATE_CG;
  5286. }
  5287. if (state == AMD_CG_STATE_UNGATE)
  5288. pp_state = 0;
  5289. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5290. PP_BLOCK_GFX_MG,
  5291. pp_support_state,
  5292. pp_state);
  5293. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5294. }
  5295. return 0;
  5296. }
  5297. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5298. enum amd_clockgating_state state)
  5299. {
  5300. uint32_t msg_id, pp_state = 0;
  5301. uint32_t pp_support_state = 0;
  5302. void *pp_handle = adev->powerplay.pp_handle;
  5303. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5304. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5305. pp_support_state = PP_STATE_SUPPORT_LS;
  5306. pp_state = PP_STATE_LS;
  5307. }
  5308. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5309. pp_support_state |= PP_STATE_SUPPORT_CG;
  5310. pp_state |= PP_STATE_CG;
  5311. }
  5312. if (state == AMD_CG_STATE_UNGATE)
  5313. pp_state = 0;
  5314. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5315. PP_BLOCK_GFX_CG,
  5316. pp_support_state,
  5317. pp_state);
  5318. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5319. }
  5320. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5321. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5322. pp_support_state = PP_STATE_SUPPORT_LS;
  5323. pp_state = PP_STATE_LS;
  5324. }
  5325. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5326. pp_support_state |= PP_STATE_SUPPORT_CG;
  5327. pp_state |= PP_STATE_CG;
  5328. }
  5329. if (state == AMD_CG_STATE_UNGATE)
  5330. pp_state = 0;
  5331. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5332. PP_BLOCK_GFX_3D,
  5333. pp_support_state,
  5334. pp_state);
  5335. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5336. }
  5337. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5338. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5339. pp_support_state = PP_STATE_SUPPORT_LS;
  5340. pp_state = PP_STATE_LS;
  5341. }
  5342. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5343. pp_support_state |= PP_STATE_SUPPORT_CG;
  5344. pp_state |= PP_STATE_CG;
  5345. }
  5346. if (state == AMD_CG_STATE_UNGATE)
  5347. pp_state = 0;
  5348. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5349. PP_BLOCK_GFX_MG,
  5350. pp_support_state,
  5351. pp_state);
  5352. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5353. }
  5354. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5355. pp_support_state = PP_STATE_SUPPORT_LS;
  5356. if (state == AMD_CG_STATE_UNGATE)
  5357. pp_state = 0;
  5358. else
  5359. pp_state = PP_STATE_LS;
  5360. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5361. PP_BLOCK_GFX_RLC,
  5362. pp_support_state,
  5363. pp_state);
  5364. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5365. }
  5366. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5367. pp_support_state = PP_STATE_SUPPORT_LS;
  5368. if (state == AMD_CG_STATE_UNGATE)
  5369. pp_state = 0;
  5370. else
  5371. pp_state = PP_STATE_LS;
  5372. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5373. PP_BLOCK_GFX_CP,
  5374. pp_support_state,
  5375. pp_state);
  5376. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5377. }
  5378. return 0;
  5379. }
  5380. static int gfx_v8_0_set_clockgating_state(void *handle,
  5381. enum amd_clockgating_state state)
  5382. {
  5383. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5384. if (amdgpu_sriov_vf(adev))
  5385. return 0;
  5386. switch (adev->asic_type) {
  5387. case CHIP_FIJI:
  5388. case CHIP_CARRIZO:
  5389. case CHIP_STONEY:
  5390. gfx_v8_0_update_gfx_clock_gating(adev,
  5391. state == AMD_CG_STATE_GATE);
  5392. break;
  5393. case CHIP_TONGA:
  5394. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5395. break;
  5396. case CHIP_POLARIS10:
  5397. case CHIP_POLARIS11:
  5398. case CHIP_POLARIS12:
  5399. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5400. break;
  5401. default:
  5402. break;
  5403. }
  5404. return 0;
  5405. }
  5406. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5407. {
  5408. return ring->adev->wb.wb[ring->rptr_offs];
  5409. }
  5410. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5411. {
  5412. struct amdgpu_device *adev = ring->adev;
  5413. if (ring->use_doorbell)
  5414. /* XXX check if swapping is necessary on BE */
  5415. return ring->adev->wb.wb[ring->wptr_offs];
  5416. else
  5417. return RREG32(mmCP_RB0_WPTR);
  5418. }
  5419. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5420. {
  5421. struct amdgpu_device *adev = ring->adev;
  5422. if (ring->use_doorbell) {
  5423. /* XXX check if swapping is necessary on BE */
  5424. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5425. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5426. } else {
  5427. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5428. (void)RREG32(mmCP_RB0_WPTR);
  5429. }
  5430. }
  5431. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5432. {
  5433. u32 ref_and_mask, reg_mem_engine;
  5434. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5435. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5436. switch (ring->me) {
  5437. case 1:
  5438. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5439. break;
  5440. case 2:
  5441. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5442. break;
  5443. default:
  5444. return;
  5445. }
  5446. reg_mem_engine = 0;
  5447. } else {
  5448. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5449. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5450. }
  5451. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5452. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5453. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5454. reg_mem_engine));
  5455. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5456. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5457. amdgpu_ring_write(ring, ref_and_mask);
  5458. amdgpu_ring_write(ring, ref_and_mask);
  5459. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5460. }
  5461. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5462. {
  5463. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5464. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5465. EVENT_INDEX(4));
  5466. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5467. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5468. EVENT_INDEX(0));
  5469. }
  5470. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5471. {
  5472. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5473. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5474. WRITE_DATA_DST_SEL(0) |
  5475. WR_CONFIRM));
  5476. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5477. amdgpu_ring_write(ring, 0);
  5478. amdgpu_ring_write(ring, 1);
  5479. }
  5480. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5481. struct amdgpu_ib *ib,
  5482. unsigned vm_id, bool ctx_switch)
  5483. {
  5484. u32 header, control = 0;
  5485. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5486. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5487. else
  5488. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5489. control |= ib->length_dw | (vm_id << 24);
  5490. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5491. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5492. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5493. gfx_v8_0_ring_emit_de_meta(ring);
  5494. }
  5495. amdgpu_ring_write(ring, header);
  5496. amdgpu_ring_write(ring,
  5497. #ifdef __BIG_ENDIAN
  5498. (2 << 0) |
  5499. #endif
  5500. (ib->gpu_addr & 0xFFFFFFFC));
  5501. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5502. amdgpu_ring_write(ring, control);
  5503. }
  5504. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5505. struct amdgpu_ib *ib,
  5506. unsigned vm_id, bool ctx_switch)
  5507. {
  5508. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5509. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5510. amdgpu_ring_write(ring,
  5511. #ifdef __BIG_ENDIAN
  5512. (2 << 0) |
  5513. #endif
  5514. (ib->gpu_addr & 0xFFFFFFFC));
  5515. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5516. amdgpu_ring_write(ring, control);
  5517. }
  5518. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5519. u64 seq, unsigned flags)
  5520. {
  5521. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5522. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5523. /* EVENT_WRITE_EOP - flush caches, send int */
  5524. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5525. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5526. EOP_TC_ACTION_EN |
  5527. EOP_TC_WB_ACTION_EN |
  5528. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5529. EVENT_INDEX(5)));
  5530. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5531. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5532. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5533. amdgpu_ring_write(ring, lower_32_bits(seq));
  5534. amdgpu_ring_write(ring, upper_32_bits(seq));
  5535. }
  5536. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5537. {
  5538. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5539. uint32_t seq = ring->fence_drv.sync_seq;
  5540. uint64_t addr = ring->fence_drv.gpu_addr;
  5541. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5542. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5543. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5544. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5545. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5546. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5547. amdgpu_ring_write(ring, seq);
  5548. amdgpu_ring_write(ring, 0xffffffff);
  5549. amdgpu_ring_write(ring, 4); /* poll interval */
  5550. }
  5551. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5552. unsigned vm_id, uint64_t pd_addr)
  5553. {
  5554. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5555. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5556. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5557. WRITE_DATA_DST_SEL(0)) |
  5558. WR_CONFIRM);
  5559. if (vm_id < 8) {
  5560. amdgpu_ring_write(ring,
  5561. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5562. } else {
  5563. amdgpu_ring_write(ring,
  5564. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5565. }
  5566. amdgpu_ring_write(ring, 0);
  5567. amdgpu_ring_write(ring, pd_addr >> 12);
  5568. /* bits 0-15 are the VM contexts0-15 */
  5569. /* invalidate the cache */
  5570. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5571. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5572. WRITE_DATA_DST_SEL(0)));
  5573. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5574. amdgpu_ring_write(ring, 0);
  5575. amdgpu_ring_write(ring, 1 << vm_id);
  5576. /* wait for the invalidate to complete */
  5577. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5578. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5579. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5580. WAIT_REG_MEM_ENGINE(0))); /* me */
  5581. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5582. amdgpu_ring_write(ring, 0);
  5583. amdgpu_ring_write(ring, 0); /* ref */
  5584. amdgpu_ring_write(ring, 0); /* mask */
  5585. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5586. /* compute doesn't have PFP */
  5587. if (usepfp) {
  5588. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5589. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5590. amdgpu_ring_write(ring, 0x0);
  5591. }
  5592. }
  5593. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5594. {
  5595. return ring->adev->wb.wb[ring->wptr_offs];
  5596. }
  5597. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5598. {
  5599. struct amdgpu_device *adev = ring->adev;
  5600. /* XXX check if swapping is necessary on BE */
  5601. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5602. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5603. }
  5604. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5605. u64 addr, u64 seq,
  5606. unsigned flags)
  5607. {
  5608. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5609. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5610. /* RELEASE_MEM - flush caches, send int */
  5611. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5612. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5613. EOP_TC_ACTION_EN |
  5614. EOP_TC_WB_ACTION_EN |
  5615. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5616. EVENT_INDEX(5)));
  5617. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5618. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5619. amdgpu_ring_write(ring, upper_32_bits(addr));
  5620. amdgpu_ring_write(ring, lower_32_bits(seq));
  5621. amdgpu_ring_write(ring, upper_32_bits(seq));
  5622. }
  5623. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5624. u64 seq, unsigned int flags)
  5625. {
  5626. /* we only allocate 32bit for each seq wb address */
  5627. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5628. /* write fence seq to the "addr" */
  5629. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5630. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5631. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5632. amdgpu_ring_write(ring, lower_32_bits(addr));
  5633. amdgpu_ring_write(ring, upper_32_bits(addr));
  5634. amdgpu_ring_write(ring, lower_32_bits(seq));
  5635. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5636. /* set register to trigger INT */
  5637. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5638. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5639. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5640. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5641. amdgpu_ring_write(ring, 0);
  5642. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5643. }
  5644. }
  5645. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5646. {
  5647. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5648. amdgpu_ring_write(ring, 0);
  5649. }
  5650. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5651. {
  5652. uint32_t dw2 = 0;
  5653. if (amdgpu_sriov_vf(ring->adev))
  5654. gfx_v8_0_ring_emit_ce_meta(ring);
  5655. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5656. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5657. gfx_v8_0_ring_emit_vgt_flush(ring);
  5658. /* set load_global_config & load_global_uconfig */
  5659. dw2 |= 0x8001;
  5660. /* set load_cs_sh_regs */
  5661. dw2 |= 0x01000000;
  5662. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5663. dw2 |= 0x10002;
  5664. /* set load_ce_ram if preamble presented */
  5665. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5666. dw2 |= 0x10000000;
  5667. } else {
  5668. /* still load_ce_ram if this is the first time preamble presented
  5669. * although there is no context switch happens.
  5670. */
  5671. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5672. dw2 |= 0x10000000;
  5673. }
  5674. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5675. amdgpu_ring_write(ring, dw2);
  5676. amdgpu_ring_write(ring, 0);
  5677. }
  5678. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5679. {
  5680. unsigned ret;
  5681. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5682. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5683. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5684. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5685. ret = ring->wptr & ring->buf_mask;
  5686. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5687. return ret;
  5688. }
  5689. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5690. {
  5691. unsigned cur;
  5692. BUG_ON(offset > ring->buf_mask);
  5693. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5694. cur = (ring->wptr & ring->buf_mask) - 1;
  5695. if (likely(cur > offset))
  5696. ring->ring[offset] = cur - offset;
  5697. else
  5698. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5699. }
  5700. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5701. {
  5702. struct amdgpu_device *adev = ring->adev;
  5703. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5704. amdgpu_ring_write(ring, 0 | /* src: register*/
  5705. (5 << 8) | /* dst: memory */
  5706. (1 << 20)); /* write confirm */
  5707. amdgpu_ring_write(ring, reg);
  5708. amdgpu_ring_write(ring, 0);
  5709. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5710. adev->virt.reg_val_offs * 4));
  5711. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5712. adev->virt.reg_val_offs * 4));
  5713. }
  5714. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5715. uint32_t val)
  5716. {
  5717. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5718. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5719. amdgpu_ring_write(ring, reg);
  5720. amdgpu_ring_write(ring, 0);
  5721. amdgpu_ring_write(ring, val);
  5722. }
  5723. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5724. enum amdgpu_interrupt_state state)
  5725. {
  5726. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5727. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5728. }
  5729. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5730. int me, int pipe,
  5731. enum amdgpu_interrupt_state state)
  5732. {
  5733. u32 mec_int_cntl, mec_int_cntl_reg;
  5734. /*
  5735. * amdgpu controls only the first MEC. That's why this function only
  5736. * handles the setting of interrupts for this specific MEC. All other
  5737. * pipes' interrupts are set by amdkfd.
  5738. */
  5739. if (me == 1) {
  5740. switch (pipe) {
  5741. case 0:
  5742. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5743. break;
  5744. case 1:
  5745. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5746. break;
  5747. case 2:
  5748. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5749. break;
  5750. case 3:
  5751. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5752. break;
  5753. default:
  5754. DRM_DEBUG("invalid pipe %d\n", pipe);
  5755. return;
  5756. }
  5757. } else {
  5758. DRM_DEBUG("invalid me %d\n", me);
  5759. return;
  5760. }
  5761. switch (state) {
  5762. case AMDGPU_IRQ_STATE_DISABLE:
  5763. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5764. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5765. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5766. break;
  5767. case AMDGPU_IRQ_STATE_ENABLE:
  5768. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5769. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5770. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5771. break;
  5772. default:
  5773. break;
  5774. }
  5775. }
  5776. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5777. struct amdgpu_irq_src *source,
  5778. unsigned type,
  5779. enum amdgpu_interrupt_state state)
  5780. {
  5781. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5782. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5783. return 0;
  5784. }
  5785. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5786. struct amdgpu_irq_src *source,
  5787. unsigned type,
  5788. enum amdgpu_interrupt_state state)
  5789. {
  5790. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5791. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5792. return 0;
  5793. }
  5794. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5795. struct amdgpu_irq_src *src,
  5796. unsigned type,
  5797. enum amdgpu_interrupt_state state)
  5798. {
  5799. switch (type) {
  5800. case AMDGPU_CP_IRQ_GFX_EOP:
  5801. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5802. break;
  5803. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5804. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5805. break;
  5806. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5807. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5808. break;
  5809. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5810. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5811. break;
  5812. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5813. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5814. break;
  5815. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5816. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5817. break;
  5818. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5819. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5820. break;
  5821. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5822. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5823. break;
  5824. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5825. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5826. break;
  5827. default:
  5828. break;
  5829. }
  5830. return 0;
  5831. }
  5832. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5833. struct amdgpu_irq_src *source,
  5834. struct amdgpu_iv_entry *entry)
  5835. {
  5836. int i;
  5837. u8 me_id, pipe_id, queue_id;
  5838. struct amdgpu_ring *ring;
  5839. DRM_DEBUG("IH: CP EOP\n");
  5840. me_id = (entry->ring_id & 0x0c) >> 2;
  5841. pipe_id = (entry->ring_id & 0x03) >> 0;
  5842. queue_id = (entry->ring_id & 0x70) >> 4;
  5843. switch (me_id) {
  5844. case 0:
  5845. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5846. break;
  5847. case 1:
  5848. case 2:
  5849. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5850. ring = &adev->gfx.compute_ring[i];
  5851. /* Per-queue interrupt is supported for MEC starting from VI.
  5852. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5853. */
  5854. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5855. amdgpu_fence_process(ring);
  5856. }
  5857. break;
  5858. }
  5859. return 0;
  5860. }
  5861. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5862. struct amdgpu_irq_src *source,
  5863. struct amdgpu_iv_entry *entry)
  5864. {
  5865. DRM_ERROR("Illegal register access in command stream\n");
  5866. schedule_work(&adev->reset_work);
  5867. return 0;
  5868. }
  5869. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5870. struct amdgpu_irq_src *source,
  5871. struct amdgpu_iv_entry *entry)
  5872. {
  5873. DRM_ERROR("Illegal instruction in command stream\n");
  5874. schedule_work(&adev->reset_work);
  5875. return 0;
  5876. }
  5877. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  5878. struct amdgpu_irq_src *src,
  5879. unsigned int type,
  5880. enum amdgpu_interrupt_state state)
  5881. {
  5882. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  5883. switch (type) {
  5884. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  5885. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  5886. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5887. if (ring->me == 1)
  5888. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  5889. ring->pipe,
  5890. GENERIC2_INT_ENABLE,
  5891. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5892. else
  5893. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  5894. ring->pipe,
  5895. GENERIC2_INT_ENABLE,
  5896. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5897. break;
  5898. default:
  5899. BUG(); /* kiq only support GENERIC2_INT now */
  5900. break;
  5901. }
  5902. return 0;
  5903. }
  5904. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  5905. struct amdgpu_irq_src *source,
  5906. struct amdgpu_iv_entry *entry)
  5907. {
  5908. u8 me_id, pipe_id, queue_id;
  5909. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  5910. me_id = (entry->ring_id & 0x0c) >> 2;
  5911. pipe_id = (entry->ring_id & 0x03) >> 0;
  5912. queue_id = (entry->ring_id & 0x70) >> 4;
  5913. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  5914. me_id, pipe_id, queue_id);
  5915. amdgpu_fence_process(ring);
  5916. return 0;
  5917. }
  5918. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5919. .name = "gfx_v8_0",
  5920. .early_init = gfx_v8_0_early_init,
  5921. .late_init = gfx_v8_0_late_init,
  5922. .sw_init = gfx_v8_0_sw_init,
  5923. .sw_fini = gfx_v8_0_sw_fini,
  5924. .hw_init = gfx_v8_0_hw_init,
  5925. .hw_fini = gfx_v8_0_hw_fini,
  5926. .suspend = gfx_v8_0_suspend,
  5927. .resume = gfx_v8_0_resume,
  5928. .is_idle = gfx_v8_0_is_idle,
  5929. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5930. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5931. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5932. .soft_reset = gfx_v8_0_soft_reset,
  5933. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5934. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5935. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5936. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  5937. };
  5938. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5939. .type = AMDGPU_RING_TYPE_GFX,
  5940. .align_mask = 0xff,
  5941. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5942. .support_64bit_ptrs = false,
  5943. .get_rptr = gfx_v8_0_ring_get_rptr,
  5944. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5945. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5946. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  5947. 5 + /* COND_EXEC */
  5948. 7 + /* PIPELINE_SYNC */
  5949. 19 + /* VM_FLUSH */
  5950. 8 + /* FENCE for VM_FLUSH */
  5951. 20 + /* GDS switch */
  5952. 4 + /* double SWITCH_BUFFER,
  5953. the first COND_EXEC jump to the place just
  5954. prior to this double SWITCH_BUFFER */
  5955. 5 + /* COND_EXEC */
  5956. 7 + /* HDP_flush */
  5957. 4 + /* VGT_flush */
  5958. 14 + /* CE_META */
  5959. 31 + /* DE_META */
  5960. 3 + /* CNTX_CTRL */
  5961. 5 + /* HDP_INVL */
  5962. 8 + 8 + /* FENCE x2 */
  5963. 2, /* SWITCH_BUFFER */
  5964. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  5965. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5966. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5967. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5968. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5969. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5970. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5971. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5972. .test_ring = gfx_v8_0_ring_test_ring,
  5973. .test_ib = gfx_v8_0_ring_test_ib,
  5974. .insert_nop = amdgpu_ring_insert_nop,
  5975. .pad_ib = amdgpu_ring_generic_pad_ib,
  5976. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5977. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5978. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  5979. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  5980. };
  5981. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5982. .type = AMDGPU_RING_TYPE_COMPUTE,
  5983. .align_mask = 0xff,
  5984. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5985. .support_64bit_ptrs = false,
  5986. .get_rptr = gfx_v8_0_ring_get_rptr,
  5987. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5988. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5989. .emit_frame_size =
  5990. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5991. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5992. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5993. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5994. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5995. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5996. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  5997. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5998. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5999. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6000. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6001. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6002. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6003. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6004. .test_ring = gfx_v8_0_ring_test_ring,
  6005. .test_ib = gfx_v8_0_ring_test_ib,
  6006. .insert_nop = amdgpu_ring_insert_nop,
  6007. .pad_ib = amdgpu_ring_generic_pad_ib,
  6008. };
  6009. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6010. .type = AMDGPU_RING_TYPE_KIQ,
  6011. .align_mask = 0xff,
  6012. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6013. .support_64bit_ptrs = false,
  6014. .get_rptr = gfx_v8_0_ring_get_rptr,
  6015. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6016. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6017. .emit_frame_size =
  6018. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6019. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6020. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6021. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6022. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6023. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6024. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6025. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6026. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6027. .test_ring = gfx_v8_0_ring_test_ring,
  6028. .test_ib = gfx_v8_0_ring_test_ib,
  6029. .insert_nop = amdgpu_ring_insert_nop,
  6030. .pad_ib = amdgpu_ring_generic_pad_ib,
  6031. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6032. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6033. };
  6034. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6035. {
  6036. int i;
  6037. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6038. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6039. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6040. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6041. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6042. }
  6043. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6044. .set = gfx_v8_0_set_eop_interrupt_state,
  6045. .process = gfx_v8_0_eop_irq,
  6046. };
  6047. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6048. .set = gfx_v8_0_set_priv_reg_fault_state,
  6049. .process = gfx_v8_0_priv_reg_irq,
  6050. };
  6051. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6052. .set = gfx_v8_0_set_priv_inst_fault_state,
  6053. .process = gfx_v8_0_priv_inst_irq,
  6054. };
  6055. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6056. .set = gfx_v8_0_kiq_set_interrupt_state,
  6057. .process = gfx_v8_0_kiq_irq,
  6058. };
  6059. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6060. {
  6061. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6062. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6063. adev->gfx.priv_reg_irq.num_types = 1;
  6064. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6065. adev->gfx.priv_inst_irq.num_types = 1;
  6066. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6067. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6068. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6069. }
  6070. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6071. {
  6072. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6073. }
  6074. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6075. {
  6076. /* init asci gds info */
  6077. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6078. adev->gds.gws.total_size = 64;
  6079. adev->gds.oa.total_size = 16;
  6080. if (adev->gds.mem.total_size == 64 * 1024) {
  6081. adev->gds.mem.gfx_partition_size = 4096;
  6082. adev->gds.mem.cs_partition_size = 4096;
  6083. adev->gds.gws.gfx_partition_size = 4;
  6084. adev->gds.gws.cs_partition_size = 4;
  6085. adev->gds.oa.gfx_partition_size = 4;
  6086. adev->gds.oa.cs_partition_size = 1;
  6087. } else {
  6088. adev->gds.mem.gfx_partition_size = 1024;
  6089. adev->gds.mem.cs_partition_size = 1024;
  6090. adev->gds.gws.gfx_partition_size = 16;
  6091. adev->gds.gws.cs_partition_size = 16;
  6092. adev->gds.oa.gfx_partition_size = 4;
  6093. adev->gds.oa.cs_partition_size = 4;
  6094. }
  6095. }
  6096. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6097. u32 bitmap)
  6098. {
  6099. u32 data;
  6100. if (!bitmap)
  6101. return;
  6102. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6103. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6104. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6105. }
  6106. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6107. {
  6108. u32 data, mask;
  6109. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6110. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6111. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6112. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6113. }
  6114. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6115. {
  6116. int i, j, k, counter, active_cu_number = 0;
  6117. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6118. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6119. unsigned disable_masks[4 * 2];
  6120. u32 ao_cu_num;
  6121. memset(cu_info, 0, sizeof(*cu_info));
  6122. if (adev->flags & AMD_IS_APU)
  6123. ao_cu_num = 2;
  6124. else
  6125. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6126. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6127. mutex_lock(&adev->grbm_idx_mutex);
  6128. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6129. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6130. mask = 1;
  6131. ao_bitmap = 0;
  6132. counter = 0;
  6133. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6134. if (i < 4 && j < 2)
  6135. gfx_v8_0_set_user_cu_inactive_bitmap(
  6136. adev, disable_masks[i * 2 + j]);
  6137. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6138. cu_info->bitmap[i][j] = bitmap;
  6139. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6140. if (bitmap & mask) {
  6141. if (counter < ao_cu_num)
  6142. ao_bitmap |= mask;
  6143. counter ++;
  6144. }
  6145. mask <<= 1;
  6146. }
  6147. active_cu_number += counter;
  6148. if (i < 2 && j < 2)
  6149. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6150. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6151. }
  6152. }
  6153. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6154. mutex_unlock(&adev->grbm_idx_mutex);
  6155. cu_info->number = active_cu_number;
  6156. cu_info->ao_cu_mask = ao_cu_mask;
  6157. }
  6158. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6159. {
  6160. .type = AMD_IP_BLOCK_TYPE_GFX,
  6161. .major = 8,
  6162. .minor = 0,
  6163. .rev = 0,
  6164. .funcs = &gfx_v8_0_ip_funcs,
  6165. };
  6166. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6167. {
  6168. .type = AMD_IP_BLOCK_TYPE_GFX,
  6169. .major = 8,
  6170. .minor = 1,
  6171. .rev = 0,
  6172. .funcs = &gfx_v8_0_ip_funcs,
  6173. };
  6174. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6175. {
  6176. uint64_t ce_payload_addr;
  6177. int cnt_ce;
  6178. static union {
  6179. struct vi_ce_ib_state regular;
  6180. struct vi_ce_ib_state_chained_ib chained;
  6181. } ce_payload = {};
  6182. if (ring->adev->virt.chained_ib_support) {
  6183. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6184. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6185. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6186. } else {
  6187. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6188. offsetof(struct vi_gfx_meta_data, ce_payload);
  6189. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6190. }
  6191. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6192. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6193. WRITE_DATA_DST_SEL(8) |
  6194. WR_CONFIRM) |
  6195. WRITE_DATA_CACHE_POLICY(0));
  6196. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6197. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6198. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6199. }
  6200. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6201. {
  6202. uint64_t de_payload_addr, gds_addr, csa_addr;
  6203. int cnt_de;
  6204. static union {
  6205. struct vi_de_ib_state regular;
  6206. struct vi_de_ib_state_chained_ib chained;
  6207. } de_payload = {};
  6208. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6209. gds_addr = csa_addr + 4096;
  6210. if (ring->adev->virt.chained_ib_support) {
  6211. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6212. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6213. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6214. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6215. } else {
  6216. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6217. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6218. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6219. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6220. }
  6221. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6222. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6223. WRITE_DATA_DST_SEL(8) |
  6224. WR_CONFIRM) |
  6225. WRITE_DATA_CACHE_POLICY(0));
  6226. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6227. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6228. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6229. }