amdgpu_ttm.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  49. struct ttm_mem_reg *mem, unsigned num_pages,
  50. uint64_t offset, unsigned window,
  51. struct amdgpu_ring *ring,
  52. uint64_t *addr);
  53. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  54. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  55. /*
  56. * Global memory.
  57. */
  58. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  59. {
  60. return ttm_mem_global_init(ref->object);
  61. }
  62. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  63. {
  64. ttm_mem_global_release(ref->object);
  65. }
  66. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  67. {
  68. struct drm_global_reference *global_ref;
  69. struct amdgpu_ring *ring;
  70. struct amd_sched_rq *rq;
  71. int r;
  72. adev->mman.mem_global_referenced = false;
  73. global_ref = &adev->mman.mem_global_ref;
  74. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  75. global_ref->size = sizeof(struct ttm_mem_global);
  76. global_ref->init = &amdgpu_ttm_mem_global_init;
  77. global_ref->release = &amdgpu_ttm_mem_global_release;
  78. r = drm_global_item_ref(global_ref);
  79. if (r) {
  80. DRM_ERROR("Failed setting up TTM memory accounting "
  81. "subsystem.\n");
  82. goto error_mem;
  83. }
  84. adev->mman.bo_global_ref.mem_glob =
  85. adev->mman.mem_global_ref.object;
  86. global_ref = &adev->mman.bo_global_ref.ref;
  87. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  88. global_ref->size = sizeof(struct ttm_bo_global);
  89. global_ref->init = &ttm_bo_global_init;
  90. global_ref->release = &ttm_bo_global_release;
  91. r = drm_global_item_ref(global_ref);
  92. if (r) {
  93. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  94. goto error_bo;
  95. }
  96. mutex_init(&adev->mman.gtt_window_lock);
  97. ring = adev->mman.buffer_funcs_ring;
  98. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  99. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  100. rq, amdgpu_sched_jobs);
  101. if (r) {
  102. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  103. goto error_entity;
  104. }
  105. adev->mman.mem_global_referenced = true;
  106. return 0;
  107. error_entity:
  108. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  109. error_bo:
  110. drm_global_item_unref(&adev->mman.mem_global_ref);
  111. error_mem:
  112. return r;
  113. }
  114. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  115. {
  116. if (adev->mman.mem_global_referenced) {
  117. amd_sched_entity_fini(adev->mman.entity.sched,
  118. &adev->mman.entity);
  119. mutex_destroy(&adev->mman.gtt_window_lock);
  120. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  121. drm_global_item_unref(&adev->mman.mem_global_ref);
  122. adev->mman.mem_global_referenced = false;
  123. }
  124. }
  125. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  126. {
  127. return 0;
  128. }
  129. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  130. struct ttm_mem_type_manager *man)
  131. {
  132. struct amdgpu_device *adev;
  133. adev = amdgpu_ttm_adev(bdev);
  134. switch (type) {
  135. case TTM_PL_SYSTEM:
  136. /* System memory */
  137. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  138. man->available_caching = TTM_PL_MASK_CACHING;
  139. man->default_caching = TTM_PL_FLAG_CACHED;
  140. break;
  141. case TTM_PL_TT:
  142. man->func = &amdgpu_gtt_mgr_func;
  143. man->gpu_offset = adev->mc.gart_start;
  144. man->available_caching = TTM_PL_MASK_CACHING;
  145. man->default_caching = TTM_PL_FLAG_CACHED;
  146. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  147. break;
  148. case TTM_PL_VRAM:
  149. /* "On-card" video ram */
  150. man->func = &amdgpu_vram_mgr_func;
  151. man->gpu_offset = adev->mc.vram_start;
  152. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  153. TTM_MEMTYPE_FLAG_MAPPABLE;
  154. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  155. man->default_caching = TTM_PL_FLAG_WC;
  156. break;
  157. case AMDGPU_PL_GDS:
  158. case AMDGPU_PL_GWS:
  159. case AMDGPU_PL_OA:
  160. /* On-chip GDS memory*/
  161. man->func = &ttm_bo_manager_func;
  162. man->gpu_offset = 0;
  163. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  164. man->available_caching = TTM_PL_FLAG_UNCACHED;
  165. man->default_caching = TTM_PL_FLAG_UNCACHED;
  166. break;
  167. default:
  168. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  169. return -EINVAL;
  170. }
  171. return 0;
  172. }
  173. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  174. struct ttm_placement *placement)
  175. {
  176. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  177. struct amdgpu_bo *abo;
  178. static const struct ttm_place placements = {
  179. .fpfn = 0,
  180. .lpfn = 0,
  181. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  182. };
  183. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  184. placement->placement = &placements;
  185. placement->busy_placement = &placements;
  186. placement->num_placement = 1;
  187. placement->num_busy_placement = 1;
  188. return;
  189. }
  190. abo = container_of(bo, struct amdgpu_bo, tbo);
  191. switch (bo->mem.mem_type) {
  192. case TTM_PL_VRAM:
  193. if (adev->mman.buffer_funcs &&
  194. adev->mman.buffer_funcs_ring &&
  195. adev->mman.buffer_funcs_ring->ready == false) {
  196. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  197. } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  198. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  199. unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  200. struct drm_mm_node *node = bo->mem.mm_node;
  201. unsigned long pages_left;
  202. for (pages_left = bo->mem.num_pages;
  203. pages_left;
  204. pages_left -= node->size, node++) {
  205. if (node->start < fpfn)
  206. break;
  207. }
  208. if (!pages_left)
  209. goto gtt;
  210. /* Try evicting to the CPU inaccessible part of VRAM
  211. * first, but only set GTT as busy placement, so this
  212. * BO will be evicted to GTT rather than causing other
  213. * BOs to be evicted from VRAM
  214. */
  215. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  216. AMDGPU_GEM_DOMAIN_GTT);
  217. abo->placements[0].fpfn = fpfn;
  218. abo->placements[0].lpfn = 0;
  219. abo->placement.busy_placement = &abo->placements[1];
  220. abo->placement.num_busy_placement = 1;
  221. } else {
  222. gtt:
  223. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  224. }
  225. break;
  226. case TTM_PL_TT:
  227. default:
  228. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  229. }
  230. *placement = abo->placement;
  231. }
  232. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  233. {
  234. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  235. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  236. return -EPERM;
  237. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  238. filp->private_data);
  239. }
  240. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  241. struct ttm_mem_reg *new_mem)
  242. {
  243. struct ttm_mem_reg *old_mem = &bo->mem;
  244. BUG_ON(old_mem->mm_node != NULL);
  245. *old_mem = *new_mem;
  246. new_mem->mm_node = NULL;
  247. }
  248. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  249. struct drm_mm_node *mm_node,
  250. struct ttm_mem_reg *mem)
  251. {
  252. uint64_t addr = 0;
  253. if (mem->mem_type != TTM_PL_TT ||
  254. amdgpu_gtt_mgr_is_allocated(mem)) {
  255. addr = mm_node->start << PAGE_SHIFT;
  256. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  257. }
  258. return addr;
  259. }
  260. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  261. bool evict, bool no_wait_gpu,
  262. struct ttm_mem_reg *new_mem,
  263. struct ttm_mem_reg *old_mem)
  264. {
  265. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  266. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  267. struct drm_mm_node *old_mm, *new_mm;
  268. uint64_t old_start, old_size, new_start, new_size;
  269. unsigned long num_pages;
  270. struct dma_fence *fence = NULL;
  271. int r;
  272. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  273. if (!ring->ready) {
  274. DRM_ERROR("Trying to move memory with ring turned off.\n");
  275. return -EINVAL;
  276. }
  277. old_mm = old_mem->mm_node;
  278. old_size = old_mm->size;
  279. old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
  280. new_mm = new_mem->mm_node;
  281. new_size = new_mm->size;
  282. new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
  283. num_pages = new_mem->num_pages;
  284. mutex_lock(&adev->mman.gtt_window_lock);
  285. while (num_pages) {
  286. unsigned long cur_pages = min(min(old_size, new_size),
  287. (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
  288. uint64_t from = old_start, to = new_start;
  289. struct dma_fence *next;
  290. if (old_mem->mem_type == TTM_PL_TT &&
  291. !amdgpu_gtt_mgr_is_allocated(old_mem)) {
  292. r = amdgpu_map_buffer(bo, old_mem, cur_pages,
  293. old_start, 0, ring, &from);
  294. if (r)
  295. goto error;
  296. }
  297. if (new_mem->mem_type == TTM_PL_TT &&
  298. !amdgpu_gtt_mgr_is_allocated(new_mem)) {
  299. r = amdgpu_map_buffer(bo, new_mem, cur_pages,
  300. new_start, 1, ring, &to);
  301. if (r)
  302. goto error;
  303. }
  304. r = amdgpu_copy_buffer(ring, from, to,
  305. cur_pages * PAGE_SIZE,
  306. bo->resv, &next, false, true);
  307. if (r)
  308. goto error;
  309. dma_fence_put(fence);
  310. fence = next;
  311. num_pages -= cur_pages;
  312. if (!num_pages)
  313. break;
  314. old_size -= cur_pages;
  315. if (!old_size) {
  316. old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
  317. old_size = old_mm->size;
  318. } else {
  319. old_start += cur_pages * PAGE_SIZE;
  320. }
  321. new_size -= cur_pages;
  322. if (!new_size) {
  323. new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
  324. new_size = new_mm->size;
  325. } else {
  326. new_start += cur_pages * PAGE_SIZE;
  327. }
  328. }
  329. mutex_unlock(&adev->mman.gtt_window_lock);
  330. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  331. dma_fence_put(fence);
  332. return r;
  333. error:
  334. mutex_unlock(&adev->mman.gtt_window_lock);
  335. if (fence)
  336. dma_fence_wait(fence, false);
  337. dma_fence_put(fence);
  338. return r;
  339. }
  340. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  341. bool evict, bool interruptible,
  342. bool no_wait_gpu,
  343. struct ttm_mem_reg *new_mem)
  344. {
  345. struct amdgpu_device *adev;
  346. struct ttm_mem_reg *old_mem = &bo->mem;
  347. struct ttm_mem_reg tmp_mem;
  348. struct ttm_place placements;
  349. struct ttm_placement placement;
  350. int r;
  351. adev = amdgpu_ttm_adev(bo->bdev);
  352. tmp_mem = *new_mem;
  353. tmp_mem.mm_node = NULL;
  354. placement.num_placement = 1;
  355. placement.placement = &placements;
  356. placement.num_busy_placement = 1;
  357. placement.busy_placement = &placements;
  358. placements.fpfn = 0;
  359. placements.lpfn = 0;
  360. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  361. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  362. interruptible, no_wait_gpu);
  363. if (unlikely(r)) {
  364. return r;
  365. }
  366. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  367. if (unlikely(r)) {
  368. goto out_cleanup;
  369. }
  370. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  371. if (unlikely(r)) {
  372. goto out_cleanup;
  373. }
  374. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  375. if (unlikely(r)) {
  376. goto out_cleanup;
  377. }
  378. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  379. out_cleanup:
  380. ttm_bo_mem_put(bo, &tmp_mem);
  381. return r;
  382. }
  383. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  384. bool evict, bool interruptible,
  385. bool no_wait_gpu,
  386. struct ttm_mem_reg *new_mem)
  387. {
  388. struct amdgpu_device *adev;
  389. struct ttm_mem_reg *old_mem = &bo->mem;
  390. struct ttm_mem_reg tmp_mem;
  391. struct ttm_placement placement;
  392. struct ttm_place placements;
  393. int r;
  394. adev = amdgpu_ttm_adev(bo->bdev);
  395. tmp_mem = *new_mem;
  396. tmp_mem.mm_node = NULL;
  397. placement.num_placement = 1;
  398. placement.placement = &placements;
  399. placement.num_busy_placement = 1;
  400. placement.busy_placement = &placements;
  401. placements.fpfn = 0;
  402. placements.lpfn = 0;
  403. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  404. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  405. interruptible, no_wait_gpu);
  406. if (unlikely(r)) {
  407. return r;
  408. }
  409. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  410. if (unlikely(r)) {
  411. goto out_cleanup;
  412. }
  413. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  414. if (unlikely(r)) {
  415. goto out_cleanup;
  416. }
  417. out_cleanup:
  418. ttm_bo_mem_put(bo, &tmp_mem);
  419. return r;
  420. }
  421. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  422. bool evict, bool interruptible,
  423. bool no_wait_gpu,
  424. struct ttm_mem_reg *new_mem)
  425. {
  426. struct amdgpu_device *adev;
  427. struct amdgpu_bo *abo;
  428. struct ttm_mem_reg *old_mem = &bo->mem;
  429. int r;
  430. /* Can't move a pinned BO */
  431. abo = container_of(bo, struct amdgpu_bo, tbo);
  432. if (WARN_ON_ONCE(abo->pin_count > 0))
  433. return -EINVAL;
  434. adev = amdgpu_ttm_adev(bo->bdev);
  435. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  436. amdgpu_move_null(bo, new_mem);
  437. return 0;
  438. }
  439. if ((old_mem->mem_type == TTM_PL_TT &&
  440. new_mem->mem_type == TTM_PL_SYSTEM) ||
  441. (old_mem->mem_type == TTM_PL_SYSTEM &&
  442. new_mem->mem_type == TTM_PL_TT)) {
  443. /* bind is enough */
  444. amdgpu_move_null(bo, new_mem);
  445. return 0;
  446. }
  447. if (adev->mman.buffer_funcs == NULL ||
  448. adev->mman.buffer_funcs_ring == NULL ||
  449. !adev->mman.buffer_funcs_ring->ready) {
  450. /* use memcpy */
  451. goto memcpy;
  452. }
  453. if (old_mem->mem_type == TTM_PL_VRAM &&
  454. new_mem->mem_type == TTM_PL_SYSTEM) {
  455. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  456. no_wait_gpu, new_mem);
  457. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  458. new_mem->mem_type == TTM_PL_VRAM) {
  459. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  460. no_wait_gpu, new_mem);
  461. } else {
  462. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  463. }
  464. if (r) {
  465. memcpy:
  466. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  467. if (r) {
  468. return r;
  469. }
  470. }
  471. if (bo->type == ttm_bo_type_device &&
  472. new_mem->mem_type == TTM_PL_VRAM &&
  473. old_mem->mem_type != TTM_PL_VRAM) {
  474. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  475. * accesses the BO after it's moved.
  476. */
  477. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  478. }
  479. /* update statistics */
  480. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  481. return 0;
  482. }
  483. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  484. {
  485. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  486. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  487. mem->bus.addr = NULL;
  488. mem->bus.offset = 0;
  489. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  490. mem->bus.base = 0;
  491. mem->bus.is_iomem = false;
  492. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  493. return -EINVAL;
  494. switch (mem->mem_type) {
  495. case TTM_PL_SYSTEM:
  496. /* system memory */
  497. return 0;
  498. case TTM_PL_TT:
  499. break;
  500. case TTM_PL_VRAM:
  501. mem->bus.offset = mem->start << PAGE_SHIFT;
  502. /* check if it's visible */
  503. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  504. return -EINVAL;
  505. mem->bus.base = adev->mc.aper_base;
  506. mem->bus.is_iomem = true;
  507. break;
  508. default:
  509. return -EINVAL;
  510. }
  511. return 0;
  512. }
  513. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  514. {
  515. }
  516. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  517. unsigned long page_offset)
  518. {
  519. struct drm_mm_node *mm = bo->mem.mm_node;
  520. uint64_t size = mm->size;
  521. uint64_t offset = page_offset;
  522. page_offset = do_div(offset, size);
  523. mm += offset;
  524. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
  525. }
  526. /*
  527. * TTM backend functions.
  528. */
  529. struct amdgpu_ttm_gup_task_list {
  530. struct list_head list;
  531. struct task_struct *task;
  532. };
  533. struct amdgpu_ttm_tt {
  534. struct ttm_dma_tt ttm;
  535. struct amdgpu_device *adev;
  536. u64 offset;
  537. uint64_t userptr;
  538. struct mm_struct *usermm;
  539. uint32_t userflags;
  540. spinlock_t guptasklock;
  541. struct list_head guptasks;
  542. atomic_t mmu_invalidations;
  543. struct list_head list;
  544. };
  545. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  546. {
  547. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  548. unsigned int flags = 0;
  549. unsigned pinned = 0;
  550. int r;
  551. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  552. flags |= FOLL_WRITE;
  553. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  554. /* check that we only use anonymous memory
  555. to prevent problems with writeback */
  556. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  557. struct vm_area_struct *vma;
  558. vma = find_vma(gtt->usermm, gtt->userptr);
  559. if (!vma || vma->vm_file || vma->vm_end < end)
  560. return -EPERM;
  561. }
  562. do {
  563. unsigned num_pages = ttm->num_pages - pinned;
  564. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  565. struct page **p = pages + pinned;
  566. struct amdgpu_ttm_gup_task_list guptask;
  567. guptask.task = current;
  568. spin_lock(&gtt->guptasklock);
  569. list_add(&guptask.list, &gtt->guptasks);
  570. spin_unlock(&gtt->guptasklock);
  571. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  572. spin_lock(&gtt->guptasklock);
  573. list_del(&guptask.list);
  574. spin_unlock(&gtt->guptasklock);
  575. if (r < 0)
  576. goto release_pages;
  577. pinned += r;
  578. } while (pinned < ttm->num_pages);
  579. return 0;
  580. release_pages:
  581. release_pages(pages, pinned, 0);
  582. return r;
  583. }
  584. /* prepare the sg table with the user pages */
  585. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  586. {
  587. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  588. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  589. unsigned nents;
  590. int r;
  591. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  592. enum dma_data_direction direction = write ?
  593. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  594. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  595. ttm->num_pages << PAGE_SHIFT,
  596. GFP_KERNEL);
  597. if (r)
  598. goto release_sg;
  599. r = -ENOMEM;
  600. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  601. if (nents != ttm->sg->nents)
  602. goto release_sg;
  603. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  604. gtt->ttm.dma_address, ttm->num_pages);
  605. return 0;
  606. release_sg:
  607. kfree(ttm->sg);
  608. return r;
  609. }
  610. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  611. {
  612. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  613. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  614. struct sg_page_iter sg_iter;
  615. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  616. enum dma_data_direction direction = write ?
  617. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  618. /* double check that we don't free the table twice */
  619. if (!ttm->sg->sgl)
  620. return;
  621. /* free the sg table and pages again */
  622. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  623. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  624. struct page *page = sg_page_iter_page(&sg_iter);
  625. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  626. set_page_dirty(page);
  627. mark_page_accessed(page);
  628. put_page(page);
  629. }
  630. sg_free_table(ttm->sg);
  631. }
  632. static int amdgpu_ttm_do_bind(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
  633. {
  634. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  635. uint64_t flags;
  636. int r;
  637. spin_lock(&gtt->adev->gtt_list_lock);
  638. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, mem);
  639. gtt->offset = (u64)mem->start << PAGE_SHIFT;
  640. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  641. ttm->pages, gtt->ttm.dma_address, flags);
  642. if (r) {
  643. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  644. ttm->num_pages, gtt->offset);
  645. goto error_gart_bind;
  646. }
  647. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  648. error_gart_bind:
  649. spin_unlock(&gtt->adev->gtt_list_lock);
  650. return r;
  651. }
  652. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  653. struct ttm_mem_reg *bo_mem)
  654. {
  655. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  656. int r;
  657. if (gtt->userptr) {
  658. r = amdgpu_ttm_tt_pin_userptr(ttm);
  659. if (r) {
  660. DRM_ERROR("failed to pin userptr\n");
  661. return r;
  662. }
  663. }
  664. if (!ttm->num_pages) {
  665. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  666. ttm->num_pages, bo_mem, ttm);
  667. }
  668. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  669. bo_mem->mem_type == AMDGPU_PL_GWS ||
  670. bo_mem->mem_type == AMDGPU_PL_OA)
  671. return -EINVAL;
  672. if (amdgpu_gtt_mgr_is_allocated(bo_mem))
  673. r = amdgpu_ttm_do_bind(ttm, bo_mem);
  674. return r;
  675. }
  676. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  677. {
  678. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  679. return gtt && !list_empty(&gtt->list);
  680. }
  681. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  682. {
  683. struct ttm_tt *ttm = bo->ttm;
  684. int r;
  685. if (!ttm || amdgpu_ttm_is_bound(ttm))
  686. return 0;
  687. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  688. NULL, bo_mem);
  689. if (r) {
  690. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  691. return r;
  692. }
  693. return amdgpu_ttm_do_bind(ttm, bo_mem);
  694. }
  695. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  696. {
  697. struct amdgpu_ttm_tt *gtt, *tmp;
  698. struct ttm_mem_reg bo_mem;
  699. uint64_t flags;
  700. int r;
  701. bo_mem.mem_type = TTM_PL_TT;
  702. spin_lock(&adev->gtt_list_lock);
  703. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  704. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  705. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  706. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  707. flags);
  708. if (r) {
  709. spin_unlock(&adev->gtt_list_lock);
  710. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  711. gtt->ttm.ttm.num_pages, gtt->offset);
  712. return r;
  713. }
  714. }
  715. spin_unlock(&adev->gtt_list_lock);
  716. return 0;
  717. }
  718. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  719. {
  720. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  721. int r;
  722. if (gtt->userptr)
  723. amdgpu_ttm_tt_unpin_userptr(ttm);
  724. if (!amdgpu_ttm_is_bound(ttm))
  725. return 0;
  726. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  727. spin_lock(&gtt->adev->gtt_list_lock);
  728. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  729. if (r) {
  730. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  731. gtt->ttm.ttm.num_pages, gtt->offset);
  732. goto error_unbind;
  733. }
  734. list_del_init(&gtt->list);
  735. error_unbind:
  736. spin_unlock(&gtt->adev->gtt_list_lock);
  737. return r;
  738. }
  739. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  740. {
  741. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  742. ttm_dma_tt_fini(&gtt->ttm);
  743. kfree(gtt);
  744. }
  745. static struct ttm_backend_func amdgpu_backend_func = {
  746. .bind = &amdgpu_ttm_backend_bind,
  747. .unbind = &amdgpu_ttm_backend_unbind,
  748. .destroy = &amdgpu_ttm_backend_destroy,
  749. };
  750. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  751. unsigned long size, uint32_t page_flags,
  752. struct page *dummy_read_page)
  753. {
  754. struct amdgpu_device *adev;
  755. struct amdgpu_ttm_tt *gtt;
  756. adev = amdgpu_ttm_adev(bdev);
  757. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  758. if (gtt == NULL) {
  759. return NULL;
  760. }
  761. gtt->ttm.ttm.func = &amdgpu_backend_func;
  762. gtt->adev = adev;
  763. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  764. kfree(gtt);
  765. return NULL;
  766. }
  767. INIT_LIST_HEAD(&gtt->list);
  768. return &gtt->ttm.ttm;
  769. }
  770. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  771. {
  772. struct amdgpu_device *adev;
  773. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  774. unsigned i;
  775. int r;
  776. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  777. if (ttm->state != tt_unpopulated)
  778. return 0;
  779. if (gtt && gtt->userptr) {
  780. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  781. if (!ttm->sg)
  782. return -ENOMEM;
  783. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  784. ttm->state = tt_unbound;
  785. return 0;
  786. }
  787. if (slave && ttm->sg) {
  788. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  789. gtt->ttm.dma_address, ttm->num_pages);
  790. ttm->state = tt_unbound;
  791. return 0;
  792. }
  793. adev = amdgpu_ttm_adev(ttm->bdev);
  794. #ifdef CONFIG_SWIOTLB
  795. if (swiotlb_nr_tbl()) {
  796. return ttm_dma_populate(&gtt->ttm, adev->dev);
  797. }
  798. #endif
  799. r = ttm_pool_populate(ttm);
  800. if (r) {
  801. return r;
  802. }
  803. for (i = 0; i < ttm->num_pages; i++) {
  804. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  805. 0, PAGE_SIZE,
  806. PCI_DMA_BIDIRECTIONAL);
  807. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  808. while (i--) {
  809. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  810. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  811. gtt->ttm.dma_address[i] = 0;
  812. }
  813. ttm_pool_unpopulate(ttm);
  814. return -EFAULT;
  815. }
  816. }
  817. return 0;
  818. }
  819. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  820. {
  821. struct amdgpu_device *adev;
  822. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  823. unsigned i;
  824. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  825. if (gtt && gtt->userptr) {
  826. kfree(ttm->sg);
  827. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  828. return;
  829. }
  830. if (slave)
  831. return;
  832. adev = amdgpu_ttm_adev(ttm->bdev);
  833. #ifdef CONFIG_SWIOTLB
  834. if (swiotlb_nr_tbl()) {
  835. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  836. return;
  837. }
  838. #endif
  839. for (i = 0; i < ttm->num_pages; i++) {
  840. if (gtt->ttm.dma_address[i]) {
  841. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  842. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  843. }
  844. }
  845. ttm_pool_unpopulate(ttm);
  846. }
  847. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  848. uint32_t flags)
  849. {
  850. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  851. if (gtt == NULL)
  852. return -EINVAL;
  853. gtt->userptr = addr;
  854. gtt->usermm = current->mm;
  855. gtt->userflags = flags;
  856. spin_lock_init(&gtt->guptasklock);
  857. INIT_LIST_HEAD(&gtt->guptasks);
  858. atomic_set(&gtt->mmu_invalidations, 0);
  859. return 0;
  860. }
  861. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  862. {
  863. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  864. if (gtt == NULL)
  865. return NULL;
  866. return gtt->usermm;
  867. }
  868. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  869. unsigned long end)
  870. {
  871. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  872. struct amdgpu_ttm_gup_task_list *entry;
  873. unsigned long size;
  874. if (gtt == NULL || !gtt->userptr)
  875. return false;
  876. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  877. if (gtt->userptr > end || gtt->userptr + size <= start)
  878. return false;
  879. spin_lock(&gtt->guptasklock);
  880. list_for_each_entry(entry, &gtt->guptasks, list) {
  881. if (entry->task == current) {
  882. spin_unlock(&gtt->guptasklock);
  883. return false;
  884. }
  885. }
  886. spin_unlock(&gtt->guptasklock);
  887. atomic_inc(&gtt->mmu_invalidations);
  888. return true;
  889. }
  890. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  891. int *last_invalidated)
  892. {
  893. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  894. int prev_invalidated = *last_invalidated;
  895. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  896. return prev_invalidated != *last_invalidated;
  897. }
  898. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  899. {
  900. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  901. if (gtt == NULL)
  902. return false;
  903. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  904. }
  905. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  906. struct ttm_mem_reg *mem)
  907. {
  908. uint64_t flags = 0;
  909. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  910. flags |= AMDGPU_PTE_VALID;
  911. if (mem && mem->mem_type == TTM_PL_TT) {
  912. flags |= AMDGPU_PTE_SYSTEM;
  913. if (ttm->caching_state == tt_cached)
  914. flags |= AMDGPU_PTE_SNOOPED;
  915. }
  916. flags |= adev->gart.gart_pte_flags;
  917. flags |= AMDGPU_PTE_READABLE;
  918. if (!amdgpu_ttm_tt_is_readonly(ttm))
  919. flags |= AMDGPU_PTE_WRITEABLE;
  920. return flags;
  921. }
  922. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  923. const struct ttm_place *place)
  924. {
  925. unsigned long num_pages = bo->mem.num_pages;
  926. struct drm_mm_node *node = bo->mem.mm_node;
  927. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  928. return ttm_bo_eviction_valuable(bo, place);
  929. switch (bo->mem.mem_type) {
  930. case TTM_PL_TT:
  931. return true;
  932. case TTM_PL_VRAM:
  933. /* Check each drm MM node individually */
  934. while (num_pages) {
  935. if (place->fpfn < (node->start + node->size) &&
  936. !(place->lpfn && place->lpfn <= node->start))
  937. return true;
  938. num_pages -= node->size;
  939. ++node;
  940. }
  941. break;
  942. default:
  943. break;
  944. }
  945. return ttm_bo_eviction_valuable(bo, place);
  946. }
  947. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  948. unsigned long offset,
  949. void *buf, int len, int write)
  950. {
  951. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  952. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  953. struct drm_mm_node *nodes = abo->tbo.mem.mm_node;
  954. uint32_t value = 0;
  955. int ret = 0;
  956. uint64_t pos;
  957. unsigned long flags;
  958. if (bo->mem.mem_type != TTM_PL_VRAM)
  959. return -EIO;
  960. while (offset >= (nodes->size << PAGE_SHIFT)) {
  961. offset -= nodes->size << PAGE_SHIFT;
  962. ++nodes;
  963. }
  964. pos = (nodes->start << PAGE_SHIFT) + offset;
  965. while (len && pos < adev->mc.mc_vram_size) {
  966. uint64_t aligned_pos = pos & ~(uint64_t)3;
  967. uint32_t bytes = 4 - (pos & 3);
  968. uint32_t shift = (pos & 3) * 8;
  969. uint32_t mask = 0xffffffff << shift;
  970. if (len < bytes) {
  971. mask &= 0xffffffff >> (bytes - len) * 8;
  972. bytes = len;
  973. }
  974. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  975. WREG32(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  976. WREG32(mmMM_INDEX_HI, aligned_pos >> 31);
  977. if (!write || mask != 0xffffffff)
  978. value = RREG32(mmMM_DATA);
  979. if (write) {
  980. value &= ~mask;
  981. value |= (*(uint32_t *)buf << shift) & mask;
  982. WREG32(mmMM_DATA, value);
  983. }
  984. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  985. if (!write) {
  986. value = (value & mask) >> shift;
  987. memcpy(buf, &value, bytes);
  988. }
  989. ret += bytes;
  990. buf = (uint8_t *)buf + bytes;
  991. pos += bytes;
  992. len -= bytes;
  993. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  994. ++nodes;
  995. pos = (nodes->start << PAGE_SHIFT);
  996. }
  997. }
  998. return ret;
  999. }
  1000. static struct ttm_bo_driver amdgpu_bo_driver = {
  1001. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1002. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1003. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1004. .invalidate_caches = &amdgpu_invalidate_caches,
  1005. .init_mem_type = &amdgpu_init_mem_type,
  1006. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1007. .evict_flags = &amdgpu_evict_flags,
  1008. .move = &amdgpu_bo_move,
  1009. .verify_access = &amdgpu_verify_access,
  1010. .move_notify = &amdgpu_bo_move_notify,
  1011. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1012. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1013. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1014. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1015. .access_memory = &amdgpu_ttm_access_memory
  1016. };
  1017. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1018. {
  1019. uint64_t gtt_size;
  1020. int r;
  1021. u64 vis_vram_limit;
  1022. r = amdgpu_ttm_global_init(adev);
  1023. if (r) {
  1024. return r;
  1025. }
  1026. /* No others user of address space so set it to 0 */
  1027. r = ttm_bo_device_init(&adev->mman.bdev,
  1028. adev->mman.bo_global_ref.ref.object,
  1029. &amdgpu_bo_driver,
  1030. adev->ddev->anon_inode->i_mapping,
  1031. DRM_FILE_PAGE_OFFSET,
  1032. adev->need_dma32);
  1033. if (r) {
  1034. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1035. return r;
  1036. }
  1037. adev->mman.initialized = true;
  1038. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1039. adev->mc.real_vram_size >> PAGE_SHIFT);
  1040. if (r) {
  1041. DRM_ERROR("Failed initializing VRAM heap.\n");
  1042. return r;
  1043. }
  1044. /* Reduce size of CPU-visible VRAM if requested */
  1045. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1046. if (amdgpu_vis_vram_limit > 0 &&
  1047. vis_vram_limit <= adev->mc.visible_vram_size)
  1048. adev->mc.visible_vram_size = vis_vram_limit;
  1049. /* Change the size here instead of the init above so only lpfn is affected */
  1050. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  1051. r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
  1052. AMDGPU_GEM_DOMAIN_VRAM,
  1053. &adev->stollen_vga_memory,
  1054. NULL, NULL);
  1055. if (r)
  1056. return r;
  1057. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1058. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1059. if (amdgpu_gtt_size == -1)
  1060. gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1061. adev->mc.mc_vram_size);
  1062. else
  1063. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1064. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1065. if (r) {
  1066. DRM_ERROR("Failed initializing GTT heap.\n");
  1067. return r;
  1068. }
  1069. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1070. (unsigned)(gtt_size / (1024 * 1024)));
  1071. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1072. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1073. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1074. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1075. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1076. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1077. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1078. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1079. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1080. /* GDS Memory */
  1081. if (adev->gds.mem.total_size) {
  1082. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1083. adev->gds.mem.total_size >> PAGE_SHIFT);
  1084. if (r) {
  1085. DRM_ERROR("Failed initializing GDS heap.\n");
  1086. return r;
  1087. }
  1088. }
  1089. /* GWS */
  1090. if (adev->gds.gws.total_size) {
  1091. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1092. adev->gds.gws.total_size >> PAGE_SHIFT);
  1093. if (r) {
  1094. DRM_ERROR("Failed initializing gws heap.\n");
  1095. return r;
  1096. }
  1097. }
  1098. /* OA */
  1099. if (adev->gds.oa.total_size) {
  1100. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1101. adev->gds.oa.total_size >> PAGE_SHIFT);
  1102. if (r) {
  1103. DRM_ERROR("Failed initializing oa heap.\n");
  1104. return r;
  1105. }
  1106. }
  1107. r = amdgpu_ttm_debugfs_init(adev);
  1108. if (r) {
  1109. DRM_ERROR("Failed to init debugfs\n");
  1110. return r;
  1111. }
  1112. return 0;
  1113. }
  1114. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1115. {
  1116. int r;
  1117. if (!adev->mman.initialized)
  1118. return;
  1119. amdgpu_ttm_debugfs_fini(adev);
  1120. if (adev->stollen_vga_memory) {
  1121. r = amdgpu_bo_reserve(adev->stollen_vga_memory, true);
  1122. if (r == 0) {
  1123. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1124. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1125. }
  1126. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1127. }
  1128. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1129. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1130. if (adev->gds.mem.total_size)
  1131. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1132. if (adev->gds.gws.total_size)
  1133. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1134. if (adev->gds.oa.total_size)
  1135. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1136. ttm_bo_device_release(&adev->mman.bdev);
  1137. amdgpu_gart_fini(adev);
  1138. amdgpu_ttm_global_fini(adev);
  1139. adev->mman.initialized = false;
  1140. DRM_INFO("amdgpu: ttm finalized\n");
  1141. }
  1142. /* this should only be called at bootup or when userspace
  1143. * isn't running */
  1144. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1145. {
  1146. struct ttm_mem_type_manager *man;
  1147. if (!adev->mman.initialized)
  1148. return;
  1149. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1150. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1151. man->size = size >> PAGE_SHIFT;
  1152. }
  1153. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1154. {
  1155. struct drm_file *file_priv;
  1156. struct amdgpu_device *adev;
  1157. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1158. return -EINVAL;
  1159. file_priv = filp->private_data;
  1160. adev = file_priv->minor->dev->dev_private;
  1161. if (adev == NULL)
  1162. return -EINVAL;
  1163. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1164. }
  1165. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1166. struct ttm_mem_reg *mem, unsigned num_pages,
  1167. uint64_t offset, unsigned window,
  1168. struct amdgpu_ring *ring,
  1169. uint64_t *addr)
  1170. {
  1171. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1172. struct amdgpu_device *adev = ring->adev;
  1173. struct ttm_tt *ttm = bo->ttm;
  1174. struct amdgpu_job *job;
  1175. unsigned num_dw, num_bytes;
  1176. dma_addr_t *dma_address;
  1177. struct dma_fence *fence;
  1178. uint64_t src_addr, dst_addr;
  1179. uint64_t flags;
  1180. int r;
  1181. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1182. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1183. *addr = adev->mc.gart_start;
  1184. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1185. AMDGPU_GPU_PAGE_SIZE;
  1186. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1187. while (num_dw & 0x7)
  1188. num_dw++;
  1189. num_bytes = num_pages * 8;
  1190. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1191. if (r)
  1192. return r;
  1193. src_addr = num_dw * 4;
  1194. src_addr += job->ibs[0].gpu_addr;
  1195. dst_addr = adev->gart.table_addr;
  1196. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1197. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1198. dst_addr, num_bytes);
  1199. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1200. WARN_ON(job->ibs[0].length_dw > num_dw);
  1201. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1202. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1203. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1204. &job->ibs[0].ptr[num_dw]);
  1205. if (r)
  1206. goto error_free;
  1207. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1208. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1209. if (r)
  1210. goto error_free;
  1211. dma_fence_put(fence);
  1212. return r;
  1213. error_free:
  1214. amdgpu_job_free(job);
  1215. return r;
  1216. }
  1217. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1218. uint64_t dst_offset, uint32_t byte_count,
  1219. struct reservation_object *resv,
  1220. struct dma_fence **fence, bool direct_submit,
  1221. bool vm_needs_flush)
  1222. {
  1223. struct amdgpu_device *adev = ring->adev;
  1224. struct amdgpu_job *job;
  1225. uint32_t max_bytes;
  1226. unsigned num_loops, num_dw;
  1227. unsigned i;
  1228. int r;
  1229. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1230. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1231. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1232. /* for IB padding */
  1233. while (num_dw & 0x7)
  1234. num_dw++;
  1235. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1236. if (r)
  1237. return r;
  1238. job->vm_needs_flush = vm_needs_flush;
  1239. if (resv) {
  1240. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1241. AMDGPU_FENCE_OWNER_UNDEFINED);
  1242. if (r) {
  1243. DRM_ERROR("sync failed (%d).\n", r);
  1244. goto error_free;
  1245. }
  1246. }
  1247. for (i = 0; i < num_loops; i++) {
  1248. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1249. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1250. dst_offset, cur_size_in_bytes);
  1251. src_offset += cur_size_in_bytes;
  1252. dst_offset += cur_size_in_bytes;
  1253. byte_count -= cur_size_in_bytes;
  1254. }
  1255. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1256. WARN_ON(job->ibs[0].length_dw > num_dw);
  1257. if (direct_submit) {
  1258. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1259. NULL, fence);
  1260. job->fence = dma_fence_get(*fence);
  1261. if (r)
  1262. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1263. amdgpu_job_free(job);
  1264. } else {
  1265. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1266. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1267. if (r)
  1268. goto error_free;
  1269. }
  1270. return r;
  1271. error_free:
  1272. amdgpu_job_free(job);
  1273. return r;
  1274. }
  1275. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1276. uint64_t src_data,
  1277. struct reservation_object *resv,
  1278. struct dma_fence **fence)
  1279. {
  1280. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1281. /* max_bytes applies to SDMA_OP_PTEPDE as well as SDMA_OP_CONST_FILL*/
  1282. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1283. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1284. struct drm_mm_node *mm_node;
  1285. unsigned long num_pages;
  1286. unsigned int num_loops, num_dw;
  1287. struct amdgpu_job *job;
  1288. int r;
  1289. if (!ring->ready) {
  1290. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1291. return -EINVAL;
  1292. }
  1293. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1294. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  1295. if (r)
  1296. return r;
  1297. }
  1298. num_pages = bo->tbo.num_pages;
  1299. mm_node = bo->tbo.mem.mm_node;
  1300. num_loops = 0;
  1301. while (num_pages) {
  1302. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1303. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1304. num_pages -= mm_node->size;
  1305. ++mm_node;
  1306. }
  1307. /* 10 double words for each SDMA_OP_PTEPDE cmd */
  1308. num_dw = num_loops * 10;
  1309. /* for IB padding */
  1310. num_dw += 64;
  1311. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1312. if (r)
  1313. return r;
  1314. if (resv) {
  1315. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1316. AMDGPU_FENCE_OWNER_UNDEFINED);
  1317. if (r) {
  1318. DRM_ERROR("sync failed (%d).\n", r);
  1319. goto error_free;
  1320. }
  1321. }
  1322. num_pages = bo->tbo.num_pages;
  1323. mm_node = bo->tbo.mem.mm_node;
  1324. while (num_pages) {
  1325. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1326. uint64_t dst_addr;
  1327. WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
  1328. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1329. while (byte_count) {
  1330. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1331. amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
  1332. dst_addr, 0,
  1333. cur_size_in_bytes >> 3, 0,
  1334. src_data);
  1335. dst_addr += cur_size_in_bytes;
  1336. byte_count -= cur_size_in_bytes;
  1337. }
  1338. num_pages -= mm_node->size;
  1339. ++mm_node;
  1340. }
  1341. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1342. WARN_ON(job->ibs[0].length_dw > num_dw);
  1343. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1344. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1345. if (r)
  1346. goto error_free;
  1347. return 0;
  1348. error_free:
  1349. amdgpu_job_free(job);
  1350. return r;
  1351. }
  1352. #if defined(CONFIG_DEBUG_FS)
  1353. extern void amdgpu_gtt_mgr_print(struct seq_file *m, struct ttm_mem_type_manager
  1354. *man);
  1355. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1356. {
  1357. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1358. unsigned ttm_pl = *(int *)node->info_ent->data;
  1359. struct drm_device *dev = node->minor->dev;
  1360. struct amdgpu_device *adev = dev->dev_private;
  1361. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1362. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1363. struct drm_printer p = drm_seq_file_printer(m);
  1364. spin_lock(&glob->lru_lock);
  1365. drm_mm_print(mm, &p);
  1366. spin_unlock(&glob->lru_lock);
  1367. switch (ttm_pl) {
  1368. case TTM_PL_VRAM:
  1369. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1370. adev->mman.bdev.man[ttm_pl].size,
  1371. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1372. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1373. break;
  1374. case TTM_PL_TT:
  1375. amdgpu_gtt_mgr_print(m, &adev->mman.bdev.man[TTM_PL_TT]);
  1376. break;
  1377. }
  1378. return 0;
  1379. }
  1380. static int ttm_pl_vram = TTM_PL_VRAM;
  1381. static int ttm_pl_tt = TTM_PL_TT;
  1382. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1383. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1384. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1385. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1386. #ifdef CONFIG_SWIOTLB
  1387. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1388. #endif
  1389. };
  1390. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1391. size_t size, loff_t *pos)
  1392. {
  1393. struct amdgpu_device *adev = file_inode(f)->i_private;
  1394. ssize_t result = 0;
  1395. int r;
  1396. if (size & 0x3 || *pos & 0x3)
  1397. return -EINVAL;
  1398. if (*pos >= adev->mc.mc_vram_size)
  1399. return -ENXIO;
  1400. while (size) {
  1401. unsigned long flags;
  1402. uint32_t value;
  1403. if (*pos >= adev->mc.mc_vram_size)
  1404. return result;
  1405. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1406. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1407. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1408. value = RREG32(mmMM_DATA);
  1409. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1410. r = put_user(value, (uint32_t *)buf);
  1411. if (r)
  1412. return r;
  1413. result += 4;
  1414. buf += 4;
  1415. *pos += 4;
  1416. size -= 4;
  1417. }
  1418. return result;
  1419. }
  1420. static const struct file_operations amdgpu_ttm_vram_fops = {
  1421. .owner = THIS_MODULE,
  1422. .read = amdgpu_ttm_vram_read,
  1423. .llseek = default_llseek
  1424. };
  1425. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1426. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1427. size_t size, loff_t *pos)
  1428. {
  1429. struct amdgpu_device *adev = file_inode(f)->i_private;
  1430. ssize_t result = 0;
  1431. int r;
  1432. while (size) {
  1433. loff_t p = *pos / PAGE_SIZE;
  1434. unsigned off = *pos & ~PAGE_MASK;
  1435. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1436. struct page *page;
  1437. void *ptr;
  1438. if (p >= adev->gart.num_cpu_pages)
  1439. return result;
  1440. page = adev->gart.pages[p];
  1441. if (page) {
  1442. ptr = kmap(page);
  1443. ptr += off;
  1444. r = copy_to_user(buf, ptr, cur_size);
  1445. kunmap(adev->gart.pages[p]);
  1446. } else
  1447. r = clear_user(buf, cur_size);
  1448. if (r)
  1449. return -EFAULT;
  1450. result += cur_size;
  1451. buf += cur_size;
  1452. *pos += cur_size;
  1453. size -= cur_size;
  1454. }
  1455. return result;
  1456. }
  1457. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1458. .owner = THIS_MODULE,
  1459. .read = amdgpu_ttm_gtt_read,
  1460. .llseek = default_llseek
  1461. };
  1462. #endif
  1463. #endif
  1464. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1465. {
  1466. #if defined(CONFIG_DEBUG_FS)
  1467. unsigned count;
  1468. struct drm_minor *minor = adev->ddev->primary;
  1469. struct dentry *ent, *root = minor->debugfs_root;
  1470. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1471. adev, &amdgpu_ttm_vram_fops);
  1472. if (IS_ERR(ent))
  1473. return PTR_ERR(ent);
  1474. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1475. adev->mman.vram = ent;
  1476. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1477. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1478. adev, &amdgpu_ttm_gtt_fops);
  1479. if (IS_ERR(ent))
  1480. return PTR_ERR(ent);
  1481. i_size_write(ent->d_inode, adev->mc.gart_size);
  1482. adev->mman.gtt = ent;
  1483. #endif
  1484. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1485. #ifdef CONFIG_SWIOTLB
  1486. if (!swiotlb_nr_tbl())
  1487. --count;
  1488. #endif
  1489. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1490. #else
  1491. return 0;
  1492. #endif
  1493. }
  1494. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1495. {
  1496. #if defined(CONFIG_DEBUG_FS)
  1497. debugfs_remove(adev->mman.vram);
  1498. adev->mman.vram = NULL;
  1499. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1500. debugfs_remove(adev->mman.gtt);
  1501. adev->mman.gtt = NULL;
  1502. #endif
  1503. #endif
  1504. }