amdgpu_device.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  60. #define AMDGPU_RESUME_MS 2000
  61. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  62. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  63. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  64. static const char *amdgpu_asic_name[] = {
  65. "TAHITI",
  66. "PITCAIRN",
  67. "VERDE",
  68. "OLAND",
  69. "HAINAN",
  70. "BONAIRE",
  71. "KAVERI",
  72. "KABINI",
  73. "HAWAII",
  74. "MULLINS",
  75. "TOPAZ",
  76. "TONGA",
  77. "FIJI",
  78. "CARRIZO",
  79. "STONEY",
  80. "POLARIS10",
  81. "POLARIS11",
  82. "POLARIS12",
  83. "VEGA10",
  84. "RAVEN",
  85. "LAST",
  86. };
  87. bool amdgpu_device_is_px(struct drm_device *dev)
  88. {
  89. struct amdgpu_device *adev = dev->dev_private;
  90. if (adev->flags & AMD_IS_PX)
  91. return true;
  92. return false;
  93. }
  94. /*
  95. * MMIO register access helper functions.
  96. */
  97. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  98. uint32_t acc_flags)
  99. {
  100. uint32_t ret;
  101. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  102. BUG_ON(in_interrupt());
  103. return amdgpu_virt_kiq_rreg(adev, reg);
  104. }
  105. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  106. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  107. else {
  108. unsigned long flags;
  109. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  110. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  111. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  112. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  113. }
  114. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  115. return ret;
  116. }
  117. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  118. uint32_t acc_flags)
  119. {
  120. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  121. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  122. adev->last_mm_index = v;
  123. }
  124. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  125. BUG_ON(in_interrupt());
  126. return amdgpu_virt_kiq_wreg(adev, reg, v);
  127. }
  128. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  129. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  130. else {
  131. unsigned long flags;
  132. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  133. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  134. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  135. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  136. }
  137. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  138. udelay(500);
  139. }
  140. }
  141. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  142. {
  143. if ((reg * 4) < adev->rio_mem_size)
  144. return ioread32(adev->rio_mem + (reg * 4));
  145. else {
  146. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  147. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  148. }
  149. }
  150. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  151. {
  152. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  153. adev->last_mm_index = v;
  154. }
  155. if ((reg * 4) < adev->rio_mem_size)
  156. iowrite32(v, adev->rio_mem + (reg * 4));
  157. else {
  158. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  159. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  160. }
  161. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  162. udelay(500);
  163. }
  164. }
  165. /**
  166. * amdgpu_mm_rdoorbell - read a doorbell dword
  167. *
  168. * @adev: amdgpu_device pointer
  169. * @index: doorbell index
  170. *
  171. * Returns the value in the doorbell aperture at the
  172. * requested doorbell index (CIK).
  173. */
  174. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  175. {
  176. if (index < adev->doorbell.num_doorbells) {
  177. return readl(adev->doorbell.ptr + index);
  178. } else {
  179. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  180. return 0;
  181. }
  182. }
  183. /**
  184. * amdgpu_mm_wdoorbell - write a doorbell dword
  185. *
  186. * @adev: amdgpu_device pointer
  187. * @index: doorbell index
  188. * @v: value to write
  189. *
  190. * Writes @v to the doorbell aperture at the
  191. * requested doorbell index (CIK).
  192. */
  193. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  194. {
  195. if (index < adev->doorbell.num_doorbells) {
  196. writel(v, adev->doorbell.ptr + index);
  197. } else {
  198. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  199. }
  200. }
  201. /**
  202. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  203. *
  204. * @adev: amdgpu_device pointer
  205. * @index: doorbell index
  206. *
  207. * Returns the value in the doorbell aperture at the
  208. * requested doorbell index (VEGA10+).
  209. */
  210. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  211. {
  212. if (index < adev->doorbell.num_doorbells) {
  213. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  214. } else {
  215. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  216. return 0;
  217. }
  218. }
  219. /**
  220. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  221. *
  222. * @adev: amdgpu_device pointer
  223. * @index: doorbell index
  224. * @v: value to write
  225. *
  226. * Writes @v to the doorbell aperture at the
  227. * requested doorbell index (VEGA10+).
  228. */
  229. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  230. {
  231. if (index < adev->doorbell.num_doorbells) {
  232. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  233. } else {
  234. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  235. }
  236. }
  237. /**
  238. * amdgpu_invalid_rreg - dummy reg read function
  239. *
  240. * @adev: amdgpu device pointer
  241. * @reg: offset of register
  242. *
  243. * Dummy register read function. Used for register blocks
  244. * that certain asics don't have (all asics).
  245. * Returns the value in the register.
  246. */
  247. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  248. {
  249. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  250. BUG();
  251. return 0;
  252. }
  253. /**
  254. * amdgpu_invalid_wreg - dummy reg write function
  255. *
  256. * @adev: amdgpu device pointer
  257. * @reg: offset of register
  258. * @v: value to write to the register
  259. *
  260. * Dummy register read function. Used for register blocks
  261. * that certain asics don't have (all asics).
  262. */
  263. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  264. {
  265. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  266. reg, v);
  267. BUG();
  268. }
  269. /**
  270. * amdgpu_block_invalid_rreg - dummy reg read function
  271. *
  272. * @adev: amdgpu device pointer
  273. * @block: offset of instance
  274. * @reg: offset of register
  275. *
  276. * Dummy register read function. Used for register blocks
  277. * that certain asics don't have (all asics).
  278. * Returns the value in the register.
  279. */
  280. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  281. uint32_t block, uint32_t reg)
  282. {
  283. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  284. reg, block);
  285. BUG();
  286. return 0;
  287. }
  288. /**
  289. * amdgpu_block_invalid_wreg - dummy reg write function
  290. *
  291. * @adev: amdgpu device pointer
  292. * @block: offset of instance
  293. * @reg: offset of register
  294. * @v: value to write to the register
  295. *
  296. * Dummy register read function. Used for register blocks
  297. * that certain asics don't have (all asics).
  298. */
  299. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  300. uint32_t block,
  301. uint32_t reg, uint32_t v)
  302. {
  303. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  304. reg, block, v);
  305. BUG();
  306. }
  307. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  308. {
  309. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  310. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  311. &adev->vram_scratch.robj,
  312. &adev->vram_scratch.gpu_addr,
  313. (void **)&adev->vram_scratch.ptr);
  314. }
  315. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  316. {
  317. int r;
  318. if (adev->vram_scratch.robj == NULL) {
  319. return;
  320. }
  321. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  322. if (likely(r == 0)) {
  323. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  324. amdgpu_bo_unpin(adev->vram_scratch.robj);
  325. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  326. }
  327. amdgpu_bo_unref(&adev->vram_scratch.robj);
  328. }
  329. /**
  330. * amdgpu_program_register_sequence - program an array of registers.
  331. *
  332. * @adev: amdgpu_device pointer
  333. * @registers: pointer to the register array
  334. * @array_size: size of the register array
  335. *
  336. * Programs an array or registers with and and or masks.
  337. * This is a helper for setting golden registers.
  338. */
  339. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  340. const u32 *registers,
  341. const u32 array_size)
  342. {
  343. u32 tmp, reg, and_mask, or_mask;
  344. int i;
  345. if (array_size % 3)
  346. return;
  347. for (i = 0; i < array_size; i +=3) {
  348. reg = registers[i + 0];
  349. and_mask = registers[i + 1];
  350. or_mask = registers[i + 2];
  351. if (and_mask == 0xffffffff) {
  352. tmp = or_mask;
  353. } else {
  354. tmp = RREG32(reg);
  355. tmp &= ~and_mask;
  356. tmp |= or_mask;
  357. }
  358. WREG32(reg, tmp);
  359. }
  360. }
  361. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  362. {
  363. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  364. }
  365. /*
  366. * GPU doorbell aperture helpers function.
  367. */
  368. /**
  369. * amdgpu_doorbell_init - Init doorbell driver information.
  370. *
  371. * @adev: amdgpu_device pointer
  372. *
  373. * Init doorbell driver information (CIK)
  374. * Returns 0 on success, error on failure.
  375. */
  376. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  377. {
  378. /* doorbell bar mapping */
  379. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  380. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  381. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  382. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  383. if (adev->doorbell.num_doorbells == 0)
  384. return -EINVAL;
  385. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  386. adev->doorbell.num_doorbells *
  387. sizeof(u32));
  388. if (adev->doorbell.ptr == NULL)
  389. return -ENOMEM;
  390. return 0;
  391. }
  392. /**
  393. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  394. *
  395. * @adev: amdgpu_device pointer
  396. *
  397. * Tear down doorbell driver information (CIK)
  398. */
  399. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  400. {
  401. iounmap(adev->doorbell.ptr);
  402. adev->doorbell.ptr = NULL;
  403. }
  404. /**
  405. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  406. * setup amdkfd
  407. *
  408. * @adev: amdgpu_device pointer
  409. * @aperture_base: output returning doorbell aperture base physical address
  410. * @aperture_size: output returning doorbell aperture size in bytes
  411. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  412. *
  413. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  414. * takes doorbells required for its own rings and reports the setup to amdkfd.
  415. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  416. */
  417. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  418. phys_addr_t *aperture_base,
  419. size_t *aperture_size,
  420. size_t *start_offset)
  421. {
  422. /*
  423. * The first num_doorbells are used by amdgpu.
  424. * amdkfd takes whatever's left in the aperture.
  425. */
  426. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  427. *aperture_base = adev->doorbell.base;
  428. *aperture_size = adev->doorbell.size;
  429. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  430. } else {
  431. *aperture_base = 0;
  432. *aperture_size = 0;
  433. *start_offset = 0;
  434. }
  435. }
  436. /*
  437. * amdgpu_wb_*()
  438. * Writeback is the method by which the GPU updates special pages in memory
  439. * with the status of certain GPU events (fences, ring pointers,etc.).
  440. */
  441. /**
  442. * amdgpu_wb_fini - Disable Writeback and free memory
  443. *
  444. * @adev: amdgpu_device pointer
  445. *
  446. * Disables Writeback and frees the Writeback memory (all asics).
  447. * Used at driver shutdown.
  448. */
  449. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  450. {
  451. if (adev->wb.wb_obj) {
  452. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  453. &adev->wb.gpu_addr,
  454. (void **)&adev->wb.wb);
  455. adev->wb.wb_obj = NULL;
  456. }
  457. }
  458. /**
  459. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  460. *
  461. * @adev: amdgpu_device pointer
  462. *
  463. * Initializes writeback and allocates writeback memory (all asics).
  464. * Used at driver startup.
  465. * Returns 0 on success or an -error on failure.
  466. */
  467. static int amdgpu_wb_init(struct amdgpu_device *adev)
  468. {
  469. int r;
  470. if (adev->wb.wb_obj == NULL) {
  471. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  472. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  473. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  474. (void **)&adev->wb.wb);
  475. if (r) {
  476. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  477. return r;
  478. }
  479. adev->wb.num_wb = AMDGPU_MAX_WB;
  480. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  481. /* clear wb memory */
  482. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  483. }
  484. return 0;
  485. }
  486. /**
  487. * amdgpu_wb_get - Allocate a wb entry
  488. *
  489. * @adev: amdgpu_device pointer
  490. * @wb: wb index
  491. *
  492. * Allocate a wb slot for use by the driver (all asics).
  493. * Returns 0 on success or -EINVAL on failure.
  494. */
  495. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  496. {
  497. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  498. if (offset < adev->wb.num_wb) {
  499. __set_bit(offset, adev->wb.used);
  500. *wb = offset;
  501. return 0;
  502. } else {
  503. return -EINVAL;
  504. }
  505. }
  506. /**
  507. * amdgpu_wb_get_64bit - Allocate a wb entry
  508. *
  509. * @adev: amdgpu_device pointer
  510. * @wb: wb index
  511. *
  512. * Allocate a wb slot for use by the driver (all asics).
  513. * Returns 0 on success or -EINVAL on failure.
  514. */
  515. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  516. {
  517. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  518. adev->wb.num_wb, 0, 2, 7, 0);
  519. if ((offset + 1) < adev->wb.num_wb) {
  520. __set_bit(offset, adev->wb.used);
  521. __set_bit(offset + 1, adev->wb.used);
  522. *wb = offset;
  523. return 0;
  524. } else {
  525. return -EINVAL;
  526. }
  527. }
  528. int amdgpu_wb_get_256Bit(struct amdgpu_device *adev, u32 *wb)
  529. {
  530. int i = 0;
  531. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  532. adev->wb.num_wb, 0, 8, 63, 0);
  533. if ((offset + 7) < adev->wb.num_wb) {
  534. for (i = 0; i < 8; i++)
  535. __set_bit(offset + i, adev->wb.used);
  536. *wb = offset;
  537. return 0;
  538. } else {
  539. return -EINVAL;
  540. }
  541. }
  542. /**
  543. * amdgpu_wb_free - Free a wb entry
  544. *
  545. * @adev: amdgpu_device pointer
  546. * @wb: wb index
  547. *
  548. * Free a wb slot allocated for use by the driver (all asics)
  549. */
  550. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  551. {
  552. if (wb < adev->wb.num_wb)
  553. __clear_bit(wb, adev->wb.used);
  554. }
  555. /**
  556. * amdgpu_wb_free_64bit - Free a wb entry
  557. *
  558. * @adev: amdgpu_device pointer
  559. * @wb: wb index
  560. *
  561. * Free a wb slot allocated for use by the driver (all asics)
  562. */
  563. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  564. {
  565. if ((wb + 1) < adev->wb.num_wb) {
  566. __clear_bit(wb, adev->wb.used);
  567. __clear_bit(wb + 1, adev->wb.used);
  568. }
  569. }
  570. /**
  571. * amdgpu_wb_free_256bit - Free a wb entry
  572. *
  573. * @adev: amdgpu_device pointer
  574. * @wb: wb index
  575. *
  576. * Free a wb slot allocated for use by the driver (all asics)
  577. */
  578. void amdgpu_wb_free_256bit(struct amdgpu_device *adev, u32 wb)
  579. {
  580. int i = 0;
  581. if ((wb + 7) < adev->wb.num_wb)
  582. for (i = 0; i < 8; i++)
  583. __clear_bit(wb + i, adev->wb.used);
  584. }
  585. /**
  586. * amdgpu_vram_location - try to find VRAM location
  587. * @adev: amdgpu device structure holding all necessary informations
  588. * @mc: memory controller structure holding memory informations
  589. * @base: base address at which to put VRAM
  590. *
  591. * Function will try to place VRAM at base address provided
  592. * as parameter (which is so far either PCI aperture address or
  593. * for IGP TOM base address).
  594. *
  595. * If there is not enough space to fit the unvisible VRAM in the 32bits
  596. * address space then we limit the VRAM size to the aperture.
  597. *
  598. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  599. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  600. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  601. * not IGP.
  602. *
  603. * Note: we use mc_vram_size as on some board we need to program the mc to
  604. * cover the whole aperture even if VRAM size is inferior to aperture size
  605. * Novell bug 204882 + along with lots of ubuntu ones
  606. *
  607. * Note: when limiting vram it's safe to overwritte real_vram_size because
  608. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  609. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  610. * ones)
  611. *
  612. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  613. * explicitly check for that though.
  614. *
  615. * FIXME: when reducing VRAM size align new size on power of 2.
  616. */
  617. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  618. {
  619. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  620. mc->vram_start = base;
  621. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  622. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  623. mc->real_vram_size = mc->aper_size;
  624. mc->mc_vram_size = mc->aper_size;
  625. }
  626. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  627. if (limit && limit < mc->real_vram_size)
  628. mc->real_vram_size = limit;
  629. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  630. mc->mc_vram_size >> 20, mc->vram_start,
  631. mc->vram_end, mc->real_vram_size >> 20);
  632. }
  633. /**
  634. * amdgpu_gart_location - try to find GTT location
  635. * @adev: amdgpu device structure holding all necessary informations
  636. * @mc: memory controller structure holding memory informations
  637. *
  638. * Function will place try to place GTT before or after VRAM.
  639. *
  640. * If GTT size is bigger than space left then we ajust GTT size.
  641. * Thus function will never fails.
  642. *
  643. * FIXME: when reducing GTT size align new size on power of 2.
  644. */
  645. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  646. {
  647. u64 size_af, size_bf;
  648. size_af = adev->mc.mc_mask - mc->vram_end;
  649. size_bf = mc->vram_start;
  650. if (size_bf > size_af) {
  651. if (mc->gart_size > size_bf) {
  652. dev_warn(adev->dev, "limiting GTT\n");
  653. mc->gart_size = size_bf;
  654. }
  655. mc->gart_start = 0;
  656. } else {
  657. if (mc->gart_size > size_af) {
  658. dev_warn(adev->dev, "limiting GTT\n");
  659. mc->gart_size = size_af;
  660. }
  661. mc->gart_start = mc->vram_end + 1;
  662. }
  663. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  664. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  665. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  666. }
  667. /*
  668. * GPU helpers function.
  669. */
  670. /**
  671. * amdgpu_need_post - check if the hw need post or not
  672. *
  673. * @adev: amdgpu_device pointer
  674. *
  675. * Check if the asic has been initialized (all asics) at driver startup
  676. * or post is needed if hw reset is performed.
  677. * Returns true if need or false if not.
  678. */
  679. bool amdgpu_need_post(struct amdgpu_device *adev)
  680. {
  681. uint32_t reg;
  682. if (adev->has_hw_reset) {
  683. adev->has_hw_reset = false;
  684. return true;
  685. }
  686. /* bios scratch used on CIK+ */
  687. if (adev->asic_type >= CHIP_BONAIRE)
  688. return amdgpu_atombios_scratch_need_asic_init(adev);
  689. /* check MEM_SIZE for older asics */
  690. reg = amdgpu_asic_get_config_memsize(adev);
  691. if ((reg != 0) && (reg != 0xffffffff))
  692. return false;
  693. return true;
  694. }
  695. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  696. {
  697. if (amdgpu_sriov_vf(adev))
  698. return false;
  699. if (amdgpu_passthrough(adev)) {
  700. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  701. * some old smc fw still need driver do vPost otherwise gpu hang, while
  702. * those smc fw version above 22.15 doesn't have this flaw, so we force
  703. * vpost executed for smc version below 22.15
  704. */
  705. if (adev->asic_type == CHIP_FIJI) {
  706. int err;
  707. uint32_t fw_ver;
  708. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  709. /* force vPost if error occured */
  710. if (err)
  711. return true;
  712. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  713. if (fw_ver < 0x00160e00)
  714. return true;
  715. }
  716. }
  717. return amdgpu_need_post(adev);
  718. }
  719. /**
  720. * amdgpu_dummy_page_init - init dummy page used by the driver
  721. *
  722. * @adev: amdgpu_device pointer
  723. *
  724. * Allocate the dummy page used by the driver (all asics).
  725. * This dummy page is used by the driver as a filler for gart entries
  726. * when pages are taken out of the GART
  727. * Returns 0 on sucess, -ENOMEM on failure.
  728. */
  729. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  730. {
  731. if (adev->dummy_page.page)
  732. return 0;
  733. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  734. if (adev->dummy_page.page == NULL)
  735. return -ENOMEM;
  736. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  737. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  738. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  739. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  740. __free_page(adev->dummy_page.page);
  741. adev->dummy_page.page = NULL;
  742. return -ENOMEM;
  743. }
  744. return 0;
  745. }
  746. /**
  747. * amdgpu_dummy_page_fini - free dummy page used by the driver
  748. *
  749. * @adev: amdgpu_device pointer
  750. *
  751. * Frees the dummy page used by the driver (all asics).
  752. */
  753. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  754. {
  755. if (adev->dummy_page.page == NULL)
  756. return;
  757. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  758. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  759. __free_page(adev->dummy_page.page);
  760. adev->dummy_page.page = NULL;
  761. }
  762. /* ATOM accessor methods */
  763. /*
  764. * ATOM is an interpreted byte code stored in tables in the vbios. The
  765. * driver registers callbacks to access registers and the interpreter
  766. * in the driver parses the tables and executes then to program specific
  767. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  768. * atombios.h, and atom.c
  769. */
  770. /**
  771. * cail_pll_read - read PLL register
  772. *
  773. * @info: atom card_info pointer
  774. * @reg: PLL register offset
  775. *
  776. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  777. * Returns the value of the PLL register.
  778. */
  779. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  780. {
  781. return 0;
  782. }
  783. /**
  784. * cail_pll_write - write PLL register
  785. *
  786. * @info: atom card_info pointer
  787. * @reg: PLL register offset
  788. * @val: value to write to the pll register
  789. *
  790. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  791. */
  792. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  793. {
  794. }
  795. /**
  796. * cail_mc_read - read MC (Memory Controller) register
  797. *
  798. * @info: atom card_info pointer
  799. * @reg: MC register offset
  800. *
  801. * Provides an MC register accessor for the atom interpreter (r4xx+).
  802. * Returns the value of the MC register.
  803. */
  804. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  805. {
  806. return 0;
  807. }
  808. /**
  809. * cail_mc_write - write MC (Memory Controller) register
  810. *
  811. * @info: atom card_info pointer
  812. * @reg: MC register offset
  813. * @val: value to write to the pll register
  814. *
  815. * Provides a MC register accessor for the atom interpreter (r4xx+).
  816. */
  817. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  818. {
  819. }
  820. /**
  821. * cail_reg_write - write MMIO register
  822. *
  823. * @info: atom card_info pointer
  824. * @reg: MMIO register offset
  825. * @val: value to write to the pll register
  826. *
  827. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  828. */
  829. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  830. {
  831. struct amdgpu_device *adev = info->dev->dev_private;
  832. WREG32(reg, val);
  833. }
  834. /**
  835. * cail_reg_read - read MMIO register
  836. *
  837. * @info: atom card_info pointer
  838. * @reg: MMIO register offset
  839. *
  840. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  841. * Returns the value of the MMIO register.
  842. */
  843. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  844. {
  845. struct amdgpu_device *adev = info->dev->dev_private;
  846. uint32_t r;
  847. r = RREG32(reg);
  848. return r;
  849. }
  850. /**
  851. * cail_ioreg_write - write IO register
  852. *
  853. * @info: atom card_info pointer
  854. * @reg: IO register offset
  855. * @val: value to write to the pll register
  856. *
  857. * Provides a IO register accessor for the atom interpreter (r4xx+).
  858. */
  859. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  860. {
  861. struct amdgpu_device *adev = info->dev->dev_private;
  862. WREG32_IO(reg, val);
  863. }
  864. /**
  865. * cail_ioreg_read - read IO register
  866. *
  867. * @info: atom card_info pointer
  868. * @reg: IO register offset
  869. *
  870. * Provides an IO register accessor for the atom interpreter (r4xx+).
  871. * Returns the value of the IO register.
  872. */
  873. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  874. {
  875. struct amdgpu_device *adev = info->dev->dev_private;
  876. uint32_t r;
  877. r = RREG32_IO(reg);
  878. return r;
  879. }
  880. /**
  881. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  882. *
  883. * @adev: amdgpu_device pointer
  884. *
  885. * Frees the driver info and register access callbacks for the ATOM
  886. * interpreter (r4xx+).
  887. * Called at driver shutdown.
  888. */
  889. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  890. {
  891. if (adev->mode_info.atom_context) {
  892. kfree(adev->mode_info.atom_context->scratch);
  893. kfree(adev->mode_info.atom_context->iio);
  894. }
  895. kfree(adev->mode_info.atom_context);
  896. adev->mode_info.atom_context = NULL;
  897. kfree(adev->mode_info.atom_card_info);
  898. adev->mode_info.atom_card_info = NULL;
  899. }
  900. /**
  901. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  902. *
  903. * @adev: amdgpu_device pointer
  904. *
  905. * Initializes the driver info and register access callbacks for the
  906. * ATOM interpreter (r4xx+).
  907. * Returns 0 on sucess, -ENOMEM on failure.
  908. * Called at driver startup.
  909. */
  910. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  911. {
  912. struct card_info *atom_card_info =
  913. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  914. if (!atom_card_info)
  915. return -ENOMEM;
  916. adev->mode_info.atom_card_info = atom_card_info;
  917. atom_card_info->dev = adev->ddev;
  918. atom_card_info->reg_read = cail_reg_read;
  919. atom_card_info->reg_write = cail_reg_write;
  920. /* needed for iio ops */
  921. if (adev->rio_mem) {
  922. atom_card_info->ioreg_read = cail_ioreg_read;
  923. atom_card_info->ioreg_write = cail_ioreg_write;
  924. } else {
  925. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  926. atom_card_info->ioreg_read = cail_reg_read;
  927. atom_card_info->ioreg_write = cail_reg_write;
  928. }
  929. atom_card_info->mc_read = cail_mc_read;
  930. atom_card_info->mc_write = cail_mc_write;
  931. atom_card_info->pll_read = cail_pll_read;
  932. atom_card_info->pll_write = cail_pll_write;
  933. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  934. if (!adev->mode_info.atom_context) {
  935. amdgpu_atombios_fini(adev);
  936. return -ENOMEM;
  937. }
  938. mutex_init(&adev->mode_info.atom_context->mutex);
  939. if (adev->is_atom_fw) {
  940. amdgpu_atomfirmware_scratch_regs_init(adev);
  941. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  942. } else {
  943. amdgpu_atombios_scratch_regs_init(adev);
  944. amdgpu_atombios_allocate_fb_scratch(adev);
  945. }
  946. return 0;
  947. }
  948. /* if we get transitioned to only one device, take VGA back */
  949. /**
  950. * amdgpu_vga_set_decode - enable/disable vga decode
  951. *
  952. * @cookie: amdgpu_device pointer
  953. * @state: enable/disable vga decode
  954. *
  955. * Enable/disable vga decode (all asics).
  956. * Returns VGA resource flags.
  957. */
  958. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  959. {
  960. struct amdgpu_device *adev = cookie;
  961. amdgpu_asic_set_vga_state(adev, state);
  962. if (state)
  963. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  964. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  965. else
  966. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  967. }
  968. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  969. {
  970. /* defines number of bits in page table versus page directory,
  971. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  972. * page table and the remaining bits are in the page directory */
  973. if (amdgpu_vm_block_size == -1)
  974. return;
  975. if (amdgpu_vm_block_size < 9) {
  976. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  977. amdgpu_vm_block_size);
  978. goto def_value;
  979. }
  980. if (amdgpu_vm_block_size > 24 ||
  981. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  982. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  983. amdgpu_vm_block_size);
  984. goto def_value;
  985. }
  986. return;
  987. def_value:
  988. amdgpu_vm_block_size = -1;
  989. }
  990. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  991. {
  992. /* no need to check the default value */
  993. if (amdgpu_vm_size == -1)
  994. return;
  995. if (!is_power_of_2(amdgpu_vm_size)) {
  996. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  997. amdgpu_vm_size);
  998. goto def_value;
  999. }
  1000. if (amdgpu_vm_size < 1) {
  1001. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  1002. amdgpu_vm_size);
  1003. goto def_value;
  1004. }
  1005. /*
  1006. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  1007. */
  1008. if (amdgpu_vm_size > 1024) {
  1009. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  1010. amdgpu_vm_size);
  1011. goto def_value;
  1012. }
  1013. return;
  1014. def_value:
  1015. amdgpu_vm_size = -1;
  1016. }
  1017. /**
  1018. * amdgpu_check_arguments - validate module params
  1019. *
  1020. * @adev: amdgpu_device pointer
  1021. *
  1022. * Validates certain module parameters and updates
  1023. * the associated values used by the driver (all asics).
  1024. */
  1025. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1026. {
  1027. if (amdgpu_sched_jobs < 4) {
  1028. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1029. amdgpu_sched_jobs);
  1030. amdgpu_sched_jobs = 4;
  1031. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1032. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1033. amdgpu_sched_jobs);
  1034. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1035. }
  1036. if (amdgpu_gart_size < 32) {
  1037. /* gart size must be greater or equal to 32M */
  1038. dev_warn(adev->dev, "gart size (%d) too small\n",
  1039. amdgpu_gart_size);
  1040. amdgpu_gart_size = 32;
  1041. }
  1042. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  1043. /* gtt size must be greater or equal to 32M */
  1044. dev_warn(adev->dev, "gtt size (%d) too small\n",
  1045. amdgpu_gtt_size);
  1046. amdgpu_gtt_size = -1;
  1047. }
  1048. amdgpu_check_vm_size(adev);
  1049. amdgpu_check_block_size(adev);
  1050. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1051. !is_power_of_2(amdgpu_vram_page_split))) {
  1052. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1053. amdgpu_vram_page_split);
  1054. amdgpu_vram_page_split = 1024;
  1055. }
  1056. }
  1057. /**
  1058. * amdgpu_switcheroo_set_state - set switcheroo state
  1059. *
  1060. * @pdev: pci dev pointer
  1061. * @state: vga_switcheroo state
  1062. *
  1063. * Callback for the switcheroo driver. Suspends or resumes the
  1064. * the asics before or after it is powered up using ACPI methods.
  1065. */
  1066. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1067. {
  1068. struct drm_device *dev = pci_get_drvdata(pdev);
  1069. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1070. return;
  1071. if (state == VGA_SWITCHEROO_ON) {
  1072. pr_info("amdgpu: switched on\n");
  1073. /* don't suspend or resume card normally */
  1074. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1075. amdgpu_device_resume(dev, true, true);
  1076. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1077. drm_kms_helper_poll_enable(dev);
  1078. } else {
  1079. pr_info("amdgpu: switched off\n");
  1080. drm_kms_helper_poll_disable(dev);
  1081. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1082. amdgpu_device_suspend(dev, true, true);
  1083. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1084. }
  1085. }
  1086. /**
  1087. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1088. *
  1089. * @pdev: pci dev pointer
  1090. *
  1091. * Callback for the switcheroo driver. Check of the switcheroo
  1092. * state can be changed.
  1093. * Returns true if the state can be changed, false if not.
  1094. */
  1095. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1096. {
  1097. struct drm_device *dev = pci_get_drvdata(pdev);
  1098. /*
  1099. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1100. * locking inversion with the driver load path. And the access here is
  1101. * completely racy anyway. So don't bother with locking for now.
  1102. */
  1103. return dev->open_count == 0;
  1104. }
  1105. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1106. .set_gpu_state = amdgpu_switcheroo_set_state,
  1107. .reprobe = NULL,
  1108. .can_switch = amdgpu_switcheroo_can_switch,
  1109. };
  1110. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1111. enum amd_ip_block_type block_type,
  1112. enum amd_clockgating_state state)
  1113. {
  1114. int i, r = 0;
  1115. for (i = 0; i < adev->num_ip_blocks; i++) {
  1116. if (!adev->ip_blocks[i].status.valid)
  1117. continue;
  1118. if (adev->ip_blocks[i].version->type != block_type)
  1119. continue;
  1120. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1121. continue;
  1122. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1123. (void *)adev, state);
  1124. if (r)
  1125. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1126. adev->ip_blocks[i].version->funcs->name, r);
  1127. }
  1128. return r;
  1129. }
  1130. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1131. enum amd_ip_block_type block_type,
  1132. enum amd_powergating_state state)
  1133. {
  1134. int i, r = 0;
  1135. for (i = 0; i < adev->num_ip_blocks; i++) {
  1136. if (!adev->ip_blocks[i].status.valid)
  1137. continue;
  1138. if (adev->ip_blocks[i].version->type != block_type)
  1139. continue;
  1140. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1141. continue;
  1142. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1143. (void *)adev, state);
  1144. if (r)
  1145. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1146. adev->ip_blocks[i].version->funcs->name, r);
  1147. }
  1148. return r;
  1149. }
  1150. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1151. {
  1152. int i;
  1153. for (i = 0; i < adev->num_ip_blocks; i++) {
  1154. if (!adev->ip_blocks[i].status.valid)
  1155. continue;
  1156. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1157. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1158. }
  1159. }
  1160. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1161. enum amd_ip_block_type block_type)
  1162. {
  1163. int i, r;
  1164. for (i = 0; i < adev->num_ip_blocks; i++) {
  1165. if (!adev->ip_blocks[i].status.valid)
  1166. continue;
  1167. if (adev->ip_blocks[i].version->type == block_type) {
  1168. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1169. if (r)
  1170. return r;
  1171. break;
  1172. }
  1173. }
  1174. return 0;
  1175. }
  1176. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1177. enum amd_ip_block_type block_type)
  1178. {
  1179. int i;
  1180. for (i = 0; i < adev->num_ip_blocks; i++) {
  1181. if (!adev->ip_blocks[i].status.valid)
  1182. continue;
  1183. if (adev->ip_blocks[i].version->type == block_type)
  1184. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1185. }
  1186. return true;
  1187. }
  1188. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1189. enum amd_ip_block_type type)
  1190. {
  1191. int i;
  1192. for (i = 0; i < adev->num_ip_blocks; i++)
  1193. if (adev->ip_blocks[i].version->type == type)
  1194. return &adev->ip_blocks[i];
  1195. return NULL;
  1196. }
  1197. /**
  1198. * amdgpu_ip_block_version_cmp
  1199. *
  1200. * @adev: amdgpu_device pointer
  1201. * @type: enum amd_ip_block_type
  1202. * @major: major version
  1203. * @minor: minor version
  1204. *
  1205. * return 0 if equal or greater
  1206. * return 1 if smaller or the ip_block doesn't exist
  1207. */
  1208. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1209. enum amd_ip_block_type type,
  1210. u32 major, u32 minor)
  1211. {
  1212. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1213. if (ip_block && ((ip_block->version->major > major) ||
  1214. ((ip_block->version->major == major) &&
  1215. (ip_block->version->minor >= minor))))
  1216. return 0;
  1217. return 1;
  1218. }
  1219. /**
  1220. * amdgpu_ip_block_add
  1221. *
  1222. * @adev: amdgpu_device pointer
  1223. * @ip_block_version: pointer to the IP to add
  1224. *
  1225. * Adds the IP block driver information to the collection of IPs
  1226. * on the asic.
  1227. */
  1228. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1229. const struct amdgpu_ip_block_version *ip_block_version)
  1230. {
  1231. if (!ip_block_version)
  1232. return -EINVAL;
  1233. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1234. ip_block_version->funcs->name);
  1235. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1236. return 0;
  1237. }
  1238. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1239. {
  1240. adev->enable_virtual_display = false;
  1241. if (amdgpu_virtual_display) {
  1242. struct drm_device *ddev = adev->ddev;
  1243. const char *pci_address_name = pci_name(ddev->pdev);
  1244. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1245. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1246. pciaddstr_tmp = pciaddstr;
  1247. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1248. pciaddname = strsep(&pciaddname_tmp, ",");
  1249. if (!strcmp("all", pciaddname)
  1250. || !strcmp(pci_address_name, pciaddname)) {
  1251. long num_crtc;
  1252. int res = -1;
  1253. adev->enable_virtual_display = true;
  1254. if (pciaddname_tmp)
  1255. res = kstrtol(pciaddname_tmp, 10,
  1256. &num_crtc);
  1257. if (!res) {
  1258. if (num_crtc < 1)
  1259. num_crtc = 1;
  1260. if (num_crtc > 6)
  1261. num_crtc = 6;
  1262. adev->mode_info.num_crtc = num_crtc;
  1263. } else {
  1264. adev->mode_info.num_crtc = 1;
  1265. }
  1266. break;
  1267. }
  1268. }
  1269. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1270. amdgpu_virtual_display, pci_address_name,
  1271. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1272. kfree(pciaddstr);
  1273. }
  1274. }
  1275. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1276. {
  1277. const char *chip_name;
  1278. char fw_name[30];
  1279. int err;
  1280. const struct gpu_info_firmware_header_v1_0 *hdr;
  1281. adev->firmware.gpu_info_fw = NULL;
  1282. switch (adev->asic_type) {
  1283. case CHIP_TOPAZ:
  1284. case CHIP_TONGA:
  1285. case CHIP_FIJI:
  1286. case CHIP_POLARIS11:
  1287. case CHIP_POLARIS10:
  1288. case CHIP_POLARIS12:
  1289. case CHIP_CARRIZO:
  1290. case CHIP_STONEY:
  1291. #ifdef CONFIG_DRM_AMDGPU_SI
  1292. case CHIP_VERDE:
  1293. case CHIP_TAHITI:
  1294. case CHIP_PITCAIRN:
  1295. case CHIP_OLAND:
  1296. case CHIP_HAINAN:
  1297. #endif
  1298. #ifdef CONFIG_DRM_AMDGPU_CIK
  1299. case CHIP_BONAIRE:
  1300. case CHIP_HAWAII:
  1301. case CHIP_KAVERI:
  1302. case CHIP_KABINI:
  1303. case CHIP_MULLINS:
  1304. #endif
  1305. default:
  1306. return 0;
  1307. case CHIP_VEGA10:
  1308. chip_name = "vega10";
  1309. break;
  1310. case CHIP_RAVEN:
  1311. chip_name = "raven";
  1312. break;
  1313. }
  1314. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1315. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1316. if (err) {
  1317. dev_err(adev->dev,
  1318. "Failed to load gpu_info firmware \"%s\"\n",
  1319. fw_name);
  1320. goto out;
  1321. }
  1322. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1323. if (err) {
  1324. dev_err(adev->dev,
  1325. "Failed to validate gpu_info firmware \"%s\"\n",
  1326. fw_name);
  1327. goto out;
  1328. }
  1329. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1330. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1331. switch (hdr->version_major) {
  1332. case 1:
  1333. {
  1334. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1335. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1336. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1337. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1338. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1339. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1340. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1341. adev->gfx.config.max_texture_channel_caches =
  1342. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1343. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1344. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1345. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1346. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1347. adev->gfx.config.double_offchip_lds_buf =
  1348. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1349. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1350. adev->gfx.cu_info.max_waves_per_simd =
  1351. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1352. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1353. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1354. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1355. break;
  1356. }
  1357. default:
  1358. dev_err(adev->dev,
  1359. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1360. err = -EINVAL;
  1361. goto out;
  1362. }
  1363. out:
  1364. return err;
  1365. }
  1366. static int amdgpu_early_init(struct amdgpu_device *adev)
  1367. {
  1368. int i, r;
  1369. amdgpu_device_enable_virtual_display(adev);
  1370. switch (adev->asic_type) {
  1371. case CHIP_TOPAZ:
  1372. case CHIP_TONGA:
  1373. case CHIP_FIJI:
  1374. case CHIP_POLARIS11:
  1375. case CHIP_POLARIS10:
  1376. case CHIP_POLARIS12:
  1377. case CHIP_CARRIZO:
  1378. case CHIP_STONEY:
  1379. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1380. adev->family = AMDGPU_FAMILY_CZ;
  1381. else
  1382. adev->family = AMDGPU_FAMILY_VI;
  1383. r = vi_set_ip_blocks(adev);
  1384. if (r)
  1385. return r;
  1386. break;
  1387. #ifdef CONFIG_DRM_AMDGPU_SI
  1388. case CHIP_VERDE:
  1389. case CHIP_TAHITI:
  1390. case CHIP_PITCAIRN:
  1391. case CHIP_OLAND:
  1392. case CHIP_HAINAN:
  1393. adev->family = AMDGPU_FAMILY_SI;
  1394. r = si_set_ip_blocks(adev);
  1395. if (r)
  1396. return r;
  1397. break;
  1398. #endif
  1399. #ifdef CONFIG_DRM_AMDGPU_CIK
  1400. case CHIP_BONAIRE:
  1401. case CHIP_HAWAII:
  1402. case CHIP_KAVERI:
  1403. case CHIP_KABINI:
  1404. case CHIP_MULLINS:
  1405. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1406. adev->family = AMDGPU_FAMILY_CI;
  1407. else
  1408. adev->family = AMDGPU_FAMILY_KV;
  1409. r = cik_set_ip_blocks(adev);
  1410. if (r)
  1411. return r;
  1412. break;
  1413. #endif
  1414. case CHIP_VEGA10:
  1415. case CHIP_RAVEN:
  1416. if (adev->asic_type == CHIP_RAVEN)
  1417. adev->family = AMDGPU_FAMILY_RV;
  1418. else
  1419. adev->family = AMDGPU_FAMILY_AI;
  1420. r = soc15_set_ip_blocks(adev);
  1421. if (r)
  1422. return r;
  1423. break;
  1424. default:
  1425. /* FIXME: not supported yet */
  1426. return -EINVAL;
  1427. }
  1428. r = amdgpu_device_parse_gpu_info_fw(adev);
  1429. if (r)
  1430. return r;
  1431. if (amdgpu_sriov_vf(adev)) {
  1432. r = amdgpu_virt_request_full_gpu(adev, true);
  1433. if (r)
  1434. return r;
  1435. }
  1436. for (i = 0; i < adev->num_ip_blocks; i++) {
  1437. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1438. DRM_ERROR("disabled ip block: %d <%s>\n",
  1439. i, adev->ip_blocks[i].version->funcs->name);
  1440. adev->ip_blocks[i].status.valid = false;
  1441. } else {
  1442. if (adev->ip_blocks[i].version->funcs->early_init) {
  1443. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1444. if (r == -ENOENT) {
  1445. adev->ip_blocks[i].status.valid = false;
  1446. } else if (r) {
  1447. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1448. adev->ip_blocks[i].version->funcs->name, r);
  1449. return r;
  1450. } else {
  1451. adev->ip_blocks[i].status.valid = true;
  1452. }
  1453. } else {
  1454. adev->ip_blocks[i].status.valid = true;
  1455. }
  1456. }
  1457. }
  1458. adev->cg_flags &= amdgpu_cg_mask;
  1459. adev->pg_flags &= amdgpu_pg_mask;
  1460. return 0;
  1461. }
  1462. static int amdgpu_init(struct amdgpu_device *adev)
  1463. {
  1464. int i, r;
  1465. for (i = 0; i < adev->num_ip_blocks; i++) {
  1466. if (!adev->ip_blocks[i].status.valid)
  1467. continue;
  1468. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1469. if (r) {
  1470. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1471. adev->ip_blocks[i].version->funcs->name, r);
  1472. return r;
  1473. }
  1474. adev->ip_blocks[i].status.sw = true;
  1475. /* need to do gmc hw init early so we can allocate gpu mem */
  1476. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1477. r = amdgpu_vram_scratch_init(adev);
  1478. if (r) {
  1479. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1480. return r;
  1481. }
  1482. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1483. if (r) {
  1484. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1485. return r;
  1486. }
  1487. r = amdgpu_wb_init(adev);
  1488. if (r) {
  1489. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1490. return r;
  1491. }
  1492. adev->ip_blocks[i].status.hw = true;
  1493. /* right after GMC hw init, we create CSA */
  1494. if (amdgpu_sriov_vf(adev)) {
  1495. r = amdgpu_allocate_static_csa(adev);
  1496. if (r) {
  1497. DRM_ERROR("allocate CSA failed %d\n", r);
  1498. return r;
  1499. }
  1500. }
  1501. }
  1502. }
  1503. for (i = 0; i < adev->num_ip_blocks; i++) {
  1504. if (!adev->ip_blocks[i].status.sw)
  1505. continue;
  1506. /* gmc hw init is done early */
  1507. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1508. continue;
  1509. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1510. if (r) {
  1511. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1512. adev->ip_blocks[i].version->funcs->name, r);
  1513. return r;
  1514. }
  1515. adev->ip_blocks[i].status.hw = true;
  1516. }
  1517. return 0;
  1518. }
  1519. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1520. {
  1521. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1522. }
  1523. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1524. {
  1525. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1526. AMDGPU_RESET_MAGIC_NUM);
  1527. }
  1528. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1529. {
  1530. int i = 0, r;
  1531. for (i = 0; i < adev->num_ip_blocks; i++) {
  1532. if (!adev->ip_blocks[i].status.valid)
  1533. continue;
  1534. /* skip CG for VCE/UVD, it's handled specially */
  1535. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1536. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1537. /* enable clockgating to save power */
  1538. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1539. AMD_CG_STATE_GATE);
  1540. if (r) {
  1541. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1542. adev->ip_blocks[i].version->funcs->name, r);
  1543. return r;
  1544. }
  1545. }
  1546. }
  1547. return 0;
  1548. }
  1549. static int amdgpu_late_init(struct amdgpu_device *adev)
  1550. {
  1551. int i = 0, r;
  1552. for (i = 0; i < adev->num_ip_blocks; i++) {
  1553. if (!adev->ip_blocks[i].status.valid)
  1554. continue;
  1555. if (adev->ip_blocks[i].version->funcs->late_init) {
  1556. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1557. if (r) {
  1558. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1559. adev->ip_blocks[i].version->funcs->name, r);
  1560. return r;
  1561. }
  1562. adev->ip_blocks[i].status.late_initialized = true;
  1563. }
  1564. }
  1565. mod_delayed_work(system_wq, &adev->late_init_work,
  1566. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1567. amdgpu_fill_reset_magic(adev);
  1568. return 0;
  1569. }
  1570. static int amdgpu_fini(struct amdgpu_device *adev)
  1571. {
  1572. int i, r;
  1573. /* need to disable SMC first */
  1574. for (i = 0; i < adev->num_ip_blocks; i++) {
  1575. if (!adev->ip_blocks[i].status.hw)
  1576. continue;
  1577. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1578. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1579. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1580. AMD_CG_STATE_UNGATE);
  1581. if (r) {
  1582. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1583. adev->ip_blocks[i].version->funcs->name, r);
  1584. return r;
  1585. }
  1586. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1587. /* XXX handle errors */
  1588. if (r) {
  1589. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1590. adev->ip_blocks[i].version->funcs->name, r);
  1591. }
  1592. adev->ip_blocks[i].status.hw = false;
  1593. break;
  1594. }
  1595. }
  1596. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1597. if (!adev->ip_blocks[i].status.hw)
  1598. continue;
  1599. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1600. amdgpu_wb_fini(adev);
  1601. amdgpu_vram_scratch_fini(adev);
  1602. }
  1603. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1604. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1605. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1606. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1607. AMD_CG_STATE_UNGATE);
  1608. if (r) {
  1609. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1610. adev->ip_blocks[i].version->funcs->name, r);
  1611. return r;
  1612. }
  1613. }
  1614. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1615. /* XXX handle errors */
  1616. if (r) {
  1617. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1618. adev->ip_blocks[i].version->funcs->name, r);
  1619. }
  1620. adev->ip_blocks[i].status.hw = false;
  1621. }
  1622. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1623. if (!adev->ip_blocks[i].status.sw)
  1624. continue;
  1625. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1626. /* XXX handle errors */
  1627. if (r) {
  1628. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1629. adev->ip_blocks[i].version->funcs->name, r);
  1630. }
  1631. adev->ip_blocks[i].status.sw = false;
  1632. adev->ip_blocks[i].status.valid = false;
  1633. }
  1634. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1635. if (!adev->ip_blocks[i].status.late_initialized)
  1636. continue;
  1637. if (adev->ip_blocks[i].version->funcs->late_fini)
  1638. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1639. adev->ip_blocks[i].status.late_initialized = false;
  1640. }
  1641. if (amdgpu_sriov_vf(adev)) {
  1642. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1643. amdgpu_virt_release_full_gpu(adev, false);
  1644. }
  1645. return 0;
  1646. }
  1647. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1648. {
  1649. struct amdgpu_device *adev =
  1650. container_of(work, struct amdgpu_device, late_init_work.work);
  1651. amdgpu_late_set_cg_state(adev);
  1652. }
  1653. int amdgpu_suspend(struct amdgpu_device *adev)
  1654. {
  1655. int i, r;
  1656. if (amdgpu_sriov_vf(adev))
  1657. amdgpu_virt_request_full_gpu(adev, false);
  1658. /* ungate SMC block first */
  1659. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1660. AMD_CG_STATE_UNGATE);
  1661. if (r) {
  1662. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1663. }
  1664. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1665. if (!adev->ip_blocks[i].status.valid)
  1666. continue;
  1667. /* ungate blocks so that suspend can properly shut them down */
  1668. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1669. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1670. AMD_CG_STATE_UNGATE);
  1671. if (r) {
  1672. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1673. adev->ip_blocks[i].version->funcs->name, r);
  1674. }
  1675. }
  1676. /* XXX handle errors */
  1677. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1678. /* XXX handle errors */
  1679. if (r) {
  1680. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1681. adev->ip_blocks[i].version->funcs->name, r);
  1682. }
  1683. }
  1684. if (amdgpu_sriov_vf(adev))
  1685. amdgpu_virt_release_full_gpu(adev, false);
  1686. return 0;
  1687. }
  1688. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1689. {
  1690. int i, r;
  1691. static enum amd_ip_block_type ip_order[] = {
  1692. AMD_IP_BLOCK_TYPE_GMC,
  1693. AMD_IP_BLOCK_TYPE_COMMON,
  1694. AMD_IP_BLOCK_TYPE_IH,
  1695. };
  1696. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1697. int j;
  1698. struct amdgpu_ip_block *block;
  1699. for (j = 0; j < adev->num_ip_blocks; j++) {
  1700. block = &adev->ip_blocks[j];
  1701. if (block->version->type != ip_order[i] ||
  1702. !block->status.valid)
  1703. continue;
  1704. r = block->version->funcs->hw_init(adev);
  1705. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1706. }
  1707. }
  1708. return 0;
  1709. }
  1710. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1711. {
  1712. int i, r;
  1713. static enum amd_ip_block_type ip_order[] = {
  1714. AMD_IP_BLOCK_TYPE_SMC,
  1715. AMD_IP_BLOCK_TYPE_DCE,
  1716. AMD_IP_BLOCK_TYPE_GFX,
  1717. AMD_IP_BLOCK_TYPE_SDMA,
  1718. AMD_IP_BLOCK_TYPE_UVD,
  1719. AMD_IP_BLOCK_TYPE_VCE
  1720. };
  1721. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1722. int j;
  1723. struct amdgpu_ip_block *block;
  1724. for (j = 0; j < adev->num_ip_blocks; j++) {
  1725. block = &adev->ip_blocks[j];
  1726. if (block->version->type != ip_order[i] ||
  1727. !block->status.valid)
  1728. continue;
  1729. r = block->version->funcs->hw_init(adev);
  1730. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1731. }
  1732. }
  1733. return 0;
  1734. }
  1735. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1736. {
  1737. int i, r;
  1738. for (i = 0; i < adev->num_ip_blocks; i++) {
  1739. if (!adev->ip_blocks[i].status.valid)
  1740. continue;
  1741. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1742. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1743. adev->ip_blocks[i].version->type ==
  1744. AMD_IP_BLOCK_TYPE_IH) {
  1745. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1746. if (r) {
  1747. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1748. adev->ip_blocks[i].version->funcs->name, r);
  1749. return r;
  1750. }
  1751. }
  1752. }
  1753. return 0;
  1754. }
  1755. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1756. {
  1757. int i, r;
  1758. for (i = 0; i < adev->num_ip_blocks; i++) {
  1759. if (!adev->ip_blocks[i].status.valid)
  1760. continue;
  1761. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1762. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1763. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1764. continue;
  1765. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1766. if (r) {
  1767. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1768. adev->ip_blocks[i].version->funcs->name, r);
  1769. return r;
  1770. }
  1771. }
  1772. return 0;
  1773. }
  1774. static int amdgpu_resume(struct amdgpu_device *adev)
  1775. {
  1776. int r;
  1777. r = amdgpu_resume_phase1(adev);
  1778. if (r)
  1779. return r;
  1780. r = amdgpu_resume_phase2(adev);
  1781. return r;
  1782. }
  1783. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1784. {
  1785. if (adev->is_atom_fw) {
  1786. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1787. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1788. } else {
  1789. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1790. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1791. }
  1792. }
  1793. /**
  1794. * amdgpu_device_init - initialize the driver
  1795. *
  1796. * @adev: amdgpu_device pointer
  1797. * @pdev: drm dev pointer
  1798. * @pdev: pci dev pointer
  1799. * @flags: driver flags
  1800. *
  1801. * Initializes the driver info and hw (all asics).
  1802. * Returns 0 for success or an error on failure.
  1803. * Called at driver startup.
  1804. */
  1805. int amdgpu_device_init(struct amdgpu_device *adev,
  1806. struct drm_device *ddev,
  1807. struct pci_dev *pdev,
  1808. uint32_t flags)
  1809. {
  1810. int r, i;
  1811. bool runtime = false;
  1812. u32 max_MBps;
  1813. adev->shutdown = false;
  1814. adev->dev = &pdev->dev;
  1815. adev->ddev = ddev;
  1816. adev->pdev = pdev;
  1817. adev->flags = flags;
  1818. adev->asic_type = flags & AMD_ASIC_MASK;
  1819. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1820. adev->mc.gart_size = 512 * 1024 * 1024;
  1821. adev->accel_working = false;
  1822. adev->num_rings = 0;
  1823. adev->mman.buffer_funcs = NULL;
  1824. adev->mman.buffer_funcs_ring = NULL;
  1825. adev->vm_manager.vm_pte_funcs = NULL;
  1826. adev->vm_manager.vm_pte_num_rings = 0;
  1827. adev->gart.gart_funcs = NULL;
  1828. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1829. adev->smc_rreg = &amdgpu_invalid_rreg;
  1830. adev->smc_wreg = &amdgpu_invalid_wreg;
  1831. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1832. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1833. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1834. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1835. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1836. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1837. adev->didt_rreg = &amdgpu_invalid_rreg;
  1838. adev->didt_wreg = &amdgpu_invalid_wreg;
  1839. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1840. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1841. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1842. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1843. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1844. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1845. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1846. /* mutex initialization are all done here so we
  1847. * can recall function without having locking issues */
  1848. atomic_set(&adev->irq.ih.lock, 0);
  1849. mutex_init(&adev->firmware.mutex);
  1850. mutex_init(&adev->pm.mutex);
  1851. mutex_init(&adev->gfx.gpu_clock_mutex);
  1852. mutex_init(&adev->srbm_mutex);
  1853. mutex_init(&adev->grbm_idx_mutex);
  1854. mutex_init(&adev->mn_lock);
  1855. hash_init(adev->mn_hash);
  1856. amdgpu_check_arguments(adev);
  1857. spin_lock_init(&adev->mmio_idx_lock);
  1858. spin_lock_init(&adev->smc_idx_lock);
  1859. spin_lock_init(&adev->pcie_idx_lock);
  1860. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1861. spin_lock_init(&adev->didt_idx_lock);
  1862. spin_lock_init(&adev->gc_cac_idx_lock);
  1863. spin_lock_init(&adev->se_cac_idx_lock);
  1864. spin_lock_init(&adev->audio_endpt_idx_lock);
  1865. spin_lock_init(&adev->mm_stats.lock);
  1866. INIT_LIST_HEAD(&adev->shadow_list);
  1867. mutex_init(&adev->shadow_list_lock);
  1868. INIT_LIST_HEAD(&adev->gtt_list);
  1869. spin_lock_init(&adev->gtt_list_lock);
  1870. INIT_LIST_HEAD(&adev->ring_lru_list);
  1871. spin_lock_init(&adev->ring_lru_list_lock);
  1872. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1873. /* Registers mapping */
  1874. /* TODO: block userspace mapping of io register */
  1875. if (adev->asic_type >= CHIP_BONAIRE) {
  1876. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1877. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1878. } else {
  1879. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1880. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1881. }
  1882. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1883. if (adev->rmmio == NULL) {
  1884. return -ENOMEM;
  1885. }
  1886. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1887. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1888. if (adev->asic_type >= CHIP_BONAIRE)
  1889. /* doorbell bar mapping */
  1890. amdgpu_doorbell_init(adev);
  1891. /* io port mapping */
  1892. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1893. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1894. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1895. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1896. break;
  1897. }
  1898. }
  1899. if (adev->rio_mem == NULL)
  1900. DRM_INFO("PCI I/O BAR is not found.\n");
  1901. /* early init functions */
  1902. r = amdgpu_early_init(adev);
  1903. if (r)
  1904. return r;
  1905. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1906. /* this will fail for cards that aren't VGA class devices, just
  1907. * ignore it */
  1908. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1909. if (amdgpu_runtime_pm == 1)
  1910. runtime = true;
  1911. if (amdgpu_device_is_px(ddev))
  1912. runtime = true;
  1913. if (!pci_is_thunderbolt_attached(adev->pdev))
  1914. vga_switcheroo_register_client(adev->pdev,
  1915. &amdgpu_switcheroo_ops, runtime);
  1916. if (runtime)
  1917. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1918. /* Read BIOS */
  1919. if (!amdgpu_get_bios(adev)) {
  1920. r = -EINVAL;
  1921. goto failed;
  1922. }
  1923. r = amdgpu_atombios_init(adev);
  1924. if (r) {
  1925. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1926. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1927. goto failed;
  1928. }
  1929. /* detect if we are with an SRIOV vbios */
  1930. amdgpu_device_detect_sriov_bios(adev);
  1931. /* Post card if necessary */
  1932. if (amdgpu_vpost_needed(adev)) {
  1933. if (!adev->bios) {
  1934. dev_err(adev->dev, "no vBIOS found\n");
  1935. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1936. r = -EINVAL;
  1937. goto failed;
  1938. }
  1939. DRM_INFO("GPU posting now...\n");
  1940. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1941. if (r) {
  1942. dev_err(adev->dev, "gpu post error!\n");
  1943. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1944. goto failed;
  1945. }
  1946. } else {
  1947. DRM_INFO("GPU post is not needed\n");
  1948. }
  1949. if (adev->is_atom_fw) {
  1950. /* Initialize clocks */
  1951. r = amdgpu_atomfirmware_get_clock_info(adev);
  1952. if (r) {
  1953. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1954. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1955. goto failed;
  1956. }
  1957. } else {
  1958. /* Initialize clocks */
  1959. r = amdgpu_atombios_get_clock_info(adev);
  1960. if (r) {
  1961. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1962. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1963. goto failed;
  1964. }
  1965. /* init i2c buses */
  1966. amdgpu_atombios_i2c_init(adev);
  1967. }
  1968. /* Fence driver */
  1969. r = amdgpu_fence_driver_init(adev);
  1970. if (r) {
  1971. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1972. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1973. goto failed;
  1974. }
  1975. /* init the mode config */
  1976. drm_mode_config_init(adev->ddev);
  1977. r = amdgpu_init(adev);
  1978. if (r) {
  1979. dev_err(adev->dev, "amdgpu_init failed\n");
  1980. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1981. amdgpu_fini(adev);
  1982. goto failed;
  1983. }
  1984. adev->accel_working = true;
  1985. amdgpu_vm_check_compute_bug(adev);
  1986. /* Initialize the buffer migration limit. */
  1987. if (amdgpu_moverate >= 0)
  1988. max_MBps = amdgpu_moverate;
  1989. else
  1990. max_MBps = 8; /* Allow 8 MB/s. */
  1991. /* Get a log2 for easy divisions. */
  1992. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1993. r = amdgpu_ib_pool_init(adev);
  1994. if (r) {
  1995. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1996. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1997. goto failed;
  1998. }
  1999. r = amdgpu_ib_ring_tests(adev);
  2000. if (r)
  2001. DRM_ERROR("ib ring test failed (%d).\n", r);
  2002. amdgpu_fbdev_init(adev);
  2003. r = amdgpu_gem_debugfs_init(adev);
  2004. if (r)
  2005. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  2006. r = amdgpu_debugfs_regs_init(adev);
  2007. if (r)
  2008. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  2009. r = amdgpu_debugfs_test_ib_ring_init(adev);
  2010. if (r)
  2011. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  2012. r = amdgpu_debugfs_firmware_init(adev);
  2013. if (r)
  2014. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  2015. if ((amdgpu_testing & 1)) {
  2016. if (adev->accel_working)
  2017. amdgpu_test_moves(adev);
  2018. else
  2019. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2020. }
  2021. if (amdgpu_benchmarking) {
  2022. if (adev->accel_working)
  2023. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2024. else
  2025. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2026. }
  2027. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2028. * explicit gating rather than handling it automatically.
  2029. */
  2030. r = amdgpu_late_init(adev);
  2031. if (r) {
  2032. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2033. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2034. goto failed;
  2035. }
  2036. return 0;
  2037. failed:
  2038. amdgpu_vf_error_trans_all(adev);
  2039. if (runtime)
  2040. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2041. return r;
  2042. }
  2043. /**
  2044. * amdgpu_device_fini - tear down the driver
  2045. *
  2046. * @adev: amdgpu_device pointer
  2047. *
  2048. * Tear down the driver info (all asics).
  2049. * Called at driver shutdown.
  2050. */
  2051. void amdgpu_device_fini(struct amdgpu_device *adev)
  2052. {
  2053. int r;
  2054. DRM_INFO("amdgpu: finishing device.\n");
  2055. adev->shutdown = true;
  2056. if (adev->mode_info.mode_config_initialized)
  2057. drm_crtc_force_disable_all(adev->ddev);
  2058. /* evict vram memory */
  2059. amdgpu_bo_evict_vram(adev);
  2060. amdgpu_ib_pool_fini(adev);
  2061. amdgpu_fence_driver_fini(adev);
  2062. amdgpu_fbdev_fini(adev);
  2063. r = amdgpu_fini(adev);
  2064. if (adev->firmware.gpu_info_fw) {
  2065. release_firmware(adev->firmware.gpu_info_fw);
  2066. adev->firmware.gpu_info_fw = NULL;
  2067. }
  2068. adev->accel_working = false;
  2069. cancel_delayed_work_sync(&adev->late_init_work);
  2070. /* free i2c buses */
  2071. amdgpu_i2c_fini(adev);
  2072. amdgpu_atombios_fini(adev);
  2073. kfree(adev->bios);
  2074. adev->bios = NULL;
  2075. if (!pci_is_thunderbolt_attached(adev->pdev))
  2076. vga_switcheroo_unregister_client(adev->pdev);
  2077. if (adev->flags & AMD_IS_PX)
  2078. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2079. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2080. if (adev->rio_mem)
  2081. pci_iounmap(adev->pdev, adev->rio_mem);
  2082. adev->rio_mem = NULL;
  2083. iounmap(adev->rmmio);
  2084. adev->rmmio = NULL;
  2085. if (adev->asic_type >= CHIP_BONAIRE)
  2086. amdgpu_doorbell_fini(adev);
  2087. amdgpu_debugfs_regs_cleanup(adev);
  2088. }
  2089. /*
  2090. * Suspend & resume.
  2091. */
  2092. /**
  2093. * amdgpu_device_suspend - initiate device suspend
  2094. *
  2095. * @pdev: drm dev pointer
  2096. * @state: suspend state
  2097. *
  2098. * Puts the hw in the suspend state (all asics).
  2099. * Returns 0 for success or an error on failure.
  2100. * Called at driver suspend.
  2101. */
  2102. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2103. {
  2104. struct amdgpu_device *adev;
  2105. struct drm_crtc *crtc;
  2106. struct drm_connector *connector;
  2107. int r;
  2108. if (dev == NULL || dev->dev_private == NULL) {
  2109. return -ENODEV;
  2110. }
  2111. adev = dev->dev_private;
  2112. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2113. return 0;
  2114. drm_kms_helper_poll_disable(dev);
  2115. /* turn off display hw */
  2116. drm_modeset_lock_all(dev);
  2117. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2118. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2119. }
  2120. drm_modeset_unlock_all(dev);
  2121. amdgpu_amdkfd_suspend(adev);
  2122. /* unpin the front buffers and cursors */
  2123. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2124. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2125. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2126. struct amdgpu_bo *robj;
  2127. if (amdgpu_crtc->cursor_bo) {
  2128. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2129. r = amdgpu_bo_reserve(aobj, true);
  2130. if (r == 0) {
  2131. amdgpu_bo_unpin(aobj);
  2132. amdgpu_bo_unreserve(aobj);
  2133. }
  2134. }
  2135. if (rfb == NULL || rfb->obj == NULL) {
  2136. continue;
  2137. }
  2138. robj = gem_to_amdgpu_bo(rfb->obj);
  2139. /* don't unpin kernel fb objects */
  2140. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2141. r = amdgpu_bo_reserve(robj, true);
  2142. if (r == 0) {
  2143. amdgpu_bo_unpin(robj);
  2144. amdgpu_bo_unreserve(robj);
  2145. }
  2146. }
  2147. }
  2148. /* evict vram memory */
  2149. amdgpu_bo_evict_vram(adev);
  2150. amdgpu_fence_driver_suspend(adev);
  2151. r = amdgpu_suspend(adev);
  2152. /* evict remaining vram memory
  2153. * This second call to evict vram is to evict the gart page table
  2154. * using the CPU.
  2155. */
  2156. amdgpu_bo_evict_vram(adev);
  2157. amdgpu_atombios_scratch_regs_save(adev);
  2158. pci_save_state(dev->pdev);
  2159. if (suspend) {
  2160. /* Shut down the device */
  2161. pci_disable_device(dev->pdev);
  2162. pci_set_power_state(dev->pdev, PCI_D3hot);
  2163. } else {
  2164. r = amdgpu_asic_reset(adev);
  2165. if (r)
  2166. DRM_ERROR("amdgpu asic reset failed\n");
  2167. }
  2168. if (fbcon) {
  2169. console_lock();
  2170. amdgpu_fbdev_set_suspend(adev, 1);
  2171. console_unlock();
  2172. }
  2173. return 0;
  2174. }
  2175. /**
  2176. * amdgpu_device_resume - initiate device resume
  2177. *
  2178. * @pdev: drm dev pointer
  2179. *
  2180. * Bring the hw back to operating state (all asics).
  2181. * Returns 0 for success or an error on failure.
  2182. * Called at driver resume.
  2183. */
  2184. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2185. {
  2186. struct drm_connector *connector;
  2187. struct amdgpu_device *adev = dev->dev_private;
  2188. struct drm_crtc *crtc;
  2189. int r = 0;
  2190. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2191. return 0;
  2192. if (fbcon)
  2193. console_lock();
  2194. if (resume) {
  2195. pci_set_power_state(dev->pdev, PCI_D0);
  2196. pci_restore_state(dev->pdev);
  2197. r = pci_enable_device(dev->pdev);
  2198. if (r)
  2199. goto unlock;
  2200. }
  2201. amdgpu_atombios_scratch_regs_restore(adev);
  2202. /* post card */
  2203. if (amdgpu_need_post(adev)) {
  2204. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2205. if (r)
  2206. DRM_ERROR("amdgpu asic init failed\n");
  2207. }
  2208. r = amdgpu_resume(adev);
  2209. if (r) {
  2210. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2211. goto unlock;
  2212. }
  2213. amdgpu_fence_driver_resume(adev);
  2214. if (resume) {
  2215. r = amdgpu_ib_ring_tests(adev);
  2216. if (r)
  2217. DRM_ERROR("ib ring test failed (%d).\n", r);
  2218. }
  2219. r = amdgpu_late_init(adev);
  2220. if (r)
  2221. goto unlock;
  2222. /* pin cursors */
  2223. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2224. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2225. if (amdgpu_crtc->cursor_bo) {
  2226. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2227. r = amdgpu_bo_reserve(aobj, true);
  2228. if (r == 0) {
  2229. r = amdgpu_bo_pin(aobj,
  2230. AMDGPU_GEM_DOMAIN_VRAM,
  2231. &amdgpu_crtc->cursor_addr);
  2232. if (r != 0)
  2233. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2234. amdgpu_bo_unreserve(aobj);
  2235. }
  2236. }
  2237. }
  2238. r = amdgpu_amdkfd_resume(adev);
  2239. if (r)
  2240. return r;
  2241. /* blat the mode back in */
  2242. if (fbcon) {
  2243. drm_helper_resume_force_mode(dev);
  2244. /* turn on display hw */
  2245. drm_modeset_lock_all(dev);
  2246. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2247. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2248. }
  2249. drm_modeset_unlock_all(dev);
  2250. }
  2251. drm_kms_helper_poll_enable(dev);
  2252. /*
  2253. * Most of the connector probing functions try to acquire runtime pm
  2254. * refs to ensure that the GPU is powered on when connector polling is
  2255. * performed. Since we're calling this from a runtime PM callback,
  2256. * trying to acquire rpm refs will cause us to deadlock.
  2257. *
  2258. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2259. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2260. */
  2261. #ifdef CONFIG_PM
  2262. dev->dev->power.disable_depth++;
  2263. #endif
  2264. drm_helper_hpd_irq_event(dev);
  2265. #ifdef CONFIG_PM
  2266. dev->dev->power.disable_depth--;
  2267. #endif
  2268. if (fbcon)
  2269. amdgpu_fbdev_set_suspend(adev, 0);
  2270. unlock:
  2271. if (fbcon)
  2272. console_unlock();
  2273. return r;
  2274. }
  2275. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2276. {
  2277. int i;
  2278. bool asic_hang = false;
  2279. for (i = 0; i < adev->num_ip_blocks; i++) {
  2280. if (!adev->ip_blocks[i].status.valid)
  2281. continue;
  2282. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2283. adev->ip_blocks[i].status.hang =
  2284. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2285. if (adev->ip_blocks[i].status.hang) {
  2286. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2287. asic_hang = true;
  2288. }
  2289. }
  2290. return asic_hang;
  2291. }
  2292. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2293. {
  2294. int i, r = 0;
  2295. for (i = 0; i < adev->num_ip_blocks; i++) {
  2296. if (!adev->ip_blocks[i].status.valid)
  2297. continue;
  2298. if (adev->ip_blocks[i].status.hang &&
  2299. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2300. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2301. if (r)
  2302. return r;
  2303. }
  2304. }
  2305. return 0;
  2306. }
  2307. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2308. {
  2309. int i;
  2310. for (i = 0; i < adev->num_ip_blocks; i++) {
  2311. if (!adev->ip_blocks[i].status.valid)
  2312. continue;
  2313. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2314. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2315. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2316. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2317. if (adev->ip_blocks[i].status.hang) {
  2318. DRM_INFO("Some block need full reset!\n");
  2319. return true;
  2320. }
  2321. }
  2322. }
  2323. return false;
  2324. }
  2325. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2326. {
  2327. int i, r = 0;
  2328. for (i = 0; i < adev->num_ip_blocks; i++) {
  2329. if (!adev->ip_blocks[i].status.valid)
  2330. continue;
  2331. if (adev->ip_blocks[i].status.hang &&
  2332. adev->ip_blocks[i].version->funcs->soft_reset) {
  2333. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2334. if (r)
  2335. return r;
  2336. }
  2337. }
  2338. return 0;
  2339. }
  2340. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2341. {
  2342. int i, r = 0;
  2343. for (i = 0; i < adev->num_ip_blocks; i++) {
  2344. if (!adev->ip_blocks[i].status.valid)
  2345. continue;
  2346. if (adev->ip_blocks[i].status.hang &&
  2347. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2348. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2349. if (r)
  2350. return r;
  2351. }
  2352. return 0;
  2353. }
  2354. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2355. {
  2356. if (adev->flags & AMD_IS_APU)
  2357. return false;
  2358. return amdgpu_lockup_timeout > 0 ? true : false;
  2359. }
  2360. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2361. struct amdgpu_ring *ring,
  2362. struct amdgpu_bo *bo,
  2363. struct dma_fence **fence)
  2364. {
  2365. uint32_t domain;
  2366. int r;
  2367. if (!bo->shadow)
  2368. return 0;
  2369. r = amdgpu_bo_reserve(bo, true);
  2370. if (r)
  2371. return r;
  2372. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2373. /* if bo has been evicted, then no need to recover */
  2374. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2375. r = amdgpu_bo_validate(bo->shadow);
  2376. if (r) {
  2377. DRM_ERROR("bo validate failed!\n");
  2378. goto err;
  2379. }
  2380. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2381. if (r) {
  2382. DRM_ERROR("%p bind failed\n", bo->shadow);
  2383. goto err;
  2384. }
  2385. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2386. NULL, fence, true);
  2387. if (r) {
  2388. DRM_ERROR("recover page table failed!\n");
  2389. goto err;
  2390. }
  2391. }
  2392. err:
  2393. amdgpu_bo_unreserve(bo);
  2394. return r;
  2395. }
  2396. /**
  2397. * amdgpu_sriov_gpu_reset - reset the asic
  2398. *
  2399. * @adev: amdgpu device pointer
  2400. * @job: which job trigger hang
  2401. *
  2402. * Attempt the reset the GPU if it has hung (all asics).
  2403. * for SRIOV case.
  2404. * Returns 0 for success or an error on failure.
  2405. */
  2406. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2407. {
  2408. int i, j, r = 0;
  2409. int resched;
  2410. struct amdgpu_bo *bo, *tmp;
  2411. struct amdgpu_ring *ring;
  2412. struct dma_fence *fence = NULL, *next = NULL;
  2413. mutex_lock(&adev->virt.lock_reset);
  2414. atomic_inc(&adev->gpu_reset_counter);
  2415. adev->gfx.in_reset = true;
  2416. /* block TTM */
  2417. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2418. /* we start from the ring trigger GPU hang */
  2419. j = job ? job->ring->idx : 0;
  2420. /* block scheduler */
  2421. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2422. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2423. if (!ring || !ring->sched.thread)
  2424. continue;
  2425. kthread_park(ring->sched.thread);
  2426. if (job && j != i)
  2427. continue;
  2428. /* here give the last chance to check if job removed from mirror-list
  2429. * since we already pay some time on kthread_park */
  2430. if (job && list_empty(&job->base.node)) {
  2431. kthread_unpark(ring->sched.thread);
  2432. goto give_up_reset;
  2433. }
  2434. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2435. amd_sched_job_kickout(&job->base);
  2436. /* only do job_reset on the hang ring if @job not NULL */
  2437. amd_sched_hw_job_reset(&ring->sched);
  2438. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2439. amdgpu_fence_driver_force_completion_ring(ring);
  2440. }
  2441. /* request to take full control of GPU before re-initialization */
  2442. if (job)
  2443. amdgpu_virt_reset_gpu(adev);
  2444. else
  2445. amdgpu_virt_request_full_gpu(adev, true);
  2446. /* Resume IP prior to SMC */
  2447. amdgpu_sriov_reinit_early(adev);
  2448. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2449. amdgpu_ttm_recover_gart(adev);
  2450. /* now we are okay to resume SMC/CP/SDMA */
  2451. amdgpu_sriov_reinit_late(adev);
  2452. amdgpu_irq_gpu_reset_resume_helper(adev);
  2453. if (amdgpu_ib_ring_tests(adev))
  2454. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2455. /* release full control of GPU after ib test */
  2456. amdgpu_virt_release_full_gpu(adev, true);
  2457. DRM_INFO("recover vram bo from shadow\n");
  2458. ring = adev->mman.buffer_funcs_ring;
  2459. mutex_lock(&adev->shadow_list_lock);
  2460. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2461. next = NULL;
  2462. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2463. if (fence) {
  2464. r = dma_fence_wait(fence, false);
  2465. if (r) {
  2466. WARN(r, "recovery from shadow isn't completed\n");
  2467. break;
  2468. }
  2469. }
  2470. dma_fence_put(fence);
  2471. fence = next;
  2472. }
  2473. mutex_unlock(&adev->shadow_list_lock);
  2474. if (fence) {
  2475. r = dma_fence_wait(fence, false);
  2476. if (r)
  2477. WARN(r, "recovery from shadow isn't completed\n");
  2478. }
  2479. dma_fence_put(fence);
  2480. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2481. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2482. if (!ring || !ring->sched.thread)
  2483. continue;
  2484. if (job && j != i) {
  2485. kthread_unpark(ring->sched.thread);
  2486. continue;
  2487. }
  2488. amd_sched_job_recovery(&ring->sched);
  2489. kthread_unpark(ring->sched.thread);
  2490. }
  2491. drm_helper_resume_force_mode(adev->ddev);
  2492. give_up_reset:
  2493. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2494. if (r) {
  2495. /* bad news, how to tell it to userspace ? */
  2496. dev_info(adev->dev, "GPU reset failed\n");
  2497. } else {
  2498. dev_info(adev->dev, "GPU reset successed!\n");
  2499. }
  2500. adev->gfx.in_reset = false;
  2501. mutex_unlock(&adev->virt.lock_reset);
  2502. return r;
  2503. }
  2504. /**
  2505. * amdgpu_gpu_reset - reset the asic
  2506. *
  2507. * @adev: amdgpu device pointer
  2508. *
  2509. * Attempt the reset the GPU if it has hung (all asics).
  2510. * Returns 0 for success or an error on failure.
  2511. */
  2512. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2513. {
  2514. int i, r;
  2515. int resched;
  2516. bool need_full_reset, vram_lost = false;
  2517. if (!amdgpu_check_soft_reset(adev)) {
  2518. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2519. return 0;
  2520. }
  2521. atomic_inc(&adev->gpu_reset_counter);
  2522. /* block TTM */
  2523. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2524. /* block scheduler */
  2525. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2526. struct amdgpu_ring *ring = adev->rings[i];
  2527. if (!ring || !ring->sched.thread)
  2528. continue;
  2529. kthread_park(ring->sched.thread);
  2530. amd_sched_hw_job_reset(&ring->sched);
  2531. }
  2532. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2533. amdgpu_fence_driver_force_completion(adev);
  2534. need_full_reset = amdgpu_need_full_reset(adev);
  2535. if (!need_full_reset) {
  2536. amdgpu_pre_soft_reset(adev);
  2537. r = amdgpu_soft_reset(adev);
  2538. amdgpu_post_soft_reset(adev);
  2539. if (r || amdgpu_check_soft_reset(adev)) {
  2540. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2541. need_full_reset = true;
  2542. }
  2543. }
  2544. if (need_full_reset) {
  2545. r = amdgpu_suspend(adev);
  2546. retry:
  2547. amdgpu_atombios_scratch_regs_save(adev);
  2548. r = amdgpu_asic_reset(adev);
  2549. amdgpu_atombios_scratch_regs_restore(adev);
  2550. /* post card */
  2551. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2552. if (!r) {
  2553. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2554. r = amdgpu_resume_phase1(adev);
  2555. if (r)
  2556. goto out;
  2557. vram_lost = amdgpu_check_vram_lost(adev);
  2558. if (vram_lost) {
  2559. DRM_ERROR("VRAM is lost!\n");
  2560. atomic_inc(&adev->vram_lost_counter);
  2561. }
  2562. r = amdgpu_ttm_recover_gart(adev);
  2563. if (r)
  2564. goto out;
  2565. r = amdgpu_resume_phase2(adev);
  2566. if (r)
  2567. goto out;
  2568. if (vram_lost)
  2569. amdgpu_fill_reset_magic(adev);
  2570. }
  2571. }
  2572. out:
  2573. if (!r) {
  2574. amdgpu_irq_gpu_reset_resume_helper(adev);
  2575. r = amdgpu_ib_ring_tests(adev);
  2576. if (r) {
  2577. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2578. r = amdgpu_suspend(adev);
  2579. need_full_reset = true;
  2580. goto retry;
  2581. }
  2582. /**
  2583. * recovery vm page tables, since we cannot depend on VRAM is
  2584. * consistent after gpu full reset.
  2585. */
  2586. if (need_full_reset && amdgpu_need_backup(adev)) {
  2587. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2588. struct amdgpu_bo *bo, *tmp;
  2589. struct dma_fence *fence = NULL, *next = NULL;
  2590. DRM_INFO("recover vram bo from shadow\n");
  2591. mutex_lock(&adev->shadow_list_lock);
  2592. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2593. next = NULL;
  2594. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2595. if (fence) {
  2596. r = dma_fence_wait(fence, false);
  2597. if (r) {
  2598. WARN(r, "recovery from shadow isn't completed\n");
  2599. break;
  2600. }
  2601. }
  2602. dma_fence_put(fence);
  2603. fence = next;
  2604. }
  2605. mutex_unlock(&adev->shadow_list_lock);
  2606. if (fence) {
  2607. r = dma_fence_wait(fence, false);
  2608. if (r)
  2609. WARN(r, "recovery from shadow isn't completed\n");
  2610. }
  2611. dma_fence_put(fence);
  2612. }
  2613. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2614. struct amdgpu_ring *ring = adev->rings[i];
  2615. if (!ring || !ring->sched.thread)
  2616. continue;
  2617. amd_sched_job_recovery(&ring->sched);
  2618. kthread_unpark(ring->sched.thread);
  2619. }
  2620. } else {
  2621. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2622. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2623. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2624. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2625. kthread_unpark(adev->rings[i]->sched.thread);
  2626. }
  2627. }
  2628. }
  2629. drm_helper_resume_force_mode(adev->ddev);
  2630. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2631. if (r) {
  2632. /* bad news, how to tell it to userspace ? */
  2633. dev_info(adev->dev, "GPU reset failed\n");
  2634. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2635. }
  2636. else {
  2637. dev_info(adev->dev, "GPU reset successed!\n");
  2638. }
  2639. amdgpu_vf_error_trans_all(adev);
  2640. return r;
  2641. }
  2642. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2643. {
  2644. u32 mask;
  2645. int ret;
  2646. if (amdgpu_pcie_gen_cap)
  2647. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2648. if (amdgpu_pcie_lane_cap)
  2649. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2650. /* covers APUs as well */
  2651. if (pci_is_root_bus(adev->pdev->bus)) {
  2652. if (adev->pm.pcie_gen_mask == 0)
  2653. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2654. if (adev->pm.pcie_mlw_mask == 0)
  2655. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2656. return;
  2657. }
  2658. if (adev->pm.pcie_gen_mask == 0) {
  2659. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2660. if (!ret) {
  2661. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2662. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2663. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2664. if (mask & DRM_PCIE_SPEED_25)
  2665. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2666. if (mask & DRM_PCIE_SPEED_50)
  2667. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2668. if (mask & DRM_PCIE_SPEED_80)
  2669. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2670. } else {
  2671. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2672. }
  2673. }
  2674. if (adev->pm.pcie_mlw_mask == 0) {
  2675. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2676. if (!ret) {
  2677. switch (mask) {
  2678. case 32:
  2679. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2680. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2681. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2682. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2683. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2684. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2685. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2686. break;
  2687. case 16:
  2688. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2689. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2690. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2691. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2692. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2693. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2694. break;
  2695. case 12:
  2696. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2697. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2698. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2699. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2700. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2701. break;
  2702. case 8:
  2703. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2704. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2705. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2706. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2707. break;
  2708. case 4:
  2709. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2710. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2711. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2712. break;
  2713. case 2:
  2714. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2715. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2716. break;
  2717. case 1:
  2718. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2719. break;
  2720. default:
  2721. break;
  2722. }
  2723. } else {
  2724. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2725. }
  2726. }
  2727. }
  2728. /*
  2729. * Debugfs
  2730. */
  2731. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2732. const struct drm_info_list *files,
  2733. unsigned nfiles)
  2734. {
  2735. unsigned i;
  2736. for (i = 0; i < adev->debugfs_count; i++) {
  2737. if (adev->debugfs[i].files == files) {
  2738. /* Already registered */
  2739. return 0;
  2740. }
  2741. }
  2742. i = adev->debugfs_count + 1;
  2743. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2744. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2745. DRM_ERROR("Report so we increase "
  2746. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2747. return -EINVAL;
  2748. }
  2749. adev->debugfs[adev->debugfs_count].files = files;
  2750. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2751. adev->debugfs_count = i;
  2752. #if defined(CONFIG_DEBUG_FS)
  2753. drm_debugfs_create_files(files, nfiles,
  2754. adev->ddev->primary->debugfs_root,
  2755. adev->ddev->primary);
  2756. #endif
  2757. return 0;
  2758. }
  2759. #if defined(CONFIG_DEBUG_FS)
  2760. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2761. size_t size, loff_t *pos)
  2762. {
  2763. struct amdgpu_device *adev = file_inode(f)->i_private;
  2764. ssize_t result = 0;
  2765. int r;
  2766. bool pm_pg_lock, use_bank;
  2767. unsigned instance_bank, sh_bank, se_bank;
  2768. if (size & 0x3 || *pos & 0x3)
  2769. return -EINVAL;
  2770. /* are we reading registers for which a PG lock is necessary? */
  2771. pm_pg_lock = (*pos >> 23) & 1;
  2772. if (*pos & (1ULL << 62)) {
  2773. se_bank = (*pos >> 24) & 0x3FF;
  2774. sh_bank = (*pos >> 34) & 0x3FF;
  2775. instance_bank = (*pos >> 44) & 0x3FF;
  2776. if (se_bank == 0x3FF)
  2777. se_bank = 0xFFFFFFFF;
  2778. if (sh_bank == 0x3FF)
  2779. sh_bank = 0xFFFFFFFF;
  2780. if (instance_bank == 0x3FF)
  2781. instance_bank = 0xFFFFFFFF;
  2782. use_bank = 1;
  2783. } else {
  2784. use_bank = 0;
  2785. }
  2786. *pos &= (1UL << 22) - 1;
  2787. if (use_bank) {
  2788. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2789. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2790. return -EINVAL;
  2791. mutex_lock(&adev->grbm_idx_mutex);
  2792. amdgpu_gfx_select_se_sh(adev, se_bank,
  2793. sh_bank, instance_bank);
  2794. }
  2795. if (pm_pg_lock)
  2796. mutex_lock(&adev->pm.mutex);
  2797. while (size) {
  2798. uint32_t value;
  2799. if (*pos > adev->rmmio_size)
  2800. goto end;
  2801. value = RREG32(*pos >> 2);
  2802. r = put_user(value, (uint32_t *)buf);
  2803. if (r) {
  2804. result = r;
  2805. goto end;
  2806. }
  2807. result += 4;
  2808. buf += 4;
  2809. *pos += 4;
  2810. size -= 4;
  2811. }
  2812. end:
  2813. if (use_bank) {
  2814. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2815. mutex_unlock(&adev->grbm_idx_mutex);
  2816. }
  2817. if (pm_pg_lock)
  2818. mutex_unlock(&adev->pm.mutex);
  2819. return result;
  2820. }
  2821. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2822. size_t size, loff_t *pos)
  2823. {
  2824. struct amdgpu_device *adev = file_inode(f)->i_private;
  2825. ssize_t result = 0;
  2826. int r;
  2827. bool pm_pg_lock, use_bank;
  2828. unsigned instance_bank, sh_bank, se_bank;
  2829. if (size & 0x3 || *pos & 0x3)
  2830. return -EINVAL;
  2831. /* are we reading registers for which a PG lock is necessary? */
  2832. pm_pg_lock = (*pos >> 23) & 1;
  2833. if (*pos & (1ULL << 62)) {
  2834. se_bank = (*pos >> 24) & 0x3FF;
  2835. sh_bank = (*pos >> 34) & 0x3FF;
  2836. instance_bank = (*pos >> 44) & 0x3FF;
  2837. if (se_bank == 0x3FF)
  2838. se_bank = 0xFFFFFFFF;
  2839. if (sh_bank == 0x3FF)
  2840. sh_bank = 0xFFFFFFFF;
  2841. if (instance_bank == 0x3FF)
  2842. instance_bank = 0xFFFFFFFF;
  2843. use_bank = 1;
  2844. } else {
  2845. use_bank = 0;
  2846. }
  2847. *pos &= (1UL << 22) - 1;
  2848. if (use_bank) {
  2849. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2850. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2851. return -EINVAL;
  2852. mutex_lock(&adev->grbm_idx_mutex);
  2853. amdgpu_gfx_select_se_sh(adev, se_bank,
  2854. sh_bank, instance_bank);
  2855. }
  2856. if (pm_pg_lock)
  2857. mutex_lock(&adev->pm.mutex);
  2858. while (size) {
  2859. uint32_t value;
  2860. if (*pos > adev->rmmio_size)
  2861. return result;
  2862. r = get_user(value, (uint32_t *)buf);
  2863. if (r)
  2864. return r;
  2865. WREG32(*pos >> 2, value);
  2866. result += 4;
  2867. buf += 4;
  2868. *pos += 4;
  2869. size -= 4;
  2870. }
  2871. if (use_bank) {
  2872. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2873. mutex_unlock(&adev->grbm_idx_mutex);
  2874. }
  2875. if (pm_pg_lock)
  2876. mutex_unlock(&adev->pm.mutex);
  2877. return result;
  2878. }
  2879. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2880. size_t size, loff_t *pos)
  2881. {
  2882. struct amdgpu_device *adev = file_inode(f)->i_private;
  2883. ssize_t result = 0;
  2884. int r;
  2885. if (size & 0x3 || *pos & 0x3)
  2886. return -EINVAL;
  2887. while (size) {
  2888. uint32_t value;
  2889. value = RREG32_PCIE(*pos >> 2);
  2890. r = put_user(value, (uint32_t *)buf);
  2891. if (r)
  2892. return r;
  2893. result += 4;
  2894. buf += 4;
  2895. *pos += 4;
  2896. size -= 4;
  2897. }
  2898. return result;
  2899. }
  2900. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2901. size_t size, loff_t *pos)
  2902. {
  2903. struct amdgpu_device *adev = file_inode(f)->i_private;
  2904. ssize_t result = 0;
  2905. int r;
  2906. if (size & 0x3 || *pos & 0x3)
  2907. return -EINVAL;
  2908. while (size) {
  2909. uint32_t value;
  2910. r = get_user(value, (uint32_t *)buf);
  2911. if (r)
  2912. return r;
  2913. WREG32_PCIE(*pos >> 2, value);
  2914. result += 4;
  2915. buf += 4;
  2916. *pos += 4;
  2917. size -= 4;
  2918. }
  2919. return result;
  2920. }
  2921. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2922. size_t size, loff_t *pos)
  2923. {
  2924. struct amdgpu_device *adev = file_inode(f)->i_private;
  2925. ssize_t result = 0;
  2926. int r;
  2927. if (size & 0x3 || *pos & 0x3)
  2928. return -EINVAL;
  2929. while (size) {
  2930. uint32_t value;
  2931. value = RREG32_DIDT(*pos >> 2);
  2932. r = put_user(value, (uint32_t *)buf);
  2933. if (r)
  2934. return r;
  2935. result += 4;
  2936. buf += 4;
  2937. *pos += 4;
  2938. size -= 4;
  2939. }
  2940. return result;
  2941. }
  2942. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2943. size_t size, loff_t *pos)
  2944. {
  2945. struct amdgpu_device *adev = file_inode(f)->i_private;
  2946. ssize_t result = 0;
  2947. int r;
  2948. if (size & 0x3 || *pos & 0x3)
  2949. return -EINVAL;
  2950. while (size) {
  2951. uint32_t value;
  2952. r = get_user(value, (uint32_t *)buf);
  2953. if (r)
  2954. return r;
  2955. WREG32_DIDT(*pos >> 2, value);
  2956. result += 4;
  2957. buf += 4;
  2958. *pos += 4;
  2959. size -= 4;
  2960. }
  2961. return result;
  2962. }
  2963. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2964. size_t size, loff_t *pos)
  2965. {
  2966. struct amdgpu_device *adev = file_inode(f)->i_private;
  2967. ssize_t result = 0;
  2968. int r;
  2969. if (size & 0x3 || *pos & 0x3)
  2970. return -EINVAL;
  2971. while (size) {
  2972. uint32_t value;
  2973. value = RREG32_SMC(*pos);
  2974. r = put_user(value, (uint32_t *)buf);
  2975. if (r)
  2976. return r;
  2977. result += 4;
  2978. buf += 4;
  2979. *pos += 4;
  2980. size -= 4;
  2981. }
  2982. return result;
  2983. }
  2984. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2985. size_t size, loff_t *pos)
  2986. {
  2987. struct amdgpu_device *adev = file_inode(f)->i_private;
  2988. ssize_t result = 0;
  2989. int r;
  2990. if (size & 0x3 || *pos & 0x3)
  2991. return -EINVAL;
  2992. while (size) {
  2993. uint32_t value;
  2994. r = get_user(value, (uint32_t *)buf);
  2995. if (r)
  2996. return r;
  2997. WREG32_SMC(*pos, value);
  2998. result += 4;
  2999. buf += 4;
  3000. *pos += 4;
  3001. size -= 4;
  3002. }
  3003. return result;
  3004. }
  3005. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  3006. size_t size, loff_t *pos)
  3007. {
  3008. struct amdgpu_device *adev = file_inode(f)->i_private;
  3009. ssize_t result = 0;
  3010. int r;
  3011. uint32_t *config, no_regs = 0;
  3012. if (size & 0x3 || *pos & 0x3)
  3013. return -EINVAL;
  3014. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  3015. if (!config)
  3016. return -ENOMEM;
  3017. /* version, increment each time something is added */
  3018. config[no_regs++] = 3;
  3019. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3020. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3021. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3022. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3023. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3024. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3025. config[no_regs++] = adev->gfx.config.max_gprs;
  3026. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3027. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3028. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3029. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3030. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3031. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3032. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3033. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3034. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3035. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3036. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3037. config[no_regs++] = adev->gfx.config.num_gpus;
  3038. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3039. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3040. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3041. config[no_regs++] = adev->gfx.config.num_rbs;
  3042. /* rev==1 */
  3043. config[no_regs++] = adev->rev_id;
  3044. config[no_regs++] = adev->pg_flags;
  3045. config[no_regs++] = adev->cg_flags;
  3046. /* rev==2 */
  3047. config[no_regs++] = adev->family;
  3048. config[no_regs++] = adev->external_rev_id;
  3049. /* rev==3 */
  3050. config[no_regs++] = adev->pdev->device;
  3051. config[no_regs++] = adev->pdev->revision;
  3052. config[no_regs++] = adev->pdev->subsystem_device;
  3053. config[no_regs++] = adev->pdev->subsystem_vendor;
  3054. while (size && (*pos < no_regs * 4)) {
  3055. uint32_t value;
  3056. value = config[*pos >> 2];
  3057. r = put_user(value, (uint32_t *)buf);
  3058. if (r) {
  3059. kfree(config);
  3060. return r;
  3061. }
  3062. result += 4;
  3063. buf += 4;
  3064. *pos += 4;
  3065. size -= 4;
  3066. }
  3067. kfree(config);
  3068. return result;
  3069. }
  3070. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3071. size_t size, loff_t *pos)
  3072. {
  3073. struct amdgpu_device *adev = file_inode(f)->i_private;
  3074. int idx, x, outsize, r, valuesize;
  3075. uint32_t values[16];
  3076. if (size & 3 || *pos & 0x3)
  3077. return -EINVAL;
  3078. if (amdgpu_dpm == 0)
  3079. return -EINVAL;
  3080. /* convert offset to sensor number */
  3081. idx = *pos >> 2;
  3082. valuesize = sizeof(values);
  3083. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3084. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3085. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3086. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3087. &valuesize);
  3088. else
  3089. return -EINVAL;
  3090. if (size > valuesize)
  3091. return -EINVAL;
  3092. outsize = 0;
  3093. x = 0;
  3094. if (!r) {
  3095. while (size) {
  3096. r = put_user(values[x++], (int32_t *)buf);
  3097. buf += 4;
  3098. size -= 4;
  3099. outsize += 4;
  3100. }
  3101. }
  3102. return !r ? outsize : r;
  3103. }
  3104. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3105. size_t size, loff_t *pos)
  3106. {
  3107. struct amdgpu_device *adev = f->f_inode->i_private;
  3108. int r, x;
  3109. ssize_t result=0;
  3110. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3111. if (size & 3 || *pos & 3)
  3112. return -EINVAL;
  3113. /* decode offset */
  3114. offset = (*pos & 0x7F);
  3115. se = ((*pos >> 7) & 0xFF);
  3116. sh = ((*pos >> 15) & 0xFF);
  3117. cu = ((*pos >> 23) & 0xFF);
  3118. wave = ((*pos >> 31) & 0xFF);
  3119. simd = ((*pos >> 37) & 0xFF);
  3120. /* switch to the specific se/sh/cu */
  3121. mutex_lock(&adev->grbm_idx_mutex);
  3122. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3123. x = 0;
  3124. if (adev->gfx.funcs->read_wave_data)
  3125. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3126. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3127. mutex_unlock(&adev->grbm_idx_mutex);
  3128. if (!x)
  3129. return -EINVAL;
  3130. while (size && (offset < x * 4)) {
  3131. uint32_t value;
  3132. value = data[offset >> 2];
  3133. r = put_user(value, (uint32_t *)buf);
  3134. if (r)
  3135. return r;
  3136. result += 4;
  3137. buf += 4;
  3138. offset += 4;
  3139. size -= 4;
  3140. }
  3141. return result;
  3142. }
  3143. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3144. size_t size, loff_t *pos)
  3145. {
  3146. struct amdgpu_device *adev = f->f_inode->i_private;
  3147. int r;
  3148. ssize_t result = 0;
  3149. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3150. if (size & 3 || *pos & 3)
  3151. return -EINVAL;
  3152. /* decode offset */
  3153. offset = (*pos & 0xFFF); /* in dwords */
  3154. se = ((*pos >> 12) & 0xFF);
  3155. sh = ((*pos >> 20) & 0xFF);
  3156. cu = ((*pos >> 28) & 0xFF);
  3157. wave = ((*pos >> 36) & 0xFF);
  3158. simd = ((*pos >> 44) & 0xFF);
  3159. thread = ((*pos >> 52) & 0xFF);
  3160. bank = ((*pos >> 60) & 1);
  3161. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3162. if (!data)
  3163. return -ENOMEM;
  3164. /* switch to the specific se/sh/cu */
  3165. mutex_lock(&adev->grbm_idx_mutex);
  3166. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3167. if (bank == 0) {
  3168. if (adev->gfx.funcs->read_wave_vgprs)
  3169. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3170. } else {
  3171. if (adev->gfx.funcs->read_wave_sgprs)
  3172. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3173. }
  3174. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3175. mutex_unlock(&adev->grbm_idx_mutex);
  3176. while (size) {
  3177. uint32_t value;
  3178. value = data[offset++];
  3179. r = put_user(value, (uint32_t *)buf);
  3180. if (r) {
  3181. result = r;
  3182. goto err;
  3183. }
  3184. result += 4;
  3185. buf += 4;
  3186. size -= 4;
  3187. }
  3188. err:
  3189. kfree(data);
  3190. return result;
  3191. }
  3192. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3193. .owner = THIS_MODULE,
  3194. .read = amdgpu_debugfs_regs_read,
  3195. .write = amdgpu_debugfs_regs_write,
  3196. .llseek = default_llseek
  3197. };
  3198. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3199. .owner = THIS_MODULE,
  3200. .read = amdgpu_debugfs_regs_didt_read,
  3201. .write = amdgpu_debugfs_regs_didt_write,
  3202. .llseek = default_llseek
  3203. };
  3204. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3205. .owner = THIS_MODULE,
  3206. .read = amdgpu_debugfs_regs_pcie_read,
  3207. .write = amdgpu_debugfs_regs_pcie_write,
  3208. .llseek = default_llseek
  3209. };
  3210. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3211. .owner = THIS_MODULE,
  3212. .read = amdgpu_debugfs_regs_smc_read,
  3213. .write = amdgpu_debugfs_regs_smc_write,
  3214. .llseek = default_llseek
  3215. };
  3216. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3217. .owner = THIS_MODULE,
  3218. .read = amdgpu_debugfs_gca_config_read,
  3219. .llseek = default_llseek
  3220. };
  3221. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3222. .owner = THIS_MODULE,
  3223. .read = amdgpu_debugfs_sensor_read,
  3224. .llseek = default_llseek
  3225. };
  3226. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3227. .owner = THIS_MODULE,
  3228. .read = amdgpu_debugfs_wave_read,
  3229. .llseek = default_llseek
  3230. };
  3231. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3232. .owner = THIS_MODULE,
  3233. .read = amdgpu_debugfs_gpr_read,
  3234. .llseek = default_llseek
  3235. };
  3236. static const struct file_operations *debugfs_regs[] = {
  3237. &amdgpu_debugfs_regs_fops,
  3238. &amdgpu_debugfs_regs_didt_fops,
  3239. &amdgpu_debugfs_regs_pcie_fops,
  3240. &amdgpu_debugfs_regs_smc_fops,
  3241. &amdgpu_debugfs_gca_config_fops,
  3242. &amdgpu_debugfs_sensors_fops,
  3243. &amdgpu_debugfs_wave_fops,
  3244. &amdgpu_debugfs_gpr_fops,
  3245. };
  3246. static const char *debugfs_regs_names[] = {
  3247. "amdgpu_regs",
  3248. "amdgpu_regs_didt",
  3249. "amdgpu_regs_pcie",
  3250. "amdgpu_regs_smc",
  3251. "amdgpu_gca_config",
  3252. "amdgpu_sensors",
  3253. "amdgpu_wave",
  3254. "amdgpu_gpr",
  3255. };
  3256. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3257. {
  3258. struct drm_minor *minor = adev->ddev->primary;
  3259. struct dentry *ent, *root = minor->debugfs_root;
  3260. unsigned i, j;
  3261. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3262. ent = debugfs_create_file(debugfs_regs_names[i],
  3263. S_IFREG | S_IRUGO, root,
  3264. adev, debugfs_regs[i]);
  3265. if (IS_ERR(ent)) {
  3266. for (j = 0; j < i; j++) {
  3267. debugfs_remove(adev->debugfs_regs[i]);
  3268. adev->debugfs_regs[i] = NULL;
  3269. }
  3270. return PTR_ERR(ent);
  3271. }
  3272. if (!i)
  3273. i_size_write(ent->d_inode, adev->rmmio_size);
  3274. adev->debugfs_regs[i] = ent;
  3275. }
  3276. return 0;
  3277. }
  3278. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3279. {
  3280. unsigned i;
  3281. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3282. if (adev->debugfs_regs[i]) {
  3283. debugfs_remove(adev->debugfs_regs[i]);
  3284. adev->debugfs_regs[i] = NULL;
  3285. }
  3286. }
  3287. }
  3288. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3289. {
  3290. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3291. struct drm_device *dev = node->minor->dev;
  3292. struct amdgpu_device *adev = dev->dev_private;
  3293. int r = 0, i;
  3294. /* hold on the scheduler */
  3295. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3296. struct amdgpu_ring *ring = adev->rings[i];
  3297. if (!ring || !ring->sched.thread)
  3298. continue;
  3299. kthread_park(ring->sched.thread);
  3300. }
  3301. seq_printf(m, "run ib test:\n");
  3302. r = amdgpu_ib_ring_tests(adev);
  3303. if (r)
  3304. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3305. else
  3306. seq_printf(m, "ib ring tests passed.\n");
  3307. /* go on the scheduler */
  3308. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3309. struct amdgpu_ring *ring = adev->rings[i];
  3310. if (!ring || !ring->sched.thread)
  3311. continue;
  3312. kthread_unpark(ring->sched.thread);
  3313. }
  3314. return 0;
  3315. }
  3316. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3317. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3318. };
  3319. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3320. {
  3321. return amdgpu_debugfs_add_files(adev,
  3322. amdgpu_debugfs_test_ib_ring_list, 1);
  3323. }
  3324. int amdgpu_debugfs_init(struct drm_minor *minor)
  3325. {
  3326. return 0;
  3327. }
  3328. #else
  3329. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3330. {
  3331. return 0;
  3332. }
  3333. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3334. {
  3335. return 0;
  3336. }
  3337. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3338. #endif