uvd_v6_0.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v6_0_start(struct amdgpu_device *adev);
  41. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  43. /**
  44. * uvd_v6_0_ring_get_rptr - get read pointer
  45. *
  46. * @ring: amdgpu_ring pointer
  47. *
  48. * Returns the current hardware read pointer
  49. */
  50. static uint32_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  51. {
  52. struct amdgpu_device *adev = ring->adev;
  53. return RREG32(mmUVD_RBC_RB_RPTR);
  54. }
  55. /**
  56. * uvd_v6_0_ring_get_wptr - get write pointer
  57. *
  58. * @ring: amdgpu_ring pointer
  59. *
  60. * Returns the current hardware write pointer
  61. */
  62. static uint32_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  63. {
  64. struct amdgpu_device *adev = ring->adev;
  65. return RREG32(mmUVD_RBC_RB_WPTR);
  66. }
  67. /**
  68. * uvd_v6_0_ring_set_wptr - set write pointer
  69. *
  70. * @ring: amdgpu_ring pointer
  71. *
  72. * Commits the write pointer to the hardware
  73. */
  74. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  75. {
  76. struct amdgpu_device *adev = ring->adev;
  77. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  78. }
  79. static int uvd_v6_0_early_init(void *handle)
  80. {
  81. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  82. uvd_v6_0_set_ring_funcs(adev);
  83. uvd_v6_0_set_irq_funcs(adev);
  84. return 0;
  85. }
  86. static int uvd_v6_0_sw_init(void *handle)
  87. {
  88. struct amdgpu_ring *ring;
  89. int r;
  90. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  91. /* UVD TRAP */
  92. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  93. if (r)
  94. return r;
  95. r = amdgpu_uvd_sw_init(adev);
  96. if (r)
  97. return r;
  98. r = amdgpu_uvd_resume(adev);
  99. if (r)
  100. return r;
  101. ring = &adev->uvd.ring;
  102. sprintf(ring->name, "uvd");
  103. r = amdgpu_ring_init(adev, ring, 512, PACKET0(mmUVD_NO_OP, 0), 0xf,
  104. &adev->uvd.irq, 0, AMDGPU_RING_TYPE_UVD);
  105. return r;
  106. }
  107. static int uvd_v6_0_sw_fini(void *handle)
  108. {
  109. int r;
  110. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  111. r = amdgpu_uvd_suspend(adev);
  112. if (r)
  113. return r;
  114. r = amdgpu_uvd_sw_fini(adev);
  115. if (r)
  116. return r;
  117. return r;
  118. }
  119. /**
  120. * uvd_v6_0_hw_init - start and test UVD block
  121. *
  122. * @adev: amdgpu_device pointer
  123. *
  124. * Initialize the hardware, boot up the VCPU and do some testing
  125. */
  126. static int uvd_v6_0_hw_init(void *handle)
  127. {
  128. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  129. struct amdgpu_ring *ring = &adev->uvd.ring;
  130. uint32_t tmp;
  131. int r;
  132. r = uvd_v6_0_start(adev);
  133. if (r)
  134. goto done;
  135. ring->ready = true;
  136. r = amdgpu_ring_test_ring(ring);
  137. if (r) {
  138. ring->ready = false;
  139. goto done;
  140. }
  141. r = amdgpu_ring_alloc(ring, 10);
  142. if (r) {
  143. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  144. goto done;
  145. }
  146. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  147. amdgpu_ring_write(ring, tmp);
  148. amdgpu_ring_write(ring, 0xFFFFF);
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. /* Clear timeout status bits */
  156. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  157. amdgpu_ring_write(ring, 0x8);
  158. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  159. amdgpu_ring_write(ring, 3);
  160. amdgpu_ring_commit(ring);
  161. done:
  162. if (!r)
  163. DRM_INFO("UVD initialized successfully.\n");
  164. return r;
  165. }
  166. /**
  167. * uvd_v6_0_hw_fini - stop the hardware block
  168. *
  169. * @adev: amdgpu_device pointer
  170. *
  171. * Stop the UVD block, mark ring as not ready any more
  172. */
  173. static int uvd_v6_0_hw_fini(void *handle)
  174. {
  175. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  176. struct amdgpu_ring *ring = &adev->uvd.ring;
  177. uvd_v6_0_stop(adev);
  178. ring->ready = false;
  179. return 0;
  180. }
  181. static int uvd_v6_0_suspend(void *handle)
  182. {
  183. int r;
  184. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  185. r = uvd_v6_0_hw_fini(adev);
  186. if (r)
  187. return r;
  188. /* Skip this for APU for now */
  189. if (!(adev->flags & AMD_IS_APU)) {
  190. r = amdgpu_uvd_suspend(adev);
  191. if (r)
  192. return r;
  193. }
  194. return r;
  195. }
  196. static int uvd_v6_0_resume(void *handle)
  197. {
  198. int r;
  199. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  200. /* Skip this for APU for now */
  201. if (!(adev->flags & AMD_IS_APU)) {
  202. r = amdgpu_uvd_resume(adev);
  203. if (r)
  204. return r;
  205. }
  206. r = uvd_v6_0_hw_init(adev);
  207. if (r)
  208. return r;
  209. return r;
  210. }
  211. /**
  212. * uvd_v6_0_mc_resume - memory controller programming
  213. *
  214. * @adev: amdgpu_device pointer
  215. *
  216. * Let the UVD memory controller know it's offsets
  217. */
  218. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  219. {
  220. uint64_t offset;
  221. uint32_t size;
  222. /* programm memory controller bits 0-27 */
  223. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  224. lower_32_bits(adev->uvd.gpu_addr));
  225. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  226. upper_32_bits(adev->uvd.gpu_addr));
  227. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  228. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  229. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  230. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  231. offset += size;
  232. size = AMDGPU_UVD_HEAP_SIZE;
  233. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  234. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  235. offset += size;
  236. size = AMDGPU_UVD_STACK_SIZE +
  237. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  238. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  239. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  240. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  241. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  242. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  243. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  244. }
  245. #if 0
  246. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  247. bool enable)
  248. {
  249. u32 data, data1;
  250. data = RREG32(mmUVD_CGC_GATE);
  251. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  252. if (enable) {
  253. data |= UVD_CGC_GATE__SYS_MASK |
  254. UVD_CGC_GATE__UDEC_MASK |
  255. UVD_CGC_GATE__MPEG2_MASK |
  256. UVD_CGC_GATE__RBC_MASK |
  257. UVD_CGC_GATE__LMI_MC_MASK |
  258. UVD_CGC_GATE__IDCT_MASK |
  259. UVD_CGC_GATE__MPRD_MASK |
  260. UVD_CGC_GATE__MPC_MASK |
  261. UVD_CGC_GATE__LBSI_MASK |
  262. UVD_CGC_GATE__LRBBM_MASK |
  263. UVD_CGC_GATE__UDEC_RE_MASK |
  264. UVD_CGC_GATE__UDEC_CM_MASK |
  265. UVD_CGC_GATE__UDEC_IT_MASK |
  266. UVD_CGC_GATE__UDEC_DB_MASK |
  267. UVD_CGC_GATE__UDEC_MP_MASK |
  268. UVD_CGC_GATE__WCB_MASK |
  269. UVD_CGC_GATE__VCPU_MASK |
  270. UVD_CGC_GATE__SCPU_MASK;
  271. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  272. UVD_SUVD_CGC_GATE__SIT_MASK |
  273. UVD_SUVD_CGC_GATE__SMP_MASK |
  274. UVD_SUVD_CGC_GATE__SCM_MASK |
  275. UVD_SUVD_CGC_GATE__SDB_MASK |
  276. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  277. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  278. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  279. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  280. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  281. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  282. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  283. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  284. } else {
  285. data &= ~(UVD_CGC_GATE__SYS_MASK |
  286. UVD_CGC_GATE__UDEC_MASK |
  287. UVD_CGC_GATE__MPEG2_MASK |
  288. UVD_CGC_GATE__RBC_MASK |
  289. UVD_CGC_GATE__LMI_MC_MASK |
  290. UVD_CGC_GATE__LMI_UMC_MASK |
  291. UVD_CGC_GATE__IDCT_MASK |
  292. UVD_CGC_GATE__MPRD_MASK |
  293. UVD_CGC_GATE__MPC_MASK |
  294. UVD_CGC_GATE__LBSI_MASK |
  295. UVD_CGC_GATE__LRBBM_MASK |
  296. UVD_CGC_GATE__UDEC_RE_MASK |
  297. UVD_CGC_GATE__UDEC_CM_MASK |
  298. UVD_CGC_GATE__UDEC_IT_MASK |
  299. UVD_CGC_GATE__UDEC_DB_MASK |
  300. UVD_CGC_GATE__UDEC_MP_MASK |
  301. UVD_CGC_GATE__WCB_MASK |
  302. UVD_CGC_GATE__VCPU_MASK |
  303. UVD_CGC_GATE__SCPU_MASK);
  304. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  305. UVD_SUVD_CGC_GATE__SIT_MASK |
  306. UVD_SUVD_CGC_GATE__SMP_MASK |
  307. UVD_SUVD_CGC_GATE__SCM_MASK |
  308. UVD_SUVD_CGC_GATE__SDB_MASK |
  309. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  310. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  311. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  312. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  313. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  314. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  315. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  316. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  317. }
  318. WREG32(mmUVD_CGC_GATE, data);
  319. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  320. }
  321. #endif
  322. /**
  323. * uvd_v6_0_start - start UVD block
  324. *
  325. * @adev: amdgpu_device pointer
  326. *
  327. * Setup and start the UVD block
  328. */
  329. static int uvd_v6_0_start(struct amdgpu_device *adev)
  330. {
  331. struct amdgpu_ring *ring = &adev->uvd.ring;
  332. uint32_t rb_bufsz, tmp;
  333. uint32_t lmi_swap_cntl;
  334. uint32_t mp_swap_cntl;
  335. int i, j, r;
  336. /* disable DPG */
  337. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  338. /* disable byte swapping */
  339. lmi_swap_cntl = 0;
  340. mp_swap_cntl = 0;
  341. uvd_v6_0_mc_resume(adev);
  342. /* disable clock gating */
  343. WREG32_FIELD(UVD_CGC_CTRL, DYN_CLOCK_MODE, 0);
  344. /* disable interupt */
  345. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  346. /* stall UMC and register bus before resetting VCPU */
  347. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  348. mdelay(1);
  349. /* put LMI, VCPU, RBC etc... into reset */
  350. WREG32(mmUVD_SOFT_RESET,
  351. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  352. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  353. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  354. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  355. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  356. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  357. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  358. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  359. mdelay(5);
  360. /* take UVD block out of reset */
  361. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  362. mdelay(5);
  363. /* initialize UVD memory controller */
  364. WREG32(mmUVD_LMI_CTRL,
  365. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  366. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  367. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  368. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  369. UVD_LMI_CTRL__REQ_MODE_MASK |
  370. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  371. #ifdef __BIG_ENDIAN
  372. /* swap (8 in 32) RB and IB */
  373. lmi_swap_cntl = 0xa;
  374. mp_swap_cntl = 0;
  375. #endif
  376. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  377. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  378. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  379. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  380. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  381. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  382. WREG32(mmUVD_MPC_SET_ALU, 0);
  383. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  384. /* take all subblocks out of reset, except VCPU */
  385. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  386. mdelay(5);
  387. /* enable VCPU clock */
  388. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  389. /* enable UMC */
  390. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  391. /* boot up the VCPU */
  392. WREG32(mmUVD_SOFT_RESET, 0);
  393. mdelay(10);
  394. for (i = 0; i < 10; ++i) {
  395. uint32_t status;
  396. for (j = 0; j < 100; ++j) {
  397. status = RREG32(mmUVD_STATUS);
  398. if (status & 2)
  399. break;
  400. mdelay(10);
  401. }
  402. r = 0;
  403. if (status & 2)
  404. break;
  405. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  406. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  407. mdelay(10);
  408. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  409. mdelay(10);
  410. r = -1;
  411. }
  412. if (r) {
  413. DRM_ERROR("UVD not responding, giving up!!!\n");
  414. return r;
  415. }
  416. /* enable master interrupt */
  417. WREG32_P(mmUVD_MASTINT_EN,
  418. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  419. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  420. /* clear the bit 4 of UVD_STATUS */
  421. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  422. /* force RBC into idle state */
  423. rb_bufsz = order_base_2(ring->ring_size);
  424. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  425. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  426. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  427. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  428. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  429. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  430. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  431. /* set the write pointer delay */
  432. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  433. /* set the wb address */
  434. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  435. /* programm the RB_BASE for ring buffer */
  436. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  437. lower_32_bits(ring->gpu_addr));
  438. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  439. upper_32_bits(ring->gpu_addr));
  440. /* Initialize the ring buffer's read and write pointers */
  441. WREG32(mmUVD_RBC_RB_RPTR, 0);
  442. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  443. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  444. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  445. return 0;
  446. }
  447. /**
  448. * uvd_v6_0_stop - stop UVD block
  449. *
  450. * @adev: amdgpu_device pointer
  451. *
  452. * stop the UVD block
  453. */
  454. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  455. {
  456. /* force RBC into idle state */
  457. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  458. /* Stall UMC and register bus before resetting VCPU */
  459. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  460. mdelay(1);
  461. /* put VCPU into reset */
  462. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  463. mdelay(5);
  464. /* disable VCPU clock */
  465. WREG32(mmUVD_VCPU_CNTL, 0x0);
  466. /* Unstall UMC and register bus */
  467. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  468. }
  469. /**
  470. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  471. *
  472. * @ring: amdgpu_ring pointer
  473. * @fence: fence to emit
  474. *
  475. * Write a fence and a trap command to the ring.
  476. */
  477. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  478. unsigned flags)
  479. {
  480. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  481. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  482. amdgpu_ring_write(ring, seq);
  483. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  484. amdgpu_ring_write(ring, addr & 0xffffffff);
  485. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  486. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  487. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  488. amdgpu_ring_write(ring, 0);
  489. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  490. amdgpu_ring_write(ring, 0);
  491. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  492. amdgpu_ring_write(ring, 0);
  493. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  494. amdgpu_ring_write(ring, 2);
  495. }
  496. /**
  497. * uvd_v6_0_ring_emit_hdp_flush - emit an hdp flush
  498. *
  499. * @ring: amdgpu_ring pointer
  500. *
  501. * Emits an hdp flush.
  502. */
  503. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  504. {
  505. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  506. amdgpu_ring_write(ring, 0);
  507. }
  508. /**
  509. * uvd_v6_0_ring_hdp_invalidate - emit an hdp invalidate
  510. *
  511. * @ring: amdgpu_ring pointer
  512. *
  513. * Emits an hdp invalidate.
  514. */
  515. static void uvd_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  516. {
  517. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  518. amdgpu_ring_write(ring, 1);
  519. }
  520. /**
  521. * uvd_v6_0_ring_test_ring - register write test
  522. *
  523. * @ring: amdgpu_ring pointer
  524. *
  525. * Test if we can successfully write to the context register
  526. */
  527. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  528. {
  529. struct amdgpu_device *adev = ring->adev;
  530. uint32_t tmp = 0;
  531. unsigned i;
  532. int r;
  533. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  534. r = amdgpu_ring_alloc(ring, 3);
  535. if (r) {
  536. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  537. ring->idx, r);
  538. return r;
  539. }
  540. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  541. amdgpu_ring_write(ring, 0xDEADBEEF);
  542. amdgpu_ring_commit(ring);
  543. for (i = 0; i < adev->usec_timeout; i++) {
  544. tmp = RREG32(mmUVD_CONTEXT_ID);
  545. if (tmp == 0xDEADBEEF)
  546. break;
  547. DRM_UDELAY(1);
  548. }
  549. if (i < adev->usec_timeout) {
  550. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  551. ring->idx, i);
  552. } else {
  553. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  554. ring->idx, tmp);
  555. r = -EINVAL;
  556. }
  557. return r;
  558. }
  559. /**
  560. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  561. *
  562. * @ring: amdgpu_ring pointer
  563. * @ib: indirect buffer to execute
  564. *
  565. * Write ring commands to execute the indirect buffer
  566. */
  567. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  568. struct amdgpu_ib *ib,
  569. unsigned vm_id, bool ctx_switch)
  570. {
  571. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  572. amdgpu_ring_write(ring, vm_id);
  573. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  574. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  575. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  576. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  577. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  578. amdgpu_ring_write(ring, ib->length_dw);
  579. }
  580. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  581. unsigned vm_id, uint64_t pd_addr)
  582. {
  583. uint32_t reg;
  584. if (vm_id < 8)
  585. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id;
  586. else
  587. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8;
  588. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  589. amdgpu_ring_write(ring, reg << 2);
  590. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  591. amdgpu_ring_write(ring, pd_addr >> 12);
  592. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  593. amdgpu_ring_write(ring, 0x8);
  594. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  595. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  596. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  597. amdgpu_ring_write(ring, 1 << vm_id);
  598. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  599. amdgpu_ring_write(ring, 0x8);
  600. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  601. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  602. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  603. amdgpu_ring_write(ring, 0);
  604. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  605. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  606. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  607. amdgpu_ring_write(ring, 0xC);
  608. }
  609. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  610. {
  611. uint32_t seq = ring->fence_drv.sync_seq;
  612. uint64_t addr = ring->fence_drv.gpu_addr;
  613. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  614. amdgpu_ring_write(ring, lower_32_bits(addr));
  615. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  616. amdgpu_ring_write(ring, upper_32_bits(addr));
  617. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  618. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  619. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  620. amdgpu_ring_write(ring, seq);
  621. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  622. amdgpu_ring_write(ring, 0xE);
  623. }
  624. static bool uvd_v6_0_is_idle(void *handle)
  625. {
  626. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  627. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  628. }
  629. static int uvd_v6_0_wait_for_idle(void *handle)
  630. {
  631. unsigned i;
  632. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  633. for (i = 0; i < adev->usec_timeout; i++) {
  634. if (uvd_v6_0_is_idle(handle))
  635. return 0;
  636. }
  637. return -ETIMEDOUT;
  638. }
  639. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  640. static int uvd_v6_0_check_soft_reset(void *handle)
  641. {
  642. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  643. u32 srbm_soft_reset = 0;
  644. u32 tmp = RREG32(mmSRBM_STATUS);
  645. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  646. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  647. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  648. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  649. if (srbm_soft_reset) {
  650. adev->ip_block_status[AMD_IP_BLOCK_TYPE_UVD].hang = true;
  651. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  652. } else {
  653. adev->ip_block_status[AMD_IP_BLOCK_TYPE_UVD].hang = false;
  654. adev->uvd.srbm_soft_reset = 0;
  655. }
  656. return 0;
  657. }
  658. static int uvd_v6_0_pre_soft_reset(void *handle)
  659. {
  660. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  661. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_UVD].hang)
  662. return 0;
  663. uvd_v6_0_stop(adev);
  664. return 0;
  665. }
  666. static int uvd_v6_0_soft_reset(void *handle)
  667. {
  668. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  669. u32 srbm_soft_reset;
  670. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_UVD].hang)
  671. return 0;
  672. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  673. if (srbm_soft_reset) {
  674. u32 tmp;
  675. tmp = RREG32(mmSRBM_SOFT_RESET);
  676. tmp |= srbm_soft_reset;
  677. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  678. WREG32(mmSRBM_SOFT_RESET, tmp);
  679. tmp = RREG32(mmSRBM_SOFT_RESET);
  680. udelay(50);
  681. tmp &= ~srbm_soft_reset;
  682. WREG32(mmSRBM_SOFT_RESET, tmp);
  683. tmp = RREG32(mmSRBM_SOFT_RESET);
  684. /* Wait a little for things to settle down */
  685. udelay(50);
  686. }
  687. return 0;
  688. }
  689. static int uvd_v6_0_post_soft_reset(void *handle)
  690. {
  691. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  692. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_UVD].hang)
  693. return 0;
  694. mdelay(5);
  695. return uvd_v6_0_start(adev);
  696. }
  697. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  698. struct amdgpu_irq_src *source,
  699. unsigned type,
  700. enum amdgpu_interrupt_state state)
  701. {
  702. // TODO
  703. return 0;
  704. }
  705. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  706. struct amdgpu_irq_src *source,
  707. struct amdgpu_iv_entry *entry)
  708. {
  709. DRM_DEBUG("IH: UVD TRAP\n");
  710. amdgpu_fence_process(&adev->uvd.ring);
  711. return 0;
  712. }
  713. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  714. {
  715. uint32_t data, data1, data2, suvd_flags;
  716. data = RREG32(mmUVD_CGC_CTRL);
  717. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  718. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  719. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  720. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  721. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  722. UVD_SUVD_CGC_GATE__SIT_MASK |
  723. UVD_SUVD_CGC_GATE__SMP_MASK |
  724. UVD_SUVD_CGC_GATE__SCM_MASK |
  725. UVD_SUVD_CGC_GATE__SDB_MASK;
  726. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  727. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  728. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  729. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  730. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  731. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  732. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  733. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  734. UVD_CGC_CTRL__SYS_MODE_MASK |
  735. UVD_CGC_CTRL__UDEC_MODE_MASK |
  736. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  737. UVD_CGC_CTRL__REGS_MODE_MASK |
  738. UVD_CGC_CTRL__RBC_MODE_MASK |
  739. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  740. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  741. UVD_CGC_CTRL__IDCT_MODE_MASK |
  742. UVD_CGC_CTRL__MPRD_MODE_MASK |
  743. UVD_CGC_CTRL__MPC_MODE_MASK |
  744. UVD_CGC_CTRL__LBSI_MODE_MASK |
  745. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  746. UVD_CGC_CTRL__WCB_MODE_MASK |
  747. UVD_CGC_CTRL__VCPU_MODE_MASK |
  748. UVD_CGC_CTRL__JPEG_MODE_MASK |
  749. UVD_CGC_CTRL__SCPU_MODE_MASK |
  750. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  751. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  752. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  753. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  754. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  755. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  756. data1 |= suvd_flags;
  757. WREG32(mmUVD_CGC_CTRL, data);
  758. WREG32(mmUVD_CGC_GATE, 0);
  759. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  760. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  761. }
  762. #if 0
  763. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  764. {
  765. uint32_t data, data1, cgc_flags, suvd_flags;
  766. data = RREG32(mmUVD_CGC_GATE);
  767. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  768. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  769. UVD_CGC_GATE__UDEC_MASK |
  770. UVD_CGC_GATE__MPEG2_MASK |
  771. UVD_CGC_GATE__RBC_MASK |
  772. UVD_CGC_GATE__LMI_MC_MASK |
  773. UVD_CGC_GATE__IDCT_MASK |
  774. UVD_CGC_GATE__MPRD_MASK |
  775. UVD_CGC_GATE__MPC_MASK |
  776. UVD_CGC_GATE__LBSI_MASK |
  777. UVD_CGC_GATE__LRBBM_MASK |
  778. UVD_CGC_GATE__UDEC_RE_MASK |
  779. UVD_CGC_GATE__UDEC_CM_MASK |
  780. UVD_CGC_GATE__UDEC_IT_MASK |
  781. UVD_CGC_GATE__UDEC_DB_MASK |
  782. UVD_CGC_GATE__UDEC_MP_MASK |
  783. UVD_CGC_GATE__WCB_MASK |
  784. UVD_CGC_GATE__VCPU_MASK |
  785. UVD_CGC_GATE__SCPU_MASK |
  786. UVD_CGC_GATE__JPEG_MASK |
  787. UVD_CGC_GATE__JPEG2_MASK;
  788. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  789. UVD_SUVD_CGC_GATE__SIT_MASK |
  790. UVD_SUVD_CGC_GATE__SMP_MASK |
  791. UVD_SUVD_CGC_GATE__SCM_MASK |
  792. UVD_SUVD_CGC_GATE__SDB_MASK;
  793. data |= cgc_flags;
  794. data1 |= suvd_flags;
  795. WREG32(mmUVD_CGC_GATE, data);
  796. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  797. }
  798. #endif
  799. static void uvd_v6_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  800. {
  801. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  802. if (enable)
  803. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  804. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  805. else
  806. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  807. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  808. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  809. }
  810. static int uvd_v6_0_set_clockgating_state(void *handle,
  811. enum amd_clockgating_state state)
  812. {
  813. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  814. if (adev->asic_type == CHIP_FIJI ||
  815. adev->asic_type == CHIP_POLARIS10)
  816. uvd_v6_set_bypass_mode(adev, state == AMD_CG_STATE_GATE ? true : false);
  817. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  818. return 0;
  819. if (state == AMD_CG_STATE_GATE) {
  820. /* disable HW gating and enable Sw gating */
  821. uvd_v6_0_set_sw_clock_gating(adev);
  822. } else {
  823. /* wait for STATUS to clear */
  824. if (uvd_v6_0_wait_for_idle(handle))
  825. return -EBUSY;
  826. /* enable HW gates because UVD is idle */
  827. /* uvd_v6_0_set_hw_clock_gating(adev); */
  828. }
  829. return 0;
  830. }
  831. static int uvd_v6_0_set_powergating_state(void *handle,
  832. enum amd_powergating_state state)
  833. {
  834. /* This doesn't actually powergate the UVD block.
  835. * That's done in the dpm code via the SMC. This
  836. * just re-inits the block as necessary. The actual
  837. * gating still happens in the dpm code. We should
  838. * revisit this when there is a cleaner line between
  839. * the smc and the hw blocks
  840. */
  841. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  842. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  843. return 0;
  844. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  845. if (state == AMD_PG_STATE_GATE) {
  846. uvd_v6_0_stop(adev);
  847. return 0;
  848. } else {
  849. return uvd_v6_0_start(adev);
  850. }
  851. }
  852. const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  853. .name = "uvd_v6_0",
  854. .early_init = uvd_v6_0_early_init,
  855. .late_init = NULL,
  856. .sw_init = uvd_v6_0_sw_init,
  857. .sw_fini = uvd_v6_0_sw_fini,
  858. .hw_init = uvd_v6_0_hw_init,
  859. .hw_fini = uvd_v6_0_hw_fini,
  860. .suspend = uvd_v6_0_suspend,
  861. .resume = uvd_v6_0_resume,
  862. .is_idle = uvd_v6_0_is_idle,
  863. .wait_for_idle = uvd_v6_0_wait_for_idle,
  864. .check_soft_reset = uvd_v6_0_check_soft_reset,
  865. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  866. .soft_reset = uvd_v6_0_soft_reset,
  867. .post_soft_reset = uvd_v6_0_post_soft_reset,
  868. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  869. .set_powergating_state = uvd_v6_0_set_powergating_state,
  870. };
  871. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  872. .get_rptr = uvd_v6_0_ring_get_rptr,
  873. .get_wptr = uvd_v6_0_ring_get_wptr,
  874. .set_wptr = uvd_v6_0_ring_set_wptr,
  875. .parse_cs = amdgpu_uvd_ring_parse_cs,
  876. .emit_ib = uvd_v6_0_ring_emit_ib,
  877. .emit_fence = uvd_v6_0_ring_emit_fence,
  878. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  879. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  880. .test_ring = uvd_v6_0_ring_test_ring,
  881. .test_ib = amdgpu_uvd_ring_test_ib,
  882. .insert_nop = amdgpu_ring_insert_nop,
  883. .pad_ib = amdgpu_ring_generic_pad_ib,
  884. .begin_use = amdgpu_uvd_ring_begin_use,
  885. .end_use = amdgpu_uvd_ring_end_use,
  886. };
  887. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  888. .get_rptr = uvd_v6_0_ring_get_rptr,
  889. .get_wptr = uvd_v6_0_ring_get_wptr,
  890. .set_wptr = uvd_v6_0_ring_set_wptr,
  891. .parse_cs = NULL,
  892. .emit_ib = uvd_v6_0_ring_emit_ib,
  893. .emit_fence = uvd_v6_0_ring_emit_fence,
  894. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  895. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  896. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  897. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  898. .test_ring = uvd_v6_0_ring_test_ring,
  899. .test_ib = amdgpu_uvd_ring_test_ib,
  900. .insert_nop = amdgpu_ring_insert_nop,
  901. .pad_ib = amdgpu_ring_generic_pad_ib,
  902. .begin_use = amdgpu_uvd_ring_begin_use,
  903. .end_use = amdgpu_uvd_ring_end_use,
  904. };
  905. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  906. {
  907. if (adev->asic_type >= CHIP_POLARIS10) {
  908. adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
  909. DRM_INFO("UVD is enabled in VM mode\n");
  910. } else {
  911. adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
  912. DRM_INFO("UVD is enabled in physical mode\n");
  913. }
  914. }
  915. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  916. .set = uvd_v6_0_set_interrupt_state,
  917. .process = uvd_v6_0_process_interrupt,
  918. };
  919. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  920. {
  921. adev->uvd.irq.num_types = 1;
  922. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  923. }